xref: /linux/drivers/net/wireless/mediatek/mt76/mt76.h (revision 23cb16d2ccb5f819d7acff602e5a153157bf2884)
10e3d6777SRyder Lee /* SPDX-License-Identifier: ISC */
217f1de56SFelix Fietkau /*
317f1de56SFelix Fietkau  * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name>
417f1de56SFelix Fietkau  */
517f1de56SFelix Fietkau 
617f1de56SFelix Fietkau #ifndef __MT76_H
717f1de56SFelix Fietkau #define __MT76_H
817f1de56SFelix Fietkau 
917f1de56SFelix Fietkau #include <linux/kernel.h>
1017f1de56SFelix Fietkau #include <linux/io.h>
1117f1de56SFelix Fietkau #include <linux/spinlock.h>
1217f1de56SFelix Fietkau #include <linux/skbuff.h>
1317f1de56SFelix Fietkau #include <linux/leds.h>
14b40b15e1SLorenzo Bianconi #include <linux/usb.h>
15ef13edc0SFelix Fietkau #include <linux/average.h>
1617f1de56SFelix Fietkau #include <net/mac80211.h>
1717f1de56SFelix Fietkau #include "util.h"
1817f1de56SFelix Fietkau 
1917f1de56SFelix Fietkau #define MT_TX_RING_SIZE     256
2017f1de56SFelix Fietkau #define MT_MCU_RING_SIZE    32
2117f1de56SFelix Fietkau #define MT_RX_BUF_SIZE      2048
222a92b08bSLorenzo Bianconi #define MT_SKB_HEAD_LEN     128
2317f1de56SFelix Fietkau 
2417f1de56SFelix Fietkau struct mt76_dev;
25469d4818SLorenzo Bianconi struct mt76_wcid;
2617f1de56SFelix Fietkau 
276da5a291SStanislaw Gruszka struct mt76_reg_pair {
286da5a291SStanislaw Gruszka 	u32 reg;
296da5a291SStanislaw Gruszka 	u32 value;
306da5a291SStanislaw Gruszka };
316da5a291SStanislaw Gruszka 
32c50479faSStanislaw Gruszka enum mt76_bus_type {
33c50479faSStanislaw Gruszka 	MT76_BUS_MMIO,
34c50479faSStanislaw Gruszka 	MT76_BUS_USB,
35c50479faSStanislaw Gruszka };
36c50479faSStanislaw Gruszka 
3717f1de56SFelix Fietkau struct mt76_bus_ops {
3817f1de56SFelix Fietkau 	u32 (*rr)(struct mt76_dev *dev, u32 offset);
3917f1de56SFelix Fietkau 	void (*wr)(struct mt76_dev *dev, u32 offset, u32 val);
4017f1de56SFelix Fietkau 	u32 (*rmw)(struct mt76_dev *dev, u32 offset, u32 mask, u32 val);
4135e4ebeaSLorenzo Bianconi 	void (*write_copy)(struct mt76_dev *dev, u32 offset, const void *data,
4235e4ebeaSLorenzo Bianconi 			   int len);
4335e4ebeaSLorenzo Bianconi 	void (*read_copy)(struct mt76_dev *dev, u32 offset, void *data,
4417f1de56SFelix Fietkau 			  int len);
456da5a291SStanislaw Gruszka 	int (*wr_rp)(struct mt76_dev *dev, u32 base,
466da5a291SStanislaw Gruszka 		     const struct mt76_reg_pair *rp, int len);
476da5a291SStanislaw Gruszka 	int (*rd_rp)(struct mt76_dev *dev, u32 base,
486da5a291SStanislaw Gruszka 		     struct mt76_reg_pair *rp, int len);
49c50479faSStanislaw Gruszka 	enum mt76_bus_type type;
5017f1de56SFelix Fietkau };
5117f1de56SFelix Fietkau 
5261c51a74SLorenzo Bianconi #define mt76_is_usb(dev) ((dev)->bus->type == MT76_BUS_USB)
5361c51a74SLorenzo Bianconi #define mt76_is_mmio(dev) ((dev)->bus->type == MT76_BUS_MMIO)
54c50479faSStanislaw Gruszka 
5517f1de56SFelix Fietkau enum mt76_txq_id {
5617f1de56SFelix Fietkau 	MT_TXQ_VO = IEEE80211_AC_VO,
5717f1de56SFelix Fietkau 	MT_TXQ_VI = IEEE80211_AC_VI,
5817f1de56SFelix Fietkau 	MT_TXQ_BE = IEEE80211_AC_BE,
5917f1de56SFelix Fietkau 	MT_TXQ_BK = IEEE80211_AC_BK,
6017f1de56SFelix Fietkau 	MT_TXQ_PSD,
6117f1de56SFelix Fietkau 	MT_TXQ_MCU,
6217f1de56SFelix Fietkau 	MT_TXQ_BEACON,
6317f1de56SFelix Fietkau 	MT_TXQ_CAB,
6404b8e659SRyder Lee 	MT_TXQ_FWDL,
6517f1de56SFelix Fietkau 	__MT_TXQ_MAX
6617f1de56SFelix Fietkau };
6717f1de56SFelix Fietkau 
6817f1de56SFelix Fietkau enum mt76_rxq_id {
6917f1de56SFelix Fietkau 	MT_RXQ_MAIN,
7017f1de56SFelix Fietkau 	MT_RXQ_MCU,
7117f1de56SFelix Fietkau 	__MT_RXQ_MAX
7217f1de56SFelix Fietkau };
7317f1de56SFelix Fietkau 
7417f1de56SFelix Fietkau struct mt76_queue_buf {
7517f1de56SFelix Fietkau 	dma_addr_t addr;
7617f1de56SFelix Fietkau 	int len;
7717f1de56SFelix Fietkau };
7817f1de56SFelix Fietkau 
79b5903c47SLorenzo Bianconi struct mt76_tx_info {
80b5903c47SLorenzo Bianconi 	struct mt76_queue_buf buf[32];
81cfaae9e6SLorenzo Bianconi 	struct sk_buff *skb;
82b5903c47SLorenzo Bianconi 	int nbuf;
83b5903c47SLorenzo Bianconi 	u32 info;
84b5903c47SLorenzo Bianconi };
85b5903c47SLorenzo Bianconi 
8617f1de56SFelix Fietkau struct mt76_queue_entry {
8717f1de56SFelix Fietkau 	union {
8817f1de56SFelix Fietkau 		void *buf;
8917f1de56SFelix Fietkau 		struct sk_buff *skb;
9017f1de56SFelix Fietkau 	};
91b40b15e1SLorenzo Bianconi 	union {
9217f1de56SFelix Fietkau 		struct mt76_txwi_cache *txwi;
93d7d4ea9aSStanislaw Gruszka 		struct urb *urb;
94b40b15e1SLorenzo Bianconi 	};
95d290c121SLorenzo Bianconi 	enum mt76_txq_id qid;
967bd0650bSLorenzo Bianconi 	bool skip_buf0:1;
977bd0650bSLorenzo Bianconi 	bool schedule:1;
987bd0650bSLorenzo Bianconi 	bool done:1;
9917f1de56SFelix Fietkau };
10017f1de56SFelix Fietkau 
10117f1de56SFelix Fietkau struct mt76_queue_regs {
10217f1de56SFelix Fietkau 	u32 desc_base;
10317f1de56SFelix Fietkau 	u32 ring_size;
10417f1de56SFelix Fietkau 	u32 cpu_idx;
10517f1de56SFelix Fietkau 	u32 dma_idx;
10617f1de56SFelix Fietkau } __packed __aligned(4);
10717f1de56SFelix Fietkau 
10817f1de56SFelix Fietkau struct mt76_queue {
10917f1de56SFelix Fietkau 	struct mt76_queue_regs __iomem *regs;
11017f1de56SFelix Fietkau 
11117f1de56SFelix Fietkau 	spinlock_t lock;
11217f1de56SFelix Fietkau 	struct mt76_queue_entry *entry;
11317f1de56SFelix Fietkau 	struct mt76_desc *desc;
11417f1de56SFelix Fietkau 
115b40b15e1SLorenzo Bianconi 	u16 first;
11617f1de56SFelix Fietkau 	u16 head;
11717f1de56SFelix Fietkau 	u16 tail;
11817f1de56SFelix Fietkau 	int ndesc;
11917f1de56SFelix Fietkau 	int queued;
12017f1de56SFelix Fietkau 	int buf_size;
121cd44bc40SLorenzo Bianconi 	bool stopped;
12217f1de56SFelix Fietkau 
12317f1de56SFelix Fietkau 	u8 buf_offset;
12417f1de56SFelix Fietkau 	u8 hw_idx;
12517f1de56SFelix Fietkau 
12617f1de56SFelix Fietkau 	dma_addr_t desc_dma;
12717f1de56SFelix Fietkau 	struct sk_buff *rx_head;
128c12128ceSFelix Fietkau 	struct page_frag_cache rx_page;
12917f1de56SFelix Fietkau };
13017f1de56SFelix Fietkau 
131af005f26SLorenzo Bianconi struct mt76_sw_queue {
132af005f26SLorenzo Bianconi 	struct mt76_queue *q;
133af005f26SLorenzo Bianconi 
134af005f26SLorenzo Bianconi 	struct list_head swq;
135af005f26SLorenzo Bianconi 	int swq_queued;
136af005f26SLorenzo Bianconi };
137af005f26SLorenzo Bianconi 
138db0f04f3SLorenzo Bianconi struct mt76_mcu_ops {
139a74d6336SStanislaw Gruszka 	int (*mcu_send_msg)(struct mt76_dev *dev, int cmd, const void *data,
140a74d6336SStanislaw Gruszka 			    int len, bool wait_resp);
1416da5a291SStanislaw Gruszka 	int (*mcu_wr_rp)(struct mt76_dev *dev, u32 base,
1426da5a291SStanislaw Gruszka 			 const struct mt76_reg_pair *rp, int len);
1436da5a291SStanislaw Gruszka 	int (*mcu_rd_rp)(struct mt76_dev *dev, u32 base,
1446da5a291SStanislaw Gruszka 			 struct mt76_reg_pair *rp, int len);
14500496042SFelix Fietkau 	int (*mcu_restart)(struct mt76_dev *dev);
146db0f04f3SLorenzo Bianconi };
147db0f04f3SLorenzo Bianconi 
14817f1de56SFelix Fietkau struct mt76_queue_ops {
14917f1de56SFelix Fietkau 	int (*init)(struct mt76_dev *dev);
15017f1de56SFelix Fietkau 
151b1bfbe70SLorenzo Bianconi 	int (*alloc)(struct mt76_dev *dev, struct mt76_queue *q,
152b1bfbe70SLorenzo Bianconi 		     int idx, int n_desc, int bufsize,
153b1bfbe70SLorenzo Bianconi 		     u32 ring_base);
15417f1de56SFelix Fietkau 
15589a37842SLorenzo Bianconi 	int (*tx_queue_skb)(struct mt76_dev *dev, enum mt76_txq_id qid,
156469d4818SLorenzo Bianconi 			    struct sk_buff *skb, struct mt76_wcid *wcid,
157469d4818SLorenzo Bianconi 			    struct ieee80211_sta *sta);
158469d4818SLorenzo Bianconi 
1595ed31128SLorenzo Bianconi 	int (*tx_queue_skb_raw)(struct mt76_dev *dev, enum mt76_txq_id qid,
1605ed31128SLorenzo Bianconi 				struct sk_buff *skb, u32 tx_info);
1615ed31128SLorenzo Bianconi 
16217f1de56SFelix Fietkau 	void *(*dequeue)(struct mt76_dev *dev, struct mt76_queue *q, bool flush,
16317f1de56SFelix Fietkau 			 int *len, u32 *info, bool *more);
16417f1de56SFelix Fietkau 
16517f1de56SFelix Fietkau 	void (*rx_reset)(struct mt76_dev *dev, enum mt76_rxq_id qid);
16617f1de56SFelix Fietkau 
16717f1de56SFelix Fietkau 	void (*tx_cleanup)(struct mt76_dev *dev, enum mt76_txq_id qid,
16817f1de56SFelix Fietkau 			   bool flush);
16917f1de56SFelix Fietkau 
17017f1de56SFelix Fietkau 	void (*kick)(struct mt76_dev *dev, struct mt76_queue *q);
17117f1de56SFelix Fietkau };
17217f1de56SFelix Fietkau 
173d71ef286SFelix Fietkau enum mt76_wcid_flags {
174d71ef286SFelix Fietkau 	MT_WCID_FLAG_CHECK_PS,
175d71ef286SFelix Fietkau 	MT_WCID_FLAG_PS,
176d71ef286SFelix Fietkau };
177d71ef286SFelix Fietkau 
17836404c06SStanislaw Gruszka #define MT76_N_WCIDS 128
17936404c06SStanislaw Gruszka 
180ef13edc0SFelix Fietkau DECLARE_EWMA(signal, 10, 8);
181ef13edc0SFelix Fietkau 
182db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_RATE		GENMASK(15, 0)
183db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_NSS		GENMASK(17, 16)
184db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_TXPWR_ADJ	GENMASK(25, 18)
185db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_SET		BIT(31)
186db9f11d3SFelix Fietkau 
18717f1de56SFelix Fietkau struct mt76_wcid {
188aee5b8cfSFelix Fietkau 	struct mt76_rx_tid __rcu *aggr[IEEE80211_NUM_TIDS];
189aee5b8cfSFelix Fietkau 
190d71ef286SFelix Fietkau 	unsigned long flags;
191d71ef286SFelix Fietkau 
192ef13edc0SFelix Fietkau 	struct ewma_signal rssi;
193ef13edc0SFelix Fietkau 	int inactive_count;
194ef13edc0SFelix Fietkau 
19517f1de56SFelix Fietkau 	u8 idx;
19617f1de56SFelix Fietkau 	u8 hw_key_idx;
19717f1de56SFelix Fietkau 
1989c68a57bSFelix Fietkau 	u8 sta:1;
1999c68a57bSFelix Fietkau 
20030ce7f44SFelix Fietkau 	u8 rx_check_pn;
20130ce7f44SFelix Fietkau 	u8 rx_key_pn[IEEE80211_NUM_TIDS][6];
20201cfc1b4SLorenzo Bianconi 	u16 cipher;
20330ce7f44SFelix Fietkau 
204db9f11d3SFelix Fietkau 	u32 tx_info;
20523405236SFelix Fietkau 	bool sw_iv;
20688046b2cSFelix Fietkau 
20788046b2cSFelix Fietkau 	u8 packet_id;
20817f1de56SFelix Fietkau };
20917f1de56SFelix Fietkau 
21017f1de56SFelix Fietkau struct mt76_txq {
211af005f26SLorenzo Bianconi 	struct mt76_sw_queue *swq;
21217f1de56SFelix Fietkau 	struct mt76_wcid *wcid;
21317f1de56SFelix Fietkau 
21417f1de56SFelix Fietkau 	struct sk_buff_head retry_q;
21517f1de56SFelix Fietkau 
21617f1de56SFelix Fietkau 	u16 agg_ssn;
21717f1de56SFelix Fietkau 	bool send_bar;
21817f1de56SFelix Fietkau 	bool aggr;
21917f1de56SFelix Fietkau };
22017f1de56SFelix Fietkau 
22117f1de56SFelix Fietkau struct mt76_txwi_cache {
22217f1de56SFelix Fietkau 	struct list_head list;
223f3950a41SLorenzo Bianconi 	dma_addr_t dma_addr;
2246ca66722SLorenzo Bianconi 
2256ca66722SLorenzo Bianconi 	struct sk_buff *skb;
22617f1de56SFelix Fietkau };
22717f1de56SFelix Fietkau 
228aee5b8cfSFelix Fietkau struct mt76_rx_tid {
229aee5b8cfSFelix Fietkau 	struct rcu_head rcu_head;
230aee5b8cfSFelix Fietkau 
231aee5b8cfSFelix Fietkau 	struct mt76_dev *dev;
232aee5b8cfSFelix Fietkau 
233aee5b8cfSFelix Fietkau 	spinlock_t lock;
234aee5b8cfSFelix Fietkau 	struct delayed_work reorder_work;
235aee5b8cfSFelix Fietkau 
236aee5b8cfSFelix Fietkau 	u16 head;
237aee5b8cfSFelix Fietkau 	u8 size;
238aee5b8cfSFelix Fietkau 	u8 nframes;
239aee5b8cfSFelix Fietkau 
240aee5b8cfSFelix Fietkau 	u8 started:1, stopped:1, timer_pending:1;
241aee5b8cfSFelix Fietkau 
242aee5b8cfSFelix Fietkau 	struct sk_buff *reorder_buf[];
243aee5b8cfSFelix Fietkau };
244aee5b8cfSFelix Fietkau 
24588046b2cSFelix Fietkau #define MT_TX_CB_DMA_DONE		BIT(0)
24688046b2cSFelix Fietkau #define MT_TX_CB_TXS_DONE		BIT(1)
24788046b2cSFelix Fietkau #define MT_TX_CB_TXS_FAILED		BIT(2)
24888046b2cSFelix Fietkau 
2498548c6ebSFelix Fietkau #define MT_PACKET_ID_MASK		GENMASK(6, 0)
250013b2dffSFelix Fietkau #define MT_PACKET_ID_NO_ACK		0
251013b2dffSFelix Fietkau #define MT_PACKET_ID_NO_SKB		1
252013b2dffSFelix Fietkau #define MT_PACKET_ID_FIRST		2
2538548c6ebSFelix Fietkau #define MT_PACKET_ID_HAS_RATE		BIT(7)
25488046b2cSFelix Fietkau 
25588046b2cSFelix Fietkau #define MT_TX_STATUS_SKB_TIMEOUT	HZ
25688046b2cSFelix Fietkau 
25788046b2cSFelix Fietkau struct mt76_tx_cb {
25888046b2cSFelix Fietkau 	unsigned long jiffies;
25988046b2cSFelix Fietkau 	u8 wcid;
26088046b2cSFelix Fietkau 	u8 pktid;
26188046b2cSFelix Fietkau 	u8 flags;
26288046b2cSFelix Fietkau };
26388046b2cSFelix Fietkau 
26417f1de56SFelix Fietkau enum {
26517f1de56SFelix Fietkau 	MT76_STATE_INITIALIZED,
26617f1de56SFelix Fietkau 	MT76_STATE_RUNNING,
26787e022deSStanislaw Gruszka 	MT76_STATE_MCU_RUNNING,
26817f1de56SFelix Fietkau 	MT76_SCANNING,
26917f1de56SFelix Fietkau 	MT76_RESET,
270b40b15e1SLorenzo Bianconi 	MT76_REMOVED,
271b40b15e1SLorenzo Bianconi 	MT76_READING_STATS,
27217f1de56SFelix Fietkau };
27317f1de56SFelix Fietkau 
27417f1de56SFelix Fietkau struct mt76_hw_cap {
27517f1de56SFelix Fietkau 	bool has_2ghz;
27617f1de56SFelix Fietkau 	bool has_5ghz;
27717f1de56SFelix Fietkau };
27817f1de56SFelix Fietkau 
2799ec0b821SFelix Fietkau #define MT_DRV_TXWI_NO_FREE		BIT(0)
2809ec0b821SFelix Fietkau #define MT_DRV_TX_ALIGNED4_SKBS		BIT(1)
2815ce09c1aSFelix Fietkau #define MT_DRV_SW_RX_AIRTIME		BIT(2)
2826ca66722SLorenzo Bianconi 
28317f1de56SFelix Fietkau struct mt76_driver_ops {
2849ec0b821SFelix Fietkau 	u32 drv_flags;
285ea565833SFelix Fietkau 	u32 survey_flags;
28617f1de56SFelix Fietkau 	u16 txwi_size;
28717f1de56SFelix Fietkau 
28817f1de56SFelix Fietkau 	void (*update_survey)(struct mt76_dev *dev);
28917f1de56SFelix Fietkau 
29017f1de56SFelix Fietkau 	int (*tx_prepare_skb)(struct mt76_dev *dev, void *txwi_ptr,
291cfaae9e6SLorenzo Bianconi 			      enum mt76_txq_id qid, struct mt76_wcid *wcid,
292b5903c47SLorenzo Bianconi 			      struct ieee80211_sta *sta,
293b5903c47SLorenzo Bianconi 			      struct mt76_tx_info *tx_info);
29417f1de56SFelix Fietkau 
295e226ba2eSLorenzo Bianconi 	void (*tx_complete_skb)(struct mt76_dev *dev, enum mt76_txq_id qid,
296e226ba2eSLorenzo Bianconi 				struct mt76_queue_entry *e);
29717f1de56SFelix Fietkau 
298b40b15e1SLorenzo Bianconi 	bool (*tx_status_data)(struct mt76_dev *dev, u8 *update);
299b40b15e1SLorenzo Bianconi 
30017f1de56SFelix Fietkau 	void (*rx_skb)(struct mt76_dev *dev, enum mt76_rxq_id q,
30117f1de56SFelix Fietkau 		       struct sk_buff *skb);
30217f1de56SFelix Fietkau 
30317f1de56SFelix Fietkau 	void (*rx_poll_complete)(struct mt76_dev *dev, enum mt76_rxq_id q);
304d71ef286SFelix Fietkau 
305d71ef286SFelix Fietkau 	void (*sta_ps)(struct mt76_dev *dev, struct ieee80211_sta *sta,
306d71ef286SFelix Fietkau 		       bool ps);
307e28487eaSFelix Fietkau 
308e28487eaSFelix Fietkau 	int (*sta_add)(struct mt76_dev *dev, struct ieee80211_vif *vif,
309e28487eaSFelix Fietkau 		       struct ieee80211_sta *sta);
310e28487eaSFelix Fietkau 
3119c193de5SFelix Fietkau 	void (*sta_assoc)(struct mt76_dev *dev, struct ieee80211_vif *vif,
3129c193de5SFelix Fietkau 			  struct ieee80211_sta *sta);
3139c193de5SFelix Fietkau 
314e28487eaSFelix Fietkau 	void (*sta_remove)(struct mt76_dev *dev, struct ieee80211_vif *vif,
315e28487eaSFelix Fietkau 			   struct ieee80211_sta *sta);
31617f1de56SFelix Fietkau };
31717f1de56SFelix Fietkau 
31817f1de56SFelix Fietkau struct mt76_channel_state {
31917f1de56SFelix Fietkau 	u64 cc_active;
32017f1de56SFelix Fietkau 	u64 cc_busy;
3216bfa6e38SLorenzo Bianconi 	u64 cc_rx;
3225ce09c1aSFelix Fietkau 	u64 cc_bss_rx;
323ea565833SFelix Fietkau 	u64 cc_tx;
32417f1de56SFelix Fietkau };
32517f1de56SFelix Fietkau 
32617f1de56SFelix Fietkau struct mt76_sband {
32717f1de56SFelix Fietkau 	struct ieee80211_supported_band sband;
32817f1de56SFelix Fietkau 	struct mt76_channel_state *chan;
32917f1de56SFelix Fietkau };
33017f1de56SFelix Fietkau 
331b6862effSLorenzo Bianconi struct mt76_rate_power {
332b6862effSLorenzo Bianconi 	union {
333b6862effSLorenzo Bianconi 		struct {
334b6862effSLorenzo Bianconi 			s8 cck[4];
335b6862effSLorenzo Bianconi 			s8 ofdm[8];
336b6862effSLorenzo Bianconi 			s8 stbc[10];
337b6862effSLorenzo Bianconi 			s8 ht[16];
338b6862effSLorenzo Bianconi 			s8 vht[10];
339b6862effSLorenzo Bianconi 		};
340b6862effSLorenzo Bianconi 		s8 all[48];
341b6862effSLorenzo Bianconi 	};
342b6862effSLorenzo Bianconi };
343b6862effSLorenzo Bianconi 
344b40b15e1SLorenzo Bianconi /* addr req mask */
345b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_EEPROM	BIT(31)
346b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_CFG	BIT(30)
347b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_MASK	(MT_VEND_TYPE_EEPROM | MT_VEND_TYPE_CFG)
348b40b15e1SLorenzo Bianconi 
349b40b15e1SLorenzo Bianconi #define MT_VEND_ADDR(type, n)	(MT_VEND_TYPE_##type | (n))
350b40b15e1SLorenzo Bianconi enum mt_vendor_req {
351b40b15e1SLorenzo Bianconi 	MT_VEND_DEV_MODE =	0x1,
352b40b15e1SLorenzo Bianconi 	MT_VEND_WRITE =		0x2,
353b40b15e1SLorenzo Bianconi 	MT_VEND_MULTI_WRITE =	0x6,
354b40b15e1SLorenzo Bianconi 	MT_VEND_MULTI_READ =	0x7,
355b40b15e1SLorenzo Bianconi 	MT_VEND_READ_EEPROM =	0x9,
356b40b15e1SLorenzo Bianconi 	MT_VEND_WRITE_FCE =	0x42,
357b40b15e1SLorenzo Bianconi 	MT_VEND_WRITE_CFG =	0x46,
358b40b15e1SLorenzo Bianconi 	MT_VEND_READ_CFG =	0x47,
359b40b15e1SLorenzo Bianconi };
360b40b15e1SLorenzo Bianconi 
361b40b15e1SLorenzo Bianconi enum mt76u_in_ep {
362b40b15e1SLorenzo Bianconi 	MT_EP_IN_PKT_RX,
363b40b15e1SLorenzo Bianconi 	MT_EP_IN_CMD_RESP,
364b40b15e1SLorenzo Bianconi 	__MT_EP_IN_MAX,
365b40b15e1SLorenzo Bianconi };
366b40b15e1SLorenzo Bianconi 
367b40b15e1SLorenzo Bianconi enum mt76u_out_ep {
368b40b15e1SLorenzo Bianconi 	MT_EP_OUT_INBAND_CMD,
369b40b15e1SLorenzo Bianconi 	MT_EP_OUT_AC_BE,
370*23cb16d2SLorenzo Bianconi 	MT_EP_OUT_AC_BK,
371b40b15e1SLorenzo Bianconi 	MT_EP_OUT_AC_VI,
372b40b15e1SLorenzo Bianconi 	MT_EP_OUT_AC_VO,
373b40b15e1SLorenzo Bianconi 	MT_EP_OUT_HCCA,
374b40b15e1SLorenzo Bianconi 	__MT_EP_OUT_MAX,
375b40b15e1SLorenzo Bianconi };
376b40b15e1SLorenzo Bianconi 
37714663f0cSLorenzo Bianconi #define MT_TX_SG_MAX_SIZE	8
37814663f0cSLorenzo Bianconi #define MT_RX_SG_MAX_SIZE	1
379b40b15e1SLorenzo Bianconi #define MT_NUM_TX_ENTRIES	256
380b40b15e1SLorenzo Bianconi #define MT_NUM_RX_ENTRIES	128
381b40b15e1SLorenzo Bianconi #define MCU_RESP_URB_SIZE	1024
382b40b15e1SLorenzo Bianconi struct mt76_usb {
383b40b15e1SLorenzo Bianconi 	struct mutex usb_ctrl_mtx;
3848f72e98eSStanislaw Gruszka 	union {
385b40b15e1SLorenzo Bianconi 		u8 data[32];
3868f72e98eSStanislaw Gruszka 		__le32 reg_val;
3878f72e98eSStanislaw Gruszka 	};
388b40b15e1SLorenzo Bianconi 
389b40b15e1SLorenzo Bianconi 	struct tasklet_struct rx_tasklet;
390284efb47SLorenzo Bianconi 	struct workqueue_struct *stat_wq;
391284efb47SLorenzo Bianconi 	struct work_struct stat_work;
392b40b15e1SLorenzo Bianconi 
393b40b15e1SLorenzo Bianconi 	u8 out_ep[__MT_EP_OUT_MAX];
394b40b15e1SLorenzo Bianconi 	u8 in_ep[__MT_EP_IN_MAX];
39563a7de5dSLorenzo Bianconi 	bool sg_en;
396b40b15e1SLorenzo Bianconi 
397b40b15e1SLorenzo Bianconi 	struct mt76u_mcu {
398b40b15e1SLorenzo Bianconi 		struct mutex mutex;
399a18a494fSStanislaw Gruszka 		u8 *data;
400b40b15e1SLorenzo Bianconi 		u32 msg_seq;
401851ab66eSLorenzo Bianconi 
402851ab66eSLorenzo Bianconi 		/* multiple reads */
403851ab66eSLorenzo Bianconi 		struct mt76_reg_pair *rp;
404851ab66eSLorenzo Bianconi 		int rp_len;
405851ab66eSLorenzo Bianconi 		u32 base;
406851ab66eSLorenzo Bianconi 		bool burst;
407b40b15e1SLorenzo Bianconi 	} mcu;
408b40b15e1SLorenzo Bianconi };
409b40b15e1SLorenzo Bianconi 
410f7bbb80fSLorenzo Bianconi struct mt76_mmio {
411f7bbb80fSLorenzo Bianconi 	struct mt76e_mcu {
412f7bbb80fSLorenzo Bianconi 		struct mutex mutex;
413f7bbb80fSLorenzo Bianconi 
414f7bbb80fSLorenzo Bianconi 		wait_queue_head_t wait;
415f7bbb80fSLorenzo Bianconi 		struct sk_buff_head res_q;
416f7bbb80fSLorenzo Bianconi 
417f7bbb80fSLorenzo Bianconi 		u32 msg_seq;
418f7bbb80fSLorenzo Bianconi 	} mcu;
41927db1ad1SLorenzo Bianconi 	void __iomem *regs;
420957068c2SLorenzo Bianconi 	spinlock_t irq_lock;
421957068c2SLorenzo Bianconi 	u32 irqmask;
422f7bbb80fSLorenzo Bianconi };
423f7bbb80fSLorenzo Bianconi 
4245ce09c1aSFelix Fietkau struct mt76_rx_status {
4255ce09c1aSFelix Fietkau 	union {
4265ce09c1aSFelix Fietkau 		struct mt76_wcid *wcid;
4275ce09c1aSFelix Fietkau 		u8 wcid_idx;
4285ce09c1aSFelix Fietkau 	};
4295ce09c1aSFelix Fietkau 
4305ce09c1aSFelix Fietkau 	unsigned long reorder_time;
4315ce09c1aSFelix Fietkau 
4325ce09c1aSFelix Fietkau 	u32 ampdu_ref;
4335ce09c1aSFelix Fietkau 
4345ce09c1aSFelix Fietkau 	u8 iv[6];
4355ce09c1aSFelix Fietkau 
4365ce09c1aSFelix Fietkau 	u8 aggr:1;
4375ce09c1aSFelix Fietkau 	u8 tid;
4385ce09c1aSFelix Fietkau 	u16 seqno;
4395ce09c1aSFelix Fietkau 
4405ce09c1aSFelix Fietkau 	u16 freq;
4415ce09c1aSFelix Fietkau 	u32 flag;
4425ce09c1aSFelix Fietkau 	u8 enc_flags;
4435ce09c1aSFelix Fietkau 	u8 encoding:2, bw:3;
4445ce09c1aSFelix Fietkau 	u8 rate_idx;
4455ce09c1aSFelix Fietkau 	u8 nss;
4465ce09c1aSFelix Fietkau 	u8 band;
4475ce09c1aSFelix Fietkau 	s8 signal;
4485ce09c1aSFelix Fietkau 	u8 chains;
4495ce09c1aSFelix Fietkau 	s8 chain_signal[IEEE80211_MAX_CHAINS];
4505ce09c1aSFelix Fietkau };
4515ce09c1aSFelix Fietkau 
45217f1de56SFelix Fietkau struct mt76_dev {
45317f1de56SFelix Fietkau 	struct ieee80211_hw *hw;
45417f1de56SFelix Fietkau 	struct cfg80211_chan_def chandef;
45517f1de56SFelix Fietkau 	struct ieee80211_channel *main_chan;
45617f1de56SFelix Fietkau 
4570fd0eb54SFelix Fietkau 	struct mt76_channel_state *chan_state;
45817f1de56SFelix Fietkau 	spinlock_t lock;
45917f1de56SFelix Fietkau 	spinlock_t cc_lock;
460108a4861SStanislaw Gruszka 
4615ce09c1aSFelix Fietkau 	u32 cur_cc_bss_rx;
4625ce09c1aSFelix Fietkau 
4635ce09c1aSFelix Fietkau 	struct mt76_rx_status rx_ampdu_status;
4645ce09c1aSFelix Fietkau 	u32 rx_ampdu_len;
4655ce09c1aSFelix Fietkau 	u32 rx_ampdu_ref;
4665ce09c1aSFelix Fietkau 
467108a4861SStanislaw Gruszka 	struct mutex mutex;
468108a4861SStanislaw Gruszka 
46917f1de56SFelix Fietkau 	const struct mt76_bus_ops *bus;
47017f1de56SFelix Fietkau 	const struct mt76_driver_ops *drv;
471db0f04f3SLorenzo Bianconi 	const struct mt76_mcu_ops *mcu_ops;
47217f1de56SFelix Fietkau 	struct device *dev;
47317f1de56SFelix Fietkau 
47417f1de56SFelix Fietkau 	struct net_device napi_dev;
475c3d7c82aSFelix Fietkau 	spinlock_t rx_lock;
47617f1de56SFelix Fietkau 	struct napi_struct napi[__MT_RXQ_MAX];
47717f1de56SFelix Fietkau 	struct sk_buff_head rx_skb[__MT_RXQ_MAX];
478d515fdcaSFelix Fietkau 	u32 ampdu_ref;
47917f1de56SFelix Fietkau 
48017f1de56SFelix Fietkau 	struct list_head txwi_cache;
481af005f26SLorenzo Bianconi 	struct mt76_sw_queue q_tx[__MT_TXQ_MAX];
48217f1de56SFelix Fietkau 	struct mt76_queue q_rx[__MT_RXQ_MAX];
48317f1de56SFelix Fietkau 	const struct mt76_queue_ops *queue_ops;
484c1e0d2beSLorenzo Bianconi 	int tx_dma_idx[4];
48517f1de56SFelix Fietkau 
486a33b8ab8SFelix Fietkau 	struct tasklet_struct tx_tasklet;
4878402650aSLorenzo Bianconi 	struct napi_struct tx_napi;
48837426fb6SLorenzo Bianconi 	struct delayed_work mac_work;
489a33b8ab8SFelix Fietkau 
49026e40d4cSFelix Fietkau 	wait_queue_head_t tx_wait;
49188046b2cSFelix Fietkau 	struct sk_buff_head status_list;
49226e40d4cSFelix Fietkau 
49336404c06SStanislaw Gruszka 	unsigned long wcid_mask[MT76_N_WCIDS / BITS_PER_LONG];
49436404c06SStanislaw Gruszka 
49536404c06SStanislaw Gruszka 	struct mt76_wcid global_wcid;
49636404c06SStanislaw Gruszka 	struct mt76_wcid __rcu *wcid[MT76_N_WCIDS];
49736404c06SStanislaw Gruszka 
49817f1de56SFelix Fietkau 	u8 macaddr[ETH_ALEN];
49917f1de56SFelix Fietkau 	u32 rev;
50017f1de56SFelix Fietkau 	unsigned long state;
50117f1de56SFelix Fietkau 
502d7b47bbdSLorenzo Bianconi 	u32 aggr_stats[32];
503d7b47bbdSLorenzo Bianconi 
50424114a5fSLorenzo Bianconi 	u8 antenna_mask;
5056034b2b0SLorenzo Bianconi 	u16 chainmask;
50624114a5fSLorenzo Bianconi 
507dc6057f4SLorenzo Bianconi 	struct tasklet_struct pre_tbtt_tasklet;
5083041c445SLorenzo Bianconi 	int beacon_int;
509c8a04d98SLorenzo Bianconi 	u8 beacon_mask;
5103041c445SLorenzo Bianconi 
51117f1de56SFelix Fietkau 	struct mt76_sband sband_2g;
51217f1de56SFelix Fietkau 	struct mt76_sband sband_5g;
51317f1de56SFelix Fietkau 	struct debugfs_blob_wrapper eeprom;
51417f1de56SFelix Fietkau 	struct debugfs_blob_wrapper otp;
51517f1de56SFelix Fietkau 	struct mt76_hw_cap cap;
51617f1de56SFelix Fietkau 
517b6862effSLorenzo Bianconi 	struct mt76_rate_power rate_power;
518b6862effSLorenzo Bianconi 	int txpower_conf;
519b6862effSLorenzo Bianconi 	int txpower_cur;
520b6862effSLorenzo Bianconi 
521d8b8890dSLorenzo Bianconi 	enum nl80211_dfs_regions region;
522d8b8890dSLorenzo Bianconi 
52317f1de56SFelix Fietkau 	u32 debugfs_reg;
52417f1de56SFelix Fietkau 
52517f1de56SFelix Fietkau 	struct led_classdev led_cdev;
52617f1de56SFelix Fietkau 	char led_name[32];
52717f1de56SFelix Fietkau 	bool led_al;
52817f1de56SFelix Fietkau 	u8 led_pin;
529b40b15e1SLorenzo Bianconi 
530e7173858SFelix Fietkau 	u8 csa_complete;
531e7173858SFelix Fietkau 
532fc98e670SLorenzo Bianconi 	ktime_t survey_time;
533fc98e670SLorenzo Bianconi 
534108a4861SStanislaw Gruszka 	u32 rxfilter;
535108a4861SStanislaw Gruszka 
536f7bbb80fSLorenzo Bianconi 	union {
537f7bbb80fSLorenzo Bianconi 		struct mt76_mmio mmio;
538b40b15e1SLorenzo Bianconi 		struct mt76_usb usb;
53917f1de56SFelix Fietkau 	};
540f7bbb80fSLorenzo Bianconi };
54117f1de56SFelix Fietkau 
54217f1de56SFelix Fietkau enum mt76_phy_type {
54317f1de56SFelix Fietkau 	MT_PHY_TYPE_CCK,
54417f1de56SFelix Fietkau 	MT_PHY_TYPE_OFDM,
54517f1de56SFelix Fietkau 	MT_PHY_TYPE_HT,
54617f1de56SFelix Fietkau 	MT_PHY_TYPE_HT_GF,
54717f1de56SFelix Fietkau 	MT_PHY_TYPE_VHT,
54817f1de56SFelix Fietkau };
54917f1de56SFelix Fietkau 
550d4131273SStanislaw Gruszka #define __mt76_rr(dev, ...)	(dev)->bus->rr((dev), __VA_ARGS__)
551d4131273SStanislaw Gruszka #define __mt76_wr(dev, ...)	(dev)->bus->wr((dev), __VA_ARGS__)
552d4131273SStanislaw Gruszka #define __mt76_rmw(dev, ...)	(dev)->bus->rmw((dev), __VA_ARGS__)
55335e4ebeaSLorenzo Bianconi #define __mt76_wr_copy(dev, ...)	(dev)->bus->write_copy((dev), __VA_ARGS__)
55435e4ebeaSLorenzo Bianconi #define __mt76_rr_copy(dev, ...)	(dev)->bus->read_copy((dev), __VA_ARGS__)
555d4131273SStanislaw Gruszka 
55622c575c4SStanislaw Gruszka #define __mt76_set(dev, offset, val)	__mt76_rmw(dev, offset, 0, val)
55722c575c4SStanislaw Gruszka #define __mt76_clear(dev, offset, val)	__mt76_rmw(dev, offset, val, 0)
55822c575c4SStanislaw Gruszka 
55917f1de56SFelix Fietkau #define mt76_rr(dev, ...)	(dev)->mt76.bus->rr(&((dev)->mt76), __VA_ARGS__)
56017f1de56SFelix Fietkau #define mt76_wr(dev, ...)	(dev)->mt76.bus->wr(&((dev)->mt76), __VA_ARGS__)
56117f1de56SFelix Fietkau #define mt76_rmw(dev, ...)	(dev)->mt76.bus->rmw(&((dev)->mt76), __VA_ARGS__)
56235e4ebeaSLorenzo Bianconi #define mt76_wr_copy(dev, ...)	(dev)->mt76.bus->write_copy(&((dev)->mt76), __VA_ARGS__)
56335e4ebeaSLorenzo Bianconi #define mt76_rr_copy(dev, ...)	(dev)->mt76.bus->read_copy(&((dev)->mt76), __VA_ARGS__)
5646da5a291SStanislaw Gruszka #define mt76_wr_rp(dev, ...)	(dev)->mt76.bus->wr_rp(&((dev)->mt76), __VA_ARGS__)
5656da5a291SStanislaw Gruszka #define mt76_rd_rp(dev, ...)	(dev)->mt76.bus->rd_rp(&((dev)->mt76), __VA_ARGS__)
56617f1de56SFelix Fietkau 
567db0f04f3SLorenzo Bianconi #define mt76_mcu_send_msg(dev, ...)	(dev)->mt76.mcu_ops->mcu_send_msg(&((dev)->mt76), __VA_ARGS__)
568cc173875SLorenzo Bianconi #define __mt76_mcu_send_msg(dev, ...)	(dev)->mcu_ops->mcu_send_msg((dev), __VA_ARGS__)
569e2c2fd0fSLorenzo Bianconi #define mt76_mcu_restart(dev, ...)	(dev)->mt76.mcu_ops->mcu_restart(&((dev)->mt76))
570e2c2fd0fSLorenzo Bianconi #define __mt76_mcu_restart(dev, ...)	(dev)->mcu_ops->mcu_restart((dev))
571db0f04f3SLorenzo Bianconi 
57217f1de56SFelix Fietkau #define mt76_set(dev, offset, val)	mt76_rmw(dev, offset, 0, val)
57317f1de56SFelix Fietkau #define mt76_clear(dev, offset, val)	mt76_rmw(dev, offset, val, 0)
57417f1de56SFelix Fietkau 
57517f1de56SFelix Fietkau #define mt76_get_field(_dev, _reg, _field)		\
57617f1de56SFelix Fietkau 	FIELD_GET(_field, mt76_rr(dev, _reg))
57717f1de56SFelix Fietkau 
57817f1de56SFelix Fietkau #define mt76_rmw_field(_dev, _reg, _field, _val)	\
57917f1de56SFelix Fietkau 	mt76_rmw(_dev, _reg, _field, FIELD_PREP(_field, _val))
58017f1de56SFelix Fietkau 
58146436b5eSStanislaw Gruszka #define __mt76_rmw_field(_dev, _reg, _field, _val)	\
58246436b5eSStanislaw Gruszka 	__mt76_rmw(_dev, _reg, _field, FIELD_PREP(_field, _val))
58346436b5eSStanislaw Gruszka 
58417f1de56SFelix Fietkau #define mt76_hw(dev) (dev)->mt76.hw
58517f1de56SFelix Fietkau 
58617f1de56SFelix Fietkau bool __mt76_poll(struct mt76_dev *dev, u32 offset, u32 mask, u32 val,
58717f1de56SFelix Fietkau 		 int timeout);
58817f1de56SFelix Fietkau 
58917f1de56SFelix Fietkau #define mt76_poll(dev, ...) __mt76_poll(&((dev)->mt76), __VA_ARGS__)
59017f1de56SFelix Fietkau 
59117f1de56SFelix Fietkau bool __mt76_poll_msec(struct mt76_dev *dev, u32 offset, u32 mask, u32 val,
59217f1de56SFelix Fietkau 		      int timeout);
59317f1de56SFelix Fietkau 
59417f1de56SFelix Fietkau #define mt76_poll_msec(dev, ...) __mt76_poll_msec(&((dev)->mt76), __VA_ARGS__)
59517f1de56SFelix Fietkau 
59617f1de56SFelix Fietkau void mt76_mmio_init(struct mt76_dev *dev, void __iomem *regs);
597f37f0550SLorenzo Bianconi void mt76_pci_disable_aspm(struct pci_dev *pdev);
59817f1de56SFelix Fietkau 
59917f1de56SFelix Fietkau static inline u16 mt76_chip(struct mt76_dev *dev)
60017f1de56SFelix Fietkau {
60117f1de56SFelix Fietkau 	return dev->rev >> 16;
60217f1de56SFelix Fietkau }
60317f1de56SFelix Fietkau 
60417f1de56SFelix Fietkau static inline u16 mt76_rev(struct mt76_dev *dev)
60517f1de56SFelix Fietkau {
60617f1de56SFelix Fietkau 	return dev->rev & 0xffff;
60717f1de56SFelix Fietkau }
60817f1de56SFelix Fietkau 
60917f1de56SFelix Fietkau #define mt76xx_chip(dev) mt76_chip(&((dev)->mt76))
61017f1de56SFelix Fietkau #define mt76xx_rev(dev) mt76_rev(&((dev)->mt76))
61117f1de56SFelix Fietkau 
612a23fde09SLorenzo Bianconi #define mt76_init_queues(dev)		(dev)->mt76.queue_ops->init(&((dev)->mt76))
613a23fde09SLorenzo Bianconi #define mt76_queue_alloc(dev, ...)	(dev)->mt76.queue_ops->alloc(&((dev)->mt76), __VA_ARGS__)
6145ed31128SLorenzo Bianconi #define mt76_tx_queue_skb_raw(dev, ...)	(dev)->mt76.queue_ops->tx_queue_skb_raw(&((dev)->mt76), __VA_ARGS__)
615eb9ca7ecSLorenzo Bianconi #define mt76_tx_queue_skb(dev, ...)	(dev)->mt76.queue_ops->tx_queue_skb(&((dev)->mt76), __VA_ARGS__)
61617f1de56SFelix Fietkau #define mt76_queue_rx_reset(dev, ...)	(dev)->mt76.queue_ops->rx_reset(&((dev)->mt76), __VA_ARGS__)
61717f1de56SFelix Fietkau #define mt76_queue_tx_cleanup(dev, ...)	(dev)->mt76.queue_ops->tx_cleanup(&((dev)->mt76), __VA_ARGS__)
61817f1de56SFelix Fietkau #define mt76_queue_kick(dev, ...)	(dev)->mt76.queue_ops->kick(&((dev)->mt76), __VA_ARGS__)
61917f1de56SFelix Fietkau 
620c0f7b25aSLorenzo Bianconi struct mt76_dev *mt76_alloc_device(struct device *pdev, unsigned int size,
621c0f7b25aSLorenzo Bianconi 				   const struct ieee80211_ops *ops,
622c0f7b25aSLorenzo Bianconi 				   const struct mt76_driver_ops *drv_ops);
62317f1de56SFelix Fietkau int mt76_register_device(struct mt76_dev *dev, bool vht,
62417f1de56SFelix Fietkau 			 struct ieee80211_rate *rates, int n_rates);
62517f1de56SFelix Fietkau void mt76_unregister_device(struct mt76_dev *dev);
626def34a2fSLorenzo Bianconi void mt76_free_device(struct mt76_dev *dev);
62717f1de56SFelix Fietkau 
62817f1de56SFelix Fietkau struct dentry *mt76_register_debugfs(struct mt76_dev *dev);
6290b82a8e8SLorenzo Bianconi int mt76_queues_read(struct seq_file *s, void *data);
6308f410a8bSLorenzo Bianconi void mt76_seq_puts_array(struct seq_file *file, const char *str,
6318f410a8bSLorenzo Bianconi 			 s8 *val, int len);
63217f1de56SFelix Fietkau 
63317f1de56SFelix Fietkau int mt76_eeprom_init(struct mt76_dev *dev, int len);
63417f1de56SFelix Fietkau void mt76_eeprom_override(struct mt76_dev *dev);
63517f1de56SFelix Fietkau 
636f3950a41SLorenzo Bianconi static inline u8 *
637f3950a41SLorenzo Bianconi mt76_get_txwi_ptr(struct mt76_dev *dev, struct mt76_txwi_cache *t)
638f3950a41SLorenzo Bianconi {
639f3950a41SLorenzo Bianconi 	return (u8 *)t - dev->drv->txwi_size;
640f3950a41SLorenzo Bianconi }
641f3950a41SLorenzo Bianconi 
642ee8aa945SLorenzo Bianconi /* increment with wrap-around */
643ee8aa945SLorenzo Bianconi static inline int mt76_incr(int val, int size)
644ee8aa945SLorenzo Bianconi {
645ee8aa945SLorenzo Bianconi 	return (val + 1) & (size - 1);
646ee8aa945SLorenzo Bianconi }
647ee8aa945SLorenzo Bianconi 
648ee8aa945SLorenzo Bianconi /* decrement with wrap-around */
649ee8aa945SLorenzo Bianconi static inline int mt76_decr(int val, int size)
650ee8aa945SLorenzo Bianconi {
651ee8aa945SLorenzo Bianconi 	return (val - 1) & (size - 1);
652ee8aa945SLorenzo Bianconi }
653ee8aa945SLorenzo Bianconi 
6541d0496c6SStanislaw Gruszka u8 mt76_ac_to_hwq(u8 ac);
655b40b15e1SLorenzo Bianconi 
65617f1de56SFelix Fietkau static inline struct ieee80211_txq *
65717f1de56SFelix Fietkau mtxq_to_txq(struct mt76_txq *mtxq)
65817f1de56SFelix Fietkau {
65917f1de56SFelix Fietkau 	void *ptr = mtxq;
66017f1de56SFelix Fietkau 
66117f1de56SFelix Fietkau 	return container_of(ptr, struct ieee80211_txq, drv_priv);
66217f1de56SFelix Fietkau }
66317f1de56SFelix Fietkau 
6649c68a57bSFelix Fietkau static inline struct ieee80211_sta *
6659c68a57bSFelix Fietkau wcid_to_sta(struct mt76_wcid *wcid)
6669c68a57bSFelix Fietkau {
6679c68a57bSFelix Fietkau 	void *ptr = wcid;
6689c68a57bSFelix Fietkau 
6699c68a57bSFelix Fietkau 	if (!wcid || !wcid->sta)
6709c68a57bSFelix Fietkau 		return NULL;
6719c68a57bSFelix Fietkau 
6729c68a57bSFelix Fietkau 	return container_of(ptr, struct ieee80211_sta, drv_priv);
6739c68a57bSFelix Fietkau }
6749c68a57bSFelix Fietkau 
67588046b2cSFelix Fietkau static inline struct mt76_tx_cb *mt76_tx_skb_cb(struct sk_buff *skb)
67688046b2cSFelix Fietkau {
67788046b2cSFelix Fietkau 	BUILD_BUG_ON(sizeof(struct mt76_tx_cb) >
67888046b2cSFelix Fietkau 		     sizeof(IEEE80211_SKB_CB(skb)->status.status_driver_data));
67988046b2cSFelix Fietkau 	return ((void *)IEEE80211_SKB_CB(skb)->status.status_driver_data);
68088046b2cSFelix Fietkau }
68188046b2cSFelix Fietkau 
6823bb45b5fSLorenzo Bianconi static inline void mt76_insert_hdr_pad(struct sk_buff *skb)
6833bb45b5fSLorenzo Bianconi {
6843bb45b5fSLorenzo Bianconi 	int len = ieee80211_get_hdrlen_from_skb(skb);
6853bb45b5fSLorenzo Bianconi 
6863bb45b5fSLorenzo Bianconi 	if (len % 4 == 0)
6873bb45b5fSLorenzo Bianconi 		return;
6883bb45b5fSLorenzo Bianconi 
6893bb45b5fSLorenzo Bianconi 	skb_push(skb, 2);
6903bb45b5fSLorenzo Bianconi 	memmove(skb->data, skb->data + 2, len);
6913bb45b5fSLorenzo Bianconi 
6923bb45b5fSLorenzo Bianconi 	skb->data[len] = 0;
6933bb45b5fSLorenzo Bianconi 	skb->data[len + 1] = 0;
6943bb45b5fSLorenzo Bianconi }
6953bb45b5fSLorenzo Bianconi 
6968548c6ebSFelix Fietkau static inline bool mt76_is_skb_pktid(u8 pktid)
6978548c6ebSFelix Fietkau {
6988548c6ebSFelix Fietkau 	if (pktid & MT_PACKET_ID_HAS_RATE)
6998548c6ebSFelix Fietkau 		return false;
7008548c6ebSFelix Fietkau 
7018548c6ebSFelix Fietkau 	return pktid >= MT_PACKET_ID_FIRST;
7028548c6ebSFelix Fietkau }
7038548c6ebSFelix Fietkau 
70417f1de56SFelix Fietkau void mt76_rx(struct mt76_dev *dev, enum mt76_rxq_id q, struct sk_buff *skb);
70517f1de56SFelix Fietkau void mt76_tx(struct mt76_dev *dev, struct ieee80211_sta *sta,
70617f1de56SFelix Fietkau 	     struct mt76_wcid *wcid, struct sk_buff *skb);
70717f1de56SFelix Fietkau void mt76_txq_init(struct mt76_dev *dev, struct ieee80211_txq *txq);
70817f1de56SFelix Fietkau void mt76_txq_remove(struct mt76_dev *dev, struct ieee80211_txq *txq);
70917f1de56SFelix Fietkau void mt76_wake_tx_queue(struct ieee80211_hw *hw, struct ieee80211_txq *txq);
71017f1de56SFelix Fietkau void mt76_stop_tx_queues(struct mt76_dev *dev, struct ieee80211_sta *sta,
71117f1de56SFelix Fietkau 			 bool send_bar);
71290fdc171SFelix Fietkau void mt76_txq_schedule(struct mt76_dev *dev, enum mt76_txq_id qid);
71317f1de56SFelix Fietkau void mt76_txq_schedule_all(struct mt76_dev *dev);
714c325c9c7SLorenzo Bianconi void mt76_tx_tasklet(unsigned long data);
71517f1de56SFelix Fietkau void mt76_release_buffered_frames(struct ieee80211_hw *hw,
71617f1de56SFelix Fietkau 				  struct ieee80211_sta *sta,
71717f1de56SFelix Fietkau 				  u16 tids, int nframes,
71817f1de56SFelix Fietkau 				  enum ieee80211_frame_release_type reason,
71917f1de56SFelix Fietkau 				  bool more_data);
72039d501d9SStanislaw Gruszka bool mt76_has_tx_pending(struct mt76_dev *dev);
72117f1de56SFelix Fietkau void mt76_set_channel(struct mt76_dev *dev);
7225ce09c1aSFelix Fietkau void mt76_update_survey(struct mt76_dev *dev);
72317f1de56SFelix Fietkau int mt76_get_survey(struct ieee80211_hw *hw, int idx,
72417f1de56SFelix Fietkau 		    struct survey_info *survey);
7255ebdc3e0SLorenzo Bianconi void mt76_set_stream_caps(struct mt76_dev *dev, bool vht);
72617f1de56SFelix Fietkau 
727aee5b8cfSFelix Fietkau int mt76_rx_aggr_start(struct mt76_dev *dev, struct mt76_wcid *wcid, u8 tid,
728aee5b8cfSFelix Fietkau 		       u16 ssn, u8 size);
729aee5b8cfSFelix Fietkau void mt76_rx_aggr_stop(struct mt76_dev *dev, struct mt76_wcid *wcid, u8 tid);
730aee5b8cfSFelix Fietkau 
73130ce7f44SFelix Fietkau void mt76_wcid_key_setup(struct mt76_dev *dev, struct mt76_wcid *wcid,
73230ce7f44SFelix Fietkau 			 struct ieee80211_key_conf *key);
73379d1c94cSFelix Fietkau 
73479d1c94cSFelix Fietkau void mt76_tx_status_lock(struct mt76_dev *dev, struct sk_buff_head *list)
73579d1c94cSFelix Fietkau 			 __acquires(&dev->status_list.lock);
73679d1c94cSFelix Fietkau void mt76_tx_status_unlock(struct mt76_dev *dev, struct sk_buff_head *list)
73779d1c94cSFelix Fietkau 			   __releases(&dev->status_list.lock);
73879d1c94cSFelix Fietkau 
73988046b2cSFelix Fietkau int mt76_tx_status_skb_add(struct mt76_dev *dev, struct mt76_wcid *wcid,
74088046b2cSFelix Fietkau 			   struct sk_buff *skb);
74188046b2cSFelix Fietkau struct sk_buff *mt76_tx_status_skb_get(struct mt76_dev *dev,
74279d1c94cSFelix Fietkau 				       struct mt76_wcid *wcid, int pktid,
74379d1c94cSFelix Fietkau 				       struct sk_buff_head *list);
74479d1c94cSFelix Fietkau void mt76_tx_status_skb_done(struct mt76_dev *dev, struct sk_buff *skb,
74579d1c94cSFelix Fietkau 			     struct sk_buff_head *list);
74688046b2cSFelix Fietkau void mt76_tx_complete_skb(struct mt76_dev *dev, struct sk_buff *skb);
74779d1c94cSFelix Fietkau void mt76_tx_status_check(struct mt76_dev *dev, struct mt76_wcid *wcid,
74879d1c94cSFelix Fietkau 			  bool flush);
749e28487eaSFelix Fietkau int mt76_sta_state(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
750e28487eaSFelix Fietkau 		   struct ieee80211_sta *sta,
751e28487eaSFelix Fietkau 		   enum ieee80211_sta_state old_state,
752e28487eaSFelix Fietkau 		   enum ieee80211_sta_state new_state);
75313f61dfcSLorenzo Bianconi void __mt76_sta_remove(struct mt76_dev *dev, struct ieee80211_vif *vif,
75413f61dfcSLorenzo Bianconi 		       struct ieee80211_sta *sta);
75530ce7f44SFelix Fietkau 
756ef13edc0SFelix Fietkau int mt76_get_min_avg_rssi(struct mt76_dev *dev);
757ef13edc0SFelix Fietkau 
7589313faacSFelix Fietkau int mt76_get_txpower(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
7599313faacSFelix Fietkau 		     int *dbm);
7609313faacSFelix Fietkau 
761e7173858SFelix Fietkau void mt76_csa_check(struct mt76_dev *dev);
762e7173858SFelix Fietkau void mt76_csa_finish(struct mt76_dev *dev);
763e7173858SFelix Fietkau 
764e49c76d4SLorenzo Bianconi int mt76_get_antenna(struct ieee80211_hw *hw, u32 *tx_ant, u32 *rx_ant);
76587d53103SStanislaw Gruszka int mt76_set_tim(struct ieee80211_hw *hw, struct ieee80211_sta *sta, bool set);
766eadfd98fSLorenzo Bianconi void mt76_insert_ccmp_hdr(struct sk_buff *skb, u8 key_id);
767d2679d65SLorenzo Bianconi int mt76_get_rate(struct mt76_dev *dev,
768d2679d65SLorenzo Bianconi 		  struct ieee80211_supported_band *sband,
769d2679d65SLorenzo Bianconi 		  int idx, bool cck);
7708b8ab5c2SLorenzo Bianconi void mt76_sw_scan(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
7718b8ab5c2SLorenzo Bianconi 		  const u8 *mac);
7728b8ab5c2SLorenzo Bianconi void mt76_sw_scan_complete(struct ieee80211_hw *hw,
7738b8ab5c2SLorenzo Bianconi 			   struct ieee80211_vif *vif);
774355f8d00SFelix Fietkau u32 mt76_calc_tx_airtime(struct mt76_dev *dev, struct ieee80211_tx_info *info,
775355f8d00SFelix Fietkau 			 int len);
77687d53103SStanislaw Gruszka 
77717f1de56SFelix Fietkau /* internal */
77817f1de56SFelix Fietkau void mt76_tx_free(struct mt76_dev *dev);
779fcdd99ceSLorenzo Bianconi struct mt76_txwi_cache *mt76_get_txwi(struct mt76_dev *dev);
78017f1de56SFelix Fietkau void mt76_put_txwi(struct mt76_dev *dev, struct mt76_txwi_cache *t);
7819d9d738bSFelix Fietkau void mt76_rx_complete(struct mt76_dev *dev, struct sk_buff_head *frames,
78281e850efSLorenzo Bianconi 		      struct napi_struct *napi);
78381e850efSLorenzo Bianconi void mt76_rx_poll_complete(struct mt76_dev *dev, enum mt76_rxq_id q,
78481e850efSLorenzo Bianconi 			   struct napi_struct *napi);
785aee5b8cfSFelix Fietkau void mt76_rx_aggr_reorder(struct sk_buff *skb, struct sk_buff_head *frames);
7865ce09c1aSFelix Fietkau u32 mt76_calc_rx_airtime(struct mt76_dev *dev, struct mt76_rx_status *status,
7875ce09c1aSFelix Fietkau 			 int len);
78817f1de56SFelix Fietkau 
789b40b15e1SLorenzo Bianconi /* usb */
790b40b15e1SLorenzo Bianconi static inline bool mt76u_urb_error(struct urb *urb)
791b40b15e1SLorenzo Bianconi {
792b40b15e1SLorenzo Bianconi 	return urb->status &&
793b40b15e1SLorenzo Bianconi 	       urb->status != -ECONNRESET &&
794b40b15e1SLorenzo Bianconi 	       urb->status != -ESHUTDOWN &&
795b40b15e1SLorenzo Bianconi 	       urb->status != -ENOENT;
796b40b15e1SLorenzo Bianconi }
797b40b15e1SLorenzo Bianconi 
798b40b15e1SLorenzo Bianconi /* Map hardware queues to usb endpoints */
799b40b15e1SLorenzo Bianconi static inline u8 q2ep(u8 qid)
800b40b15e1SLorenzo Bianconi {
801b40b15e1SLorenzo Bianconi 	/* TODO: take management packets to queue 5 */
802b40b15e1SLorenzo Bianconi 	return qid + 1;
803b40b15e1SLorenzo Bianconi }
804b40b15e1SLorenzo Bianconi 
8055de4db8fSStanislaw Gruszka static inline int
806b63aa031SStanislaw Gruszka mt76u_bulk_msg(struct mt76_dev *dev, void *data, int len, int *actual_len,
807b63aa031SStanislaw Gruszka 	       int timeout)
8085de4db8fSStanislaw Gruszka {
80980df01f4SLorenzo Bianconi 	struct usb_interface *uintf = to_usb_interface(dev->dev);
81080df01f4SLorenzo Bianconi 	struct usb_device *udev = interface_to_usbdev(uintf);
8115de4db8fSStanislaw Gruszka 	struct mt76_usb *usb = &dev->usb;
8125de4db8fSStanislaw Gruszka 	unsigned int pipe;
8135de4db8fSStanislaw Gruszka 
814b63aa031SStanislaw Gruszka 	if (actual_len)
815b63aa031SStanislaw Gruszka 		pipe = usb_rcvbulkpipe(udev, usb->in_ep[MT_EP_IN_CMD_RESP]);
816b63aa031SStanislaw Gruszka 	else
8175de4db8fSStanislaw Gruszka 		pipe = usb_sndbulkpipe(udev, usb->out_ep[MT_EP_OUT_INBAND_CMD]);
818b63aa031SStanislaw Gruszka 
819b63aa031SStanislaw Gruszka 	return usb_bulk_msg(udev, pipe, data, len, actual_len, timeout);
8205de4db8fSStanislaw Gruszka }
8215de4db8fSStanislaw Gruszka 
822b40b15e1SLorenzo Bianconi int mt76u_vendor_request(struct mt76_dev *dev, u8 req,
823b40b15e1SLorenzo Bianconi 			 u8 req_type, u16 val, u16 offset,
824b40b15e1SLorenzo Bianconi 			 void *buf, size_t len);
825b40b15e1SLorenzo Bianconi void mt76u_single_wr(struct mt76_dev *dev, const u8 req,
826b40b15e1SLorenzo Bianconi 		     const u16 offset, const u32 val);
827b40b15e1SLorenzo Bianconi int mt76u_init(struct mt76_dev *dev, struct usb_interface *intf);
828284efb47SLorenzo Bianconi void mt76u_deinit(struct mt76_dev *dev);
829b40b15e1SLorenzo Bianconi int mt76u_alloc_queues(struct mt76_dev *dev);
83039d501d9SStanislaw Gruszka void mt76u_stop_tx(struct mt76_dev *dev);
83139d501d9SStanislaw Gruszka void mt76u_stop_rx(struct mt76_dev *dev);
83239d501d9SStanislaw Gruszka int mt76u_resume_rx(struct mt76_dev *dev);
833b40b15e1SLorenzo Bianconi void mt76u_queues_deinit(struct mt76_dev *dev);
834b40b15e1SLorenzo Bianconi 
8359df0fab9SLorenzo Bianconi struct sk_buff *
8369df0fab9SLorenzo Bianconi mt76_mcu_msg_alloc(const void *data, int head_len,
8379df0fab9SLorenzo Bianconi 		   int data_len, int tail_len);
838c07a49d4SLorenzo Bianconi void mt76_mcu_rx_event(struct mt76_dev *dev, struct sk_buff *skb);
839680abb25SLorenzo Bianconi struct sk_buff *mt76_mcu_get_response(struct mt76_dev *dev,
840680abb25SLorenzo Bianconi 				      unsigned long expires);
8419df0fab9SLorenzo Bianconi 
8429220f695SLorenzo Bianconi void mt76_set_irq_mask(struct mt76_dev *dev, u32 addr, u32 clear, u32 set);
8439220f695SLorenzo Bianconi 
84417f1de56SFelix Fietkau #endif
845