10e3d6777SRyder Lee /* SPDX-License-Identifier: ISC */ 217f1de56SFelix Fietkau /* 317f1de56SFelix Fietkau * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name> 417f1de56SFelix Fietkau */ 517f1de56SFelix Fietkau 617f1de56SFelix Fietkau #ifndef __MT76_H 717f1de56SFelix Fietkau #define __MT76_H 817f1de56SFelix Fietkau 917f1de56SFelix Fietkau #include <linux/kernel.h> 1017f1de56SFelix Fietkau #include <linux/io.h> 1117f1de56SFelix Fietkau #include <linux/spinlock.h> 1217f1de56SFelix Fietkau #include <linux/skbuff.h> 1317f1de56SFelix Fietkau #include <linux/leds.h> 14b40b15e1SLorenzo Bianconi #include <linux/usb.h> 15ef13edc0SFelix Fietkau #include <linux/average.h> 1617f1de56SFelix Fietkau #include <net/mac80211.h> 1717f1de56SFelix Fietkau #include "util.h" 1817f1de56SFelix Fietkau 1917f1de56SFelix Fietkau #define MT_TX_RING_SIZE 256 2017f1de56SFelix Fietkau #define MT_MCU_RING_SIZE 32 2117f1de56SFelix Fietkau #define MT_RX_BUF_SIZE 2048 222a92b08bSLorenzo Bianconi #define MT_SKB_HEAD_LEN 128 2317f1de56SFelix Fietkau 2417f1de56SFelix Fietkau struct mt76_dev; 2596747a51SFelix Fietkau struct mt76_phy; 26469d4818SLorenzo Bianconi struct mt76_wcid; 2717f1de56SFelix Fietkau 286da5a291SStanislaw Gruszka struct mt76_reg_pair { 296da5a291SStanislaw Gruszka u32 reg; 306da5a291SStanislaw Gruszka u32 value; 316da5a291SStanislaw Gruszka }; 326da5a291SStanislaw Gruszka 33c50479faSStanislaw Gruszka enum mt76_bus_type { 34c50479faSStanislaw Gruszka MT76_BUS_MMIO, 35c50479faSStanislaw Gruszka MT76_BUS_USB, 36c50479faSStanislaw Gruszka }; 37c50479faSStanislaw Gruszka 3817f1de56SFelix Fietkau struct mt76_bus_ops { 3917f1de56SFelix Fietkau u32 (*rr)(struct mt76_dev *dev, u32 offset); 4017f1de56SFelix Fietkau void (*wr)(struct mt76_dev *dev, u32 offset, u32 val); 4117f1de56SFelix Fietkau u32 (*rmw)(struct mt76_dev *dev, u32 offset, u32 mask, u32 val); 4235e4ebeaSLorenzo Bianconi void (*write_copy)(struct mt76_dev *dev, u32 offset, const void *data, 4335e4ebeaSLorenzo Bianconi int len); 4435e4ebeaSLorenzo Bianconi void (*read_copy)(struct mt76_dev *dev, u32 offset, void *data, 4517f1de56SFelix Fietkau int len); 466da5a291SStanislaw Gruszka int (*wr_rp)(struct mt76_dev *dev, u32 base, 476da5a291SStanislaw Gruszka const struct mt76_reg_pair *rp, int len); 486da5a291SStanislaw Gruszka int (*rd_rp)(struct mt76_dev *dev, u32 base, 496da5a291SStanislaw Gruszka struct mt76_reg_pair *rp, int len); 50c50479faSStanislaw Gruszka enum mt76_bus_type type; 5117f1de56SFelix Fietkau }; 5217f1de56SFelix Fietkau 5361c51a74SLorenzo Bianconi #define mt76_is_usb(dev) ((dev)->bus->type == MT76_BUS_USB) 5461c51a74SLorenzo Bianconi #define mt76_is_mmio(dev) ((dev)->bus->type == MT76_BUS_MMIO) 55c50479faSStanislaw Gruszka 5617f1de56SFelix Fietkau enum mt76_txq_id { 5717f1de56SFelix Fietkau MT_TXQ_VO = IEEE80211_AC_VO, 5817f1de56SFelix Fietkau MT_TXQ_VI = IEEE80211_AC_VI, 5917f1de56SFelix Fietkau MT_TXQ_BE = IEEE80211_AC_BE, 6017f1de56SFelix Fietkau MT_TXQ_BK = IEEE80211_AC_BK, 6117f1de56SFelix Fietkau MT_TXQ_PSD, 6217f1de56SFelix Fietkau MT_TXQ_MCU, 6317f1de56SFelix Fietkau MT_TXQ_BEACON, 6417f1de56SFelix Fietkau MT_TXQ_CAB, 6504b8e659SRyder Lee MT_TXQ_FWDL, 6617f1de56SFelix Fietkau __MT_TXQ_MAX 6717f1de56SFelix Fietkau }; 6817f1de56SFelix Fietkau 6917f1de56SFelix Fietkau enum mt76_rxq_id { 7017f1de56SFelix Fietkau MT_RXQ_MAIN, 7117f1de56SFelix Fietkau MT_RXQ_MCU, 7217f1de56SFelix Fietkau __MT_RXQ_MAX 7317f1de56SFelix Fietkau }; 7417f1de56SFelix Fietkau 7517f1de56SFelix Fietkau struct mt76_queue_buf { 7617f1de56SFelix Fietkau dma_addr_t addr; 7717f1de56SFelix Fietkau int len; 7817f1de56SFelix Fietkau }; 7917f1de56SFelix Fietkau 80b5903c47SLorenzo Bianconi struct mt76_tx_info { 81b5903c47SLorenzo Bianconi struct mt76_queue_buf buf[32]; 82cfaae9e6SLorenzo Bianconi struct sk_buff *skb; 83b5903c47SLorenzo Bianconi int nbuf; 84b5903c47SLorenzo Bianconi u32 info; 85b5903c47SLorenzo Bianconi }; 86b5903c47SLorenzo Bianconi 8717f1de56SFelix Fietkau struct mt76_queue_entry { 8817f1de56SFelix Fietkau union { 8917f1de56SFelix Fietkau void *buf; 9017f1de56SFelix Fietkau struct sk_buff *skb; 9117f1de56SFelix Fietkau }; 92b40b15e1SLorenzo Bianconi union { 9317f1de56SFelix Fietkau struct mt76_txwi_cache *txwi; 94d7d4ea9aSStanislaw Gruszka struct urb *urb; 95b40b15e1SLorenzo Bianconi }; 96d290c121SLorenzo Bianconi enum mt76_txq_id qid; 977bd0650bSLorenzo Bianconi bool skip_buf0:1; 987bd0650bSLorenzo Bianconi bool schedule:1; 997bd0650bSLorenzo Bianconi bool done:1; 10017f1de56SFelix Fietkau }; 10117f1de56SFelix Fietkau 10217f1de56SFelix Fietkau struct mt76_queue_regs { 10317f1de56SFelix Fietkau u32 desc_base; 10417f1de56SFelix Fietkau u32 ring_size; 10517f1de56SFelix Fietkau u32 cpu_idx; 10617f1de56SFelix Fietkau u32 dma_idx; 10717f1de56SFelix Fietkau } __packed __aligned(4); 10817f1de56SFelix Fietkau 10917f1de56SFelix Fietkau struct mt76_queue { 11017f1de56SFelix Fietkau struct mt76_queue_regs __iomem *regs; 11117f1de56SFelix Fietkau 11217f1de56SFelix Fietkau spinlock_t lock; 11317f1de56SFelix Fietkau struct mt76_queue_entry *entry; 11417f1de56SFelix Fietkau struct mt76_desc *desc; 11517f1de56SFelix Fietkau 116b40b15e1SLorenzo Bianconi u16 first; 11717f1de56SFelix Fietkau u16 head; 11817f1de56SFelix Fietkau u16 tail; 11917f1de56SFelix Fietkau int ndesc; 12017f1de56SFelix Fietkau int queued; 12117f1de56SFelix Fietkau int buf_size; 122cd44bc40SLorenzo Bianconi bool stopped; 12317f1de56SFelix Fietkau 12417f1de56SFelix Fietkau u8 buf_offset; 12517f1de56SFelix Fietkau u8 hw_idx; 12617f1de56SFelix Fietkau 12717f1de56SFelix Fietkau dma_addr_t desc_dma; 12817f1de56SFelix Fietkau struct sk_buff *rx_head; 129c12128ceSFelix Fietkau struct page_frag_cache rx_page; 13017f1de56SFelix Fietkau }; 13117f1de56SFelix Fietkau 132af005f26SLorenzo Bianconi struct mt76_sw_queue { 133af005f26SLorenzo Bianconi struct mt76_queue *q; 134af005f26SLorenzo Bianconi 135af005f26SLorenzo Bianconi struct list_head swq; 136af005f26SLorenzo Bianconi int swq_queued; 137af005f26SLorenzo Bianconi }; 138af005f26SLorenzo Bianconi 139db0f04f3SLorenzo Bianconi struct mt76_mcu_ops { 140a74d6336SStanislaw Gruszka int (*mcu_send_msg)(struct mt76_dev *dev, int cmd, const void *data, 141a74d6336SStanislaw Gruszka int len, bool wait_resp); 142f4d45fe2SLorenzo Bianconi int (*mcu_skb_send_msg)(struct mt76_dev *dev, struct sk_buff *skb, 143f4d45fe2SLorenzo Bianconi int cmd, bool wait_resp); 1446da5a291SStanislaw Gruszka int (*mcu_wr_rp)(struct mt76_dev *dev, u32 base, 1456da5a291SStanislaw Gruszka const struct mt76_reg_pair *rp, int len); 1466da5a291SStanislaw Gruszka int (*mcu_rd_rp)(struct mt76_dev *dev, u32 base, 1476da5a291SStanislaw Gruszka struct mt76_reg_pair *rp, int len); 14800496042SFelix Fietkau int (*mcu_restart)(struct mt76_dev *dev); 149db0f04f3SLorenzo Bianconi }; 150db0f04f3SLorenzo Bianconi 15117f1de56SFelix Fietkau struct mt76_queue_ops { 15217f1de56SFelix Fietkau int (*init)(struct mt76_dev *dev); 15317f1de56SFelix Fietkau 154b1bfbe70SLorenzo Bianconi int (*alloc)(struct mt76_dev *dev, struct mt76_queue *q, 155b1bfbe70SLorenzo Bianconi int idx, int n_desc, int bufsize, 156b1bfbe70SLorenzo Bianconi u32 ring_base); 15717f1de56SFelix Fietkau 15889a37842SLorenzo Bianconi int (*tx_queue_skb)(struct mt76_dev *dev, enum mt76_txq_id qid, 159469d4818SLorenzo Bianconi struct sk_buff *skb, struct mt76_wcid *wcid, 160469d4818SLorenzo Bianconi struct ieee80211_sta *sta); 161469d4818SLorenzo Bianconi 1625ed31128SLorenzo Bianconi int (*tx_queue_skb_raw)(struct mt76_dev *dev, enum mt76_txq_id qid, 1635ed31128SLorenzo Bianconi struct sk_buff *skb, u32 tx_info); 1645ed31128SLorenzo Bianconi 16517f1de56SFelix Fietkau void *(*dequeue)(struct mt76_dev *dev, struct mt76_queue *q, bool flush, 16617f1de56SFelix Fietkau int *len, u32 *info, bool *more); 16717f1de56SFelix Fietkau 16817f1de56SFelix Fietkau void (*rx_reset)(struct mt76_dev *dev, enum mt76_rxq_id qid); 16917f1de56SFelix Fietkau 17017f1de56SFelix Fietkau void (*tx_cleanup)(struct mt76_dev *dev, enum mt76_txq_id qid, 17117f1de56SFelix Fietkau bool flush); 17217f1de56SFelix Fietkau 17317f1de56SFelix Fietkau void (*kick)(struct mt76_dev *dev, struct mt76_queue *q); 17417f1de56SFelix Fietkau }; 17517f1de56SFelix Fietkau 176d71ef286SFelix Fietkau enum mt76_wcid_flags { 177d71ef286SFelix Fietkau MT_WCID_FLAG_CHECK_PS, 178d71ef286SFelix Fietkau MT_WCID_FLAG_PS, 179d71ef286SFelix Fietkau }; 180d71ef286SFelix Fietkau 18136404c06SStanislaw Gruszka #define MT76_N_WCIDS 128 18236404c06SStanislaw Gruszka 183e394b575SFelix Fietkau /* stored in ieee80211_tx_info::hw_queue */ 184e394b575SFelix Fietkau #define MT_TX_HW_QUEUE_EXT_PHY BIT(3) 185e394b575SFelix Fietkau 186ef13edc0SFelix Fietkau DECLARE_EWMA(signal, 10, 8); 187ef13edc0SFelix Fietkau 188db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_RATE GENMASK(15, 0) 189db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_NSS GENMASK(17, 16) 190db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_TXPWR_ADJ GENMASK(25, 18) 191db9f11d3SFelix Fietkau #define MT_WCID_TX_INFO_SET BIT(31) 192db9f11d3SFelix Fietkau 19317f1de56SFelix Fietkau struct mt76_wcid { 194aee5b8cfSFelix Fietkau struct mt76_rx_tid __rcu *aggr[IEEE80211_NUM_TIDS]; 195aee5b8cfSFelix Fietkau 196d71ef286SFelix Fietkau unsigned long flags; 197d71ef286SFelix Fietkau 198ef13edc0SFelix Fietkau struct ewma_signal rssi; 199ef13edc0SFelix Fietkau int inactive_count; 200ef13edc0SFelix Fietkau 20117f1de56SFelix Fietkau u8 idx; 20217f1de56SFelix Fietkau u8 hw_key_idx; 20317f1de56SFelix Fietkau 2049c68a57bSFelix Fietkau u8 sta:1; 205c7d2d631SFelix Fietkau u8 ext_phy:1; 2069c68a57bSFelix Fietkau 20730ce7f44SFelix Fietkau u8 rx_check_pn; 20830ce7f44SFelix Fietkau u8 rx_key_pn[IEEE80211_NUM_TIDS][6]; 20901cfc1b4SLorenzo Bianconi u16 cipher; 21030ce7f44SFelix Fietkau 211db9f11d3SFelix Fietkau u32 tx_info; 21223405236SFelix Fietkau bool sw_iv; 21388046b2cSFelix Fietkau 21488046b2cSFelix Fietkau u8 packet_id; 21517f1de56SFelix Fietkau }; 21617f1de56SFelix Fietkau 21717f1de56SFelix Fietkau struct mt76_txq { 218af005f26SLorenzo Bianconi struct mt76_sw_queue *swq; 21917f1de56SFelix Fietkau struct mt76_wcid *wcid; 22017f1de56SFelix Fietkau 22117f1de56SFelix Fietkau struct sk_buff_head retry_q; 22217f1de56SFelix Fietkau 22317f1de56SFelix Fietkau u16 agg_ssn; 22417f1de56SFelix Fietkau bool send_bar; 22517f1de56SFelix Fietkau bool aggr; 22617f1de56SFelix Fietkau }; 22717f1de56SFelix Fietkau 22817f1de56SFelix Fietkau struct mt76_txwi_cache { 22917f1de56SFelix Fietkau struct list_head list; 230f3950a41SLorenzo Bianconi dma_addr_t dma_addr; 2316ca66722SLorenzo Bianconi 2326ca66722SLorenzo Bianconi struct sk_buff *skb; 23317f1de56SFelix Fietkau }; 23417f1de56SFelix Fietkau 235aee5b8cfSFelix Fietkau struct mt76_rx_tid { 236aee5b8cfSFelix Fietkau struct rcu_head rcu_head; 237aee5b8cfSFelix Fietkau 238aee5b8cfSFelix Fietkau struct mt76_dev *dev; 239aee5b8cfSFelix Fietkau 240aee5b8cfSFelix Fietkau spinlock_t lock; 241aee5b8cfSFelix Fietkau struct delayed_work reorder_work; 242aee5b8cfSFelix Fietkau 243aee5b8cfSFelix Fietkau u16 head; 244aee5b8cfSFelix Fietkau u8 size; 245aee5b8cfSFelix Fietkau u8 nframes; 246aee5b8cfSFelix Fietkau 247e7ec563eSMarkus Theil u8 num; 248e7ec563eSMarkus Theil 249aee5b8cfSFelix Fietkau u8 started:1, stopped:1, timer_pending:1; 250aee5b8cfSFelix Fietkau 251aee5b8cfSFelix Fietkau struct sk_buff *reorder_buf[]; 252aee5b8cfSFelix Fietkau }; 253aee5b8cfSFelix Fietkau 25488046b2cSFelix Fietkau #define MT_TX_CB_DMA_DONE BIT(0) 25588046b2cSFelix Fietkau #define MT_TX_CB_TXS_DONE BIT(1) 25688046b2cSFelix Fietkau #define MT_TX_CB_TXS_FAILED BIT(2) 25788046b2cSFelix Fietkau 2588548c6ebSFelix Fietkau #define MT_PACKET_ID_MASK GENMASK(6, 0) 259013b2dffSFelix Fietkau #define MT_PACKET_ID_NO_ACK 0 260013b2dffSFelix Fietkau #define MT_PACKET_ID_NO_SKB 1 261013b2dffSFelix Fietkau #define MT_PACKET_ID_FIRST 2 2628548c6ebSFelix Fietkau #define MT_PACKET_ID_HAS_RATE BIT(7) 26388046b2cSFelix Fietkau 26488046b2cSFelix Fietkau #define MT_TX_STATUS_SKB_TIMEOUT HZ 26588046b2cSFelix Fietkau 26688046b2cSFelix Fietkau struct mt76_tx_cb { 26788046b2cSFelix Fietkau unsigned long jiffies; 26888046b2cSFelix Fietkau u8 wcid; 26988046b2cSFelix Fietkau u8 pktid; 27088046b2cSFelix Fietkau u8 flags; 27188046b2cSFelix Fietkau }; 27288046b2cSFelix Fietkau 27317f1de56SFelix Fietkau enum { 27417f1de56SFelix Fietkau MT76_STATE_INITIALIZED, 27517f1de56SFelix Fietkau MT76_STATE_RUNNING, 27687e022deSStanislaw Gruszka MT76_STATE_MCU_RUNNING, 27717f1de56SFelix Fietkau MT76_SCANNING, 278fcdfc29eSLorenzo Bianconi MT76_HW_SCANNING, 279*20305f98SLorenzo Bianconi MT76_HW_SCHED_SCANNING, 280fd6c2dfaSFelix Fietkau MT76_RESTART, 28117f1de56SFelix Fietkau MT76_RESET, 28261c4fa72SFelix Fietkau MT76_MCU_RESET, 283b40b15e1SLorenzo Bianconi MT76_REMOVED, 284b40b15e1SLorenzo Bianconi MT76_READING_STATS, 28517f1de56SFelix Fietkau }; 28617f1de56SFelix Fietkau 28717f1de56SFelix Fietkau struct mt76_hw_cap { 28817f1de56SFelix Fietkau bool has_2ghz; 28917f1de56SFelix Fietkau bool has_5ghz; 29017f1de56SFelix Fietkau }; 29117f1de56SFelix Fietkau 2929ec0b821SFelix Fietkau #define MT_DRV_TXWI_NO_FREE BIT(0) 2939ec0b821SFelix Fietkau #define MT_DRV_TX_ALIGNED4_SKBS BIT(1) 2945ce09c1aSFelix Fietkau #define MT_DRV_SW_RX_AIRTIME BIT(2) 29594d4d076SLorenzo Bianconi #define MT_DRV_RX_DMA_HDR BIT(3) 2966ca66722SLorenzo Bianconi 29717f1de56SFelix Fietkau struct mt76_driver_ops { 2989ec0b821SFelix Fietkau u32 drv_flags; 299ea565833SFelix Fietkau u32 survey_flags; 30017f1de56SFelix Fietkau u16 txwi_size; 30117f1de56SFelix Fietkau 30217f1de56SFelix Fietkau void (*update_survey)(struct mt76_dev *dev); 30317f1de56SFelix Fietkau 30417f1de56SFelix Fietkau int (*tx_prepare_skb)(struct mt76_dev *dev, void *txwi_ptr, 305cfaae9e6SLorenzo Bianconi enum mt76_txq_id qid, struct mt76_wcid *wcid, 306b5903c47SLorenzo Bianconi struct ieee80211_sta *sta, 307b5903c47SLorenzo Bianconi struct mt76_tx_info *tx_info); 30817f1de56SFelix Fietkau 309e226ba2eSLorenzo Bianconi void (*tx_complete_skb)(struct mt76_dev *dev, enum mt76_txq_id qid, 310e226ba2eSLorenzo Bianconi struct mt76_queue_entry *e); 31117f1de56SFelix Fietkau 312b40b15e1SLorenzo Bianconi bool (*tx_status_data)(struct mt76_dev *dev, u8 *update); 313b40b15e1SLorenzo Bianconi 31417f1de56SFelix Fietkau void (*rx_skb)(struct mt76_dev *dev, enum mt76_rxq_id q, 31517f1de56SFelix Fietkau struct sk_buff *skb); 31617f1de56SFelix Fietkau 31717f1de56SFelix Fietkau void (*rx_poll_complete)(struct mt76_dev *dev, enum mt76_rxq_id q); 318d71ef286SFelix Fietkau 319d71ef286SFelix Fietkau void (*sta_ps)(struct mt76_dev *dev, struct ieee80211_sta *sta, 320d71ef286SFelix Fietkau bool ps); 321e28487eaSFelix Fietkau 322e28487eaSFelix Fietkau int (*sta_add)(struct mt76_dev *dev, struct ieee80211_vif *vif, 323e28487eaSFelix Fietkau struct ieee80211_sta *sta); 324e28487eaSFelix Fietkau 3259c193de5SFelix Fietkau void (*sta_assoc)(struct mt76_dev *dev, struct ieee80211_vif *vif, 3269c193de5SFelix Fietkau struct ieee80211_sta *sta); 3279c193de5SFelix Fietkau 328e28487eaSFelix Fietkau void (*sta_remove)(struct mt76_dev *dev, struct ieee80211_vif *vif, 329e28487eaSFelix Fietkau struct ieee80211_sta *sta); 33017f1de56SFelix Fietkau }; 33117f1de56SFelix Fietkau 33217f1de56SFelix Fietkau struct mt76_channel_state { 33317f1de56SFelix Fietkau u64 cc_active; 33417f1de56SFelix Fietkau u64 cc_busy; 3356bfa6e38SLorenzo Bianconi u64 cc_rx; 3365ce09c1aSFelix Fietkau u64 cc_bss_rx; 337ea565833SFelix Fietkau u64 cc_tx; 338e5051965SFelix Fietkau 339e5051965SFelix Fietkau s8 noise; 34017f1de56SFelix Fietkau }; 34117f1de56SFelix Fietkau 34217f1de56SFelix Fietkau struct mt76_sband { 34317f1de56SFelix Fietkau struct ieee80211_supported_band sband; 34417f1de56SFelix Fietkau struct mt76_channel_state *chan; 34517f1de56SFelix Fietkau }; 34617f1de56SFelix Fietkau 347b6862effSLorenzo Bianconi struct mt76_rate_power { 348b6862effSLorenzo Bianconi union { 349b6862effSLorenzo Bianconi struct { 350b6862effSLorenzo Bianconi s8 cck[4]; 351b6862effSLorenzo Bianconi s8 ofdm[8]; 352b6862effSLorenzo Bianconi s8 stbc[10]; 353b6862effSLorenzo Bianconi s8 ht[16]; 354b6862effSLorenzo Bianconi s8 vht[10]; 355b6862effSLorenzo Bianconi }; 356b6862effSLorenzo Bianconi s8 all[48]; 357b6862effSLorenzo Bianconi }; 358b6862effSLorenzo Bianconi }; 359b6862effSLorenzo Bianconi 360b40b15e1SLorenzo Bianconi /* addr req mask */ 361b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_EEPROM BIT(31) 362b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_CFG BIT(30) 363b40b15e1SLorenzo Bianconi #define MT_VEND_TYPE_MASK (MT_VEND_TYPE_EEPROM | MT_VEND_TYPE_CFG) 364b40b15e1SLorenzo Bianconi 365b40b15e1SLorenzo Bianconi #define MT_VEND_ADDR(type, n) (MT_VEND_TYPE_##type | (n)) 366b40b15e1SLorenzo Bianconi enum mt_vendor_req { 367b40b15e1SLorenzo Bianconi MT_VEND_DEV_MODE = 0x1, 368b40b15e1SLorenzo Bianconi MT_VEND_WRITE = 0x2, 3691e816c65SLorenzo Bianconi MT_VEND_POWER_ON = 0x4, 370b40b15e1SLorenzo Bianconi MT_VEND_MULTI_WRITE = 0x6, 371b40b15e1SLorenzo Bianconi MT_VEND_MULTI_READ = 0x7, 372b40b15e1SLorenzo Bianconi MT_VEND_READ_EEPROM = 0x9, 373b40b15e1SLorenzo Bianconi MT_VEND_WRITE_FCE = 0x42, 374b40b15e1SLorenzo Bianconi MT_VEND_WRITE_CFG = 0x46, 375b40b15e1SLorenzo Bianconi MT_VEND_READ_CFG = 0x47, 3761e816c65SLorenzo Bianconi MT_VEND_READ_EXT = 0x63, 3771e816c65SLorenzo Bianconi MT_VEND_WRITE_EXT = 0x66, 378b40b15e1SLorenzo Bianconi }; 379b40b15e1SLorenzo Bianconi 380b40b15e1SLorenzo Bianconi enum mt76u_in_ep { 381b40b15e1SLorenzo Bianconi MT_EP_IN_PKT_RX, 382b40b15e1SLorenzo Bianconi MT_EP_IN_CMD_RESP, 383b40b15e1SLorenzo Bianconi __MT_EP_IN_MAX, 384b40b15e1SLorenzo Bianconi }; 385b40b15e1SLorenzo Bianconi 386b40b15e1SLorenzo Bianconi enum mt76u_out_ep { 387b40b15e1SLorenzo Bianconi MT_EP_OUT_INBAND_CMD, 388b40b15e1SLorenzo Bianconi MT_EP_OUT_AC_BE, 38923cb16d2SLorenzo Bianconi MT_EP_OUT_AC_BK, 390b40b15e1SLorenzo Bianconi MT_EP_OUT_AC_VI, 391b40b15e1SLorenzo Bianconi MT_EP_OUT_AC_VO, 392b40b15e1SLorenzo Bianconi MT_EP_OUT_HCCA, 393b40b15e1SLorenzo Bianconi __MT_EP_OUT_MAX, 394b40b15e1SLorenzo Bianconi }; 395b40b15e1SLorenzo Bianconi 39609872957SLorenzo Bianconi struct mt76_mcu { 39709872957SLorenzo Bianconi struct mutex mutex; 39809872957SLorenzo Bianconi u32 msg_seq; 39909872957SLorenzo Bianconi 40009872957SLorenzo Bianconi struct sk_buff_head res_q; 40109872957SLorenzo Bianconi wait_queue_head_t wait; 40209872957SLorenzo Bianconi }; 40309872957SLorenzo Bianconi 40414663f0cSLorenzo Bianconi #define MT_TX_SG_MAX_SIZE 8 405972c5981SSean Wang #define MT_RX_SG_MAX_SIZE 4 406b40b15e1SLorenzo Bianconi #define MT_NUM_TX_ENTRIES 256 407b40b15e1SLorenzo Bianconi #define MT_NUM_RX_ENTRIES 128 408b40b15e1SLorenzo Bianconi #define MCU_RESP_URB_SIZE 1024 409b40b15e1SLorenzo Bianconi struct mt76_usb { 410b40b15e1SLorenzo Bianconi struct mutex usb_ctrl_mtx; 411a6bfb6d1SStanislaw Gruszka u8 *data; 412a6bfb6d1SStanislaw Gruszka u16 data_len; 413b40b15e1SLorenzo Bianconi 414b40b15e1SLorenzo Bianconi struct tasklet_struct rx_tasklet; 4155d5a9946SLorenzo Bianconi struct workqueue_struct *wq; 416284efb47SLorenzo Bianconi struct work_struct stat_work; 417b40b15e1SLorenzo Bianconi 418b40b15e1SLorenzo Bianconi u8 out_ep[__MT_EP_OUT_MAX]; 419b40b15e1SLorenzo Bianconi u8 in_ep[__MT_EP_IN_MAX]; 42063a7de5dSLorenzo Bianconi bool sg_en; 421b40b15e1SLorenzo Bianconi 422b40b15e1SLorenzo Bianconi struct mt76u_mcu { 423a18a494fSStanislaw Gruszka u8 *data; 424851ab66eSLorenzo Bianconi /* multiple reads */ 425851ab66eSLorenzo Bianconi struct mt76_reg_pair *rp; 426851ab66eSLorenzo Bianconi int rp_len; 427851ab66eSLorenzo Bianconi u32 base; 428851ab66eSLorenzo Bianconi bool burst; 429b40b15e1SLorenzo Bianconi } mcu; 430b40b15e1SLorenzo Bianconi }; 431b40b15e1SLorenzo Bianconi 432f7bbb80fSLorenzo Bianconi struct mt76_mmio { 43327db1ad1SLorenzo Bianconi void __iomem *regs; 434957068c2SLorenzo Bianconi spinlock_t irq_lock; 435957068c2SLorenzo Bianconi u32 irqmask; 436f7bbb80fSLorenzo Bianconi }; 437f7bbb80fSLorenzo Bianconi 4385ce09c1aSFelix Fietkau struct mt76_rx_status { 4395ce09c1aSFelix Fietkau union { 4405ce09c1aSFelix Fietkau struct mt76_wcid *wcid; 4415ce09c1aSFelix Fietkau u8 wcid_idx; 4425ce09c1aSFelix Fietkau }; 4435ce09c1aSFelix Fietkau 4445ce09c1aSFelix Fietkau unsigned long reorder_time; 4455ce09c1aSFelix Fietkau 4465ce09c1aSFelix Fietkau u32 ampdu_ref; 4475ce09c1aSFelix Fietkau 4485ce09c1aSFelix Fietkau u8 iv[6]; 4495ce09c1aSFelix Fietkau 450bfc394ddSFelix Fietkau u8 ext_phy:1; 4515ce09c1aSFelix Fietkau u8 aggr:1; 4525ce09c1aSFelix Fietkau u8 tid; 4535ce09c1aSFelix Fietkau u16 seqno; 4545ce09c1aSFelix Fietkau 4555ce09c1aSFelix Fietkau u16 freq; 4565ce09c1aSFelix Fietkau u32 flag; 4575ce09c1aSFelix Fietkau u8 enc_flags; 4585ce09c1aSFelix Fietkau u8 encoding:2, bw:3; 4595ce09c1aSFelix Fietkau u8 rate_idx; 4605ce09c1aSFelix Fietkau u8 nss; 4615ce09c1aSFelix Fietkau u8 band; 4625ce09c1aSFelix Fietkau s8 signal; 4635ce09c1aSFelix Fietkau u8 chains; 4645ce09c1aSFelix Fietkau s8 chain_signal[IEEE80211_MAX_CHAINS]; 4655ce09c1aSFelix Fietkau }; 4665ce09c1aSFelix Fietkau 467ac24dd35SFelix Fietkau struct mt76_phy { 468ac24dd35SFelix Fietkau struct ieee80211_hw *hw; 469ac24dd35SFelix Fietkau struct mt76_dev *dev; 470a3d01038SFelix Fietkau void *priv; 47196747a51SFelix Fietkau 472011849e0SFelix Fietkau unsigned long state; 473011849e0SFelix Fietkau 47496747a51SFelix Fietkau struct cfg80211_chan_def chandef; 47596747a51SFelix Fietkau struct ieee80211_channel *main_chan; 47696747a51SFelix Fietkau 47796747a51SFelix Fietkau struct mt76_channel_state *chan_state; 47896747a51SFelix Fietkau ktime_t survey_time; 47996747a51SFelix Fietkau 48096747a51SFelix Fietkau struct mt76_sband sband_2g; 48196747a51SFelix Fietkau struct mt76_sband sband_5g; 482beaaeb6bSFelix Fietkau 483beaaeb6bSFelix Fietkau int txpower_cur; 484beaaeb6bSFelix Fietkau u8 antenna_mask; 485ac24dd35SFelix Fietkau }; 486ac24dd35SFelix Fietkau 48717f1de56SFelix Fietkau struct mt76_dev { 488ac24dd35SFelix Fietkau struct mt76_phy phy; /* must be first */ 489ac24dd35SFelix Fietkau 490bfc394ddSFelix Fietkau struct mt76_phy *phy2; 491bfc394ddSFelix Fietkau 49217f1de56SFelix Fietkau struct ieee80211_hw *hw; 49317f1de56SFelix Fietkau 49417f1de56SFelix Fietkau spinlock_t lock; 49517f1de56SFelix Fietkau spinlock_t cc_lock; 496108a4861SStanislaw Gruszka 4975ce09c1aSFelix Fietkau u32 cur_cc_bss_rx; 4985ce09c1aSFelix Fietkau 4995ce09c1aSFelix Fietkau struct mt76_rx_status rx_ampdu_status; 5005ce09c1aSFelix Fietkau u32 rx_ampdu_len; 5015ce09c1aSFelix Fietkau u32 rx_ampdu_ref; 5025ce09c1aSFelix Fietkau 503108a4861SStanislaw Gruszka struct mutex mutex; 504108a4861SStanislaw Gruszka 50517f1de56SFelix Fietkau const struct mt76_bus_ops *bus; 50617f1de56SFelix Fietkau const struct mt76_driver_ops *drv; 507db0f04f3SLorenzo Bianconi const struct mt76_mcu_ops *mcu_ops; 50817f1de56SFelix Fietkau struct device *dev; 50917f1de56SFelix Fietkau 51009872957SLorenzo Bianconi struct mt76_mcu mcu; 51109872957SLorenzo Bianconi 51217f1de56SFelix Fietkau struct net_device napi_dev; 513c3d7c82aSFelix Fietkau spinlock_t rx_lock; 51417f1de56SFelix Fietkau struct napi_struct napi[__MT_RXQ_MAX]; 51517f1de56SFelix Fietkau struct sk_buff_head rx_skb[__MT_RXQ_MAX]; 51617f1de56SFelix Fietkau 51717f1de56SFelix Fietkau struct list_head txwi_cache; 5185a95ca41SFelix Fietkau struct mt76_sw_queue q_tx[2 * __MT_TXQ_MAX]; 51917f1de56SFelix Fietkau struct mt76_queue q_rx[__MT_RXQ_MAX]; 52017f1de56SFelix Fietkau const struct mt76_queue_ops *queue_ops; 521c1e0d2beSLorenzo Bianconi int tx_dma_idx[4]; 52217f1de56SFelix Fietkau 523a33b8ab8SFelix Fietkau struct tasklet_struct tx_tasklet; 5248402650aSLorenzo Bianconi struct napi_struct tx_napi; 52537426fb6SLorenzo Bianconi struct delayed_work mac_work; 526a33b8ab8SFelix Fietkau 52726e40d4cSFelix Fietkau wait_queue_head_t tx_wait; 52888046b2cSFelix Fietkau struct sk_buff_head status_list; 52926e40d4cSFelix Fietkau 53036404c06SStanislaw Gruszka unsigned long wcid_mask[MT76_N_WCIDS / BITS_PER_LONG]; 531426e8e41SFelix Fietkau unsigned long wcid_phy_mask[MT76_N_WCIDS / BITS_PER_LONG]; 53236404c06SStanislaw Gruszka 53336404c06SStanislaw Gruszka struct mt76_wcid global_wcid; 53436404c06SStanislaw Gruszka struct mt76_wcid __rcu *wcid[MT76_N_WCIDS]; 53536404c06SStanislaw Gruszka 53617f1de56SFelix Fietkau u8 macaddr[ETH_ALEN]; 53717f1de56SFelix Fietkau u32 rev; 53817f1de56SFelix Fietkau 539d7b47bbdSLorenzo Bianconi u32 aggr_stats[32]; 540d7b47bbdSLorenzo Bianconi 541dc6057f4SLorenzo Bianconi struct tasklet_struct pre_tbtt_tasklet; 5423041c445SLorenzo Bianconi int beacon_int; 543c8a04d98SLorenzo Bianconi u8 beacon_mask; 5443041c445SLorenzo Bianconi 54517f1de56SFelix Fietkau struct debugfs_blob_wrapper eeprom; 54617f1de56SFelix Fietkau struct debugfs_blob_wrapper otp; 54717f1de56SFelix Fietkau struct mt76_hw_cap cap; 54817f1de56SFelix Fietkau 549b6862effSLorenzo Bianconi struct mt76_rate_power rate_power; 550b6862effSLorenzo Bianconi 551d8b8890dSLorenzo Bianconi enum nl80211_dfs_regions region; 552d8b8890dSLorenzo Bianconi 55317f1de56SFelix Fietkau u32 debugfs_reg; 55417f1de56SFelix Fietkau 55517f1de56SFelix Fietkau struct led_classdev led_cdev; 55617f1de56SFelix Fietkau char led_name[32]; 55717f1de56SFelix Fietkau bool led_al; 55817f1de56SFelix Fietkau u8 led_pin; 559b40b15e1SLorenzo Bianconi 560e7173858SFelix Fietkau u8 csa_complete; 561e7173858SFelix Fietkau 562108a4861SStanislaw Gruszka u32 rxfilter; 563108a4861SStanislaw Gruszka 564f7bbb80fSLorenzo Bianconi union { 565f7bbb80fSLorenzo Bianconi struct mt76_mmio mmio; 566b40b15e1SLorenzo Bianconi struct mt76_usb usb; 56717f1de56SFelix Fietkau }; 568f7bbb80fSLorenzo Bianconi }; 56917f1de56SFelix Fietkau 57017f1de56SFelix Fietkau enum mt76_phy_type { 57117f1de56SFelix Fietkau MT_PHY_TYPE_CCK, 57217f1de56SFelix Fietkau MT_PHY_TYPE_OFDM, 57317f1de56SFelix Fietkau MT_PHY_TYPE_HT, 57417f1de56SFelix Fietkau MT_PHY_TYPE_HT_GF, 57517f1de56SFelix Fietkau MT_PHY_TYPE_VHT, 57617f1de56SFelix Fietkau }; 57717f1de56SFelix Fietkau 578d4131273SStanislaw Gruszka #define __mt76_rr(dev, ...) (dev)->bus->rr((dev), __VA_ARGS__) 579d4131273SStanislaw Gruszka #define __mt76_wr(dev, ...) (dev)->bus->wr((dev), __VA_ARGS__) 580d4131273SStanislaw Gruszka #define __mt76_rmw(dev, ...) (dev)->bus->rmw((dev), __VA_ARGS__) 58135e4ebeaSLorenzo Bianconi #define __mt76_wr_copy(dev, ...) (dev)->bus->write_copy((dev), __VA_ARGS__) 58235e4ebeaSLorenzo Bianconi #define __mt76_rr_copy(dev, ...) (dev)->bus->read_copy((dev), __VA_ARGS__) 583d4131273SStanislaw Gruszka 58422c575c4SStanislaw Gruszka #define __mt76_set(dev, offset, val) __mt76_rmw(dev, offset, 0, val) 58522c575c4SStanislaw Gruszka #define __mt76_clear(dev, offset, val) __mt76_rmw(dev, offset, val, 0) 58622c575c4SStanislaw Gruszka 58717f1de56SFelix Fietkau #define mt76_rr(dev, ...) (dev)->mt76.bus->rr(&((dev)->mt76), __VA_ARGS__) 58817f1de56SFelix Fietkau #define mt76_wr(dev, ...) (dev)->mt76.bus->wr(&((dev)->mt76), __VA_ARGS__) 58917f1de56SFelix Fietkau #define mt76_rmw(dev, ...) (dev)->mt76.bus->rmw(&((dev)->mt76), __VA_ARGS__) 59035e4ebeaSLorenzo Bianconi #define mt76_wr_copy(dev, ...) (dev)->mt76.bus->write_copy(&((dev)->mt76), __VA_ARGS__) 59135e4ebeaSLorenzo Bianconi #define mt76_rr_copy(dev, ...) (dev)->mt76.bus->read_copy(&((dev)->mt76), __VA_ARGS__) 5926da5a291SStanislaw Gruszka #define mt76_wr_rp(dev, ...) (dev)->mt76.bus->wr_rp(&((dev)->mt76), __VA_ARGS__) 5936da5a291SStanislaw Gruszka #define mt76_rd_rp(dev, ...) (dev)->mt76.bus->rd_rp(&((dev)->mt76), __VA_ARGS__) 59417f1de56SFelix Fietkau 595db0f04f3SLorenzo Bianconi #define mt76_mcu_send_msg(dev, ...) (dev)->mt76.mcu_ops->mcu_send_msg(&((dev)->mt76), __VA_ARGS__) 596f4d45fe2SLorenzo Bianconi 597cc173875SLorenzo Bianconi #define __mt76_mcu_send_msg(dev, ...) (dev)->mcu_ops->mcu_send_msg((dev), __VA_ARGS__) 598f4d45fe2SLorenzo Bianconi #define __mt76_mcu_skb_send_msg(dev, ...) (dev)->mcu_ops->mcu_skb_send_msg((dev), __VA_ARGS__) 599e2c2fd0fSLorenzo Bianconi #define mt76_mcu_restart(dev, ...) (dev)->mt76.mcu_ops->mcu_restart(&((dev)->mt76)) 600e2c2fd0fSLorenzo Bianconi #define __mt76_mcu_restart(dev, ...) (dev)->mcu_ops->mcu_restart((dev)) 601db0f04f3SLorenzo Bianconi 60217f1de56SFelix Fietkau #define mt76_set(dev, offset, val) mt76_rmw(dev, offset, 0, val) 60317f1de56SFelix Fietkau #define mt76_clear(dev, offset, val) mt76_rmw(dev, offset, val, 0) 60417f1de56SFelix Fietkau 60517f1de56SFelix Fietkau #define mt76_get_field(_dev, _reg, _field) \ 60617f1de56SFelix Fietkau FIELD_GET(_field, mt76_rr(dev, _reg)) 60717f1de56SFelix Fietkau 60817f1de56SFelix Fietkau #define mt76_rmw_field(_dev, _reg, _field, _val) \ 60917f1de56SFelix Fietkau mt76_rmw(_dev, _reg, _field, FIELD_PREP(_field, _val)) 61017f1de56SFelix Fietkau 61146436b5eSStanislaw Gruszka #define __mt76_rmw_field(_dev, _reg, _field, _val) \ 61246436b5eSStanislaw Gruszka __mt76_rmw(_dev, _reg, _field, FIELD_PREP(_field, _val)) 61346436b5eSStanislaw Gruszka 614ac24dd35SFelix Fietkau #define mt76_hw(dev) (dev)->mphy.hw 61517f1de56SFelix Fietkau 616426e8e41SFelix Fietkau static inline struct ieee80211_hw * 617426e8e41SFelix Fietkau mt76_wcid_hw(struct mt76_dev *dev, u8 wcid) 618426e8e41SFelix Fietkau { 619426e8e41SFelix Fietkau if (wcid <= MT76_N_WCIDS && 620426e8e41SFelix Fietkau mt76_wcid_mask_test(dev->wcid_phy_mask, wcid)) 621426e8e41SFelix Fietkau return dev->phy2->hw; 622426e8e41SFelix Fietkau 623426e8e41SFelix Fietkau return dev->phy.hw; 624426e8e41SFelix Fietkau } 625426e8e41SFelix Fietkau 62617f1de56SFelix Fietkau bool __mt76_poll(struct mt76_dev *dev, u32 offset, u32 mask, u32 val, 62717f1de56SFelix Fietkau int timeout); 62817f1de56SFelix Fietkau 62917f1de56SFelix Fietkau #define mt76_poll(dev, ...) __mt76_poll(&((dev)->mt76), __VA_ARGS__) 63017f1de56SFelix Fietkau 63117f1de56SFelix Fietkau bool __mt76_poll_msec(struct mt76_dev *dev, u32 offset, u32 mask, u32 val, 63217f1de56SFelix Fietkau int timeout); 63317f1de56SFelix Fietkau 63417f1de56SFelix Fietkau #define mt76_poll_msec(dev, ...) __mt76_poll_msec(&((dev)->mt76), __VA_ARGS__) 63517f1de56SFelix Fietkau 63617f1de56SFelix Fietkau void mt76_mmio_init(struct mt76_dev *dev, void __iomem *regs); 637f37f0550SLorenzo Bianconi void mt76_pci_disable_aspm(struct pci_dev *pdev); 63817f1de56SFelix Fietkau 63917f1de56SFelix Fietkau static inline u16 mt76_chip(struct mt76_dev *dev) 64017f1de56SFelix Fietkau { 64117f1de56SFelix Fietkau return dev->rev >> 16; 64217f1de56SFelix Fietkau } 64317f1de56SFelix Fietkau 64417f1de56SFelix Fietkau static inline u16 mt76_rev(struct mt76_dev *dev) 64517f1de56SFelix Fietkau { 64617f1de56SFelix Fietkau return dev->rev & 0xffff; 64717f1de56SFelix Fietkau } 64817f1de56SFelix Fietkau 64917f1de56SFelix Fietkau #define mt76xx_chip(dev) mt76_chip(&((dev)->mt76)) 65017f1de56SFelix Fietkau #define mt76xx_rev(dev) mt76_rev(&((dev)->mt76)) 65117f1de56SFelix Fietkau 652a23fde09SLorenzo Bianconi #define mt76_init_queues(dev) (dev)->mt76.queue_ops->init(&((dev)->mt76)) 653a23fde09SLorenzo Bianconi #define mt76_queue_alloc(dev, ...) (dev)->mt76.queue_ops->alloc(&((dev)->mt76), __VA_ARGS__) 6545ed31128SLorenzo Bianconi #define mt76_tx_queue_skb_raw(dev, ...) (dev)->mt76.queue_ops->tx_queue_skb_raw(&((dev)->mt76), __VA_ARGS__) 655eb9ca7ecSLorenzo Bianconi #define mt76_tx_queue_skb(dev, ...) (dev)->mt76.queue_ops->tx_queue_skb(&((dev)->mt76), __VA_ARGS__) 65617f1de56SFelix Fietkau #define mt76_queue_rx_reset(dev, ...) (dev)->mt76.queue_ops->rx_reset(&((dev)->mt76), __VA_ARGS__) 65717f1de56SFelix Fietkau #define mt76_queue_tx_cleanup(dev, ...) (dev)->mt76.queue_ops->tx_cleanup(&((dev)->mt76), __VA_ARGS__) 65817f1de56SFelix Fietkau #define mt76_queue_kick(dev, ...) (dev)->mt76.queue_ops->kick(&((dev)->mt76), __VA_ARGS__) 65917f1de56SFelix Fietkau 660c0f7b25aSLorenzo Bianconi struct mt76_dev *mt76_alloc_device(struct device *pdev, unsigned int size, 661c0f7b25aSLorenzo Bianconi const struct ieee80211_ops *ops, 662c0f7b25aSLorenzo Bianconi const struct mt76_driver_ops *drv_ops); 66317f1de56SFelix Fietkau int mt76_register_device(struct mt76_dev *dev, bool vht, 66417f1de56SFelix Fietkau struct ieee80211_rate *rates, int n_rates); 66517f1de56SFelix Fietkau void mt76_unregister_device(struct mt76_dev *dev); 666def34a2fSLorenzo Bianconi void mt76_free_device(struct mt76_dev *dev); 667c89d3625SFelix Fietkau void mt76_unregister_phy(struct mt76_phy *phy); 668c89d3625SFelix Fietkau 669c89d3625SFelix Fietkau struct mt76_phy *mt76_alloc_phy(struct mt76_dev *dev, unsigned int size, 670c89d3625SFelix Fietkau const struct ieee80211_ops *ops); 671c89d3625SFelix Fietkau int mt76_register_phy(struct mt76_phy *phy); 67217f1de56SFelix Fietkau 67317f1de56SFelix Fietkau struct dentry *mt76_register_debugfs(struct mt76_dev *dev); 6740b82a8e8SLorenzo Bianconi int mt76_queues_read(struct seq_file *s, void *data); 6758f410a8bSLorenzo Bianconi void mt76_seq_puts_array(struct seq_file *file, const char *str, 6768f410a8bSLorenzo Bianconi s8 *val, int len); 67717f1de56SFelix Fietkau 67817f1de56SFelix Fietkau int mt76_eeprom_init(struct mt76_dev *dev, int len); 67917f1de56SFelix Fietkau void mt76_eeprom_override(struct mt76_dev *dev); 68017f1de56SFelix Fietkau 681011849e0SFelix Fietkau static inline struct mt76_phy * 682011849e0SFelix Fietkau mt76_dev_phy(struct mt76_dev *dev, bool phy_ext) 683011849e0SFelix Fietkau { 684011849e0SFelix Fietkau if (phy_ext && dev->phy2) 685011849e0SFelix Fietkau return dev->phy2; 686011849e0SFelix Fietkau return &dev->phy; 687011849e0SFelix Fietkau } 688011849e0SFelix Fietkau 689bfc394ddSFelix Fietkau static inline struct ieee80211_hw * 690bfc394ddSFelix Fietkau mt76_phy_hw(struct mt76_dev *dev, bool phy_ext) 691bfc394ddSFelix Fietkau { 692011849e0SFelix Fietkau return mt76_dev_phy(dev, phy_ext)->hw; 693bfc394ddSFelix Fietkau } 694bfc394ddSFelix Fietkau 695f3950a41SLorenzo Bianconi static inline u8 * 696f3950a41SLorenzo Bianconi mt76_get_txwi_ptr(struct mt76_dev *dev, struct mt76_txwi_cache *t) 697f3950a41SLorenzo Bianconi { 698f3950a41SLorenzo Bianconi return (u8 *)t - dev->drv->txwi_size; 699f3950a41SLorenzo Bianconi } 700f3950a41SLorenzo Bianconi 701ee8aa945SLorenzo Bianconi /* increment with wrap-around */ 702ee8aa945SLorenzo Bianconi static inline int mt76_incr(int val, int size) 703ee8aa945SLorenzo Bianconi { 704ee8aa945SLorenzo Bianconi return (val + 1) & (size - 1); 705ee8aa945SLorenzo Bianconi } 706ee8aa945SLorenzo Bianconi 707ee8aa945SLorenzo Bianconi /* decrement with wrap-around */ 708ee8aa945SLorenzo Bianconi static inline int mt76_decr(int val, int size) 709ee8aa945SLorenzo Bianconi { 710ee8aa945SLorenzo Bianconi return (val - 1) & (size - 1); 711ee8aa945SLorenzo Bianconi } 712ee8aa945SLorenzo Bianconi 7131d0496c6SStanislaw Gruszka u8 mt76_ac_to_hwq(u8 ac); 714b40b15e1SLorenzo Bianconi 71517f1de56SFelix Fietkau static inline struct ieee80211_txq * 71617f1de56SFelix Fietkau mtxq_to_txq(struct mt76_txq *mtxq) 71717f1de56SFelix Fietkau { 71817f1de56SFelix Fietkau void *ptr = mtxq; 71917f1de56SFelix Fietkau 72017f1de56SFelix Fietkau return container_of(ptr, struct ieee80211_txq, drv_priv); 72117f1de56SFelix Fietkau } 72217f1de56SFelix Fietkau 7239c68a57bSFelix Fietkau static inline struct ieee80211_sta * 7249c68a57bSFelix Fietkau wcid_to_sta(struct mt76_wcid *wcid) 7259c68a57bSFelix Fietkau { 7269c68a57bSFelix Fietkau void *ptr = wcid; 7279c68a57bSFelix Fietkau 7289c68a57bSFelix Fietkau if (!wcid || !wcid->sta) 7299c68a57bSFelix Fietkau return NULL; 7309c68a57bSFelix Fietkau 7319c68a57bSFelix Fietkau return container_of(ptr, struct ieee80211_sta, drv_priv); 7329c68a57bSFelix Fietkau } 7339c68a57bSFelix Fietkau 73488046b2cSFelix Fietkau static inline struct mt76_tx_cb *mt76_tx_skb_cb(struct sk_buff *skb) 73588046b2cSFelix Fietkau { 73688046b2cSFelix Fietkau BUILD_BUG_ON(sizeof(struct mt76_tx_cb) > 73788046b2cSFelix Fietkau sizeof(IEEE80211_SKB_CB(skb)->status.status_driver_data)); 73888046b2cSFelix Fietkau return ((void *)IEEE80211_SKB_CB(skb)->status.status_driver_data); 73988046b2cSFelix Fietkau } 74088046b2cSFelix Fietkau 7413bb45b5fSLorenzo Bianconi static inline void mt76_insert_hdr_pad(struct sk_buff *skb) 7423bb45b5fSLorenzo Bianconi { 7433bb45b5fSLorenzo Bianconi int len = ieee80211_get_hdrlen_from_skb(skb); 7443bb45b5fSLorenzo Bianconi 7453bb45b5fSLorenzo Bianconi if (len % 4 == 0) 7463bb45b5fSLorenzo Bianconi return; 7473bb45b5fSLorenzo Bianconi 7483bb45b5fSLorenzo Bianconi skb_push(skb, 2); 7493bb45b5fSLorenzo Bianconi memmove(skb->data, skb->data + 2, len); 7503bb45b5fSLorenzo Bianconi 7513bb45b5fSLorenzo Bianconi skb->data[len] = 0; 7523bb45b5fSLorenzo Bianconi skb->data[len + 1] = 0; 7533bb45b5fSLorenzo Bianconi } 7543bb45b5fSLorenzo Bianconi 7558548c6ebSFelix Fietkau static inline bool mt76_is_skb_pktid(u8 pktid) 7568548c6ebSFelix Fietkau { 7578548c6ebSFelix Fietkau if (pktid & MT_PACKET_ID_HAS_RATE) 7588548c6ebSFelix Fietkau return false; 7598548c6ebSFelix Fietkau 7608548c6ebSFelix Fietkau return pktid >= MT_PACKET_ID_FIRST; 7618548c6ebSFelix Fietkau } 7628548c6ebSFelix Fietkau 76307cda406SFelix Fietkau static inline u8 mt76_tx_power_nss_delta(u8 nss) 76407cda406SFelix Fietkau { 76507cda406SFelix Fietkau static const u8 nss_delta[4] = { 0, 6, 9, 12 }; 76607cda406SFelix Fietkau 76707cda406SFelix Fietkau return nss_delta[nss - 1]; 76807cda406SFelix Fietkau } 76907cda406SFelix Fietkau 77017f1de56SFelix Fietkau void mt76_rx(struct mt76_dev *dev, enum mt76_rxq_id q, struct sk_buff *skb); 7719fba6d07SFelix Fietkau void mt76_tx(struct mt76_phy *dev, struct ieee80211_sta *sta, 77217f1de56SFelix Fietkau struct mt76_wcid *wcid, struct sk_buff *skb); 77317f1de56SFelix Fietkau void mt76_txq_init(struct mt76_dev *dev, struct ieee80211_txq *txq); 77417f1de56SFelix Fietkau void mt76_txq_remove(struct mt76_dev *dev, struct ieee80211_txq *txq); 77517f1de56SFelix Fietkau void mt76_wake_tx_queue(struct ieee80211_hw *hw, struct ieee80211_txq *txq); 77617f1de56SFelix Fietkau void mt76_stop_tx_queues(struct mt76_dev *dev, struct ieee80211_sta *sta, 77717f1de56SFelix Fietkau bool send_bar); 7789fba6d07SFelix Fietkau void mt76_txq_schedule(struct mt76_phy *phy, enum mt76_txq_id qid); 7799fba6d07SFelix Fietkau void mt76_txq_schedule_all(struct mt76_phy *phy); 780c325c9c7SLorenzo Bianconi void mt76_tx_tasklet(unsigned long data); 78117f1de56SFelix Fietkau void mt76_release_buffered_frames(struct ieee80211_hw *hw, 78217f1de56SFelix Fietkau struct ieee80211_sta *sta, 78317f1de56SFelix Fietkau u16 tids, int nframes, 78417f1de56SFelix Fietkau enum ieee80211_frame_release_type reason, 78517f1de56SFelix Fietkau bool more_data); 7865a95ca41SFelix Fietkau bool mt76_has_tx_pending(struct mt76_phy *phy); 78796747a51SFelix Fietkau void mt76_set_channel(struct mt76_phy *phy); 7885ce09c1aSFelix Fietkau void mt76_update_survey(struct mt76_dev *dev); 78917f1de56SFelix Fietkau int mt76_get_survey(struct ieee80211_hw *hw, int idx, 79017f1de56SFelix Fietkau struct survey_info *survey); 7915ebdc3e0SLorenzo Bianconi void mt76_set_stream_caps(struct mt76_dev *dev, bool vht); 79217f1de56SFelix Fietkau 793aee5b8cfSFelix Fietkau int mt76_rx_aggr_start(struct mt76_dev *dev, struct mt76_wcid *wcid, u8 tid, 794aee5b8cfSFelix Fietkau u16 ssn, u8 size); 795aee5b8cfSFelix Fietkau void mt76_rx_aggr_stop(struct mt76_dev *dev, struct mt76_wcid *wcid, u8 tid); 796aee5b8cfSFelix Fietkau 79730ce7f44SFelix Fietkau void mt76_wcid_key_setup(struct mt76_dev *dev, struct mt76_wcid *wcid, 79830ce7f44SFelix Fietkau struct ieee80211_key_conf *key); 79979d1c94cSFelix Fietkau 80079d1c94cSFelix Fietkau void mt76_tx_status_lock(struct mt76_dev *dev, struct sk_buff_head *list) 80179d1c94cSFelix Fietkau __acquires(&dev->status_list.lock); 80279d1c94cSFelix Fietkau void mt76_tx_status_unlock(struct mt76_dev *dev, struct sk_buff_head *list) 80379d1c94cSFelix Fietkau __releases(&dev->status_list.lock); 80479d1c94cSFelix Fietkau 80588046b2cSFelix Fietkau int mt76_tx_status_skb_add(struct mt76_dev *dev, struct mt76_wcid *wcid, 80688046b2cSFelix Fietkau struct sk_buff *skb); 80788046b2cSFelix Fietkau struct sk_buff *mt76_tx_status_skb_get(struct mt76_dev *dev, 80879d1c94cSFelix Fietkau struct mt76_wcid *wcid, int pktid, 80979d1c94cSFelix Fietkau struct sk_buff_head *list); 81079d1c94cSFelix Fietkau void mt76_tx_status_skb_done(struct mt76_dev *dev, struct sk_buff *skb, 81179d1c94cSFelix Fietkau struct sk_buff_head *list); 81288046b2cSFelix Fietkau void mt76_tx_complete_skb(struct mt76_dev *dev, struct sk_buff *skb); 81379d1c94cSFelix Fietkau void mt76_tx_status_check(struct mt76_dev *dev, struct mt76_wcid *wcid, 81479d1c94cSFelix Fietkau bool flush); 815e28487eaSFelix Fietkau int mt76_sta_state(struct ieee80211_hw *hw, struct ieee80211_vif *vif, 816e28487eaSFelix Fietkau struct ieee80211_sta *sta, 817e28487eaSFelix Fietkau enum ieee80211_sta_state old_state, 818e28487eaSFelix Fietkau enum ieee80211_sta_state new_state); 81913f61dfcSLorenzo Bianconi void __mt76_sta_remove(struct mt76_dev *dev, struct ieee80211_vif *vif, 82013f61dfcSLorenzo Bianconi struct ieee80211_sta *sta); 82143ba1922SFelix Fietkau void mt76_sta_pre_rcu_remove(struct ieee80211_hw *hw, struct ieee80211_vif *vif, 82243ba1922SFelix Fietkau struct ieee80211_sta *sta); 82330ce7f44SFelix Fietkau 8248af63fedSFelix Fietkau int mt76_get_min_avg_rssi(struct mt76_dev *dev, bool ext_phy); 825ef13edc0SFelix Fietkau 8269313faacSFelix Fietkau int mt76_get_txpower(struct ieee80211_hw *hw, struct ieee80211_vif *vif, 8279313faacSFelix Fietkau int *dbm); 8289313faacSFelix Fietkau 829e7173858SFelix Fietkau void mt76_csa_check(struct mt76_dev *dev); 830e7173858SFelix Fietkau void mt76_csa_finish(struct mt76_dev *dev); 831e7173858SFelix Fietkau 832e49c76d4SLorenzo Bianconi int mt76_get_antenna(struct ieee80211_hw *hw, u32 *tx_ant, u32 *rx_ant); 83387d53103SStanislaw Gruszka int mt76_set_tim(struct ieee80211_hw *hw, struct ieee80211_sta *sta, bool set); 834eadfd98fSLorenzo Bianconi void mt76_insert_ccmp_hdr(struct sk_buff *skb, u8 key_id); 835d2679d65SLorenzo Bianconi int mt76_get_rate(struct mt76_dev *dev, 836d2679d65SLorenzo Bianconi struct ieee80211_supported_band *sband, 837d2679d65SLorenzo Bianconi int idx, bool cck); 8388b8ab5c2SLorenzo Bianconi void mt76_sw_scan(struct ieee80211_hw *hw, struct ieee80211_vif *vif, 8398b8ab5c2SLorenzo Bianconi const u8 *mac); 8408b8ab5c2SLorenzo Bianconi void mt76_sw_scan_complete(struct ieee80211_hw *hw, 8418b8ab5c2SLorenzo Bianconi struct ieee80211_vif *vif); 84287d53103SStanislaw Gruszka 84317f1de56SFelix Fietkau /* internal */ 844e394b575SFelix Fietkau static inline struct ieee80211_hw * 845e394b575SFelix Fietkau mt76_tx_status_get_hw(struct mt76_dev *dev, struct sk_buff *skb) 846e394b575SFelix Fietkau { 847e394b575SFelix Fietkau struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb); 848e394b575SFelix Fietkau struct ieee80211_hw *hw = dev->phy.hw; 849e394b575SFelix Fietkau 850e394b575SFelix Fietkau if ((info->hw_queue & MT_TX_HW_QUEUE_EXT_PHY) && dev->phy2) 851e394b575SFelix Fietkau hw = dev->phy2->hw; 852e394b575SFelix Fietkau 853e394b575SFelix Fietkau info->hw_queue &= ~MT_TX_HW_QUEUE_EXT_PHY; 854e394b575SFelix Fietkau 855e394b575SFelix Fietkau return hw; 856e394b575SFelix Fietkau } 857e394b575SFelix Fietkau 85817f1de56SFelix Fietkau void mt76_tx_free(struct mt76_dev *dev); 859fcdd99ceSLorenzo Bianconi struct mt76_txwi_cache *mt76_get_txwi(struct mt76_dev *dev); 86017f1de56SFelix Fietkau void mt76_put_txwi(struct mt76_dev *dev, struct mt76_txwi_cache *t); 8619d9d738bSFelix Fietkau void mt76_rx_complete(struct mt76_dev *dev, struct sk_buff_head *frames, 86281e850efSLorenzo Bianconi struct napi_struct *napi); 86381e850efSLorenzo Bianconi void mt76_rx_poll_complete(struct mt76_dev *dev, enum mt76_rxq_id q, 86481e850efSLorenzo Bianconi struct napi_struct *napi); 865aee5b8cfSFelix Fietkau void mt76_rx_aggr_reorder(struct sk_buff *skb, struct sk_buff_head *frames); 86617f1de56SFelix Fietkau 867b40b15e1SLorenzo Bianconi /* usb */ 868b40b15e1SLorenzo Bianconi static inline bool mt76u_urb_error(struct urb *urb) 869b40b15e1SLorenzo Bianconi { 870b40b15e1SLorenzo Bianconi return urb->status && 871b40b15e1SLorenzo Bianconi urb->status != -ECONNRESET && 872b40b15e1SLorenzo Bianconi urb->status != -ESHUTDOWN && 873b40b15e1SLorenzo Bianconi urb->status != -ENOENT; 874b40b15e1SLorenzo Bianconi } 875b40b15e1SLorenzo Bianconi 876b40b15e1SLorenzo Bianconi /* Map hardware queues to usb endpoints */ 877b40b15e1SLorenzo Bianconi static inline u8 q2ep(u8 qid) 878b40b15e1SLorenzo Bianconi { 879b40b15e1SLorenzo Bianconi /* TODO: take management packets to queue 5 */ 880b40b15e1SLorenzo Bianconi return qid + 1; 881b40b15e1SLorenzo Bianconi } 882b40b15e1SLorenzo Bianconi 8835de4db8fSStanislaw Gruszka static inline int 884b63aa031SStanislaw Gruszka mt76u_bulk_msg(struct mt76_dev *dev, void *data, int len, int *actual_len, 8853bcd979cSLorenzo Bianconi int timeout, int ep) 8865de4db8fSStanislaw Gruszka { 88780df01f4SLorenzo Bianconi struct usb_interface *uintf = to_usb_interface(dev->dev); 88880df01f4SLorenzo Bianconi struct usb_device *udev = interface_to_usbdev(uintf); 8895de4db8fSStanislaw Gruszka struct mt76_usb *usb = &dev->usb; 8905de4db8fSStanislaw Gruszka unsigned int pipe; 8915de4db8fSStanislaw Gruszka 892b63aa031SStanislaw Gruszka if (actual_len) 8933bcd979cSLorenzo Bianconi pipe = usb_rcvbulkpipe(udev, usb->in_ep[ep]); 894b63aa031SStanislaw Gruszka else 8953bcd979cSLorenzo Bianconi pipe = usb_sndbulkpipe(udev, usb->out_ep[ep]); 896b63aa031SStanislaw Gruszka 897b63aa031SStanislaw Gruszka return usb_bulk_msg(udev, pipe, data, len, actual_len, timeout); 8985de4db8fSStanislaw Gruszka } 8995de4db8fSStanislaw Gruszka 9009803b7b1SLorenzo Bianconi int mt76u_skb_dma_info(struct sk_buff *skb, u32 info); 901b40b15e1SLorenzo Bianconi int mt76u_vendor_request(struct mt76_dev *dev, u8 req, 902b40b15e1SLorenzo Bianconi u8 req_type, u16 val, u16 offset, 903b40b15e1SLorenzo Bianconi void *buf, size_t len); 904b40b15e1SLorenzo Bianconi void mt76u_single_wr(struct mt76_dev *dev, const u8 req, 905b40b15e1SLorenzo Bianconi const u16 offset, const u32 val); 906284efb47SLorenzo Bianconi void mt76u_deinit(struct mt76_dev *dev); 9071e816c65SLorenzo Bianconi int mt76u_init(struct mt76_dev *dev, struct usb_interface *intf, 9081e816c65SLorenzo Bianconi bool ext); 90994e1cfa8SLorenzo Bianconi int mt76u_alloc_mcu_queue(struct mt76_dev *dev); 910b40b15e1SLorenzo Bianconi int mt76u_alloc_queues(struct mt76_dev *dev); 91139d501d9SStanislaw Gruszka void mt76u_stop_tx(struct mt76_dev *dev); 91239d501d9SStanislaw Gruszka void mt76u_stop_rx(struct mt76_dev *dev); 91339d501d9SStanislaw Gruszka int mt76u_resume_rx(struct mt76_dev *dev); 914b40b15e1SLorenzo Bianconi void mt76u_queues_deinit(struct mt76_dev *dev); 915b40b15e1SLorenzo Bianconi 9169df0fab9SLorenzo Bianconi struct sk_buff * 9179df0fab9SLorenzo Bianconi mt76_mcu_msg_alloc(const void *data, int head_len, 9189df0fab9SLorenzo Bianconi int data_len, int tail_len); 919c07a49d4SLorenzo Bianconi void mt76_mcu_rx_event(struct mt76_dev *dev, struct sk_buff *skb); 920680abb25SLorenzo Bianconi struct sk_buff *mt76_mcu_get_response(struct mt76_dev *dev, 921680abb25SLorenzo Bianconi unsigned long expires); 9229df0fab9SLorenzo Bianconi 9239220f695SLorenzo Bianconi void mt76_set_irq_mask(struct mt76_dev *dev, u32 addr, u32 clear, u32 set); 9249220f695SLorenzo Bianconi 92517f1de56SFelix Fietkau #endif 926