xref: /linux/drivers/net/wireless/broadcom/brcm80211/brcmsmac/phy/phy_int.h (revision 8be4d31cb8aaeea27bde4b7ddb26e28a89062ebf)
1f843863dSArend van Spriel // SPDX-License-Identifier: ISC
25b435de0SArend van Spriel /*
35b435de0SArend van Spriel  * Copyright (c) 2010 Broadcom Corporation
45b435de0SArend van Spriel  */
55b435de0SArend van Spriel 
65b435de0SArend van Spriel #ifndef _BRCM_PHY_INT_H_
75b435de0SArend van Spriel #define _BRCM_PHY_INT_H_
85b435de0SArend van Spriel 
95b435de0SArend van Spriel #include <types.h>
105b435de0SArend van Spriel #include <brcmu_utils.h>
115b435de0SArend van Spriel #include <brcmu_wifi.h>
125b435de0SArend van Spriel 
135b435de0SArend van Spriel #define	PHY_VERSION			{ 1, 82, 8, 0 }
145b435de0SArend van Spriel 
155b435de0SArend van Spriel #define LCNXN_BASEREV		16
165b435de0SArend van Spriel 
175b435de0SArend van Spriel struct phy_shim_info;
185b435de0SArend van Spriel 
195b435de0SArend van Spriel struct brcms_phy_srom_fem {
205b435de0SArend van Spriel 	/* TSSI positive slope, 1: positive, 0: negative */
215b435de0SArend van Spriel 	u8 tssipos;
225b435de0SArend van Spriel 	/* Ext PA gain-type: full-gain: 0, pa-lite: 1, no_pa: 2 */
235b435de0SArend van Spriel 	u8 extpagain;
245b435de0SArend van Spriel 	/* support 32 combinations of different Pdet dynamic ranges */
255b435de0SArend van Spriel 	u8 pdetrange;
265b435de0SArend van Spriel 	/* TR switch isolation */
275b435de0SArend van Spriel 	u8 triso;
285b435de0SArend van Spriel 	/* antswctrl lookup table configuration: 32 possible choices */
295b435de0SArend van Spriel 	u8 antswctrllut;
305b435de0SArend van Spriel };
315b435de0SArend van Spriel 
325b435de0SArend van Spriel #define ISNPHY(pi)	PHYTYPE_IS((pi)->pubpi.phy_type, PHY_TYPE_N)
335b435de0SArend van Spriel #define ISLCNPHY(pi)	PHYTYPE_IS((pi)->pubpi.phy_type, PHY_TYPE_LCN)
345b435de0SArend van Spriel 
355b435de0SArend van Spriel #define PHY_GET_RFATTN(rfgain)	((rfgain) & 0x0f)
365b435de0SArend van Spriel #define PHY_GET_PADMIX(rfgain)	(((rfgain) & 0x10) >> 4)
375b435de0SArend van Spriel #define PHY_GET_RFGAINID(rfattn, padmix, width)	((rfattn) + ((padmix)*(width)))
385b435de0SArend van Spriel #define PHY_SAT(x, n)		((x) > ((1<<((n)-1))-1) ? ((1<<((n)-1))-1) : \
395b435de0SArend van Spriel 				((x) < -(1<<((n)-1)) ? -(1<<((n)-1)) : (x)))
405b435de0SArend van Spriel #define PHY_SHIFT_ROUND(x, n)	((x) >= 0 ? ((x)+(1<<((n)-1)))>>(n) : (x)>>(n))
415b435de0SArend van Spriel #define PHY_HW_ROUND(x, s)		((x >> s) + ((x >> (s-1)) & (s != 0)))
425b435de0SArend van Spriel 
435b435de0SArend van Spriel #define CH_5G_GROUP	3
445b435de0SArend van Spriel #define A_LOW_CHANS	0
455b435de0SArend van Spriel #define A_MID_CHANS	1
465b435de0SArend van Spriel #define A_HIGH_CHANS	2
475b435de0SArend van Spriel #define CH_2G_GROUP	1
485b435de0SArend van Spriel #define G_ALL_CHANS	0
495b435de0SArend van Spriel 
505b435de0SArend van Spriel #define FIRST_REF5_CHANNUM	149
515b435de0SArend van Spriel #define LAST_REF5_CHANNUM	165
525b435de0SArend van Spriel #define	FIRST_5G_CHAN		14
535b435de0SArend van Spriel #define	LAST_5G_CHAN		50
545b435de0SArend van Spriel #define	FIRST_MID_5G_CHAN	14
555b435de0SArend van Spriel #define	LAST_MID_5G_CHAN	35
565b435de0SArend van Spriel #define	FIRST_HIGH_5G_CHAN	36
575b435de0SArend van Spriel #define	LAST_HIGH_5G_CHAN	41
585b435de0SArend van Spriel #define	FIRST_LOW_5G_CHAN	42
595b435de0SArend van Spriel #define	LAST_LOW_5G_CHAN	50
605b435de0SArend van Spriel 
615b435de0SArend van Spriel #define BASE_LOW_5G_CHAN	4900
625b435de0SArend van Spriel #define BASE_MID_5G_CHAN	5100
635b435de0SArend van Spriel #define BASE_HIGH_5G_CHAN	5500
645b435de0SArend van Spriel 
655b435de0SArend van Spriel #define CHAN5G_FREQ(chan)  (5000 + chan*5)
665b435de0SArend van Spriel #define CHAN2G_FREQ(chan)  (2407 + chan*5)
675b435de0SArend van Spriel 
685b435de0SArend van Spriel #define TXP_FIRST_CCK		0
695b435de0SArend van Spriel #define TXP_LAST_CCK		3
705b435de0SArend van Spriel #define TXP_FIRST_OFDM		4
715b435de0SArend van Spriel #define TXP_LAST_OFDM		11
725b435de0SArend van Spriel #define TXP_FIRST_OFDM_20_CDD	12
735b435de0SArend van Spriel #define TXP_LAST_OFDM_20_CDD	19
745b435de0SArend van Spriel #define TXP_FIRST_MCS_20_SISO	20
755b435de0SArend van Spriel #define TXP_LAST_MCS_20_SISO	27
765b435de0SArend van Spriel #define TXP_FIRST_MCS_20_CDD	28
775b435de0SArend van Spriel #define TXP_LAST_MCS_20_CDD	35
785b435de0SArend van Spriel #define TXP_FIRST_MCS_20_STBC	36
795b435de0SArend van Spriel #define TXP_LAST_MCS_20_STBC	43
805b435de0SArend van Spriel #define TXP_FIRST_MCS_20_SDM	44
815b435de0SArend van Spriel #define TXP_LAST_MCS_20_SDM	51
825b435de0SArend van Spriel #define TXP_FIRST_OFDM_40_SISO	52
835b435de0SArend van Spriel #define TXP_LAST_OFDM_40_SISO	59
845b435de0SArend van Spriel #define TXP_FIRST_OFDM_40_CDD	60
855b435de0SArend van Spriel #define TXP_LAST_OFDM_40_CDD	67
865b435de0SArend van Spriel #define TXP_FIRST_MCS_40_SISO	68
875b435de0SArend van Spriel #define TXP_LAST_MCS_40_SISO	75
885b435de0SArend van Spriel #define TXP_FIRST_MCS_40_CDD	76
895b435de0SArend van Spriel #define TXP_LAST_MCS_40_CDD	83
905b435de0SArend van Spriel #define TXP_FIRST_MCS_40_STBC	84
915b435de0SArend van Spriel #define TXP_LAST_MCS_40_STBC	91
925b435de0SArend van Spriel #define TXP_FIRST_MCS_40_SDM	92
935b435de0SArend van Spriel #define TXP_LAST_MCS_40_SDM	99
945b435de0SArend van Spriel #define TXP_MCS_32	        100
955b435de0SArend van Spriel #define TXP_NUM_RATES		101
965b435de0SArend van Spriel #define ADJ_PWR_TBL_LEN		84
975b435de0SArend van Spriel 
985b435de0SArend van Spriel #define TXP_FIRST_SISO_MCS_20	20
995b435de0SArend van Spriel #define TXP_LAST_SISO_MCS_20	27
1005b435de0SArend van Spriel 
1015b435de0SArend van Spriel #define PHY_CORE_NUM_1	1
1025b435de0SArend van Spriel #define PHY_CORE_NUM_2	2
1035b435de0SArend van Spriel #define PHY_CORE_NUM_3	3
1045b435de0SArend van Spriel #define PHY_CORE_NUM_4	4
1055b435de0SArend van Spriel #define PHY_CORE_MAX	PHY_CORE_NUM_4
1065b435de0SArend van Spriel #define PHY_CORE_0	0
1075b435de0SArend van Spriel #define PHY_CORE_1	1
1085b435de0SArend van Spriel #define PHY_CORE_2	2
1095b435de0SArend van Spriel #define PHY_CORE_3	3
1105b435de0SArend van Spriel 
1115b435de0SArend van Spriel #define MA_WINDOW_SZ		8
1125b435de0SArend van Spriel 
1135b435de0SArend van Spriel #define PHY_NOISE_SAMPLE_MON		1
1145b435de0SArend van Spriel #define PHY_NOISE_SAMPLE_EXTERNAL	2
1155b435de0SArend van Spriel #define PHY_NOISE_WINDOW_SZ	16
1165b435de0SArend van Spriel #define PHY_NOISE_GLITCH_INIT_MA 10
1175b435de0SArend van Spriel #define PHY_NOISE_GLITCH_INIT_MA_BADPlCP 10
1185b435de0SArend van Spriel #define PHY_NOISE_STATE_MON		0x1
1195b435de0SArend van Spriel #define PHY_NOISE_STATE_EXTERNAL	0x2
1205b435de0SArend van Spriel #define PHY_NOISE_SAMPLE_LOG_NUM_NPHY	10
1215b435de0SArend van Spriel #define PHY_NOISE_SAMPLE_LOG_NUM_UCODE	9
1225b435de0SArend van Spriel 
1235b435de0SArend van Spriel #define PHY_NOISE_OFFSETFACT_4322  (-103)
1245b435de0SArend van Spriel #define PHY_NOISE_MA_WINDOW_SZ	2
1255b435de0SArend van Spriel 
1265b435de0SArend van Spriel #define	PHY_RSSI_TABLE_SIZE	64
1275b435de0SArend van Spriel #define RSSI_ANT_MERGE_MAX	0
1285b435de0SArend van Spriel #define RSSI_ANT_MERGE_MIN	1
1295b435de0SArend van Spriel #define RSSI_ANT_MERGE_AVG	2
1305b435de0SArend van Spriel 
1315b435de0SArend van Spriel #define	PHY_TSSI_TABLE_SIZE	64
1325b435de0SArend van Spriel #define	APHY_TSSI_TABLE_SIZE	256
1335b435de0SArend van Spriel #define	TX_GAIN_TABLE_LENGTH	64
1345b435de0SArend van Spriel #define	DEFAULT_11A_TXP_IDX	24
1355b435de0SArend van Spriel #define NUM_TSSI_FRAMES        4
1365b435de0SArend van Spriel #define	NULL_TSSI		0x7f
1375b435de0SArend van Spriel #define	NULL_TSSI_W		0x7f7f
1385b435de0SArend van Spriel 
1395b435de0SArend van Spriel #define PHY_PAPD_EPS_TBL_SIZE_LCNPHY 64
1405b435de0SArend van Spriel 
1415b435de0SArend van Spriel #define LCNPHY_PERICAL_TEMPBASED_TXPWRCTRL 9
1425b435de0SArend van Spriel 
1435b435de0SArend van Spriel #define PHY_TXPWR_MIN		10
1445b435de0SArend van Spriel #define PHY_TXPWR_MIN_NPHY	8
1455b435de0SArend van Spriel #define RADIOPWR_OVERRIDE_DEF	(-1)
1465b435de0SArend van Spriel 
1475b435de0SArend van Spriel #define PWRTBL_NUM_COEFF	3
1485b435de0SArend van Spriel 
1495b435de0SArend van Spriel #define SPURAVOID_DISABLE	0
1505b435de0SArend van Spriel #define SPURAVOID_AUTO		1
1515b435de0SArend van Spriel #define SPURAVOID_FORCEON	2
1525b435de0SArend van Spriel #define SPURAVOID_FORCEON2	3
1535b435de0SArend van Spriel 
1545b435de0SArend van Spriel #define PHY_SW_TIMER_FAST		15
1555b435de0SArend van Spriel #define PHY_SW_TIMER_SLOW		60
1565b435de0SArend van Spriel #define PHY_SW_TIMER_GLACIAL	120
1575b435de0SArend van Spriel 
1585b435de0SArend van Spriel #define PHY_PERICAL_AUTO	0
1595b435de0SArend van Spriel #define PHY_PERICAL_FULL	1
1605b435de0SArend van Spriel #define PHY_PERICAL_PARTIAL	2
1615b435de0SArend van Spriel 
1625b435de0SArend van Spriel #define PHY_PERICAL_NODELAY	0
1635b435de0SArend van Spriel #define PHY_PERICAL_INIT_DELAY	5
1645b435de0SArend van Spriel #define PHY_PERICAL_ASSOC_DELAY	5
1655b435de0SArend van Spriel #define PHY_PERICAL_WDOG_DELAY	5
1665b435de0SArend van Spriel 
1675b435de0SArend van Spriel #define MPHASE_TXCAL_NUMCMDS	2
1685b435de0SArend van Spriel 
1695b435de0SArend van Spriel #define PHY_PERICAL_MPHASE_PENDING(pi) \
1705b435de0SArend van Spriel 	(pi->mphase_cal_phase_id > MPHASE_CAL_STATE_IDLE)
1715b435de0SArend van Spriel 
1725b435de0SArend van Spriel enum {
1735b435de0SArend van Spriel 	MPHASE_CAL_STATE_IDLE = 0,
1745b435de0SArend van Spriel 	MPHASE_CAL_STATE_INIT = 1,
1755b435de0SArend van Spriel 	MPHASE_CAL_STATE_TXPHASE0,
1765b435de0SArend van Spriel 	MPHASE_CAL_STATE_TXPHASE1,
1775b435de0SArend van Spriel 	MPHASE_CAL_STATE_TXPHASE2,
1785b435de0SArend van Spriel 	MPHASE_CAL_STATE_TXPHASE3,
1795b435de0SArend van Spriel 	MPHASE_CAL_STATE_TXPHASE4,
1805b435de0SArend van Spriel 	MPHASE_CAL_STATE_TXPHASE5,
1815b435de0SArend van Spriel 	MPHASE_CAL_STATE_PAPDCAL,
1825b435de0SArend van Spriel 	MPHASE_CAL_STATE_RXCAL,
1835b435de0SArend van Spriel 	MPHASE_CAL_STATE_RSSICAL,
1845b435de0SArend van Spriel 	MPHASE_CAL_STATE_IDLETSSI
1855b435de0SArend van Spriel };
1865b435de0SArend van Spriel 
1875b435de0SArend van Spriel enum phy_cal_mode {
1885b435de0SArend van Spriel 	CAL_FULL,
1895b435de0SArend van Spriel 	CAL_RECAL,
1905b435de0SArend van Spriel 	CAL_CURRECAL,
1915b435de0SArend van Spriel 	CAL_DIGCAL,
1925b435de0SArend van Spriel 	CAL_GCTRL,
1935b435de0SArend van Spriel 	CAL_SOFT,
1945b435de0SArend van Spriel 	CAL_DIGLO
1955b435de0SArend van Spriel };
1965b435de0SArend van Spriel 
1975b435de0SArend van Spriel #define RDR_NTIERS  1
1985b435de0SArend van Spriel #define RDR_TIER_SIZE 64
1995b435de0SArend van Spriel #define RDR_LIST_SIZE (512/3)
2005b435de0SArend van Spriel #define RDR_EPOCH_SIZE 40
2015b435de0SArend van Spriel #define RDR_NANTENNAS 2
2025b435de0SArend van Spriel #define RDR_NTIER_SIZE  RDR_LIST_SIZE
2035b435de0SArend van Spriel #define RDR_LP_BUFFER_SIZE 64
2045b435de0SArend van Spriel #define LP_LEN_HIS_SIZE 10
2055b435de0SArend van Spriel 
2065b435de0SArend van Spriel #define STATIC_NUM_RF 32
2075b435de0SArend van Spriel #define STATIC_NUM_BB 9
2085b435de0SArend van Spriel 
2095b435de0SArend van Spriel #define BB_MULT_MASK		0x0000ffff
2105b435de0SArend van Spriel #define BB_MULT_VALID_MASK	0x80000000
2115b435de0SArend van Spriel 
2125b435de0SArend van Spriel #define PHY_CHAIN_TX_DISABLE_TEMP	115
2135b435de0SArend van Spriel #define PHY_HYSTERESIS_DELTATEMP	5
2145b435de0SArend van Spriel 
2155b435de0SArend van Spriel #define SCAN_INPROG_PHY(pi) \
2165b435de0SArend van Spriel 	(mboolisset(pi->measure_hold, PHY_HOLD_FOR_SCAN))
2175b435de0SArend van Spriel 
2185b435de0SArend van Spriel #define PLT_INPROG_PHY(pi)      (mboolisset(pi->measure_hold, PHY_HOLD_FOR_PLT))
2195b435de0SArend van Spriel 
2205b435de0SArend van Spriel #define ASSOC_INPROG_PHY(pi) \
2215b435de0SArend van Spriel 	(mboolisset(pi->measure_hold, PHY_HOLD_FOR_ASSOC))
2225b435de0SArend van Spriel 
2235b435de0SArend van Spriel #define SCAN_RM_IN_PROGRESS(pi) \
2245b435de0SArend van Spriel 	(mboolisset(pi->measure_hold, PHY_HOLD_FOR_SCAN | PHY_HOLD_FOR_RM))
2255b435de0SArend van Spriel 
2265b435de0SArend van Spriel #define PHY_MUTED(pi) \
2275b435de0SArend van Spriel 	(mboolisset(pi->measure_hold, PHY_HOLD_FOR_MUTE))
2285b435de0SArend van Spriel 
2295b435de0SArend van Spriel #define PUB_NOT_ASSOC(pi) \
2305b435de0SArend van Spriel 	(mboolisset(pi->measure_hold, PHY_HOLD_FOR_NOT_ASSOC))
2315b435de0SArend van Spriel 
2325b435de0SArend van Spriel struct phy_table_info {
2335b435de0SArend van Spriel 	uint table;
2345b435de0SArend van Spriel 	int q;
2355b435de0SArend van Spriel 	uint max;
2365b435de0SArend van Spriel };
2375b435de0SArend van Spriel 
2385b435de0SArend van Spriel struct phytbl_info {
2395b435de0SArend van Spriel 	const void *tbl_ptr;
2405b435de0SArend van Spriel 	u32 tbl_len;
2415b435de0SArend van Spriel 	u32 tbl_id;
2425b435de0SArend van Spriel 	u32 tbl_offset;
2435b435de0SArend van Spriel 	u32 tbl_width;
2445b435de0SArend van Spriel };
2455b435de0SArend van Spriel 
2465b435de0SArend van Spriel struct interference_info {
2475b435de0SArend van Spriel 	u8 curr_home_channel;
2485b435de0SArend van Spriel 	u16 crsminpwrthld_40_stored;
2495b435de0SArend van Spriel 	u16 crsminpwrthld_20L_stored;
2505b435de0SArend van Spriel 	u16 crsminpwrthld_20U_stored;
2515b435de0SArend van Spriel 	u16 init_gain_code_core1_stored;
2525b435de0SArend van Spriel 	u16 init_gain_code_core2_stored;
2535b435de0SArend van Spriel 	u16 init_gain_codeb_core1_stored;
2545b435de0SArend van Spriel 	u16 init_gain_codeb_core2_stored;
2555b435de0SArend van Spriel 	u16 init_gain_table_stored[4];
2565b435de0SArend van Spriel 
2575b435de0SArend van Spriel 	u16 clip1_hi_gain_code_core1_stored;
2585b435de0SArend van Spriel 	u16 clip1_hi_gain_code_core2_stored;
2595b435de0SArend van Spriel 	u16 clip1_hi_gain_codeb_core1_stored;
2605b435de0SArend van Spriel 	u16 clip1_hi_gain_codeb_core2_stored;
2615b435de0SArend van Spriel 	u16 nb_clip_thresh_core1_stored;
2625b435de0SArend van Spriel 	u16 nb_clip_thresh_core2_stored;
2635b435de0SArend van Spriel 	u16 init_ofdmlna2gainchange_stored[4];
2645b435de0SArend van Spriel 	u16 init_ccklna2gainchange_stored[4];
2655b435de0SArend van Spriel 	u16 clip1_lo_gain_code_core1_stored;
2665b435de0SArend van Spriel 	u16 clip1_lo_gain_code_core2_stored;
2675b435de0SArend van Spriel 	u16 clip1_lo_gain_codeb_core1_stored;
2685b435de0SArend van Spriel 	u16 clip1_lo_gain_codeb_core2_stored;
2695b435de0SArend van Spriel 	u16 w1_clip_thresh_core1_stored;
2705b435de0SArend van Spriel 	u16 w1_clip_thresh_core2_stored;
2715b435de0SArend van Spriel 	u16 radio_2056_core1_rssi_gain_stored;
2725b435de0SArend van Spriel 	u16 radio_2056_core2_rssi_gain_stored;
2735b435de0SArend van Spriel 	u16 energy_drop_timeout_len_stored;
2745b435de0SArend van Spriel 
2755b435de0SArend van Spriel 	u16 ed_crs40_assertthld0_stored;
2765b435de0SArend van Spriel 	u16 ed_crs40_assertthld1_stored;
2775b435de0SArend van Spriel 	u16 ed_crs40_deassertthld0_stored;
2785b435de0SArend van Spriel 	u16 ed_crs40_deassertthld1_stored;
2795b435de0SArend van Spriel 	u16 ed_crs20L_assertthld0_stored;
2805b435de0SArend van Spriel 	u16 ed_crs20L_assertthld1_stored;
2815b435de0SArend van Spriel 	u16 ed_crs20L_deassertthld0_stored;
2825b435de0SArend van Spriel 	u16 ed_crs20L_deassertthld1_stored;
2835b435de0SArend van Spriel 	u16 ed_crs20U_assertthld0_stored;
2845b435de0SArend van Spriel 	u16 ed_crs20U_assertthld1_stored;
2855b435de0SArend van Spriel 	u16 ed_crs20U_deassertthld0_stored;
2865b435de0SArend van Spriel 	u16 ed_crs20U_deassertthld1_stored;
2875b435de0SArend van Spriel 
2885b435de0SArend van Spriel 	u16 badplcp_ma;
2895b435de0SArend van Spriel 	u16 badplcp_ma_previous;
2905b435de0SArend van Spriel 	u16 badplcp_ma_total;
2915b435de0SArend van Spriel 	u16 badplcp_ma_list[MA_WINDOW_SZ];
2925b435de0SArend van Spriel 	int badplcp_ma_index;
2935b435de0SArend van Spriel 	s16 pre_badplcp_cnt;
2945b435de0SArend van Spriel 	s16 bphy_pre_badplcp_cnt;
2955b435de0SArend van Spriel 
2965b435de0SArend van Spriel 	u16 init_gain_core1;
2975b435de0SArend van Spriel 	u16 init_gain_core2;
2985b435de0SArend van Spriel 	u16 init_gainb_core1;
2995b435de0SArend van Spriel 	u16 init_gainb_core2;
3005b435de0SArend van Spriel 	u16 init_gain_rfseq[4];
3015b435de0SArend van Spriel 
3025b435de0SArend van Spriel 	u16 crsminpwr0;
3035b435de0SArend van Spriel 	u16 crsminpwrl0;
3045b435de0SArend van Spriel 	u16 crsminpwru0;
3055b435de0SArend van Spriel 
3065b435de0SArend van Spriel 	s16 crsminpwr_index;
3075b435de0SArend van Spriel 
3085b435de0SArend van Spriel 	u16 radio_2057_core1_rssi_wb1a_gc_stored;
3095b435de0SArend van Spriel 	u16 radio_2057_core2_rssi_wb1a_gc_stored;
3105b435de0SArend van Spriel 	u16 radio_2057_core1_rssi_wb1g_gc_stored;
3115b435de0SArend van Spriel 	u16 radio_2057_core2_rssi_wb1g_gc_stored;
3125b435de0SArend van Spriel 	u16 radio_2057_core1_rssi_wb2_gc_stored;
3135b435de0SArend van Spriel 	u16 radio_2057_core2_rssi_wb2_gc_stored;
3145b435de0SArend van Spriel 	u16 radio_2057_core1_rssi_nb_gc_stored;
3155b435de0SArend van Spriel 	u16 radio_2057_core2_rssi_nb_gc_stored;
3165b435de0SArend van Spriel };
3175b435de0SArend van Spriel 
3185b435de0SArend van Spriel struct aci_save_gphy {
3195b435de0SArend van Spriel 	u16 rc_cal_ovr;
3205b435de0SArend van Spriel 	u16 phycrsth1;
3215b435de0SArend van Spriel 	u16 phycrsth2;
3225b435de0SArend van Spriel 	u16 init_n1p1_gain;
3235b435de0SArend van Spriel 	u16 p1_p2_gain;
3245b435de0SArend van Spriel 	u16 n1_n2_gain;
3255b435de0SArend van Spriel 	u16 n1_p1_gain;
3265b435de0SArend van Spriel 	u16 div_search_gain;
3275b435de0SArend van Spriel 	u16 div_p1_p2_gain;
3285b435de0SArend van Spriel 	u16 div_search_gn_change;
3295b435de0SArend van Spriel 	u16 table_7_2;
3305b435de0SArend van Spriel 	u16 table_7_3;
3315b435de0SArend van Spriel 	u16 cckshbits_gnref;
3325b435de0SArend van Spriel 	u16 clip_thresh;
3335b435de0SArend van Spriel 	u16 clip2_thresh;
3345b435de0SArend van Spriel 	u16 clip3_thresh;
3355b435de0SArend van Spriel 	u16 clip_p2_thresh;
3365b435de0SArend van Spriel 	u16 clip_pwdn_thresh;
3375b435de0SArend van Spriel 	u16 clip_n1p1_thresh;
3385b435de0SArend van Spriel 	u16 clip_n1_pwdn_thresh;
3395b435de0SArend van Spriel 	u16 bbconfig;
3405b435de0SArend van Spriel 	u16 cthr_sthr_shdin;
3415b435de0SArend van Spriel 	u16 energy;
3425b435de0SArend van Spriel 	u16 clip_p1_p2_thresh;
3435b435de0SArend van Spriel 	u16 threshold;
3445b435de0SArend van Spriel 	u16 reg15;
3455b435de0SArend van Spriel 	u16 reg16;
3465b435de0SArend van Spriel 	u16 reg17;
3475b435de0SArend van Spriel 	u16 div_srch_idx;
3485b435de0SArend van Spriel 	u16 div_srch_p1_p2;
3495b435de0SArend van Spriel 	u16 div_srch_gn_back;
3505b435de0SArend van Spriel 	u16 ant_dwell;
3515b435de0SArend van Spriel 	u16 ant_wr_settle;
3525b435de0SArend van Spriel };
3535b435de0SArend van Spriel 
3545b435de0SArend van Spriel struct lo_complex_abgphy_info {
3555b435de0SArend van Spriel 	s8 i;
3565b435de0SArend van Spriel 	s8 q;
3575b435de0SArend van Spriel };
3585b435de0SArend van Spriel 
3595b435de0SArend van Spriel struct nphy_iq_comp {
3605b435de0SArend van Spriel 	s16 a0;
3615b435de0SArend van Spriel 	s16 b0;
3625b435de0SArend van Spriel 	s16 a1;
3635b435de0SArend van Spriel 	s16 b1;
3645b435de0SArend van Spriel };
3655b435de0SArend van Spriel 
3665b435de0SArend van Spriel struct nphy_txpwrindex {
3675b435de0SArend van Spriel 	s8 index;
3685b435de0SArend van Spriel 	s8 index_internal;
3695b435de0SArend van Spriel 	s8 index_internal_save;
3705b435de0SArend van Spriel 	u16 AfectrlOverride;
3715b435de0SArend van Spriel 	u16 AfeCtrlDacGain;
3725b435de0SArend van Spriel 	u16 rad_gain;
3735b435de0SArend van Spriel 	u8 bbmult;
3745b435de0SArend van Spriel 	u16 iqcomp_a;
3755b435de0SArend van Spriel 	u16 iqcomp_b;
3765b435de0SArend van Spriel 	u16 locomp;
3775b435de0SArend van Spriel };
3785b435de0SArend van Spriel 
3795b435de0SArend van Spriel struct txiqcal_cache {
3805b435de0SArend van Spriel 
3815b435de0SArend van Spriel 	u16 txcal_coeffs_2G[8];
3825b435de0SArend van Spriel 	u16 txcal_radio_regs_2G[8];
3835b435de0SArend van Spriel 	struct nphy_iq_comp rxcal_coeffs_2G;
3845b435de0SArend van Spriel 
3855b435de0SArend van Spriel 	u16 txcal_coeffs_5G[8];
3865b435de0SArend van Spriel 	u16 txcal_radio_regs_5G[8];
3875b435de0SArend van Spriel 	struct nphy_iq_comp rxcal_coeffs_5G;
3885b435de0SArend van Spriel };
3895b435de0SArend van Spriel 
3905b435de0SArend van Spriel struct nphy_pwrctrl {
3915b435de0SArend van Spriel 	s8 max_pwr_2g;
3925b435de0SArend van Spriel 	s8 idle_targ_2g;
3935b435de0SArend van Spriel 	s16 pwrdet_2g_a1;
3945b435de0SArend van Spriel 	s16 pwrdet_2g_b0;
3955b435de0SArend van Spriel 	s16 pwrdet_2g_b1;
3965b435de0SArend van Spriel 	s8 max_pwr_5gm;
3975b435de0SArend van Spriel 	s8 idle_targ_5gm;
3985b435de0SArend van Spriel 	s8 max_pwr_5gh;
3995b435de0SArend van Spriel 	s8 max_pwr_5gl;
4005b435de0SArend van Spriel 	s16 pwrdet_5gm_a1;
4015b435de0SArend van Spriel 	s16 pwrdet_5gm_b0;
4025b435de0SArend van Spriel 	s16 pwrdet_5gm_b1;
4035b435de0SArend van Spriel 	s16 pwrdet_5gl_a1;
4045b435de0SArend van Spriel 	s16 pwrdet_5gl_b0;
4055b435de0SArend van Spriel 	s16 pwrdet_5gl_b1;
4065b435de0SArend van Spriel 	s16 pwrdet_5gh_a1;
4075b435de0SArend van Spriel 	s16 pwrdet_5gh_b0;
4085b435de0SArend van Spriel 	s16 pwrdet_5gh_b1;
4095b435de0SArend van Spriel 	s8 idle_targ_5gl;
4105b435de0SArend van Spriel 	s8 idle_targ_5gh;
4115b435de0SArend van Spriel 	s8 idle_tssi_2g;
4125b435de0SArend van Spriel 	s8 idle_tssi_5g;
4135b435de0SArend van Spriel 	s8 idle_tssi;
4145b435de0SArend van Spriel 	s16 a1;
4155b435de0SArend van Spriel 	s16 b0;
4165b435de0SArend van Spriel 	s16 b1;
4175b435de0SArend van Spriel };
4185b435de0SArend van Spriel 
4195b435de0SArend van Spriel struct nphy_txgains {
4205b435de0SArend van Spriel 	u16 txlpf[2];
4215b435de0SArend van Spriel 	u16 txgm[2];
4225b435de0SArend van Spriel 	u16 pga[2];
4235b435de0SArend van Spriel 	u16 pad[2];
4245b435de0SArend van Spriel 	u16 ipa[2];
4255b435de0SArend van Spriel };
4265b435de0SArend van Spriel 
4275b435de0SArend van Spriel #define PHY_NOISEVAR_BUFSIZE 10
4285b435de0SArend van Spriel 
4295b435de0SArend van Spriel struct nphy_noisevar_buf {
4305b435de0SArend van Spriel 	int bufcount;
4315b435de0SArend van Spriel 	int tone_id[PHY_NOISEVAR_BUFSIZE];
4325b435de0SArend van Spriel 	u32 noise_vars[PHY_NOISEVAR_BUFSIZE];
4335b435de0SArend van Spriel 	u32 min_noise_vars[PHY_NOISEVAR_BUFSIZE];
4345b435de0SArend van Spriel };
4355b435de0SArend van Spriel 
4365b435de0SArend van Spriel struct rssical_cache {
4375b435de0SArend van Spriel 	u16 rssical_radio_regs_2G[2];
4385b435de0SArend van Spriel 	u16 rssical_phyregs_2G[12];
4395b435de0SArend van Spriel 
4405b435de0SArend van Spriel 	u16 rssical_radio_regs_5G[2];
4415b435de0SArend van Spriel 	u16 rssical_phyregs_5G[12];
4425b435de0SArend van Spriel };
4435b435de0SArend van Spriel 
4445b435de0SArend van Spriel struct lcnphy_cal_results {
4455b435de0SArend van Spriel 
4465b435de0SArend van Spriel 	u16 txiqlocal_a;
4475b435de0SArend van Spriel 	u16 txiqlocal_b;
4485b435de0SArend van Spriel 	u16 txiqlocal_didq;
4495b435de0SArend van Spriel 	u8 txiqlocal_ei0;
4505b435de0SArend van Spriel 	u8 txiqlocal_eq0;
4515b435de0SArend van Spriel 	u8 txiqlocal_fi0;
4525b435de0SArend van Spriel 	u8 txiqlocal_fq0;
4535b435de0SArend van Spriel 
4545b435de0SArend van Spriel 	u16 txiqlocal_bestcoeffs[11];
4555b435de0SArend van Spriel 	u16 txiqlocal_bestcoeffs_valid;
4565b435de0SArend van Spriel 
4575b435de0SArend van Spriel 	u32 papd_eps_tbl[PHY_PAPD_EPS_TBL_SIZE_LCNPHY];
4585b435de0SArend van Spriel 	u16 analog_gain_ref;
4595b435de0SArend van Spriel 	u16 lut_begin;
4605b435de0SArend van Spriel 	u16 lut_end;
4615b435de0SArend van Spriel 	u16 lut_step;
4625b435de0SArend van Spriel 	u16 rxcompdbm;
4635b435de0SArend van Spriel 	u16 papdctrl;
4645b435de0SArend van Spriel 	u16 sslpnCalibClkEnCtrl;
4655b435de0SArend van Spriel 
4665b435de0SArend van Spriel 	u16 rxiqcal_coeff_a0;
4675b435de0SArend van Spriel 	u16 rxiqcal_coeff_b0;
4685b435de0SArend van Spriel };
4695b435de0SArend van Spriel 
4705b435de0SArend van Spriel struct shared_phy {
4715b435de0SArend van Spriel 	struct brcms_phy *phy_head;
4725b435de0SArend van Spriel 	uint unit;
4735b435de0SArend van Spriel 	struct phy_shim_info *physhim;
4745b435de0SArend van Spriel 	uint corerev;
4755b435de0SArend van Spriel 	u32 machwcap;
4765b435de0SArend van Spriel 	bool up;
4775b435de0SArend van Spriel 	bool clk;
4785b435de0SArend van Spriel 	uint now;
4795b435de0SArend van Spriel 	u16 vid;
4805b435de0SArend van Spriel 	u16 did;
4815b435de0SArend van Spriel 	uint chip;
4825b435de0SArend van Spriel 	uint chiprev;
4835b435de0SArend van Spriel 	uint chippkg;
4845b435de0SArend van Spriel 	uint sromrev;
4855b435de0SArend van Spriel 	uint boardtype;
4865b435de0SArend van Spriel 	uint boardrev;
4875b435de0SArend van Spriel 	u32 boardflags;
4885b435de0SArend van Spriel 	u32 boardflags2;
4895b435de0SArend van Spriel 	uint fast_timer;
4905b435de0SArend van Spriel 	uint slow_timer;
4915b435de0SArend van Spriel 	uint glacial_timer;
4925b435de0SArend van Spriel 	u8 rx_antdiv;
4935b435de0SArend van Spriel 	s8 phy_noise_window[MA_WINDOW_SZ];
4945b435de0SArend van Spriel 	uint phy_noise_index;
4955b435de0SArend van Spriel 	u8 hw_phytxchain;
4965b435de0SArend van Spriel 	u8 hw_phyrxchain;
4975b435de0SArend van Spriel 	u8 phytxchain;
4985b435de0SArend van Spriel 	u8 phyrxchain;
4995b435de0SArend van Spriel 	u8 rssi_mode;
5005b435de0SArend van Spriel 	bool _rifs_phy;
5015b435de0SArend van Spriel };
5025b435de0SArend van Spriel 
5035b435de0SArend van Spriel struct brcms_phy_pub {
5045b435de0SArend van Spriel 	uint phy_type;
5055b435de0SArend van Spriel 	uint phy_rev;
5065b435de0SArend van Spriel 	u8 phy_corenum;
5075b435de0SArend van Spriel 	u16 radioid;
5085b435de0SArend van Spriel 	u8 radiorev;
5095b435de0SArend van Spriel 	u8 radiover;
5105b435de0SArend van Spriel 
5115b435de0SArend van Spriel 	uint coreflags;
5125b435de0SArend van Spriel 	uint ana_rev;
5135b435de0SArend van Spriel 	bool abgphy_encore;
5145b435de0SArend van Spriel };
5155b435de0SArend van Spriel 
5165b435de0SArend van Spriel struct phy_func_ptr {
5175b435de0SArend van Spriel 	void (*init)(struct brcms_phy *);
5185b435de0SArend van Spriel 	void (*calinit)(struct brcms_phy *);
5195b435de0SArend van Spriel 	void (*chanset)(struct brcms_phy *, u16 chanspec);
5205b435de0SArend van Spriel 	void (*txpwrrecalc)(struct brcms_phy *);
5215b435de0SArend van Spriel 	int (*longtrn)(struct brcms_phy *, int);
5225b435de0SArend van Spriel 	void (*txiqccget)(struct brcms_phy *, u16 *, u16 *);
5235b435de0SArend van Spriel 	void (*txiqccset)(struct brcms_phy *, u16, u16);
5245b435de0SArend van Spriel 	u16 (*txloccget)(struct brcms_phy *);
5255b435de0SArend van Spriel 	void (*radioloftget)(struct brcms_phy *, u8 *, u8 *, u8 *, u8 *);
5265b435de0SArend van Spriel 	void (*carrsuppr)(struct brcms_phy *);
5275b435de0SArend van Spriel 	s32 (*rxsigpwr)(struct brcms_phy *, s32);
5285b435de0SArend van Spriel 	void (*detach)(struct brcms_phy *);
5295b435de0SArend van Spriel };
5305b435de0SArend van Spriel 
5315b435de0SArend van Spriel struct brcms_phy {
5325b435de0SArend van Spriel 	struct brcms_phy_pub pubpi_ro;
5335b435de0SArend van Spriel 	struct shared_phy *sh;
5345b435de0SArend van Spriel 	struct phy_func_ptr pi_fptr;
5355b435de0SArend van Spriel 
5365b435de0SArend van Spriel 	union {
5375b435de0SArend van Spriel 		struct brcms_phy_lcnphy *pi_lcnphy;
5385b435de0SArend van Spriel 	} u;
5395b435de0SArend van Spriel 	bool user_txpwr_at_rfport;
5405b435de0SArend van Spriel 
5414b006b11SArend van Spriel 	struct bcma_device *d11core;
5425b435de0SArend van Spriel 	struct brcms_phy *next;
5435b435de0SArend van Spriel 	struct brcms_phy_pub pubpi;
5445b435de0SArend van Spriel 
5455b435de0SArend van Spriel 	bool do_initcal;
5465b435de0SArend van Spriel 	bool phytest_on;
5475b435de0SArend van Spriel 	bool ofdm_rateset_war;
5485b435de0SArend van Spriel 	bool bf_preempt_4306;
5495b435de0SArend van Spriel 	u16 radio_chanspec;
5505b435de0SArend van Spriel 	u8 antsel_type;
5515b435de0SArend van Spriel 	u16 bw;
5525b435de0SArend van Spriel 	u8 txpwr_percent;
5535b435de0SArend van Spriel 	bool phy_init_por;
5545b435de0SArend van Spriel 
5555b435de0SArend van Spriel 	bool init_in_progress;
5565b435de0SArend van Spriel 	bool initialized;
5575b435de0SArend van Spriel 	bool sbtml_gm;
5585b435de0SArend van Spriel 	uint refcnt;
5595b435de0SArend van Spriel 	bool watchdog_override;
5605b435de0SArend van Spriel 	u8 phynoise_state;
5615b435de0SArend van Spriel 	uint phynoise_now;
5625b435de0SArend van Spriel 	int phynoise_chan_watchdog;
5635b435de0SArend van Spriel 	bool phynoise_polling;
5645b435de0SArend van Spriel 	bool disable_percal;
5655b435de0SArend van Spriel 	u32 measure_hold;
5665b435de0SArend van Spriel 
5675b435de0SArend van Spriel 	s16 txpa_2g[PWRTBL_NUM_COEFF];
5685b435de0SArend van Spriel 	s16 txpa_2g_low_temp[PWRTBL_NUM_COEFF];
5695b435de0SArend van Spriel 	s16 txpa_2g_high_temp[PWRTBL_NUM_COEFF];
5705b435de0SArend van Spriel 	s16 txpa_5g_low[PWRTBL_NUM_COEFF];
5715b435de0SArend van Spriel 	s16 txpa_5g_mid[PWRTBL_NUM_COEFF];
5725b435de0SArend van Spriel 	s16 txpa_5g_hi[PWRTBL_NUM_COEFF];
5735b435de0SArend van Spriel 
5745b435de0SArend van Spriel 	u8 tx_srom_max_2g;
5755b435de0SArend van Spriel 	u8 tx_srom_max_5g_low;
5765b435de0SArend van Spriel 	u8 tx_srom_max_5g_mid;
5775b435de0SArend van Spriel 	u8 tx_srom_max_5g_hi;
5785b435de0SArend van Spriel 	u8 tx_srom_max_rate_2g[TXP_NUM_RATES];
5795b435de0SArend van Spriel 	u8 tx_srom_max_rate_5g_low[TXP_NUM_RATES];
5805b435de0SArend van Spriel 	u8 tx_srom_max_rate_5g_mid[TXP_NUM_RATES];
5815b435de0SArend van Spriel 	u8 tx_srom_max_rate_5g_hi[TXP_NUM_RATES];
5825b435de0SArend van Spriel 	u8 tx_user_target[TXP_NUM_RATES];
5835b435de0SArend van Spriel 	s8 tx_power_offset[TXP_NUM_RATES];
5845b435de0SArend van Spriel 	u8 tx_power_target[TXP_NUM_RATES];
5855b435de0SArend van Spriel 
5865b435de0SArend van Spriel 	struct brcms_phy_srom_fem srom_fem2g;
5875b435de0SArend van Spriel 	struct brcms_phy_srom_fem srom_fem5g;
5885b435de0SArend van Spriel 
5895b435de0SArend van Spriel 	u8 tx_power_max;
5905b435de0SArend van Spriel 	u8 tx_power_max_rate_ind;
5915b435de0SArend van Spriel 	bool hwpwrctrl;
5925b435de0SArend van Spriel 	u8 nphy_txpwrctrl;
5935b435de0SArend van Spriel 	s8 nphy_txrx_chain;
5945b435de0SArend van Spriel 	bool phy_5g_pwrgain;
5955b435de0SArend van Spriel 
5965b435de0SArend van Spriel 	u16 phy_wreg;
5975b435de0SArend van Spriel 	u16 phy_wreg_limit;
5985b435de0SArend van Spriel 
5995b435de0SArend van Spriel 	s8 n_preamble_override;
6005b435de0SArend van Spriel 	u8 antswitch;
6015b435de0SArend van Spriel 	u8 aa2g, aa5g;
6025b435de0SArend van Spriel 
6035b435de0SArend van Spriel 	s8 idle_tssi[CH_5G_GROUP];
6045b435de0SArend van Spriel 	s8 target_idle_tssi;
6055b435de0SArend van Spriel 	s8 txpwr_est_Pout;
6065b435de0SArend van Spriel 	u8 tx_power_min;
6075b435de0SArend van Spriel 	u8 txpwr_limit[TXP_NUM_RATES];
6085b435de0SArend van Spriel 	u8 txpwr_env_limit[TXP_NUM_RATES];
6095b435de0SArend van Spriel 	u8 adj_pwr_tbl_nphy[ADJ_PWR_TBL_LEN];
6105b435de0SArend van Spriel 
6115b435de0SArend van Spriel 	bool channel_14_wide_filter;
6125b435de0SArend van Spriel 
6135b435de0SArend van Spriel 	bool txpwroverride;
6145b435de0SArend van Spriel 	bool txpwridx_override_aphy;
6155b435de0SArend van Spriel 	s16 radiopwr_override;
6165b435de0SArend van Spriel 	u16 hwpwr_txcur;
6175b435de0SArend van Spriel 	u8 saved_txpwr_idx;
6185b435de0SArend van Spriel 
6195b435de0SArend van Spriel 	bool edcrs_threshold_lock;
6205b435de0SArend van Spriel 
6215b435de0SArend van Spriel 	u32 tr_R_gain_val;
6225b435de0SArend van Spriel 	u32 tr_T_gain_val;
6235b435de0SArend van Spriel 
6245b435de0SArend van Spriel 	s16 ofdm_analog_filt_bw_override;
6255b435de0SArend van Spriel 	s16 cck_analog_filt_bw_override;
6265b435de0SArend van Spriel 	s16 ofdm_rccal_override;
6275b435de0SArend van Spriel 	s16 cck_rccal_override;
6285b435de0SArend van Spriel 	u16 extlna_type;
6295b435de0SArend van Spriel 
6305b435de0SArend van Spriel 	uint interference_mode_crs_time;
6315b435de0SArend van Spriel 	u16 crsglitch_prev;
6325b435de0SArend van Spriel 	bool interference_mode_crs;
6335b435de0SArend van Spriel 
6345b435de0SArend van Spriel 	u32 phy_tx_tone_freq;
6355b435de0SArend van Spriel 	uint phy_lastcal;
6365b435de0SArend van Spriel 	bool phy_forcecal;
6375b435de0SArend van Spriel 	bool phy_fixed_noise;
6385b435de0SArend van Spriel 	u32 xtalfreq;
6395b435de0SArend van Spriel 	u8 pdiv;
6405b435de0SArend van Spriel 	s8 carrier_suppr_disable;
6415b435de0SArend van Spriel 
6425b435de0SArend van Spriel 	bool phy_bphy_evm;
6435b435de0SArend van Spriel 	bool phy_bphy_rfcs;
6445b435de0SArend van Spriel 	s8 phy_scraminit;
6455b435de0SArend van Spriel 	u8 phy_gpiosel;
6465b435de0SArend van Spriel 
6475b435de0SArend van Spriel 	s16 phy_txcore_disable_temp;
6485b435de0SArend van Spriel 	s16 phy_txcore_enable_temp;
6495b435de0SArend van Spriel 	s8 phy_tempsense_offset;
6505b435de0SArend van Spriel 	bool phy_txcore_heatedup;
6515b435de0SArend van Spriel 
6525b435de0SArend van Spriel 	u16 radiopwr;
6535b435de0SArend van Spriel 	u16 bb_atten;
6545b435de0SArend van Spriel 	u16 txctl1;
6555b435de0SArend van Spriel 
6565b435de0SArend van Spriel 	u16 mintxbias;
6575b435de0SArend van Spriel 	u16 mintxmag;
6585b435de0SArend van Spriel 	struct lo_complex_abgphy_info gphy_locomp_iq
6595b435de0SArend van Spriel 			[STATIC_NUM_RF][STATIC_NUM_BB];
6605b435de0SArend van Spriel 	s8 stats_11b_txpower[STATIC_NUM_RF][STATIC_NUM_BB];
6615b435de0SArend van Spriel 	u16 gain_table[TX_GAIN_TABLE_LENGTH];
6625b435de0SArend van Spriel 	bool loopback_gain;
6635b435de0SArend van Spriel 	s16 max_lpback_gain_hdB;
6645b435de0SArend van Spriel 	s16 trsw_rx_gain_hdB;
6655b435de0SArend van Spriel 	u8 power_vec[8];
6665b435de0SArend van Spriel 
6675b435de0SArend van Spriel 	u16 rc_cal;
6685b435de0SArend van Spriel 	int nrssi_table_delta;
6695b435de0SArend van Spriel 	int nrssi_slope_scale;
6705b435de0SArend van Spriel 	int nrssi_slope_offset;
6715b435de0SArend van Spriel 	int min_rssi;
6725b435de0SArend van Spriel 	int max_rssi;
6735b435de0SArend van Spriel 
6745b435de0SArend van Spriel 	s8 txpwridx;
6755b435de0SArend van Spriel 	u8 min_txpower;
6765b435de0SArend van Spriel 
6775b435de0SArend van Spriel 	u8 a_band_high_disable;
6785b435de0SArend van Spriel 
6795b435de0SArend van Spriel 	u16 tx_vos;
6805b435de0SArend van Spriel 	u16 global_tx_bb_dc_bias_loft;
6815b435de0SArend van Spriel 
6825b435de0SArend van Spriel 	int rf_max;
6835b435de0SArend van Spriel 	int bb_max;
6845b435de0SArend van Spriel 	int rf_list_size;
6855b435de0SArend van Spriel 	int bb_list_size;
6865b435de0SArend van Spriel 	u16 *rf_attn_list;
6875b435de0SArend van Spriel 	u16 *bb_attn_list;
6885b435de0SArend van Spriel 	u16 padmix_mask;
6895b435de0SArend van Spriel 	u16 padmix_reg;
6905b435de0SArend van Spriel 	u16 *txmag_list;
6915b435de0SArend van Spriel 	uint txmag_len;
6925b435de0SArend van Spriel 	bool txmag_enable;
6935b435de0SArend van Spriel 
6945b435de0SArend van Spriel 	s8 *a_tssi_to_dbm;
6955b435de0SArend van Spriel 	s8 *m_tssi_to_dbm;
6965b435de0SArend van Spriel 	s8 *l_tssi_to_dbm;
6975b435de0SArend van Spriel 	s8 *h_tssi_to_dbm;
6985b435de0SArend van Spriel 	u8 *hwtxpwr;
6995b435de0SArend van Spriel 
7005b435de0SArend van Spriel 	u16 freqtrack_saved_regs[2];
7015b435de0SArend van Spriel 	int cur_interference_mode;
7025b435de0SArend van Spriel 	bool hwpwrctrl_capable;
7035b435de0SArend van Spriel 	bool temppwrctrl_capable;
7045b435de0SArend van Spriel 
7055b435de0SArend van Spriel 	uint phycal_nslope;
7065b435de0SArend van Spriel 	uint phycal_noffset;
7075b435de0SArend van Spriel 	uint phycal_mlo;
7085b435de0SArend van Spriel 	uint phycal_txpower;
7095b435de0SArend van Spriel 
7105b435de0SArend van Spriel 	u8 phy_aa2g;
7115b435de0SArend van Spriel 
7125b435de0SArend van Spriel 	bool nphy_tableloaded;
7135b435de0SArend van Spriel 	s8 nphy_rssisel;
7145b435de0SArend van Spriel 	u32 nphy_bb_mult_save;
7155b435de0SArend van Spriel 	u16 nphy_txiqlocal_bestc[11];
7165b435de0SArend van Spriel 	bool nphy_txiqlocal_coeffsvalid;
7175b435de0SArend van Spriel 	struct nphy_txpwrindex nphy_txpwrindex[PHY_CORE_NUM_2];
7185b435de0SArend van Spriel 	struct nphy_pwrctrl nphy_pwrctrl_info[PHY_CORE_NUM_2];
7195b435de0SArend van Spriel 	u16 cck2gpo;
7205b435de0SArend van Spriel 	u32 ofdm2gpo;
7215b435de0SArend van Spriel 	u32 ofdm5gpo;
7225b435de0SArend van Spriel 	u32 ofdm5glpo;
7235b435de0SArend van Spriel 	u32 ofdm5ghpo;
7245b435de0SArend van Spriel 	u8 bw402gpo;
7255b435de0SArend van Spriel 	u8 bw405gpo;
7265b435de0SArend van Spriel 	u8 bw405glpo;
7275b435de0SArend van Spriel 	u8 bw405ghpo;
7285b435de0SArend van Spriel 	u8 cdd2gpo;
7295b435de0SArend van Spriel 	u8 cdd5gpo;
7305b435de0SArend van Spriel 	u8 cdd5glpo;
7315b435de0SArend van Spriel 	u8 cdd5ghpo;
7325b435de0SArend van Spriel 	u8 stbc2gpo;
7335b435de0SArend van Spriel 	u8 stbc5gpo;
7345b435de0SArend van Spriel 	u8 stbc5glpo;
7355b435de0SArend van Spriel 	u8 stbc5ghpo;
7365b435de0SArend van Spriel 	u8 bwdup2gpo;
7375b435de0SArend van Spriel 	u8 bwdup5gpo;
7385b435de0SArend van Spriel 	u8 bwdup5glpo;
7395b435de0SArend van Spriel 	u8 bwdup5ghpo;
7405b435de0SArend van Spriel 	u16 mcs2gpo[8];
7415b435de0SArend van Spriel 	u16 mcs5gpo[8];
7425b435de0SArend van Spriel 	u16 mcs5glpo[8];
7435b435de0SArend van Spriel 	u16 mcs5ghpo[8];
7445b435de0SArend van Spriel 	u32 nphy_rxcalparams;
7455b435de0SArend van Spriel 
7465b435de0SArend van Spriel 	u8 phy_spuravoid;
7475b435de0SArend van Spriel 	bool phy_isspuravoid;
7485b435de0SArend van Spriel 
7495b435de0SArend van Spriel 	u8 phy_pabias;
7505b435de0SArend van Spriel 	u8 nphy_papd_skip;
7515b435de0SArend van Spriel 	u8 nphy_tssi_slope;
7525b435de0SArend van Spriel 
7535b435de0SArend van Spriel 	s16 nphy_noise_win[PHY_CORE_MAX][PHY_NOISE_WINDOW_SZ];
7545b435de0SArend van Spriel 	u8 nphy_noise_index;
7555b435de0SArend van Spriel 
7565b435de0SArend van Spriel 	bool nphy_gain_boost;
7575b435de0SArend van Spriel 	bool nphy_elna_gain_config;
7585b435de0SArend van Spriel 	u16 old_bphy_test;
7595b435de0SArend van Spriel 	u16 old_bphy_testcontrol;
7605b435de0SArend van Spriel 
7615b435de0SArend van Spriel 	bool phyhang_avoid;
7625b435de0SArend van Spriel 
7635b435de0SArend van Spriel 	bool rssical_nphy;
7645b435de0SArend van Spriel 	u8 nphy_perical;
7655b435de0SArend van Spriel 	uint nphy_perical_last;
7665b435de0SArend van Spriel 	u8 cal_type_override;
7675b435de0SArend van Spriel 	u8 mphase_cal_phase_id;
7685b435de0SArend van Spriel 	u8 mphase_txcal_cmdidx;
7695b435de0SArend van Spriel 	u8 mphase_txcal_numcmds;
7705b435de0SArend van Spriel 	u16 mphase_txcal_bestcoeffs[11];
7715b435de0SArend van Spriel 	u16 nphy_txiqlocal_chanspec;
7725b435de0SArend van Spriel 	u16 nphy_iqcal_chanspec_2G;
7735b435de0SArend van Spriel 	u16 nphy_iqcal_chanspec_5G;
7745b435de0SArend van Spriel 	u16 nphy_rssical_chanspec_2G;
7755b435de0SArend van Spriel 	u16 nphy_rssical_chanspec_5G;
7765b435de0SArend van Spriel 	struct wlapi_timer *phycal_timer;
7775b435de0SArend van Spriel 	bool use_int_tx_iqlo_cal_nphy;
7785b435de0SArend van Spriel 	bool internal_tx_iqlo_cal_tapoff_intpa_nphy;
7795b435de0SArend van Spriel 	s16 nphy_lastcal_temp;
7805b435de0SArend van Spriel 
7815b435de0SArend van Spriel 	struct txiqcal_cache calibration_cache;
7825b435de0SArend van Spriel 	struct rssical_cache rssical_cache;
7835b435de0SArend van Spriel 
7845b435de0SArend van Spriel 	u8 nphy_txpwr_idx[2];
7855b435de0SArend van Spriel 	u8 nphy_papd_cal_type;
7865b435de0SArend van Spriel 	uint nphy_papd_last_cal;
7875b435de0SArend van Spriel 	u16 nphy_papd_tx_gain_at_last_cal[2];
7885b435de0SArend van Spriel 	u8 nphy_papd_cal_gain_index[2];
7895b435de0SArend van Spriel 	s16 nphy_papd_epsilon_offset[2];
7905b435de0SArend van Spriel 	bool nphy_papd_recal_enable;
7915b435de0SArend van Spriel 	u32 nphy_papd_recal_counter;
7925b435de0SArend van Spriel 	bool nphy_force_papd_cal;
7935b435de0SArend van Spriel 	bool nphy_papdcomp;
7945b435de0SArend van Spriel 	bool ipa2g_on;
7955b435de0SArend van Spriel 	bool ipa5g_on;
7965b435de0SArend van Spriel 
7975b435de0SArend van Spriel 	u16 classifier_state;
7985b435de0SArend van Spriel 	u16 clip_state[2];
7995b435de0SArend van Spriel 	uint nphy_deaf_count;
8005b435de0SArend van Spriel 	u8 rxiq_samps;
8015b435de0SArend van Spriel 	u8 rxiq_antsel;
8025b435de0SArend van Spriel 
8035b435de0SArend van Spriel 	u16 rfctrlIntc1_save;
8045b435de0SArend van Spriel 	u16 rfctrlIntc2_save;
8055b435de0SArend van Spriel 	bool first_cal_after_assoc;
8065b435de0SArend van Spriel 	u16 tx_rx_cal_radio_saveregs[22];
8075b435de0SArend van Spriel 	u16 tx_rx_cal_phy_saveregs[15];
8085b435de0SArend van Spriel 
8095b435de0SArend van Spriel 	u8 nphy_cal_orig_pwr_idx[2];
8105b435de0SArend van Spriel 	u8 nphy_txcal_pwr_idx[2];
8115b435de0SArend van Spriel 	u8 nphy_rxcal_pwr_idx[2];
8125b435de0SArend van Spriel 	u16 nphy_cal_orig_tx_gain[2];
8135b435de0SArend van Spriel 	struct nphy_txgains nphy_cal_target_gain;
8145b435de0SArend van Spriel 	u16 nphy_txcal_bbmult;
8155b435de0SArend van Spriel 	u16 nphy_gmval;
8165b435de0SArend van Spriel 
8175b435de0SArend van Spriel 	u16 nphy_saved_bbconf;
8185b435de0SArend van Spriel 
8195b435de0SArend van Spriel 	bool nphy_gband_spurwar_en;
8205b435de0SArend van Spriel 	bool nphy_gband_spurwar2_en;
8215b435de0SArend van Spriel 	bool nphy_aband_spurwar_en;
8225b435de0SArend van Spriel 	u16 nphy_rccal_value;
8235b435de0SArend van Spriel 	u16 nphy_crsminpwr[3];
8245b435de0SArend van Spriel 	struct nphy_noisevar_buf nphy_saved_noisevars;
8255b435de0SArend van Spriel 	bool nphy_anarxlpf_adjusted;
8265b435de0SArend van Spriel 	bool nphy_crsminpwr_adjusted;
8275b435de0SArend van Spriel 	bool nphy_noisevars_adjusted;
8285b435de0SArend van Spriel 
8295b435de0SArend van Spriel 	bool nphy_rxcal_active;
8305b435de0SArend van Spriel 	u16 radar_percal_mask;
8315b435de0SArend van Spriel 	bool dfs_lp_buffer_nphy;
8325b435de0SArend van Spriel 
8335b435de0SArend van Spriel 	u16 nphy_fineclockgatecontrol;
8345b435de0SArend van Spriel 
8355b435de0SArend van Spriel 	s8 rx2tx_biasentry;
8365b435de0SArend van Spriel 
8375b435de0SArend van Spriel 	u16 crsminpwr0;
8385b435de0SArend van Spriel 	u16 crsminpwrl0;
8395b435de0SArend van Spriel 	u16 crsminpwru0;
8405b435de0SArend van Spriel 	s16 noise_crsminpwr_index;
8415b435de0SArend van Spriel 	u16 init_gain_core1;
8425b435de0SArend van Spriel 	u16 init_gain_core2;
8435b435de0SArend van Spriel 	u16 init_gainb_core1;
8445b435de0SArend van Spriel 	u16 init_gainb_core2;
8455b435de0SArend van Spriel 	u8 aci_noise_curr_channel;
8465b435de0SArend van Spriel 	u16 init_gain_rfseq[4];
8475b435de0SArend van Spriel 
8485b435de0SArend van Spriel 	bool radio_is_on;
8495b435de0SArend van Spriel 
8505b435de0SArend van Spriel 	bool nphy_sample_play_lpf_bw_ctl_ovr;
8515b435de0SArend van Spriel 
8525b435de0SArend van Spriel 	u16 tbl_data_hi;
8535b435de0SArend van Spriel 	u16 tbl_data_lo;
8545b435de0SArend van Spriel 	u16 tbl_addr;
8555b435de0SArend van Spriel 
8565b435de0SArend van Spriel 	uint tbl_save_id;
8575b435de0SArend van Spriel 	uint tbl_save_offset;
8585b435de0SArend van Spriel 
8595b435de0SArend van Spriel 	u8 txpwrctrl;
8605b435de0SArend van Spriel 	s8 txpwrindex[PHY_CORE_MAX];
8615b435de0SArend van Spriel 
8625b435de0SArend van Spriel 	u8 phycal_tempdelta;
8635b435de0SArend van Spriel 	u32 mcs20_po;
8645b435de0SArend van Spriel 	u32 mcs40_po;
8655b435de0SArend van Spriel 	struct wiphy *wiphy;
8665b435de0SArend van Spriel };
8675b435de0SArend van Spriel 
8685b435de0SArend van Spriel struct cs32 {
8695b435de0SArend van Spriel 	s32 q;
8705b435de0SArend van Spriel 	s32 i;
8715b435de0SArend van Spriel };
8725b435de0SArend van Spriel 
8735b435de0SArend van Spriel struct radio_regs {
8745b435de0SArend van Spriel 	u16 address;
8755b435de0SArend van Spriel 	u32 init_a;
8765b435de0SArend van Spriel 	u32 init_g;
8775b435de0SArend van Spriel 	u8 do_init_a;
8785b435de0SArend van Spriel 	u8 do_init_g;
8795b435de0SArend van Spriel };
8805b435de0SArend van Spriel 
8815b435de0SArend van Spriel struct radio_20xx_regs {
8825b435de0SArend van Spriel 	u16 address;
8835b435de0SArend van Spriel 	u8 init;
8845b435de0SArend van Spriel 	u8 do_init;
8855b435de0SArend van Spriel };
8865b435de0SArend van Spriel 
8875b435de0SArend van Spriel struct lcnphy_radio_regs {
8885b435de0SArend van Spriel 	u16 address;
8895b435de0SArend van Spriel 	u8 init_a;
8905b435de0SArend van Spriel 	u8 init_g;
8915b435de0SArend van Spriel 	u8 do_init_a;
8925b435de0SArend van Spriel 	u8 do_init_g;
8935b435de0SArend van Spriel };
8945b435de0SArend van Spriel 
8959bd91f3cSJoe Perches u16 read_phy_reg(struct brcms_phy *pi, u16 addr);
8969bd91f3cSJoe Perches void write_phy_reg(struct brcms_phy *pi, u16 addr, u16 val);
8979bd91f3cSJoe Perches void and_phy_reg(struct brcms_phy *pi, u16 addr, u16 val);
8989bd91f3cSJoe Perches void or_phy_reg(struct brcms_phy *pi, u16 addr, u16 val);
8999bd91f3cSJoe Perches void mod_phy_reg(struct brcms_phy *pi, u16 addr, u16 mask, u16 val);
9005b435de0SArend van Spriel 
9019bd91f3cSJoe Perches u16 read_radio_reg(struct brcms_phy *pi, u16 addr);
9029bd91f3cSJoe Perches void or_radio_reg(struct brcms_phy *pi, u16 addr, u16 val);
9039bd91f3cSJoe Perches void and_radio_reg(struct brcms_phy *pi, u16 addr, u16 val);
9049bd91f3cSJoe Perches void mod_radio_reg(struct brcms_phy *pi, u16 addr, u16 mask, u16 val);
9059bd91f3cSJoe Perches void xor_radio_reg(struct brcms_phy *pi, u16 addr, u16 mask);
9065b435de0SArend van Spriel 
9079bd91f3cSJoe Perches void write_radio_reg(struct brcms_phy *pi, u16 addr, u16 val);
9085b435de0SArend van Spriel 
9099bd91f3cSJoe Perches void wlc_phyreg_enter(struct brcms_phy_pub *pih);
9109bd91f3cSJoe Perches void wlc_phyreg_exit(struct brcms_phy_pub *pih);
9115b435de0SArend van Spriel 
9129bd91f3cSJoe Perches void wlc_phy_read_table(struct brcms_phy *pi,
9135b435de0SArend van Spriel 			const struct phytbl_info *ptbl_info,
9145b435de0SArend van Spriel 			u16 tblAddr, u16 tblDataHi, u16 tblDatalo);
9159bd91f3cSJoe Perches void wlc_phy_write_table(struct brcms_phy *pi,
9169bd91f3cSJoe Perches 			 const struct phytbl_info *ptbl_info,
9179bd91f3cSJoe Perches 			 u16 tblAddr, u16 tblDataHi, u16 tblDatalo);
9189bd91f3cSJoe Perches void wlc_phy_table_addr(struct brcms_phy *pi, uint tbl_id, uint tbl_offset,
9199bd91f3cSJoe Perches 			u16 tblAddr, u16 tblDataHi, u16 tblDataLo);
9209bd91f3cSJoe Perches void wlc_phy_table_data_write(struct brcms_phy *pi, uint width, u32 val);
9215b435de0SArend van Spriel 
9229bd91f3cSJoe Perches void wlc_phy_txpower_update_shm(struct brcms_phy *pi);
9235b435de0SArend van Spriel 
9249bd91f3cSJoe Perches u8 wlc_phy_nbits(s32 value);
9259bd91f3cSJoe Perches void wlc_phy_compute_dB(u32 *cmplx_pwr, s8 *p_dB, u8 core);
9265b435de0SArend van Spriel 
9279bd91f3cSJoe Perches uint wlc_phy_init_radio_regs_allbands(struct brcms_phy *pi,
9285b435de0SArend van Spriel 				      struct radio_20xx_regs *radioregs);
9299bd91f3cSJoe Perches uint wlc_phy_init_radio_regs(struct brcms_phy *pi,
9305b435de0SArend van Spriel 			     const struct radio_regs *radioregs,
9315b435de0SArend van Spriel 			     u16 core_offset);
9325b435de0SArend van Spriel 
9339bd91f3cSJoe Perches void wlc_phy_txpower_ipa_upd(struct brcms_phy *pi);
9345b435de0SArend van Spriel 
9359bd91f3cSJoe Perches void wlc_phy_do_dummy_tx(struct brcms_phy *pi, bool ofdm, bool pa_on);
9369bd91f3cSJoe Perches void wlc_phy_papd_decode_epsilon(u32 epsilon, s32 *eps_real, s32 *eps_imag);
9375b435de0SArend van Spriel 
9389bd91f3cSJoe Perches void wlc_phy_cal_perical_mphase_reset(struct brcms_phy *pi);
9399bd91f3cSJoe Perches void wlc_phy_cal_perical_mphase_restart(struct brcms_phy *pi);
9405b435de0SArend van Spriel 
94147f0e32fSArtem Chernyshev void wlc_phy_attach_nphy(struct brcms_phy *pi);
9429bd91f3cSJoe Perches bool wlc_phy_attach_lcnphy(struct brcms_phy *pi);
9435b435de0SArend van Spriel 
9449bd91f3cSJoe Perches void wlc_phy_detach_lcnphy(struct brcms_phy *pi);
9455b435de0SArend van Spriel 
9469bd91f3cSJoe Perches void wlc_phy_init_nphy(struct brcms_phy *pi);
9479bd91f3cSJoe Perches void wlc_phy_init_lcnphy(struct brcms_phy *pi);
9485b435de0SArend van Spriel 
9499bd91f3cSJoe Perches void wlc_phy_cal_init_nphy(struct brcms_phy *pi);
9509bd91f3cSJoe Perches void wlc_phy_cal_init_lcnphy(struct brcms_phy *pi);
9515b435de0SArend van Spriel 
9529bd91f3cSJoe Perches void wlc_phy_chanspec_set_nphy(struct brcms_phy *pi, u16 chanspec);
9539bd91f3cSJoe Perches void wlc_phy_chanspec_set_lcnphy(struct brcms_phy *pi, u16 chanspec);
9549bd91f3cSJoe Perches void wlc_phy_chanspec_set_fixup_lcnphy(struct brcms_phy *pi, u16 chanspec);
9559bd91f3cSJoe Perches int wlc_phy_channel2freq(uint channel);
9569bd91f3cSJoe Perches int wlc_phy_chanspec_freq2bandrange_lpssn(uint);
9579bd91f3cSJoe Perches int wlc_phy_chanspec_bandrange_get(struct brcms_phy *, u16 chanspec);
9585b435de0SArend van Spriel 
9599bd91f3cSJoe Perches void wlc_lcnphy_set_tx_pwr_ctrl(struct brcms_phy *pi, u16 mode);
9609bd91f3cSJoe Perches s8 wlc_lcnphy_get_current_tx_pwr_idx(struct brcms_phy *pi);
9615b435de0SArend van Spriel 
9629bd91f3cSJoe Perches void wlc_phy_txpower_recalc_target_nphy(struct brcms_phy *pi);
9639bd91f3cSJoe Perches void wlc_lcnphy_txpower_recalc_target(struct brcms_phy *pi);
9649bd91f3cSJoe Perches void wlc_phy_txpower_recalc_target_lcnphy(struct brcms_phy *pi);
9655b435de0SArend van Spriel 
9669bd91f3cSJoe Perches void wlc_lcnphy_set_tx_pwr_by_index(struct brcms_phy *pi, int index);
9679bd91f3cSJoe Perches void wlc_lcnphy_tx_pu(struct brcms_phy *pi, bool bEnable);
9689bd91f3cSJoe Perches void wlc_lcnphy_stop_tx_tone(struct brcms_phy *pi);
9699bd91f3cSJoe Perches void wlc_lcnphy_start_tx_tone(struct brcms_phy *pi, s32 f_kHz, u16 max_val,
9709bd91f3cSJoe Perches 			      bool iqcalmode);
9715b435de0SArend van Spriel 
9729bd91f3cSJoe Perches void wlc_phy_txpower_sromlimit_get_nphy(struct brcms_phy *pi, uint chan,
9735b435de0SArend van Spriel 					u8 *max_pwr, u8 rate_id);
9749bd91f3cSJoe Perches void wlc_phy_ofdm_to_mcs_powers_nphy(u8 *power, u8 rate_mcs_start,
9759bd91f3cSJoe Perches 				     u8 rate_mcs_end, u8 rate_ofdm_start);
9769bd91f3cSJoe Perches void wlc_phy_mcs_to_ofdm_powers_nphy(u8 *power, u8 rate_ofdm_start,
9779bd91f3cSJoe Perches 				     u8 rate_ofdm_end, u8 rate_mcs_start);
9785b435de0SArend van Spriel 
9799bd91f3cSJoe Perches u16 wlc_lcnphy_tempsense(struct brcms_phy *pi, bool mode);
9809bd91f3cSJoe Perches s16 wlc_lcnphy_tempsense_new(struct brcms_phy *pi, bool mode);
9819bd91f3cSJoe Perches s8 wlc_lcnphy_tempsense_degree(struct brcms_phy *pi, bool mode);
9829bd91f3cSJoe Perches s8 wlc_lcnphy_vbatsense(struct brcms_phy *pi, bool mode);
9839bd91f3cSJoe Perches void wlc_phy_carrier_suppress_lcnphy(struct brcms_phy *pi);
9849bd91f3cSJoe Perches void wlc_lcnphy_crsuprs(struct brcms_phy *pi, int channel);
9859bd91f3cSJoe Perches void wlc_2064_vco_cal(struct brcms_phy *pi);
9865b435de0SArend van Spriel 
9879bd91f3cSJoe Perches void wlc_phy_txpower_recalc_target(struct brcms_phy *pi);
9885b435de0SArend van Spriel 
9895b435de0SArend van Spriel #define LCNPHY_TBL_ID_PAPDCOMPDELTATBL	0x18
9905b435de0SArend van Spriel #define LCNPHY_TX_POWER_TABLE_SIZE	128
9915b435de0SArend van Spriel #define LCNPHY_MAX_TX_POWER_INDEX	(LCNPHY_TX_POWER_TABLE_SIZE - 1)
9925b435de0SArend van Spriel #define LCNPHY_TBL_ID_TXPWRCTL	0x07
9935b435de0SArend van Spriel #define LCNPHY_TX_PWR_CTRL_OFF	0
9945b435de0SArend van Spriel #define LCNPHY_TX_PWR_CTRL_SW		(0x1 << 15)
9955b435de0SArend van Spriel #define LCNPHY_TX_PWR_CTRL_HW         ((0x1 << 15) | \
9965b435de0SArend van Spriel 					(0x1 << 14) | \
9975b435de0SArend van Spriel 					(0x1 << 13))
9985b435de0SArend van Spriel 
9995b435de0SArend van Spriel #define LCNPHY_TX_PWR_CTRL_TEMPBASED	0xE001
10005b435de0SArend van Spriel 
10019bd91f3cSJoe Perches void wlc_lcnphy_write_table(struct brcms_phy *pi,
10025b435de0SArend van Spriel 			    const struct phytbl_info *pti);
10039bd91f3cSJoe Perches void wlc_lcnphy_read_table(struct brcms_phy *pi, struct phytbl_info *pti);
10049bd91f3cSJoe Perches void wlc_lcnphy_set_tx_iqcc(struct brcms_phy *pi, u16 a, u16 b);
10059bd91f3cSJoe Perches void wlc_lcnphy_set_tx_locc(struct brcms_phy *pi, u16 didq);
10069bd91f3cSJoe Perches void wlc_lcnphy_get_tx_iqcc(struct brcms_phy *pi, u16 *a, u16 *b);
10079bd91f3cSJoe Perches u16 wlc_lcnphy_get_tx_locc(struct brcms_phy *pi);
10089bd91f3cSJoe Perches void wlc_lcnphy_get_radio_loft(struct brcms_phy *pi, u8 *ei0, u8 *eq0, u8 *fi0,
10099bd91f3cSJoe Perches 			       u8 *fq0);
10109bd91f3cSJoe Perches void wlc_lcnphy_calib_modes(struct brcms_phy *pi, uint mode);
10119bd91f3cSJoe Perches void wlc_lcnphy_deaf_mode(struct brcms_phy *pi, bool mode);
10129bd91f3cSJoe Perches bool wlc_phy_tpc_isenabled_lcnphy(struct brcms_phy *pi);
10139bd91f3cSJoe Perches void wlc_lcnphy_tx_pwr_update_npt(struct brcms_phy *pi);
10149bd91f3cSJoe Perches s32 wlc_lcnphy_tssi2dbm(s32 tssi, s32 a1, s32 b0, s32 b1);
10159bd91f3cSJoe Perches void wlc_lcnphy_get_tssi(struct brcms_phy *pi, s8 *ofdm_pwr, s8 *cck_pwr);
10169bd91f3cSJoe Perches void wlc_lcnphy_tx_power_adjustment(struct brcms_phy_pub *ppi);
10175b435de0SArend van Spriel 
10189bd91f3cSJoe Perches s32 wlc_lcnphy_rx_signal_power(struct brcms_phy *pi, s32 gain_index);
10195b435de0SArend van Spriel 
10205b435de0SArend van Spriel #define NPHY_MAX_HPVGA1_INDEX		10
10215b435de0SArend van Spriel #define NPHY_DEF_HPVGA1_INDEXLIMIT	7
10225b435de0SArend van Spriel 
10235b435de0SArend van Spriel struct phy_iq_est {
10245b435de0SArend van Spriel 	s32 iq_prod;
10255b435de0SArend van Spriel 	u32 i_pwr;
10265b435de0SArend van Spriel 	u32 q_pwr;
10275b435de0SArend van Spriel };
10285b435de0SArend van Spriel 
10299bd91f3cSJoe Perches void wlc_phy_stay_in_carriersearch_nphy(struct brcms_phy *pi, bool enable);
10305b435de0SArend van Spriel 
10315b435de0SArend van Spriel #define wlc_phy_write_table_nphy(pi, pti) \
10325b435de0SArend van Spriel 	wlc_phy_write_table(pi, pti, 0x72, 0x74, 0x73)
10335b435de0SArend van Spriel 
10345b435de0SArend van Spriel #define wlc_phy_read_table_nphy(pi, pti) \
10355b435de0SArend van Spriel 	wlc_phy_read_table(pi, pti, 0x72, 0x74, 0x73)
10365b435de0SArend van Spriel 
10375b435de0SArend van Spriel #define wlc_nphy_table_addr(pi, id, off) \
10385b435de0SArend van Spriel 	wlc_phy_table_addr((pi), (id), (off), 0x72, 0x74, 0x73)
10395b435de0SArend van Spriel 
10405b435de0SArend van Spriel #define wlc_nphy_table_data_write(pi, w, v) \
10415b435de0SArend van Spriel 	wlc_phy_table_data_write((pi), (w), (v))
10425b435de0SArend van Spriel 
10439bd91f3cSJoe Perches void wlc_phy_table_read_nphy(struct brcms_phy *pi, u32, u32 l, u32 o, u32 w,
10449bd91f3cSJoe Perches 			     void *d);
10459bd91f3cSJoe Perches void wlc_phy_table_write_nphy(struct brcms_phy *pi, u32, u32, u32, u32,
10469bd91f3cSJoe Perches 			      const void *);
10475b435de0SArend van Spriel 
10485b435de0SArend van Spriel #define	PHY_IPA(pi) \
10495b435de0SArend van Spriel 	((pi->ipa2g_on && CHSPEC_IS2G(pi->radio_chanspec)) || \
10505b435de0SArend van Spriel 	 (pi->ipa5g_on && CHSPEC_IS5G(pi->radio_chanspec)))
10515b435de0SArend van Spriel 
10525b435de0SArend van Spriel #define BRCMS_PHY_WAR_PR51571(pi) \
10535b435de0SArend van Spriel 	if (NREV_LT((pi)->pubpi.phy_rev, 3)) \
10544b006b11SArend van Spriel 		(void)bcma_read32(pi->d11core, D11REGOFFS(maccontrol))
10555b435de0SArend van Spriel 
10569bd91f3cSJoe Perches void wlc_phy_cal_perical_nphy_run(struct brcms_phy *pi, u8 caltype);
10579bd91f3cSJoe Perches void wlc_phy_aci_reset_nphy(struct brcms_phy *pi);
10589bd91f3cSJoe Perches void wlc_phy_pa_override_nphy(struct brcms_phy *pi, bool en);
10595b435de0SArend van Spriel 
10609bd91f3cSJoe Perches u8 wlc_phy_get_chan_freq_range_nphy(struct brcms_phy *pi, uint chan);
10619bd91f3cSJoe Perches void wlc_phy_switch_radio_nphy(struct brcms_phy *pi, bool on);
10625b435de0SArend van Spriel 
10639bd91f3cSJoe Perches void wlc_phy_stf_chain_upd_nphy(struct brcms_phy *pi);
10645b435de0SArend van Spriel 
10659bd91f3cSJoe Perches void wlc_phy_force_rfseq_nphy(struct brcms_phy *pi, u8 cmd);
10669bd91f3cSJoe Perches s16 wlc_phy_tempsense_nphy(struct brcms_phy *pi);
10675b435de0SArend van Spriel 
10689bd91f3cSJoe Perches u16 wlc_phy_classifier_nphy(struct brcms_phy *pi, u16 mask, u16 val);
10695b435de0SArend van Spriel 
10709bd91f3cSJoe Perches void wlc_phy_rx_iq_est_nphy(struct brcms_phy *pi, struct phy_iq_est *est,
10719bd91f3cSJoe Perches 			    u16 num_samps, u8 wait_time, u8 wait_for_crs);
10725b435de0SArend van Spriel 
10739bd91f3cSJoe Perches void wlc_phy_rx_iq_coeffs_nphy(struct brcms_phy *pi, u8 write,
10745b435de0SArend van Spriel 			       struct nphy_iq_comp *comp);
10759bd91f3cSJoe Perches void wlc_phy_aci_and_noise_reduction_nphy(struct brcms_phy *pi);
10765b435de0SArend van Spriel 
10779bd91f3cSJoe Perches void wlc_phy_rxcore_setstate_nphy(struct brcms_phy_pub *pih, u8 rxcore_bitmask);
10789bd91f3cSJoe Perches u8 wlc_phy_rxcore_getstate_nphy(struct brcms_phy_pub *pih);
10795b435de0SArend van Spriel 
10809bd91f3cSJoe Perches void wlc_phy_txpwrctrl_enable_nphy(struct brcms_phy *pi, u8 ctrl_type);
10819bd91f3cSJoe Perches void wlc_phy_txpwr_fixpower_nphy(struct brcms_phy *pi);
10829bd91f3cSJoe Perches void wlc_phy_txpwr_apply_nphy(struct brcms_phy *pi);
10839bd91f3cSJoe Perches void wlc_phy_txpwr_papd_cal_nphy(struct brcms_phy *pi);
10849bd91f3cSJoe Perches u16 wlc_phy_txpwr_idx_get_nphy(struct brcms_phy *pi);
10855b435de0SArend van Spriel 
10869bd91f3cSJoe Perches struct nphy_txgains wlc_phy_get_tx_gain_nphy(struct brcms_phy *pi);
10879bd91f3cSJoe Perches int wlc_phy_cal_txiqlo_nphy(struct brcms_phy *pi,
10889bd91f3cSJoe Perches 			    struct nphy_txgains target_gain, bool full, bool m);
10899bd91f3cSJoe Perches int wlc_phy_cal_rxiq_nphy(struct brcms_phy *pi, struct nphy_txgains target_gain,
10905b435de0SArend van Spriel 			  u8 type, bool d);
10919bd91f3cSJoe Perches void wlc_phy_txpwr_index_nphy(struct brcms_phy *pi, u8 core_mask,
10925b435de0SArend van Spriel 			      s8 txpwrindex, bool res);
10939bd91f3cSJoe Perches void wlc_phy_rssisel_nphy(struct brcms_phy *pi, u8 core, u8 rssi_type);
10949bd91f3cSJoe Perches int wlc_phy_poll_rssi_nphy(struct brcms_phy *pi, u8 rssi_type,
10955b435de0SArend van Spriel 			   s32 *rssi_buf, u8 nsamps);
10969bd91f3cSJoe Perches void wlc_phy_rssi_cal_nphy(struct brcms_phy *pi);
10979bd91f3cSJoe Perches int wlc_phy_aci_scan_nphy(struct brcms_phy *pi);
10989bd91f3cSJoe Perches void wlc_phy_cal_txgainctrl_nphy(struct brcms_phy *pi, s32 dBm_targetpower,
10999bd91f3cSJoe Perches 				 bool debug);
11009bd91f3cSJoe Perches int wlc_phy_tx_tone_nphy(struct brcms_phy *pi, u32 f_kHz, u16 max_val, u8 mode,
11019bd91f3cSJoe Perches 			 u8, bool);
11029bd91f3cSJoe Perches void wlc_phy_stopplayback_nphy(struct brcms_phy *pi);
11039bd91f3cSJoe Perches void wlc_phy_est_tonepwr_nphy(struct brcms_phy *pi, s32 *qdBm_pwrbuf,
11045b435de0SArend van Spriel 			      u8 num_samps);
11059bd91f3cSJoe Perches void wlc_phy_radio205x_vcocal_nphy(struct brcms_phy *pi);
11065b435de0SArend van Spriel 
11079bd91f3cSJoe Perches int wlc_phy_rssi_compute_nphy(struct brcms_phy *pi, struct d11rxhdr *rxh);
11085b435de0SArend van Spriel 
11095b435de0SArend van Spriel #define NPHY_TESTPATTERN_BPHY_EVM   0
11105b435de0SArend van Spriel #define NPHY_TESTPATTERN_BPHY_RFCS  1
11115b435de0SArend van Spriel 
11129bd91f3cSJoe Perches void wlc_phy_nphy_tkip_rifs_war(struct brcms_phy *pi, u8 rifs);
11135b435de0SArend van Spriel #endif				/* _BRCM_PHY_INT_H_ */
1114