164875c63SMohammed Shafi Shajakhan /* 264875c63SMohammed Shafi Shajakhan * Copyright (c) 2012 Qualcomm Atheros, Inc. 364875c63SMohammed Shafi Shajakhan * 464875c63SMohammed Shafi Shajakhan * Permission to use, copy, modify, and/or distribute this software for any 564875c63SMohammed Shafi Shajakhan * purpose with or without fee is hereby granted, provided that the above 664875c63SMohammed Shafi Shajakhan * copyright notice and this permission notice appear in all copies. 764875c63SMohammed Shafi Shajakhan * 864875c63SMohammed Shafi Shajakhan * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 964875c63SMohammed Shafi Shajakhan * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 1064875c63SMohammed Shafi Shajakhan * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 1164875c63SMohammed Shafi Shajakhan * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 1264875c63SMohammed Shafi Shajakhan * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 1364875c63SMohammed Shafi Shajakhan * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 1464875c63SMohammed Shafi Shajakhan * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 1564875c63SMohammed Shafi Shajakhan */ 1664875c63SMohammed Shafi Shajakhan 1764875c63SMohammed Shafi Shajakhan #include <linux/export.h> 1864875c63SMohammed Shafi Shajakhan #include "ath9k.h" 1964875c63SMohammed Shafi Shajakhan #include "reg.h" 20ce6e982bSSujith Manoharan #include "reg_wow.h" 2164875c63SMohammed Shafi Shajakhan #include "hw-ops.h" 2264875c63SMohammed Shafi Shajakhan 23b39adc63SSujith Manoharan static void ath9k_hw_set_sta_powersave(struct ath_hw *ah) 24b39adc63SSujith Manoharan { 25b39adc63SSujith Manoharan if (!ath9k_hw_mci_is_enabled(ah)) 26b39adc63SSujith Manoharan goto set; 27b39adc63SSujith Manoharan /* 28b39adc63SSujith Manoharan * If MCI is being used, set PWR_SAV only when MCI's 29b39adc63SSujith Manoharan * PS state is disabled. 30b39adc63SSujith Manoharan */ 31b39adc63SSujith Manoharan if (ar9003_mci_state(ah, MCI_STATE_GET_WLAN_PS_STATE) != MCI_PS_DISABLE) 32b39adc63SSujith Manoharan return; 33b39adc63SSujith Manoharan set: 34b39adc63SSujith Manoharan REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV); 35b39adc63SSujith Manoharan } 36b39adc63SSujith Manoharan 3764875c63SMohammed Shafi Shajakhan static void ath9k_hw_set_powermode_wow_sleep(struct ath_hw *ah) 3864875c63SMohammed Shafi Shajakhan { 3964875c63SMohammed Shafi Shajakhan struct ath_common *common = ath9k_hw_common(ah); 4064875c63SMohammed Shafi Shajakhan 41b39adc63SSujith Manoharan ath9k_hw_set_sta_powersave(ah); 4264875c63SMohammed Shafi Shajakhan 4364875c63SMohammed Shafi Shajakhan /* set rx disable bit */ 4464875c63SMohammed Shafi Shajakhan REG_WRITE(ah, AR_CR, AR_CR_RXD); 4564875c63SMohammed Shafi Shajakhan 4664875c63SMohammed Shafi Shajakhan if (!ath9k_hw_wait(ah, AR_CR, AR_CR_RXE, 0, AH_WAIT_TIMEOUT)) { 4764875c63SMohammed Shafi Shajakhan ath_err(common, "Failed to stop Rx DMA in 10ms AR_CR=0x%08x AR_DIAG_SW=0x%08x\n", 4864875c63SMohammed Shafi Shajakhan REG_READ(ah, AR_CR), REG_READ(ah, AR_DIAG_SW)); 4964875c63SMohammed Shafi Shajakhan return; 5064875c63SMohammed Shafi Shajakhan } 5164875c63SMohammed Shafi Shajakhan 5223ee7c33SSujith Manoharan if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) { 5323ee7c33SSujith Manoharan if (!REG_READ(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL)) 5423ee7c33SSujith Manoharan REG_CLR_BIT(ah, AR_DIRECT_CONNECT, AR_DC_TSF2_ENABLE); 5523ee7c33SSujith Manoharan } else if (AR_SREV_9485(ah)){ 5623ee7c33SSujith Manoharan if (!(REG_READ(ah, AR_NDP2_TIMER_MODE) & 5723ee7c33SSujith Manoharan AR_GEN_TIMERS2_MODE_ENABLE_MASK)) 5823ee7c33SSujith Manoharan REG_CLR_BIT(ah, AR_DIRECT_CONNECT, AR_DC_TSF2_ENABLE); 5923ee7c33SSujith Manoharan } 6023ee7c33SSujith Manoharan 610d35024cSSujith Manoharan if (ath9k_hw_mci_is_enabled(ah)) 620d35024cSSujith Manoharan REG_WRITE(ah, AR_RTC_KEEP_AWAKE, 0x2); 630d35024cSSujith Manoharan 6464875c63SMohammed Shafi Shajakhan REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_ON_INT); 6564875c63SMohammed Shafi Shajakhan } 6664875c63SMohammed Shafi Shajakhan 6764875c63SMohammed Shafi Shajakhan static void ath9k_wow_create_keep_alive_pattern(struct ath_hw *ah) 6864875c63SMohammed Shafi Shajakhan { 6964875c63SMohammed Shafi Shajakhan struct ath_common *common = ath9k_hw_common(ah); 7064875c63SMohammed Shafi Shajakhan u8 sta_mac_addr[ETH_ALEN], ap_mac_addr[ETH_ALEN]; 7164875c63SMohammed Shafi Shajakhan u32 ctl[13] = {0}; 7264875c63SMohammed Shafi Shajakhan u32 data_word[KAL_NUM_DATA_WORDS]; 7364875c63SMohammed Shafi Shajakhan u8 i; 7464875c63SMohammed Shafi Shajakhan u32 wow_ka_data_word0; 7564875c63SMohammed Shafi Shajakhan 7664875c63SMohammed Shafi Shajakhan memcpy(sta_mac_addr, common->macaddr, ETH_ALEN); 7764875c63SMohammed Shafi Shajakhan memcpy(ap_mac_addr, common->curbssid, ETH_ALEN); 7864875c63SMohammed Shafi Shajakhan 7964875c63SMohammed Shafi Shajakhan /* set the transmit buffer */ 8064875c63SMohammed Shafi Shajakhan ctl[0] = (KAL_FRAME_LEN | (MAX_RATE_POWER << 16)); 8164875c63SMohammed Shafi Shajakhan ctl[1] = 0; 8264875c63SMohammed Shafi Shajakhan ctl[4] = 0; 8364875c63SMohammed Shafi Shajakhan ctl[7] = (ah->txchainmask) << 2; 8464875c63SMohammed Shafi Shajakhan ctl[2] = 0xf << 16; /* tx_tries 0 */ 8564875c63SMohammed Shafi Shajakhan 86c20bbda3SSujith Manoharan if (IS_CHAN_2GHZ(ah->curchan)) 87c20bbda3SSujith Manoharan ctl[3] = 0x1b; /* CCK_1M */ 88c20bbda3SSujith Manoharan else 89c20bbda3SSujith Manoharan ctl[3] = 0xb; /* OFDM_6M */ 90c20bbda3SSujith Manoharan 9164875c63SMohammed Shafi Shajakhan for (i = 0; i < KAL_NUM_DESC_WORDS; i++) 9264875c63SMohammed Shafi Shajakhan REG_WRITE(ah, (AR_WOW_KA_DESC_WORD2 + i * 4), ctl[i]); 9364875c63SMohammed Shafi Shajakhan 9464875c63SMohammed Shafi Shajakhan data_word[0] = (KAL_FRAME_TYPE << 2) | (KAL_FRAME_SUB_TYPE << 4) | 9564875c63SMohammed Shafi Shajakhan (KAL_TO_DS << 8) | (KAL_DURATION_ID << 16); 9664875c63SMohammed Shafi Shajakhan data_word[1] = (ap_mac_addr[3] << 24) | (ap_mac_addr[2] << 16) | 9764875c63SMohammed Shafi Shajakhan (ap_mac_addr[1] << 8) | (ap_mac_addr[0]); 9864875c63SMohammed Shafi Shajakhan data_word[2] = (sta_mac_addr[1] << 24) | (sta_mac_addr[0] << 16) | 9964875c63SMohammed Shafi Shajakhan (ap_mac_addr[5] << 8) | (ap_mac_addr[4]); 10064875c63SMohammed Shafi Shajakhan data_word[3] = (sta_mac_addr[5] << 24) | (sta_mac_addr[4] << 16) | 10164875c63SMohammed Shafi Shajakhan (sta_mac_addr[3] << 8) | (sta_mac_addr[2]); 10264875c63SMohammed Shafi Shajakhan data_word[4] = (ap_mac_addr[3] << 24) | (ap_mac_addr[2] << 16) | 10364875c63SMohammed Shafi Shajakhan (ap_mac_addr[1] << 8) | (ap_mac_addr[0]); 10464875c63SMohammed Shafi Shajakhan data_word[5] = (ap_mac_addr[5] << 8) | (ap_mac_addr[4]); 10564875c63SMohammed Shafi Shajakhan 1062a0eef1aSSujith Manoharan if (AR_SREV_9462_20_OR_LATER(ah) || AR_SREV_9565(ah)) { 1072a0eef1aSSujith Manoharan /* 1082a0eef1aSSujith Manoharan * AR9462 2.0 and AR9565 have an extra descriptor word 1092a0eef1aSSujith Manoharan * (time based discard) compared to other chips. 1102a0eef1aSSujith Manoharan */ 11164875c63SMohammed Shafi Shajakhan REG_WRITE(ah, (AR_WOW_KA_DESC_WORD2 + (12 * 4)), 0); 11264875c63SMohammed Shafi Shajakhan wow_ka_data_word0 = AR_WOW_TXBUF(13); 11364875c63SMohammed Shafi Shajakhan } else { 11464875c63SMohammed Shafi Shajakhan wow_ka_data_word0 = AR_WOW_TXBUF(12); 11564875c63SMohammed Shafi Shajakhan } 11664875c63SMohammed Shafi Shajakhan 11764875c63SMohammed Shafi Shajakhan for (i = 0; i < KAL_NUM_DATA_WORDS; i++) 11864875c63SMohammed Shafi Shajakhan REG_WRITE(ah, (wow_ka_data_word0 + i*4), data_word[i]); 11964875c63SMohammed Shafi Shajakhan } 12064875c63SMohammed Shafi Shajakhan 1216af75e4dSSujith Manoharan int ath9k_hw_wow_apply_pattern(struct ath_hw *ah, u8 *user_pattern, 12264875c63SMohammed Shafi Shajakhan u8 *user_mask, int pattern_count, 12364875c63SMohammed Shafi Shajakhan int pattern_len) 12464875c63SMohammed Shafi Shajakhan { 12564875c63SMohammed Shafi Shajakhan int i; 12664875c63SMohammed Shafi Shajakhan u32 pattern_val, mask_val; 12764875c63SMohammed Shafi Shajakhan u32 set, clr; 12864875c63SMohammed Shafi Shajakhan 1296af75e4dSSujith Manoharan if (pattern_count >= ah->wow.max_patterns) 1306af75e4dSSujith Manoharan return -ENOSPC; 13164875c63SMohammed Shafi Shajakhan 132a28815dbSSujith Manoharan if (pattern_count < MAX_NUM_PATTERN_LEGACY) 13364875c63SMohammed Shafi Shajakhan REG_SET_BIT(ah, AR_WOW_PATTERN, BIT(pattern_count)); 134a28815dbSSujith Manoharan else 135a28815dbSSujith Manoharan REG_SET_BIT(ah, AR_MAC_PCU_WOW4, BIT(pattern_count - 8)); 13664875c63SMohammed Shafi Shajakhan 13764875c63SMohammed Shafi Shajakhan for (i = 0; i < MAX_PATTERN_SIZE; i += 4) { 13864875c63SMohammed Shafi Shajakhan memcpy(&pattern_val, user_pattern, 4); 13964875c63SMohammed Shafi Shajakhan REG_WRITE(ah, (AR_WOW_TB_PATTERN(pattern_count) + i), 14064875c63SMohammed Shafi Shajakhan pattern_val); 14164875c63SMohammed Shafi Shajakhan user_pattern += 4; 14264875c63SMohammed Shafi Shajakhan } 14364875c63SMohammed Shafi Shajakhan 14464875c63SMohammed Shafi Shajakhan for (i = 0; i < MAX_PATTERN_MASK_SIZE; i += 4) { 14564875c63SMohammed Shafi Shajakhan memcpy(&mask_val, user_mask, 4); 14664875c63SMohammed Shafi Shajakhan REG_WRITE(ah, (AR_WOW_TB_MASK(pattern_count) + i), mask_val); 14764875c63SMohammed Shafi Shajakhan user_mask += 4; 14864875c63SMohammed Shafi Shajakhan } 14964875c63SMohammed Shafi Shajakhan 150a28815dbSSujith Manoharan if (pattern_count < MAX_NUM_PATTERN_LEGACY) 151a28815dbSSujith Manoharan ah->wow.wow_event_mask |= 152a28815dbSSujith Manoharan BIT(pattern_count + AR_WOW_PAT_FOUND_SHIFT); 153a28815dbSSujith Manoharan else 154a28815dbSSujith Manoharan ah->wow.wow_event_mask2 |= 155a28815dbSSujith Manoharan BIT((pattern_count - 8) + AR_WOW_PAT_FOUND_SHIFT); 15664875c63SMohammed Shafi Shajakhan 15764875c63SMohammed Shafi Shajakhan if (pattern_count < 4) { 15864875c63SMohammed Shafi Shajakhan set = (pattern_len & AR_WOW_LENGTH_MAX) << 15964875c63SMohammed Shafi Shajakhan AR_WOW_LEN1_SHIFT(pattern_count); 16064875c63SMohammed Shafi Shajakhan clr = AR_WOW_LENGTH1_MASK(pattern_count); 16164875c63SMohammed Shafi Shajakhan REG_RMW(ah, AR_WOW_LENGTH1, set, clr); 162a28815dbSSujith Manoharan } else if (pattern_count < 8) { 16364875c63SMohammed Shafi Shajakhan set = (pattern_len & AR_WOW_LENGTH_MAX) << 16464875c63SMohammed Shafi Shajakhan AR_WOW_LEN2_SHIFT(pattern_count); 16564875c63SMohammed Shafi Shajakhan clr = AR_WOW_LENGTH2_MASK(pattern_count); 16664875c63SMohammed Shafi Shajakhan REG_RMW(ah, AR_WOW_LENGTH2, set, clr); 167a28815dbSSujith Manoharan } else if (pattern_count < 12) { 168a28815dbSSujith Manoharan set = (pattern_len & AR_WOW_LENGTH_MAX) << 169a28815dbSSujith Manoharan AR_WOW_LEN3_SHIFT(pattern_count); 170a28815dbSSujith Manoharan clr = AR_WOW_LENGTH3_MASK(pattern_count); 171a28815dbSSujith Manoharan REG_RMW(ah, AR_WOW_LENGTH3, set, clr); 172a28815dbSSujith Manoharan } else if (pattern_count < MAX_NUM_PATTERN) { 173a28815dbSSujith Manoharan set = (pattern_len & AR_WOW_LENGTH_MAX) << 174a28815dbSSujith Manoharan AR_WOW_LEN4_SHIFT(pattern_count); 175a28815dbSSujith Manoharan clr = AR_WOW_LENGTH4_MASK(pattern_count); 176a28815dbSSujith Manoharan REG_RMW(ah, AR_WOW_LENGTH4, set, clr); 17764875c63SMohammed Shafi Shajakhan } 17864875c63SMohammed Shafi Shajakhan 1796af75e4dSSujith Manoharan return 0; 18064875c63SMohammed Shafi Shajakhan } 18164875c63SMohammed Shafi Shajakhan EXPORT_SYMBOL(ath9k_hw_wow_apply_pattern); 18264875c63SMohammed Shafi Shajakhan 18364875c63SMohammed Shafi Shajakhan u32 ath9k_hw_wow_wakeup(struct ath_hw *ah) 18464875c63SMohammed Shafi Shajakhan { 18564875c63SMohammed Shafi Shajakhan u32 wow_status = 0; 18664875c63SMohammed Shafi Shajakhan u32 val = 0, rval; 187846e438fSSujith Manoharan 18864875c63SMohammed Shafi Shajakhan /* 1896aaefab6SSujith Manoharan * Read the WoW status register to know 1906aaefab6SSujith Manoharan * the wakeup reason. 19164875c63SMohammed Shafi Shajakhan */ 19264875c63SMohammed Shafi Shajakhan rval = REG_READ(ah, AR_WOW_PATTERN); 19364875c63SMohammed Shafi Shajakhan val = AR_WOW_STATUS(rval); 19464875c63SMohammed Shafi Shajakhan 19564875c63SMohammed Shafi Shajakhan /* 1966aaefab6SSujith Manoharan * Mask only the WoW events that we have enabled. Sometimes 19764875c63SMohammed Shafi Shajakhan * we have spurious WoW events from the AR_WOW_PATTERN 19864875c63SMohammed Shafi Shajakhan * register. This mask will clean it up. 19964875c63SMohammed Shafi Shajakhan */ 20041fe8837SSujith Manoharan val &= ah->wow.wow_event_mask; 20164875c63SMohammed Shafi Shajakhan 20264875c63SMohammed Shafi Shajakhan if (val) { 20364875c63SMohammed Shafi Shajakhan if (val & AR_WOW_MAGIC_PAT_FOUND) 20464875c63SMohammed Shafi Shajakhan wow_status |= AH_WOW_MAGIC_PATTERN_EN; 20564875c63SMohammed Shafi Shajakhan if (AR_WOW_PATTERN_FOUND(val)) 20664875c63SMohammed Shafi Shajakhan wow_status |= AH_WOW_USER_PATTERN_EN; 20764875c63SMohammed Shafi Shajakhan if (val & AR_WOW_KEEP_ALIVE_FAIL) 20864875c63SMohammed Shafi Shajakhan wow_status |= AH_WOW_LINK_CHANGE; 20964875c63SMohammed Shafi Shajakhan if (val & AR_WOW_BEACON_FAIL) 21064875c63SMohammed Shafi Shajakhan wow_status |= AH_WOW_BEACON_MISS; 21164875c63SMohammed Shafi Shajakhan } 21264875c63SMohammed Shafi Shajakhan 2136aaefab6SSujith Manoharan rval = REG_READ(ah, AR_MAC_PCU_WOW4); 2146aaefab6SSujith Manoharan val = AR_WOW_STATUS2(rval); 2156aaefab6SSujith Manoharan val &= ah->wow.wow_event_mask2; 2166aaefab6SSujith Manoharan 2176aaefab6SSujith Manoharan if (val) { 2186aaefab6SSujith Manoharan if (AR_WOW2_PATTERN_FOUND(val)) 2196aaefab6SSujith Manoharan wow_status |= AH_WOW_USER_PATTERN_EN; 2206aaefab6SSujith Manoharan } 2216aaefab6SSujith Manoharan 22264875c63SMohammed Shafi Shajakhan /* 22364875c63SMohammed Shafi Shajakhan * set and clear WOW_PME_CLEAR registers for the chip to 22464875c63SMohammed Shafi Shajakhan * generate next wow signal. 22564875c63SMohammed Shafi Shajakhan * disable D3 before accessing other registers ? 22664875c63SMohammed Shafi Shajakhan */ 22764875c63SMohammed Shafi Shajakhan 22864875c63SMohammed Shafi Shajakhan /* do we need to check the bit value 0x01000000 (7-10) ?? */ 22964875c63SMohammed Shafi Shajakhan REG_RMW(ah, AR_PCIE_PM_CTRL, AR_PMCTRL_WOW_PME_CLR, 23064875c63SMohammed Shafi Shajakhan AR_PMCTRL_PWR_STATE_D1D3); 23164875c63SMohammed Shafi Shajakhan 23264875c63SMohammed Shafi Shajakhan /* 2333277b202SSujith Manoharan * Clear all events. 23464875c63SMohammed Shafi Shajakhan */ 23564875c63SMohammed Shafi Shajakhan REG_WRITE(ah, AR_WOW_PATTERN, 23664875c63SMohammed Shafi Shajakhan AR_WOW_CLEAR_EVENTS(REG_READ(ah, AR_WOW_PATTERN))); 2373277b202SSujith Manoharan REG_WRITE(ah, AR_MAC_PCU_WOW4, 2383277b202SSujith Manoharan AR_WOW_CLEAR_EVENTS2(REG_READ(ah, AR_MAC_PCU_WOW4))); 23964875c63SMohammed Shafi Shajakhan 24064875c63SMohammed Shafi Shajakhan /* 24164875c63SMohammed Shafi Shajakhan * restore the beacon threshold to init value 24264875c63SMohammed Shafi Shajakhan */ 24364875c63SMohammed Shafi Shajakhan REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR); 24464875c63SMohammed Shafi Shajakhan 24564875c63SMohammed Shafi Shajakhan /* 24664875c63SMohammed Shafi Shajakhan * Restore the way the PCI-E reset, Power-On-Reset, external 24764875c63SMohammed Shafi Shajakhan * PCIE_POR_SHORT pins are tied to its original value. 24864875c63SMohammed Shafi Shajakhan * Previously just before WoW sleep, we untie the PCI-E 24964875c63SMohammed Shafi Shajakhan * reset to our Chip's Power On Reset so that any PCI-E 25064875c63SMohammed Shafi Shajakhan * reset from the bus will not reset our chip 25164875c63SMohammed Shafi Shajakhan */ 252846e438fSSujith Manoharan if (ah->is_pciexpress) 25364875c63SMohammed Shafi Shajakhan ath9k_hw_configpcipowersave(ah, false); 25464875c63SMohammed Shafi Shajakhan 255*aa96af82SSujith Manoharan if (AR_SREV_9462(ah) || AR_SREV_9565(ah) || AR_SREV_9485(ah)) { 256*aa96af82SSujith Manoharan u32 dc = REG_READ(ah, AR_DIRECT_CONNECT); 257*aa96af82SSujith Manoharan 258*aa96af82SSujith Manoharan if (!(dc & AR_DC_TSF2_ENABLE)) 259*aa96af82SSujith Manoharan ath9k_hw_gen_timer_start_tsf2(ah); 260*aa96af82SSujith Manoharan } 261*aa96af82SSujith Manoharan 26241fe8837SSujith Manoharan ah->wow.wow_event_mask = 0; 2633277b202SSujith Manoharan ah->wow.wow_event_mask2 = 0; 26464875c63SMohammed Shafi Shajakhan 26564875c63SMohammed Shafi Shajakhan return wow_status; 26664875c63SMohammed Shafi Shajakhan } 26764875c63SMohammed Shafi Shajakhan EXPORT_SYMBOL(ath9k_hw_wow_wakeup); 26864875c63SMohammed Shafi Shajakhan 269b6f68b1eSSujith Manoharan static void ath9k_hw_wow_set_arwr_reg(struct ath_hw *ah) 270b6f68b1eSSujith Manoharan { 271b6f68b1eSSujith Manoharan u32 wa_reg; 272b6f68b1eSSujith Manoharan 273b6f68b1eSSujith Manoharan if (!ah->is_pciexpress) 274b6f68b1eSSujith Manoharan return; 275b6f68b1eSSujith Manoharan 276b6f68b1eSSujith Manoharan /* 277b6f68b1eSSujith Manoharan * We need to untie the internal POR (power-on-reset) 278b6f68b1eSSujith Manoharan * to the external PCI-E reset. We also need to tie 279b6f68b1eSSujith Manoharan * the PCI-E Phy reset to the PCI-E reset. 280b6f68b1eSSujith Manoharan */ 281b6f68b1eSSujith Manoharan wa_reg = REG_READ(ah, AR_WA); 282b6f68b1eSSujith Manoharan wa_reg &= ~AR_WA_UNTIE_RESET_EN; 283b6f68b1eSSujith Manoharan wa_reg |= AR_WA_RESET_EN; 284b6f68b1eSSujith Manoharan wa_reg |= AR_WA_POR_SHORT; 285b6f68b1eSSujith Manoharan 286b6f68b1eSSujith Manoharan REG_WRITE(ah, AR_WA, wa_reg); 287b6f68b1eSSujith Manoharan } 288b6f68b1eSSujith Manoharan 28964875c63SMohammed Shafi Shajakhan void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable) 29064875c63SMohammed Shafi Shajakhan { 29164875c63SMohammed Shafi Shajakhan u32 wow_event_mask; 292bb631314SSujith Manoharan u32 keep_alive, magic_pattern, host_pm_ctrl; 29364875c63SMohammed Shafi Shajakhan 29441fe8837SSujith Manoharan wow_event_mask = ah->wow.wow_event_mask; 29564875c63SMohammed Shafi Shajakhan 29664875c63SMohammed Shafi Shajakhan /* 297bb631314SSujith Manoharan * AR_PMCTRL_HOST_PME_EN - Override PME enable in configuration 298bb631314SSujith Manoharan * space and allow MAC to generate WoW anyway. 299bb631314SSujith Manoharan * 300bb631314SSujith Manoharan * AR_PMCTRL_PWR_PM_CTRL_ENA - ??? 301bb631314SSujith Manoharan * 302bb631314SSujith Manoharan * AR_PMCTRL_AUX_PWR_DET - PCI core SYS_AUX_PWR_DET signal, 303bb631314SSujith Manoharan * needs to be set for WoW in PCI mode. 304bb631314SSujith Manoharan * 305bb631314SSujith Manoharan * AR_PMCTRL_WOW_PME_CLR - WoW Clear Signal going to the MAC. 306bb631314SSujith Manoharan * 307bb631314SSujith Manoharan * Set the power states appropriately and enable PME. 308bb631314SSujith Manoharan * 309bb631314SSujith Manoharan * Set and clear WOW_PME_CLEAR for the chip 31064875c63SMohammed Shafi Shajakhan * to generate next wow signal. 31164875c63SMohammed Shafi Shajakhan */ 312bb631314SSujith Manoharan REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PMCTRL_HOST_PME_EN | 313bb631314SSujith Manoharan AR_PMCTRL_PWR_PM_CTRL_ENA | 314bb631314SSujith Manoharan AR_PMCTRL_AUX_PWR_DET | 315bb631314SSujith Manoharan AR_PMCTRL_WOW_PME_CLR); 316bb631314SSujith Manoharan REG_CLR_BIT(ah, AR_PCIE_PM_CTRL, AR_PMCTRL_WOW_PME_CLR); 31764875c63SMohammed Shafi Shajakhan 31864875c63SMohammed Shafi Shajakhan /* 319bb631314SSujith Manoharan * Random Backoff. 320bb631314SSujith Manoharan * 321bb631314SSujith Manoharan * 31:28 in AR_WOW_PATTERN : Indicates the number of bits used in the 322bb631314SSujith Manoharan * contention window. For value N, 323bb631314SSujith Manoharan * the random backoff will be selected between 324bb631314SSujith Manoharan * 0 and (2 ^ N) - 1. 32564875c63SMohammed Shafi Shajakhan */ 326bb631314SSujith Manoharan REG_SET_BIT(ah, AR_WOW_PATTERN, 327bb631314SSujith Manoharan AR_WOW_BACK_OFF_SHIFT(AR_WOW_PAT_BACKOFF)); 32864875c63SMohammed Shafi Shajakhan 32964875c63SMohammed Shafi Shajakhan /* 330bb631314SSujith Manoharan * AIFS time, Slot time, Keep Alive count. 33164875c63SMohammed Shafi Shajakhan */ 332bb631314SSujith Manoharan REG_SET_BIT(ah, AR_WOW_COUNT, AR_WOW_AIFS_CNT(AR_WOW_CNT_AIFS_CNT) | 33364875c63SMohammed Shafi Shajakhan AR_WOW_SLOT_CNT(AR_WOW_CNT_SLOT_CNT) | 334bb631314SSujith Manoharan AR_WOW_KEEP_ALIVE_CNT(AR_WOW_CNT_KA_CNT)); 335bb631314SSujith Manoharan /* 336bb631314SSujith Manoharan * Beacon timeout. 337bb631314SSujith Manoharan */ 33864875c63SMohammed Shafi Shajakhan if (pattern_enable & AH_WOW_BEACON_MISS) 339bb631314SSujith Manoharan REG_WRITE(ah, AR_WOW_BCN_TIMO, AR_WOW_BEACON_TIMO); 34064875c63SMohammed Shafi Shajakhan else 341bb631314SSujith Manoharan REG_WRITE(ah, AR_WOW_BCN_TIMO, AR_WOW_BEACON_TIMO_MAX); 34264875c63SMohammed Shafi Shajakhan 34364875c63SMohammed Shafi Shajakhan /* 344bb631314SSujith Manoharan * Keep alive timeout in ms. 34564875c63SMohammed Shafi Shajakhan */ 346846e438fSSujith Manoharan if (!pattern_enable) 347bb631314SSujith Manoharan REG_WRITE(ah, AR_WOW_KEEP_ALIVE_TIMO, AR_WOW_KEEP_ALIVE_NEVER); 34864875c63SMohammed Shafi Shajakhan else 349bb631314SSujith Manoharan REG_WRITE(ah, AR_WOW_KEEP_ALIVE_TIMO, KAL_TIMEOUT * 32); 35064875c63SMohammed Shafi Shajakhan 35164875c63SMohammed Shafi Shajakhan /* 352bb631314SSujith Manoharan * Keep alive delay in us. 35364875c63SMohammed Shafi Shajakhan */ 354bb631314SSujith Manoharan REG_WRITE(ah, AR_WOW_KEEP_ALIVE_DELAY, KAL_DELAY * 1000); 35564875c63SMohammed Shafi Shajakhan 35664875c63SMohammed Shafi Shajakhan /* 357bb631314SSujith Manoharan * Create keep alive pattern to respond to beacons. 35864875c63SMohammed Shafi Shajakhan */ 35964875c63SMohammed Shafi Shajakhan ath9k_wow_create_keep_alive_pattern(ah); 36064875c63SMohammed Shafi Shajakhan 36164875c63SMohammed Shafi Shajakhan /* 362bb631314SSujith Manoharan * Configure keep alive register. 36364875c63SMohammed Shafi Shajakhan */ 364bb631314SSujith Manoharan keep_alive = REG_READ(ah, AR_WOW_KEEP_ALIVE); 365bb631314SSujith Manoharan 36664875c63SMohammed Shafi Shajakhan /* Send keep alive timeouts anyway */ 367bb631314SSujith Manoharan keep_alive &= ~AR_WOW_KEEP_ALIVE_AUTO_DIS; 36864875c63SMohammed Shafi Shajakhan 369bb631314SSujith Manoharan if (pattern_enable & AH_WOW_LINK_CHANGE) { 370bb631314SSujith Manoharan keep_alive &= ~AR_WOW_KEEP_ALIVE_FAIL_DIS; 37164875c63SMohammed Shafi Shajakhan wow_event_mask |= AR_WOW_KEEP_ALIVE_FAIL; 372bb631314SSujith Manoharan } else { 373bb631314SSujith Manoharan keep_alive |= AR_WOW_KEEP_ALIVE_FAIL_DIS; 374bb631314SSujith Manoharan } 37564875c63SMohammed Shafi Shajakhan 376bb631314SSujith Manoharan REG_WRITE(ah, AR_WOW_KEEP_ALIVE, keep_alive); 37764875c63SMohammed Shafi Shajakhan 37864875c63SMohammed Shafi Shajakhan /* 379bb631314SSujith Manoharan * We are relying on a bmiss failure, ensure we have 380bb631314SSujith Manoharan * enough threshold to prevent false positives. 38164875c63SMohammed Shafi Shajakhan */ 38264875c63SMohammed Shafi Shajakhan REG_RMW_FIELD(ah, AR_RSSI_THR, AR_RSSI_THR_BM_THR, 38364875c63SMohammed Shafi Shajakhan AR_WOW_BMISSTHRESHOLD); 38464875c63SMohammed Shafi Shajakhan 38564875c63SMohammed Shafi Shajakhan if (pattern_enable & AH_WOW_BEACON_MISS) { 38664875c63SMohammed Shafi Shajakhan wow_event_mask |= AR_WOW_BEACON_FAIL; 387bb631314SSujith Manoharan REG_SET_BIT(ah, AR_WOW_BCN_EN, AR_WOW_BEACON_FAIL_EN); 38864875c63SMohammed Shafi Shajakhan } else { 389bb631314SSujith Manoharan REG_CLR_BIT(ah, AR_WOW_BCN_EN, AR_WOW_BEACON_FAIL_EN); 39064875c63SMohammed Shafi Shajakhan } 39164875c63SMohammed Shafi Shajakhan 39264875c63SMohammed Shafi Shajakhan /* 393bb631314SSujith Manoharan * Enable the magic packet registers. 39464875c63SMohammed Shafi Shajakhan */ 395bb631314SSujith Manoharan magic_pattern = REG_READ(ah, AR_WOW_PATTERN); 396bb631314SSujith Manoharan magic_pattern |= AR_WOW_MAC_INTR_EN; 397bb631314SSujith Manoharan 39864875c63SMohammed Shafi Shajakhan if (pattern_enable & AH_WOW_MAGIC_PATTERN_EN) { 399bb631314SSujith Manoharan magic_pattern |= AR_WOW_MAGIC_EN; 40064875c63SMohammed Shafi Shajakhan wow_event_mask |= AR_WOW_MAGIC_PAT_FOUND; 40164875c63SMohammed Shafi Shajakhan } else { 402bb631314SSujith Manoharan magic_pattern &= ~AR_WOW_MAGIC_EN; 40364875c63SMohammed Shafi Shajakhan } 40464875c63SMohammed Shafi Shajakhan 405bb631314SSujith Manoharan REG_WRITE(ah, AR_WOW_PATTERN, magic_pattern); 406bb631314SSujith Manoharan 407bb631314SSujith Manoharan /* 408bb631314SSujith Manoharan * Enable pattern matching for packets which are less 409bb631314SSujith Manoharan * than 256 bytes. 410bb631314SSujith Manoharan */ 41164875c63SMohammed Shafi Shajakhan REG_WRITE(ah, AR_WOW_PATTERN_MATCH_LT_256B, 41264875c63SMohammed Shafi Shajakhan AR_WOW_PATTERN_SUPPORTED); 41364875c63SMohammed Shafi Shajakhan 41464875c63SMohammed Shafi Shajakhan /* 415bb631314SSujith Manoharan * Set the power states appropriately and enable PME. 41664875c63SMohammed Shafi Shajakhan */ 417bb631314SSujith Manoharan host_pm_ctrl = REG_READ(ah, AR_PCIE_PM_CTRL); 418bb631314SSujith Manoharan host_pm_ctrl |= AR_PMCTRL_PWR_STATE_D1D3 | 419bb631314SSujith Manoharan AR_PMCTRL_HOST_PME_EN | 42064875c63SMohammed Shafi Shajakhan AR_PMCTRL_PWR_PM_CTRL_ENA; 421bb631314SSujith Manoharan host_pm_ctrl &= ~AR_PCIE_PM_CTRL_ENA; 42264875c63SMohammed Shafi Shajakhan 423bb631314SSujith Manoharan if (AR_SREV_9462(ah)) { 424bb631314SSujith Manoharan /* 425bb631314SSujith Manoharan * This is needed to prevent the chip waking up 426bb631314SSujith Manoharan * the host within 3-4 seconds with certain 427bb631314SSujith Manoharan * platform/BIOS. 428bb631314SSujith Manoharan */ 429bb631314SSujith Manoharan host_pm_ctrl &= ~AR_PMCTRL_PWR_STATE_D1D3; 430bb631314SSujith Manoharan host_pm_ctrl |= AR_PMCTRL_PWR_STATE_D1D3_REAL; 431bb631314SSujith Manoharan } 432bb631314SSujith Manoharan 433bb631314SSujith Manoharan REG_WRITE(ah, AR_PCIE_PM_CTRL, host_pm_ctrl); 43464875c63SMohammed Shafi Shajakhan 43564875c63SMohammed Shafi Shajakhan /* 436bb631314SSujith Manoharan * Enable sequence number generation when asleep. 43764875c63SMohammed Shafi Shajakhan */ 43864875c63SMohammed Shafi Shajakhan REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM); 43964875c63SMohammed Shafi Shajakhan 440bb631314SSujith Manoharan /* To bring down WOW power low margin */ 441bb631314SSujith Manoharan REG_SET_BIT(ah, AR_PCIE_PHY_REG3, BIT(13)); 442bb631314SSujith Manoharan 443b6f68b1eSSujith Manoharan ath9k_hw_wow_set_arwr_reg(ah); 444b6f68b1eSSujith Manoharan 4450d35024cSSujith Manoharan if (ath9k_hw_mci_is_enabled(ah)) 4460d35024cSSujith Manoharan REG_WRITE(ah, AR_RTC_KEEP_AWAKE, 0x2); 4470d35024cSSujith Manoharan 44864875c63SMohammed Shafi Shajakhan /* HW WoW */ 449bb631314SSujith Manoharan REG_CLR_BIT(ah, AR_PCU_MISC_MODE3, BIT(5)); 45064875c63SMohammed Shafi Shajakhan 45164875c63SMohammed Shafi Shajakhan ath9k_hw_set_powermode_wow_sleep(ah); 45241fe8837SSujith Manoharan ah->wow.wow_event_mask = wow_event_mask; 45364875c63SMohammed Shafi Shajakhan } 45464875c63SMohammed Shafi Shajakhan EXPORT_SYMBOL(ath9k_hw_wow_enable); 455