xref: /linux/drivers/net/wireless/ath/ath9k/ar9003_mci.h (revision d1d07813bb3e2e79c6e8a026d908a3482ebd7a17)
12ee4bd1eSMohammed Shafi Shajakhan /*
22ee4bd1eSMohammed Shafi Shajakhan  * Copyright (c) 2010-2011 Atheros Communications Inc.
32ee4bd1eSMohammed Shafi Shajakhan  *
42ee4bd1eSMohammed Shafi Shajakhan  * Permission to use, copy, modify, and/or distribute this software for any
52ee4bd1eSMohammed Shafi Shajakhan  * purpose with or without fee is hereby granted, provided that the above
62ee4bd1eSMohammed Shafi Shajakhan  * copyright notice and this permission notice appear in all copies.
72ee4bd1eSMohammed Shafi Shajakhan  *
82ee4bd1eSMohammed Shafi Shajakhan  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
92ee4bd1eSMohammed Shafi Shajakhan  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
102ee4bd1eSMohammed Shafi Shajakhan  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
112ee4bd1eSMohammed Shafi Shajakhan  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
122ee4bd1eSMohammed Shafi Shajakhan  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
132ee4bd1eSMohammed Shafi Shajakhan  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
142ee4bd1eSMohammed Shafi Shajakhan  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
152ee4bd1eSMohammed Shafi Shajakhan  */
162ee4bd1eSMohammed Shafi Shajakhan 
172ee4bd1eSMohammed Shafi Shajakhan #ifndef AR9003_MCI_H
182ee4bd1eSMohammed Shafi Shajakhan #define AR9003_MCI_H
192ee4bd1eSMohammed Shafi Shajakhan 
202ee4bd1eSMohammed Shafi Shajakhan #define MCI_FLAG_DISABLE_TIMESTAMP      0x00000001      /* Disable time stamp */
212097fdd7SRajkumar Manoharan #define MCI_RECOVERY_DUR_TSF		(100 * 1000)    /* 100 ms */
222ee4bd1eSMohammed Shafi Shajakhan 
232ee4bd1eSMohammed Shafi Shajakhan /* Default remote BT device MCI COEX version */
242ee4bd1eSMohammed Shafi Shajakhan #define MCI_GPM_COEX_MAJOR_VERSION_DEFAULT  3
252ee4bd1eSMohammed Shafi Shajakhan #define MCI_GPM_COEX_MINOR_VERSION_DEFAULT  0
262ee4bd1eSMohammed Shafi Shajakhan 
272ee4bd1eSMohammed Shafi Shajakhan /* Local WLAN MCI COEX version */
282ee4bd1eSMohammed Shafi Shajakhan #define MCI_GPM_COEX_MAJOR_VERSION_WLAN     3
292ee4bd1eSMohammed Shafi Shajakhan #define MCI_GPM_COEX_MINOR_VERSION_WLAN     0
302ee4bd1eSMohammed Shafi Shajakhan 
312ee4bd1eSMohammed Shafi Shajakhan enum mci_gpm_coex_query_type {
322ee4bd1eSMohammed Shafi Shajakhan 	MCI_GPM_COEX_QUERY_BT_ALL_INFO      = BIT(0),
332ee4bd1eSMohammed Shafi Shajakhan 	MCI_GPM_COEX_QUERY_BT_TOPOLOGY      = BIT(1),
342ee4bd1eSMohammed Shafi Shajakhan 	MCI_GPM_COEX_QUERY_BT_DEBUG         = BIT(2),
352ee4bd1eSMohammed Shafi Shajakhan };
362ee4bd1eSMohammed Shafi Shajakhan 
372ee4bd1eSMohammed Shafi Shajakhan enum mci_gpm_coex_halt_bt_gpm {
382ee4bd1eSMohammed Shafi Shajakhan 	MCI_GPM_COEX_BT_GPM_UNHALT,
392ee4bd1eSMohammed Shafi Shajakhan 	MCI_GPM_COEX_BT_GPM_HALT
402ee4bd1eSMohammed Shafi Shajakhan };
412ee4bd1eSMohammed Shafi Shajakhan 
422ee4bd1eSMohammed Shafi Shajakhan enum mci_gpm_coex_bt_update_flags_op {
432ee4bd1eSMohammed Shafi Shajakhan 	MCI_GPM_COEX_BT_FLAGS_READ,
442ee4bd1eSMohammed Shafi Shajakhan 	MCI_GPM_COEX_BT_FLAGS_SET,
452ee4bd1eSMohammed Shafi Shajakhan 	MCI_GPM_COEX_BT_FLAGS_CLEAR
462ee4bd1eSMohammed Shafi Shajakhan };
472ee4bd1eSMohammed Shafi Shajakhan 
482ee4bd1eSMohammed Shafi Shajakhan #define MCI_NUM_BT_CHANNELS     79
492ee4bd1eSMohammed Shafi Shajakhan 
502ee4bd1eSMohammed Shafi Shajakhan #define MCI_BT_MCI_FLAGS_UPDATE_CORR          0x00000002
512ee4bd1eSMohammed Shafi Shajakhan #define MCI_BT_MCI_FLAGS_UPDATE_HDR           0x00000004
522ee4bd1eSMohammed Shafi Shajakhan #define MCI_BT_MCI_FLAGS_UPDATE_PLD           0x00000008
532ee4bd1eSMohammed Shafi Shajakhan #define MCI_BT_MCI_FLAGS_LNA_CTRL             0x00000010
542ee4bd1eSMohammed Shafi Shajakhan #define MCI_BT_MCI_FLAGS_DEBUG                0x00000020
552ee4bd1eSMohammed Shafi Shajakhan #define MCI_BT_MCI_FLAGS_SCHED_MSG            0x00000040
562ee4bd1eSMohammed Shafi Shajakhan #define MCI_BT_MCI_FLAGS_CONT_MSG             0x00000080
572ee4bd1eSMohammed Shafi Shajakhan #define MCI_BT_MCI_FLAGS_COEX_GPM             0x00000100
582ee4bd1eSMohammed Shafi Shajakhan #define MCI_BT_MCI_FLAGS_CPU_INT_MSG          0x00000200
592ee4bd1eSMohammed Shafi Shajakhan #define MCI_BT_MCI_FLAGS_MCI_MODE             0x00000400
602ee4bd1eSMohammed Shafi Shajakhan #define MCI_BT_MCI_FLAGS_AR9462_MODE          0x00001000
612ee4bd1eSMohammed Shafi Shajakhan #define MCI_BT_MCI_FLAGS_OTHER                0x00010000
622ee4bd1eSMohammed Shafi Shajakhan 
632ee4bd1eSMohammed Shafi Shajakhan #define MCI_DEFAULT_BT_MCI_FLAGS              0x00011dde
642ee4bd1eSMohammed Shafi Shajakhan 
652ee4bd1eSMohammed Shafi Shajakhan #define MCI_TOGGLE_BT_MCI_FLAGS  (MCI_BT_MCI_FLAGS_UPDATE_CORR | \
662ee4bd1eSMohammed Shafi Shajakhan 				  MCI_BT_MCI_FLAGS_UPDATE_HDR  | \
672ee4bd1eSMohammed Shafi Shajakhan 				  MCI_BT_MCI_FLAGS_UPDATE_PLD  | \
682ee4bd1eSMohammed Shafi Shajakhan 				  MCI_BT_MCI_FLAGS_MCI_MODE)
692ee4bd1eSMohammed Shafi Shajakhan 
702ee4bd1eSMohammed Shafi Shajakhan #define MCI_2G_FLAGS_CLEAR_MASK   0x00000000
712ee4bd1eSMohammed Shafi Shajakhan #define MCI_2G_FLAGS_SET_MASK     MCI_TOGGLE_BT_MCI_FLAGS
722ee4bd1eSMohammed Shafi Shajakhan #define MCI_2G_FLAGS              MCI_DEFAULT_BT_MCI_FLAGS
732ee4bd1eSMohammed Shafi Shajakhan 
742ee4bd1eSMohammed Shafi Shajakhan #define MCI_5G_FLAGS_CLEAR_MASK   MCI_TOGGLE_BT_MCI_FLAGS
752ee4bd1eSMohammed Shafi Shajakhan #define MCI_5G_FLAGS_SET_MASK     0x00000000
762ee4bd1eSMohammed Shafi Shajakhan #define MCI_5G_FLAGS              (MCI_DEFAULT_BT_MCI_FLAGS & \
772ee4bd1eSMohammed Shafi Shajakhan 				   ~MCI_TOGGLE_BT_MCI_FLAGS)
782ee4bd1eSMohammed Shafi Shajakhan 
792ee4bd1eSMohammed Shafi Shajakhan /*
802ee4bd1eSMohammed Shafi Shajakhan  * Default value for AR9462 is 0x00002201
812ee4bd1eSMohammed Shafi Shajakhan  */
822ee4bd1eSMohammed Shafi Shajakhan #define ATH_MCI_CONFIG_CONCUR_TX            0x00000003
832ee4bd1eSMohammed Shafi Shajakhan #define ATH_MCI_CONFIG_MCI_OBS_MCI          0x00000004
842ee4bd1eSMohammed Shafi Shajakhan #define ATH_MCI_CONFIG_MCI_OBS_TXRX         0x00000008
852ee4bd1eSMohammed Shafi Shajakhan #define ATH_MCI_CONFIG_MCI_OBS_BT           0x00000010
862ee4bd1eSMohammed Shafi Shajakhan #define ATH_MCI_CONFIG_DISABLE_MCI_CAL      0x00000020
872ee4bd1eSMohammed Shafi Shajakhan #define ATH_MCI_CONFIG_DISABLE_OSLA         0x00000040
882ee4bd1eSMohammed Shafi Shajakhan #define ATH_MCI_CONFIG_DISABLE_FTP_STOMP    0x00000080
892ee4bd1eSMohammed Shafi Shajakhan #define ATH_MCI_CONFIG_AGGR_THRESH          0x00000700
902ee4bd1eSMohammed Shafi Shajakhan #define ATH_MCI_CONFIG_AGGR_THRESH_S        8
912ee4bd1eSMohammed Shafi Shajakhan #define ATH_MCI_CONFIG_DISABLE_AGGR_THRESH  0x00000800
922ee4bd1eSMohammed Shafi Shajakhan #define ATH_MCI_CONFIG_CLK_DIV              0x00003000
932ee4bd1eSMohammed Shafi Shajakhan #define ATH_MCI_CONFIG_CLK_DIV_S            12
942ee4bd1eSMohammed Shafi Shajakhan #define ATH_MCI_CONFIG_DISABLE_TUNING       0x00004000
95*d1d07813SSujith Manoharan #define ATH_MCI_CONFIG_DISABLE_AIC          0x00008000
96*d1d07813SSujith Manoharan #define ATH_MCI_CONFIG_AIC_CAL_NUM_CHAN     0x007f0000
97*d1d07813SSujith Manoharan #define ATH_MCI_CONFIG_AIC_CAL_NUM_CHAN_S   16
98*d1d07813SSujith Manoharan #define ATH_MCI_CONFIG_NO_QUIET_ACK         0x00800000
99*d1d07813SSujith Manoharan #define ATH_MCI_CONFIG_NO_QUIET_ACK_S       23
100*d1d07813SSujith Manoharan #define ATH_MCI_CONFIG_ANT_ARCH             0x07000000
101*d1d07813SSujith Manoharan #define ATH_MCI_CONFIG_ANT_ARCH_S           24
102*d1d07813SSujith Manoharan #define ATH_MCI_CONFIG_FORCE_QUIET_ACK      0x08000000
103*d1d07813SSujith Manoharan #define ATH_MCI_CONFIG_FORCE_QUIET_ACK_S    27
104*d1d07813SSujith Manoharan #define ATH_MCI_CONFIG_FORCE_2CHAIN_ACK     0x10000000
105*d1d07813SSujith Manoharan #define ATH_MCI_CONFIG_MCI_STAT_DBG         0x20000000
1062ee4bd1eSMohammed Shafi Shajakhan #define ATH_MCI_CONFIG_MCI_WEIGHT_DBG       0x40000000
1072ee4bd1eSMohammed Shafi Shajakhan #define ATH_MCI_CONFIG_DISABLE_MCI          0x80000000
1082ee4bd1eSMohammed Shafi Shajakhan 
1092ee4bd1eSMohammed Shafi Shajakhan #define ATH_MCI_CONFIG_MCI_OBS_MASK     (ATH_MCI_CONFIG_MCI_OBS_MCI  | \
1102ee4bd1eSMohammed Shafi Shajakhan 					 ATH_MCI_CONFIG_MCI_OBS_TXRX | \
1112ee4bd1eSMohammed Shafi Shajakhan 					 ATH_MCI_CONFIG_MCI_OBS_BT)
1122ee4bd1eSMohammed Shafi Shajakhan #define ATH_MCI_CONFIG_MCI_OBS_GPIO     0x0000002F
1132ee4bd1eSMohammed Shafi Shajakhan 
114f4701b5aSSujith Manoharan enum mci_message_header {		/* length of payload */
115f4701b5aSSujith Manoharan 	MCI_LNA_CTRL     = 0x10,        /* len = 0 */
116f4701b5aSSujith Manoharan 	MCI_CONT_NACK    = 0x20,        /* len = 0 */
117f4701b5aSSujith Manoharan 	MCI_CONT_INFO    = 0x30,        /* len = 4 */
118f4701b5aSSujith Manoharan 	MCI_CONT_RST     = 0x40,        /* len = 0 */
119f4701b5aSSujith Manoharan 	MCI_SCHD_INFO    = 0x50,        /* len = 16 */
120f4701b5aSSujith Manoharan 	MCI_CPU_INT      = 0x60,        /* len = 4 */
121f4701b5aSSujith Manoharan 	MCI_SYS_WAKING   = 0x70,        /* len = 0 */
122f4701b5aSSujith Manoharan 	MCI_GPM          = 0x80,        /* len = 16 */
123f4701b5aSSujith Manoharan 	MCI_LNA_INFO     = 0x90,        /* len = 1 */
124f4701b5aSSujith Manoharan 	MCI_LNA_STATE    = 0x94,
125f4701b5aSSujith Manoharan 	MCI_LNA_TAKE     = 0x98,
126f4701b5aSSujith Manoharan 	MCI_LNA_TRANS    = 0x9c,
127f4701b5aSSujith Manoharan 	MCI_SYS_SLEEPING = 0xa0,        /* len = 0 */
128f4701b5aSSujith Manoharan 	MCI_REQ_WAKE     = 0xc0,        /* len = 0 */
129f4701b5aSSujith Manoharan 	MCI_DEBUG_16     = 0xfe,        /* len = 2 */
130f4701b5aSSujith Manoharan 	MCI_REMOTE_RESET = 0xff         /* len = 16 */
131f4701b5aSSujith Manoharan };
132f4701b5aSSujith Manoharan 
133f4701b5aSSujith Manoharan enum ath_mci_gpm_coex_profile_type {
134f4701b5aSSujith Manoharan 	MCI_GPM_COEX_PROFILE_UNKNOWN,
135f4701b5aSSujith Manoharan 	MCI_GPM_COEX_PROFILE_RFCOMM,
136f4701b5aSSujith Manoharan 	MCI_GPM_COEX_PROFILE_A2DP,
137f4701b5aSSujith Manoharan 	MCI_GPM_COEX_PROFILE_HID,
138f4701b5aSSujith Manoharan 	MCI_GPM_COEX_PROFILE_BNEP,
139f4701b5aSSujith Manoharan 	MCI_GPM_COEX_PROFILE_VOICE,
1407bf7a71eSRajkumar Manoharan 	MCI_GPM_COEX_PROFILE_A2DPVO,
141f4701b5aSSujith Manoharan 	MCI_GPM_COEX_PROFILE_MAX
142f4701b5aSSujith Manoharan };
143f4701b5aSSujith Manoharan 
144f4701b5aSSujith Manoharan /* MCI GPM/Coex opcode/type definitions */
145f4701b5aSSujith Manoharan enum {
146f4701b5aSSujith Manoharan 	MCI_GPM_COEX_W_GPM_PAYLOAD      = 1,
147f4701b5aSSujith Manoharan 	MCI_GPM_COEX_B_GPM_TYPE         = 4,
148f4701b5aSSujith Manoharan 	MCI_GPM_COEX_B_GPM_OPCODE       = 5,
149f4701b5aSSujith Manoharan 	/* MCI_GPM_WLAN_CAL_REQ, MCI_GPM_WLAN_CAL_DONE */
150f4701b5aSSujith Manoharan 	MCI_GPM_WLAN_CAL_W_SEQUENCE     = 2,
151f4701b5aSSujith Manoharan 
152f4701b5aSSujith Manoharan 	/* MCI_GPM_COEX_VERSION_QUERY */
153f4701b5aSSujith Manoharan 	/* MCI_GPM_COEX_VERSION_RESPONSE */
154f4701b5aSSujith Manoharan 	MCI_GPM_COEX_B_MAJOR_VERSION    = 6,
155f4701b5aSSujith Manoharan 	MCI_GPM_COEX_B_MINOR_VERSION    = 7,
156f4701b5aSSujith Manoharan 	/* MCI_GPM_COEX_STATUS_QUERY */
157f4701b5aSSujith Manoharan 	MCI_GPM_COEX_B_BT_BITMAP        = 6,
158f4701b5aSSujith Manoharan 	MCI_GPM_COEX_B_WLAN_BITMAP      = 7,
159f4701b5aSSujith Manoharan 	/* MCI_GPM_COEX_HALT_BT_GPM */
160f4701b5aSSujith Manoharan 	MCI_GPM_COEX_B_HALT_STATE       = 6,
161f4701b5aSSujith Manoharan 	/* MCI_GPM_COEX_WLAN_CHANNELS */
162f4701b5aSSujith Manoharan 	MCI_GPM_COEX_B_CHANNEL_MAP      = 6,
163f4701b5aSSujith Manoharan 	/* MCI_GPM_COEX_BT_PROFILE_INFO */
164f4701b5aSSujith Manoharan 	MCI_GPM_COEX_B_PROFILE_TYPE     = 6,
165f4701b5aSSujith Manoharan 	MCI_GPM_COEX_B_PROFILE_LINKID   = 7,
166f4701b5aSSujith Manoharan 	MCI_GPM_COEX_B_PROFILE_STATE    = 8,
167f4701b5aSSujith Manoharan 	MCI_GPM_COEX_B_PROFILE_ROLE     = 9,
168f4701b5aSSujith Manoharan 	MCI_GPM_COEX_B_PROFILE_RATE     = 10,
169f4701b5aSSujith Manoharan 	MCI_GPM_COEX_B_PROFILE_VOTYPE   = 11,
170f4701b5aSSujith Manoharan 	MCI_GPM_COEX_H_PROFILE_T        = 12,
171f4701b5aSSujith Manoharan 	MCI_GPM_COEX_B_PROFILE_W        = 14,
172f4701b5aSSujith Manoharan 	MCI_GPM_COEX_B_PROFILE_A        = 15,
173f4701b5aSSujith Manoharan 	/* MCI_GPM_COEX_BT_STATUS_UPDATE */
174f4701b5aSSujith Manoharan 	MCI_GPM_COEX_B_STATUS_TYPE      = 6,
175f4701b5aSSujith Manoharan 	MCI_GPM_COEX_B_STATUS_LINKID    = 7,
176f4701b5aSSujith Manoharan 	MCI_GPM_COEX_B_STATUS_STATE     = 8,
177f4701b5aSSujith Manoharan 	/* MCI_GPM_COEX_BT_UPDATE_FLAGS */
178f4701b5aSSujith Manoharan 	MCI_GPM_COEX_W_BT_FLAGS         = 6,
179f4701b5aSSujith Manoharan 	MCI_GPM_COEX_B_BT_FLAGS_OP      = 10
180f4701b5aSSujith Manoharan };
181f4701b5aSSujith Manoharan 
182f4701b5aSSujith Manoharan enum mci_gpm_subtype {
183f4701b5aSSujith Manoharan 	MCI_GPM_BT_CAL_REQ      = 0,
184f4701b5aSSujith Manoharan 	MCI_GPM_BT_CAL_GRANT    = 1,
185f4701b5aSSujith Manoharan 	MCI_GPM_BT_CAL_DONE     = 2,
186f4701b5aSSujith Manoharan 	MCI_GPM_WLAN_CAL_REQ    = 3,
187f4701b5aSSujith Manoharan 	MCI_GPM_WLAN_CAL_GRANT  = 4,
188f4701b5aSSujith Manoharan 	MCI_GPM_WLAN_CAL_DONE   = 5,
189f4701b5aSSujith Manoharan 	MCI_GPM_COEX_AGENT      = 0x0c,
190f4701b5aSSujith Manoharan 	MCI_GPM_RSVD_PATTERN    = 0xfe,
191f4701b5aSSujith Manoharan 	MCI_GPM_RSVD_PATTERN32  = 0xfefefefe,
192f4701b5aSSujith Manoharan 	MCI_GPM_BT_DEBUG        = 0xff
193f4701b5aSSujith Manoharan };
194f4701b5aSSujith Manoharan 
195f4701b5aSSujith Manoharan enum mci_bt_state {
196f4701b5aSSujith Manoharan 	MCI_BT_SLEEP,
197f4701b5aSSujith Manoharan 	MCI_BT_AWAKE,
198f4701b5aSSujith Manoharan 	MCI_BT_CAL_START,
199f4701b5aSSujith Manoharan 	MCI_BT_CAL
200f4701b5aSSujith Manoharan };
201f4701b5aSSujith Manoharan 
202b39adc63SSujith Manoharan enum mci_ps_state {
203b39adc63SSujith Manoharan 	MCI_PS_DISABLE,
204b39adc63SSujith Manoharan 	MCI_PS_ENABLE,
205b39adc63SSujith Manoharan 	MCI_PS_ENABLE_OFF,
206b39adc63SSujith Manoharan 	MCI_PS_ENABLE_ON
207b39adc63SSujith Manoharan };
208b39adc63SSujith Manoharan 
209f4701b5aSSujith Manoharan /* Type of state query */
210f4701b5aSSujith Manoharan enum mci_state_type {
211f4701b5aSSujith Manoharan 	MCI_STATE_ENABLE,
212ff6f0c03SSujith Manoharan 	MCI_STATE_INIT_GPM_OFFSET,
213ff6f0c03SSujith Manoharan 	MCI_STATE_CHECK_GPM_OFFSET,
214ff6f0c03SSujith Manoharan 	MCI_STATE_NEXT_GPM_OFFSET,
215ff6f0c03SSujith Manoharan 	MCI_STATE_LAST_GPM_OFFSET,
216ff6f0c03SSujith Manoharan 	MCI_STATE_BT,
217ff6f0c03SSujith Manoharan 	MCI_STATE_SET_BT_SLEEP,
218f4701b5aSSujith Manoharan 	MCI_STATE_SET_BT_AWAKE,
219ff6f0c03SSujith Manoharan 	MCI_STATE_SET_BT_CAL_START,
220ff6f0c03SSujith Manoharan 	MCI_STATE_SET_BT_CAL,
221f4701b5aSSujith Manoharan 	MCI_STATE_LAST_SCHD_MSG_OFFSET,
222f4701b5aSSujith Manoharan 	MCI_STATE_REMOTE_SLEEP,
223ff6f0c03SSujith Manoharan 	MCI_STATE_CONT_STATUS,
224f4701b5aSSujith Manoharan 	MCI_STATE_RESET_REQ_WAKE,
225f4701b5aSSujith Manoharan 	MCI_STATE_SEND_WLAN_COEX_VERSION,
226ff6f0c03SSujith Manoharan 	MCI_STATE_SET_BT_COEX_VERSION,
227ff6f0c03SSujith Manoharan 	MCI_STATE_SEND_WLAN_CHANNELS,
228f4701b5aSSujith Manoharan 	MCI_STATE_SEND_VERSION_QUERY,
229f4701b5aSSujith Manoharan 	MCI_STATE_SEND_STATUS_QUERY,
230ff6f0c03SSujith Manoharan 	MCI_STATE_NEED_FLUSH_BT_INFO,
231ff6f0c03SSujith Manoharan 	MCI_STATE_SET_CONCUR_TX_PRI,
232f4701b5aSSujith Manoharan 	MCI_STATE_RECOVER_RX,
233f4701b5aSSujith Manoharan 	MCI_STATE_NEED_FTP_STOMP,
234ff6f0c03SSujith Manoharan 	MCI_STATE_NEED_TUNING,
235ff6f0c03SSujith Manoharan 	MCI_STATE_NEED_STAT_DEBUG,
236ff6f0c03SSujith Manoharan 	MCI_STATE_SHARED_CHAIN_CONCUR_TX,
237ff6f0c03SSujith Manoharan 	MCI_STATE_AIC_CAL,
238ff6f0c03SSujith Manoharan 	MCI_STATE_AIC_START,
239ff6f0c03SSujith Manoharan 	MCI_STATE_AIC_CAL_RESET,
240ff6f0c03SSujith Manoharan 	MCI_STATE_AIC_CAL_SINGLE,
241ff6f0c03SSujith Manoharan 	MCI_STATE_IS_AR9462,
242ff6f0c03SSujith Manoharan 	MCI_STATE_IS_AR9565_1ANT,
243ff6f0c03SSujith Manoharan 	MCI_STATE_IS_AR9565_2ANT,
244ff6f0c03SSujith Manoharan 	MCI_STATE_WLAN_WEAK_SIGNAL,
245ff6f0c03SSujith Manoharan 	MCI_STATE_SET_WLAN_PS_STATE,
246ff6f0c03SSujith Manoharan 	MCI_STATE_GET_WLAN_PS_STATE,
247f4701b5aSSujith Manoharan 	MCI_STATE_DEBUG,
248ff6f0c03SSujith Manoharan 	MCI_STATE_STAT_DEBUG,
249ff6f0c03SSujith Manoharan 	MCI_STATE_ALLOW_FCS,
250ff6f0c03SSujith Manoharan 	MCI_STATE_SET_2G_CONTENTION,
251f4701b5aSSujith Manoharan 	MCI_STATE_MAX
252f4701b5aSSujith Manoharan };
253f4701b5aSSujith Manoharan 
254f4701b5aSSujith Manoharan enum mci_gpm_coex_opcode {
255f4701b5aSSujith Manoharan 	MCI_GPM_COEX_VERSION_QUERY,
256f4701b5aSSujith Manoharan 	MCI_GPM_COEX_VERSION_RESPONSE,
257f4701b5aSSujith Manoharan 	MCI_GPM_COEX_STATUS_QUERY,
258f4701b5aSSujith Manoharan 	MCI_GPM_COEX_HALT_BT_GPM,
259f4701b5aSSujith Manoharan 	MCI_GPM_COEX_WLAN_CHANNELS,
260f4701b5aSSujith Manoharan 	MCI_GPM_COEX_BT_PROFILE_INFO,
261f4701b5aSSujith Manoharan 	MCI_GPM_COEX_BT_STATUS_UPDATE,
262d92bb98fSRajkumar Manoharan 	MCI_GPM_COEX_BT_UPDATE_FLAGS,
263d92bb98fSRajkumar Manoharan 	MCI_GPM_COEX_NOOP,
264f4701b5aSSujith Manoharan };
265f4701b5aSSujith Manoharan 
266f4701b5aSSujith Manoharan #define MCI_GPM_NOMORE  0
267f4701b5aSSujith Manoharan #define MCI_GPM_MORE    1
268f4701b5aSSujith Manoharan #define MCI_GPM_INVALID 0xffffffff
269f4701b5aSSujith Manoharan 
270f4701b5aSSujith Manoharan #define MCI_GPM_RECYCLE(_p_gpm)	do {			  \
271f4701b5aSSujith Manoharan 	*(((u32 *)_p_gpm) + MCI_GPM_COEX_W_GPM_PAYLOAD) = \
272f4701b5aSSujith Manoharan 				MCI_GPM_RSVD_PATTERN32;   \
273f4701b5aSSujith Manoharan } while (0)
274f4701b5aSSujith Manoharan 
275f4701b5aSSujith Manoharan #define MCI_GPM_TYPE(_p_gpm)	\
276f4701b5aSSujith Manoharan 	(*(((u8 *)(_p_gpm)) + MCI_GPM_COEX_B_GPM_TYPE) & 0xff)
277f4701b5aSSujith Manoharan 
278f4701b5aSSujith Manoharan #define MCI_GPM_OPCODE(_p_gpm)	\
279f4701b5aSSujith Manoharan 	(*(((u8 *)(_p_gpm)) + MCI_GPM_COEX_B_GPM_OPCODE) & 0xff)
280f4701b5aSSujith Manoharan 
281f4701b5aSSujith Manoharan #define MCI_GPM_SET_CAL_TYPE(_p_gpm, _cal_type)	do {			   \
282f4701b5aSSujith Manoharan 	*(((u8 *)(_p_gpm)) + MCI_GPM_COEX_B_GPM_TYPE) = (_cal_type) & 0xff;\
283f4701b5aSSujith Manoharan } while (0)
284f4701b5aSSujith Manoharan 
285f4701b5aSSujith Manoharan #define MCI_GPM_SET_TYPE_OPCODE(_p_gpm, _type, _opcode) do {		   \
286f4701b5aSSujith Manoharan 	*(((u8 *)(_p_gpm)) + MCI_GPM_COEX_B_GPM_TYPE) = (_type) & 0xff;	   \
287f4701b5aSSujith Manoharan 	*(((u8 *)(_p_gpm)) + MCI_GPM_COEX_B_GPM_OPCODE) = (_opcode) & 0xff;\
288f4701b5aSSujith Manoharan } while (0)
289f4701b5aSSujith Manoharan 
290f4701b5aSSujith Manoharan #define MCI_GPM_IS_CAL_TYPE(_type) ((_type) <= MCI_GPM_WLAN_CAL_DONE)
291f4701b5aSSujith Manoharan 
292dbccdd1dSSujith Manoharan /*
293dbccdd1dSSujith Manoharan  * Functions that are available to the MCI driver core.
294dbccdd1dSSujith Manoharan  */
295f4701b5aSSujith Manoharan bool ar9003_mci_send_message(struct ath_hw *ah, u8 header, u32 flag,
296f4701b5aSSujith Manoharan 			     u32 *payload, u8 len, bool wait_done,
297f4701b5aSSujith Manoharan 			     bool check_bt);
298b98ccec0SRajkumar Manoharan u32 ar9003_mci_state(struct ath_hw *ah, u32 state_type);
29969c6ac60SSujith Manoharan int ar9003_mci_setup(struct ath_hw *ah, u32 gpm_addr, void *gpm_buf,
300f4701b5aSSujith Manoharan 		     u16 len, u32 sched_addr);
301f4701b5aSSujith Manoharan void ar9003_mci_cleanup(struct ath_hw *ah);
302dbccdd1dSSujith Manoharan void ar9003_mci_get_interrupt(struct ath_hw *ah, u32 *raw_intr,
303dbccdd1dSSujith Manoharan 			      u32 *rx_msg_intr);
304506847adSRajkumar Manoharan u32 ar9003_mci_get_next_gpm_offset(struct ath_hw *ah, bool first, u32 *more);
305e1763d3fSRajkumar Manoharan void ar9003_mci_set_bt_version(struct ath_hw *ah, u8 major, u8 minor);
3062d340ac8SRajkumar Manoharan void ar9003_mci_send_wlan_channels(struct ath_hw *ah);
307dbccdd1dSSujith Manoharan /*
308dbccdd1dSSujith Manoharan  * These functions are used by ath9k_hw.
309dbccdd1dSSujith Manoharan  */
310dbccdd1dSSujith Manoharan 
311dbccdd1dSSujith Manoharan #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
312dbccdd1dSSujith Manoharan 
313dbccdd1dSSujith Manoharan void ar9003_mci_stop_bt(struct ath_hw *ah, bool save_fullsleep);
314dbccdd1dSSujith Manoharan void ar9003_mci_init_cal_req(struct ath_hw *ah, bool *is_reusable);
315dbccdd1dSSujith Manoharan void ar9003_mci_init_cal_done(struct ath_hw *ah);
316f4701b5aSSujith Manoharan void ar9003_mci_set_full_sleep(struct ath_hw *ah);
3171bde95faSRajkumar Manoharan void ar9003_mci_2g5g_switch(struct ath_hw *ah, bool force);
318f4701b5aSSujith Manoharan void ar9003_mci_check_bt(struct ath_hw *ah);
319f4701b5aSSujith Manoharan bool ar9003_mci_start_reset(struct ath_hw *ah, struct ath9k_channel *chan);
320f4701b5aSSujith Manoharan int ar9003_mci_end_reset(struct ath_hw *ah, struct ath9k_channel *chan,
321f4701b5aSSujith Manoharan 			 struct ath9k_hw_cal_data *caldata);
32269c6ac60SSujith Manoharan int ar9003_mci_reset(struct ath_hw *ah, bool en_int, bool is_2g,
323f4701b5aSSujith Manoharan 		     bool is_full_sleep);
324f4701b5aSSujith Manoharan void ar9003_mci_get_isr(struct ath_hw *ah, enum ath9k_int *masked);
3259dd9b0dcSRajkumar Manoharan void ar9003_mci_bt_gain_ctrl(struct ath_hw *ah);
3269dd9b0dcSRajkumar Manoharan void ar9003_mci_set_power_awake(struct ath_hw *ah);
327506847adSRajkumar Manoharan void ar9003_mci_check_gpm_offset(struct ath_hw *ah);
328e82cb03fSRajkumar Manoharan u16 ar9003_mci_get_max_txpower(struct ath_hw *ah, u8 ctlmode);
329f4701b5aSSujith Manoharan 
330dbccdd1dSSujith Manoharan #else
331dbccdd1dSSujith Manoharan 
332dbccdd1dSSujith Manoharan static inline void ar9003_mci_stop_bt(struct ath_hw *ah, bool save_fullsleep)
333dbccdd1dSSujith Manoharan {
334dbccdd1dSSujith Manoharan }
335dbccdd1dSSujith Manoharan static inline void ar9003_mci_init_cal_req(struct ath_hw *ah, bool *is_reusable)
336dbccdd1dSSujith Manoharan {
337dbccdd1dSSujith Manoharan }
338dbccdd1dSSujith Manoharan static inline void ar9003_mci_init_cal_done(struct ath_hw *ah)
339dbccdd1dSSujith Manoharan {
340dbccdd1dSSujith Manoharan }
341dbccdd1dSSujith Manoharan static inline void ar9003_mci_set_full_sleep(struct ath_hw *ah)
342dbccdd1dSSujith Manoharan {
343dbccdd1dSSujith Manoharan }
344dbccdd1dSSujith Manoharan static inline void ar9003_mci_2g5g_switch(struct ath_hw *ah, bool wait_done)
345dbccdd1dSSujith Manoharan {
346dbccdd1dSSujith Manoharan }
347dbccdd1dSSujith Manoharan static inline void ar9003_mci_check_bt(struct ath_hw *ah)
348dbccdd1dSSujith Manoharan {
349dbccdd1dSSujith Manoharan }
350dbccdd1dSSujith Manoharan static inline bool ar9003_mci_start_reset(struct ath_hw *ah, struct ath9k_channel *chan)
351dbccdd1dSSujith Manoharan {
352dbccdd1dSSujith Manoharan 	return false;
353dbccdd1dSSujith Manoharan }
354dbccdd1dSSujith Manoharan static inline int ar9003_mci_end_reset(struct ath_hw *ah, struct ath9k_channel *chan,
355dbccdd1dSSujith Manoharan 				       struct ath9k_hw_cal_data *caldata)
356dbccdd1dSSujith Manoharan {
357dbccdd1dSSujith Manoharan 	return 0;
358dbccdd1dSSujith Manoharan }
359dbccdd1dSSujith Manoharan static inline void ar9003_mci_reset(struct ath_hw *ah, bool en_int, bool is_2g,
360dbccdd1dSSujith Manoharan 				    bool is_full_sleep)
361dbccdd1dSSujith Manoharan {
362dbccdd1dSSujith Manoharan }
363dbccdd1dSSujith Manoharan static inline void ar9003_mci_get_isr(struct ath_hw *ah, enum ath9k_int *masked)
364dbccdd1dSSujith Manoharan {
365dbccdd1dSSujith Manoharan }
3669dd9b0dcSRajkumar Manoharan static inline void ar9003_mci_bt_gain_ctrl(struct ath_hw *ah)
3679dd9b0dcSRajkumar Manoharan {
3689dd9b0dcSRajkumar Manoharan }
3699dd9b0dcSRajkumar Manoharan static inline void ar9003_mci_set_power_awake(struct ath_hw *ah)
3709dd9b0dcSRajkumar Manoharan {
3719dd9b0dcSRajkumar Manoharan }
372506847adSRajkumar Manoharan static inline void ar9003_mci_check_gpm_offset(struct ath_hw *ah)
373506847adSRajkumar Manoharan {
374506847adSRajkumar Manoharan }
375e82cb03fSRajkumar Manoharan static inline u16 ar9003_mci_get_max_txpower(struct ath_hw *ah, u8 ctlmode)
376e82cb03fSRajkumar Manoharan {
377e82cb03fSRajkumar Manoharan 	return -1;
378e82cb03fSRajkumar Manoharan }
379dbccdd1dSSujith Manoharan #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
380f4701b5aSSujith Manoharan 
3812ee4bd1eSMohammed Shafi Shajakhan #endif
382