1d8899132SKalle Valo /* SPDX-License-Identifier: BSD-3-Clause-Clear */
2d8899132SKalle Valo /*
3d8899132SKalle Valo * Copyright (c) 2019-2021 The Linux Foundation. All rights reserved.
4c0dd3f4fSBalamurugan S * Copyright (c) 2021-2025 Qualcomm Innovation Center, Inc. All rights reserved.
5d8899132SKalle Valo */
6d8899132SKalle Valo #ifndef ATH12K_PCI_H
7d8899132SKalle Valo #define ATH12K_PCI_H
8d8899132SKalle Valo
9d8899132SKalle Valo #include <linux/mhi.h>
10d8899132SKalle Valo
11d8899132SKalle Valo #include "core.h"
12d8899132SKalle Valo
13d8899132SKalle Valo #define PCIE_SOC_GLOBAL_RESET 0x3008
14d8899132SKalle Valo #define PCIE_SOC_GLOBAL_RESET_V 1
15d8899132SKalle Valo
16d8899132SKalle Valo #define WLAON_WARM_SW_ENTRY 0x1f80504
17d8899132SKalle Valo #define WLAON_SOC_RESET_CAUSE_REG 0x01f8060c
18d8899132SKalle Valo
19d8899132SKalle Valo #define PCIE_Q6_COOKIE_ADDR 0x01f80500
20d8899132SKalle Valo #define PCIE_Q6_COOKIE_DATA 0xc0000000
21d8899132SKalle Valo
22d8899132SKalle Valo /* register to wake the UMAC from power collapse */
23d8899132SKalle Valo #define PCIE_SCRATCH_0_SOC_PCIE_REG 0x4040
24d8899132SKalle Valo
25d8899132SKalle Valo /* register used for handshake mechanism to validate UMAC is awake */
26d8899132SKalle Valo #define PCIE_SOC_WAKE_PCIE_LOCAL_REG 0x3004
27d8899132SKalle Valo
28d8899132SKalle Valo #define PCIE_PCIE_PARF_LTSSM 0x1e081b0
29d8899132SKalle Valo #define PARM_LTSSM_VALUE 0x111
30d8899132SKalle Valo
31d8899132SKalle Valo #define GCC_GCC_PCIE_HOT_RST(ab) \
32d8899132SKalle Valo ((ab)->hw_params->regs->gcc_gcc_pcie_hot_rst)
33d8899132SKalle Valo
34d8899132SKalle Valo #define GCC_GCC_PCIE_HOT_RST_VAL 0x10
35d8899132SKalle Valo
36d8899132SKalle Valo #define PCIE_PCIE_INT_ALL_CLEAR 0x1e08228
37d8899132SKalle Valo #define PCIE_SMLH_REQ_RST_LINK_DOWN 0x2
38d8899132SKalle Valo #define PCIE_INT_CLEAR_ALL 0xffffffff
39d8899132SKalle Valo
40d8899132SKalle Valo #define PCIE_QSERDES_COM_SYSCLK_EN_SEL_REG(ab) \
41d8899132SKalle Valo ((ab)->hw_params->regs->pcie_qserdes_sysclk_en_sel)
42d8899132SKalle Valo #define PCIE_QSERDES_COM_SYSCLK_EN_SEL_VAL 0x10
43d8899132SKalle Valo #define PCIE_QSERDES_COM_SYSCLK_EN_SEL_MSK 0xffffffff
44d8899132SKalle Valo #define PCIE_PCS_OSC_DTCT_CONFIG1_REG(ab) \
45d8899132SKalle Valo ((ab)->hw_params->regs->pcie_pcs_osc_dtct_config_base)
46d8899132SKalle Valo #define PCIE_PCS_OSC_DTCT_CONFIG1_VAL 0x02
47d8899132SKalle Valo #define PCIE_PCS_OSC_DTCT_CONFIG2_REG(ab) \
48d8899132SKalle Valo ((ab)->hw_params->regs->pcie_pcs_osc_dtct_config_base + 0x4)
49d8899132SKalle Valo #define PCIE_PCS_OSC_DTCT_CONFIG2_VAL 0x52
50d8899132SKalle Valo #define PCIE_PCS_OSC_DTCT_CONFIG4_REG(ab) \
51d8899132SKalle Valo ((ab)->hw_params->regs->pcie_pcs_osc_dtct_config_base + 0xc)
52d8899132SKalle Valo #define PCIE_PCS_OSC_DTCT_CONFIG4_VAL 0xff
53d8899132SKalle Valo #define PCIE_PCS_OSC_DTCT_CONFIG_MSK 0x000000ff
54d8899132SKalle Valo
55d8899132SKalle Valo #define WLAON_QFPROM_PWR_CTRL_REG 0x01f8031c
56af9bc78dSGanesh Babu Jothiram #define QFPROM_PWR_CTRL_VDD4BLOW_MASK 0x4
57af9bc78dSGanesh Babu Jothiram
58af9bc78dSGanesh Babu Jothiram #define QCN9274_QFPROM_RAW_RFA_PDET_ROW13_LSB 0x1E20338
59d8899132SKalle Valo #define OTP_BOARD_ID_MASK GENMASK(15, 0)
60d8899132SKalle Valo
61d8899132SKalle Valo #define PCI_BAR_WINDOW0_BASE 0x1E00000
62d8899132SKalle Valo #define PCI_BAR_WINDOW0_END 0x1E7FFFC
63d8899132SKalle Valo #define PCI_SOC_RANGE_MASK 0x3FFF
64d8899132SKalle Valo #define PCI_SOC_PCI_REG_BASE 0x1E04000
65d8899132SKalle Valo #define PCI_SOC_PCI_REG_END 0x1E07FFC
66d8899132SKalle Valo #define PCI_PARF_BASE 0x1E08000
67d8899132SKalle Valo #define PCI_PARF_END 0x1E0BFFC
68d8899132SKalle Valo #define PCI_MHIREGLEN_REG 0x1E0E100
69d8899132SKalle Valo #define PCI_MHI_REGION_END 0x1E0EFFC
70d8899132SKalle Valo #define QRTR_PCI_DOMAIN_NR_MASK GENMASK(7, 4)
71d8899132SKalle Valo #define QRTR_PCI_BUS_NUMBER_MASK GENMASK(3, 0)
72d8899132SKalle Valo
73d8899132SKalle Valo #define ATH12K_PCI_SOC_HW_VERSION_1 1
74d8899132SKalle Valo #define ATH12K_PCI_SOC_HW_VERSION_2 2
75d8899132SKalle Valo
76d8899132SKalle Valo struct ath12k_msi_user {
77d8899132SKalle Valo const char *name;
78d8899132SKalle Valo int num_vectors;
79d8899132SKalle Valo u32 base_vector;
80d8899132SKalle Valo };
81d8899132SKalle Valo
82d8899132SKalle Valo struct ath12k_msi_config {
83d8899132SKalle Valo int total_vectors;
84d8899132SKalle Valo int total_users;
85d8899132SKalle Valo const struct ath12k_msi_user *users;
86d8899132SKalle Valo };
87d8899132SKalle Valo
88d8899132SKalle Valo enum ath12k_pci_flags {
89d8899132SKalle Valo ATH12K_PCI_FLAG_INIT_DONE,
906711b2a8SKang Yang ATH12K_PCI_FLAG_IS_MSI_64,
91d8899132SKalle Valo ATH12K_PCI_ASPM_RESTORE,
92d8899132SKalle Valo ATH12K_PCI_FLAG_MULTI_MSI_VECTORS,
9380e39658SRamya Gnanasekar };
9480e39658SRamya Gnanasekar
9580e39658SRamya Gnanasekar struct ath12k_pci_ops {
9680e39658SRamya Gnanasekar int (*wakeup)(struct ath12k_base *ab);
9780e39658SRamya Gnanasekar void (*release)(struct ath12k_base *ab);
98d8899132SKalle Valo };
99d8899132SKalle Valo
100d8899132SKalle Valo struct ath12k_pci {
101d8899132SKalle Valo struct pci_dev *pdev;
102d8899132SKalle Valo struct ath12k_base *ab;
103d8899132SKalle Valo u16 dev_id;
104d8899132SKalle Valo char amss_path[100];
105d8899132SKalle Valo u32 msi_ep_base_data;
106d8899132SKalle Valo struct mhi_controller *mhi_ctrl;
1078233d271SBaochen Qiang const struct ath12k_msi_config *msi_config;
108d8899132SKalle Valo unsigned long mhi_state;
109d8899132SKalle Valo enum mhi_callback mhi_pre_cb;
110d8899132SKalle Valo u32 register_window;
111d8899132SKalle Valo
112d8899132SKalle Valo /* protects register_window above */
113d8899132SKalle Valo spinlock_t window_lock;
114d8899132SKalle Valo
115d8899132SKalle Valo /* enum ath12k_pci_flags */
1166711b2a8SKang Yang unsigned long flags;
11780e39658SRamya Gnanasekar u16 link_ctl;
11894e8235cSP Praneesh unsigned long irq_flags;
119*79ce4951SJohan Hovold const struct ath12k_pci_ops *pci_ops;
120d8899132SKalle Valo u32 qmi_instance;
121d8899132SKalle Valo u64 dma_mask;
122d8899132SKalle Valo };
123d8899132SKalle Valo
ath12k_pci_priv(struct ath12k_base * ab)124d8899132SKalle Valo static inline struct ath12k_pci *ath12k_pci_priv(struct ath12k_base *ab)
125d8899132SKalle Valo {
126d8899132SKalle Valo return (struct ath12k_pci *)ab->drv_priv;
127d8899132SKalle Valo }
128d8899132SKalle Valo
129d8899132SKalle Valo int ath12k_pci_get_user_msi_assignment(struct ath12k_base *ab, char *user_name,
130d8899132SKalle Valo int *num_vectors, u32 *user_base_data,
131d8899132SKalle Valo u32 *base_vector);
132d8899132SKalle Valo int ath12k_pci_get_msi_irq(struct device *dev, unsigned int vector);
133d8899132SKalle Valo void ath12k_pci_write32(struct ath12k_base *ab, u32 offset, u32 value);
134d8899132SKalle Valo u32 ath12k_pci_read32(struct ath12k_base *ab, u32 offset);
135d8899132SKalle Valo int ath12k_pci_map_service_to_pipe(struct ath12k_base *ab, u16 service_id,
136d8899132SKalle Valo u8 *ul_pipe, u8 *dl_pipe);
137d8899132SKalle Valo void ath12k_pci_get_msi_address(struct ath12k_base *ab, u32 *msi_addr_lo,
138d8899132SKalle Valo u32 *msi_addr_hi);
139d8899132SKalle Valo void ath12k_pci_get_ce_msi_idx(struct ath12k_base *ab, u32 ce_id,
140d8899132SKalle Valo u32 *msi_idx);
141d8899132SKalle Valo void ath12k_pci_hif_ce_irq_enable(struct ath12k_base *ab);
142d8899132SKalle Valo void ath12k_pci_hif_ce_irq_disable(struct ath12k_base *ab);
143d8899132SKalle Valo void ath12k_pci_ext_irq_enable(struct ath12k_base *ab);
144d8899132SKalle Valo void ath12k_pci_ext_irq_disable(struct ath12k_base *ab);
145d8899132SKalle Valo int ath12k_pci_hif_suspend(struct ath12k_base *ab);
146d8899132SKalle Valo int ath12k_pci_hif_resume(struct ath12k_base *ab);
147d8899132SKalle Valo void ath12k_pci_stop(struct ath12k_base *ab);
1488d5f4da8SBaochen Qiang int ath12k_pci_start(struct ath12k_base *ab);
149c0dd3f4fSBalamurugan S int ath12k_pci_power_up(struct ath12k_base *ab);
150c0dd3f4fSBalamurugan S void ath12k_pci_power_down(struct ath12k_base *ab, bool is_suspend);
151d8899132SKalle Valo int ath12k_pci_init(void);
152 void ath12k_pci_exit(void);
153 #endif /* ATH12K_PCI_H */
154