xref: /linux/drivers/net/wireless/ath/ath11k/hal.h (revision 4f6b838c378a52ea3ae0b15f12ca8a20849072fa)
1d5c65159SKalle Valo /* SPDX-License-Identifier: BSD-3-Clause-Clear */
2d5c65159SKalle Valo /*
3d5c65159SKalle Valo  * Copyright (c) 2018-2019 The Linux Foundation. All rights reserved.
4d5c65159SKalle Valo  */
5d5c65159SKalle Valo 
6d5c65159SKalle Valo #ifndef ATH11K_HAL_H
7d5c65159SKalle Valo #define ATH11K_HAL_H
8d5c65159SKalle Valo 
9d5c65159SKalle Valo #include "hal_desc.h"
10d5c65159SKalle Valo #include "rx_desc.h"
11d5c65159SKalle Valo 
12d5c65159SKalle Valo struct ath11k_base;
13d5c65159SKalle Valo 
14d5c65159SKalle Valo #define HAL_LINK_DESC_SIZE			(32 << 2)
15d5c65159SKalle Valo #define HAL_LINK_DESC_ALIGN			128
16d5c65159SKalle Valo #define HAL_NUM_MPDUS_PER_LINK_DESC		6
17d5c65159SKalle Valo #define HAL_NUM_TX_MSDUS_PER_LINK_DESC		7
18d5c65159SKalle Valo #define HAL_NUM_RX_MSDUS_PER_LINK_DESC		6
19d5c65159SKalle Valo #define HAL_NUM_MPDU_LINKS_PER_QUEUE_DESC	12
20d5c65159SKalle Valo #define HAL_MAX_AVAIL_BLK_RES			3
21d5c65159SKalle Valo 
22d5c65159SKalle Valo #define HAL_RING_BASE_ALIGN	8
23d5c65159SKalle Valo 
24d5c65159SKalle Valo #define HAL_WBM_IDLE_SCATTER_BUF_SIZE_MAX	32704
25d5c65159SKalle Valo /* TODO: Check with hw team on the supported scatter buf size */
26d5c65159SKalle Valo #define HAL_WBM_IDLE_SCATTER_NEXT_PTR_SIZE	8
27d5c65159SKalle Valo #define HAL_WBM_IDLE_SCATTER_BUF_SIZE (HAL_WBM_IDLE_SCATTER_BUF_SIZE_MAX - \
28d5c65159SKalle Valo 				       HAL_WBM_IDLE_SCATTER_NEXT_PTR_SIZE)
29d5c65159SKalle Valo 
30d5c65159SKalle Valo #define HAL_DSCP_TID_MAP_TBL_NUM_ENTRIES_MAX	48
31d5c65159SKalle Valo #define HAL_DSCP_TID_TBL_SIZE			24
32d5c65159SKalle Valo 
33d5c65159SKalle Valo /* calculate the register address from bar0 of shadow register x */
34e838c14aSCarl Huang #define HAL_SHADOW_BASE_ADDR			0x000008fc
35e838c14aSCarl Huang #define HAL_SHADOW_NUM_REGS			36
36e838c14aSCarl Huang #define HAL_HP_OFFSET_IN_REG_START		1
37e838c14aSCarl Huang #define HAL_OFFSET_FROM_HP_TO_TP		4
38e838c14aSCarl Huang 
39e838c14aSCarl Huang #define HAL_SHADOW_REG(x) (HAL_SHADOW_BASE_ADDR + (4 * (x)))
40d5c65159SKalle Valo 
41d5c65159SKalle Valo /* WCSS Relative address */
42d5c65159SKalle Valo #define HAL_SEQ_WCSS_UMAC_REO_REG		0x00a38000
43d5c65159SKalle Valo #define HAL_SEQ_WCSS_UMAC_TCL_REG		0x00a44000
44d5c65159SKalle Valo #define HAL_SEQ_WCSS_UMAC_CE0_SRC_REG		0x00a00000
45d5c65159SKalle Valo #define HAL_SEQ_WCSS_UMAC_CE0_DST_REG		0x00a01000
46d5c65159SKalle Valo #define HAL_SEQ_WCSS_UMAC_CE1_SRC_REG		0x00a02000
47d5c65159SKalle Valo #define HAL_SEQ_WCSS_UMAC_CE1_DST_REG		0x00a03000
48d5c65159SKalle Valo #define HAL_SEQ_WCSS_UMAC_WBM_REG		0x00a34000
49d5c65159SKalle Valo 
50d5c65159SKalle Valo /* SW2TCL(x) R0 ring configuration address */
51d5c65159SKalle Valo #define HAL_TCL1_RING_CMN_CTRL_REG		0x00000014
52d5c65159SKalle Valo #define HAL_TCL1_RING_DSCP_TID_MAP		0x0000002c
532b5e665bSKalle Valo #define HAL_TCL1_RING_BASE_LSB(ab)		ab->hw_params.regs->hal_tcl1_ring_base_lsb
542b5e665bSKalle Valo #define HAL_TCL1_RING_BASE_MSB(ab)		ab->hw_params.regs->hal_tcl1_ring_base_msb
552b5e665bSKalle Valo #define HAL_TCL1_RING_ID(ab)			ab->hw_params.regs->hal_tcl1_ring_id
562b5e665bSKalle Valo #define HAL_TCL1_RING_MISC(ab)			ab->hw_params.regs->hal_tcl1_ring_misc
572b5e665bSKalle Valo #define HAL_TCL1_RING_TP_ADDR_LSB(ab) \
582b5e665bSKalle Valo 	ab->hw_params.regs->hal_tcl1_ring_tp_addr_lsb
592b5e665bSKalle Valo #define HAL_TCL1_RING_TP_ADDR_MSB(ab) \
602b5e665bSKalle Valo 	ab->hw_params.regs->hal_tcl1_ring_tp_addr_msb
612b5e665bSKalle Valo #define HAL_TCL1_RING_CONSUMER_INT_SETUP_IX0(ab) \
622b5e665bSKalle Valo 	ab->hw_params.regs->hal_tcl1_ring_consumer_int_setup_ix0
632b5e665bSKalle Valo #define HAL_TCL1_RING_CONSUMER_INT_SETUP_IX1(ab) \
642b5e665bSKalle Valo 	ab->hw_params.regs->hal_tcl1_ring_consumer_int_setup_ix1
652b5e665bSKalle Valo #define HAL_TCL1_RING_MSI1_BASE_LSB(ab) \
662b5e665bSKalle Valo 	ab->hw_params.regs->hal_tcl1_ring_msi1_base_lsb
672b5e665bSKalle Valo #define HAL_TCL1_RING_MSI1_BASE_MSB(ab) \
682b5e665bSKalle Valo 	ab->hw_params.regs->hal_tcl1_ring_msi1_base_msb
692b5e665bSKalle Valo #define HAL_TCL1_RING_MSI1_DATA(ab) \
702b5e665bSKalle Valo 	ab->hw_params.regs->hal_tcl1_ring_msi1_data
712b5e665bSKalle Valo #define HAL_TCL2_RING_BASE_LSB(ab)		ab->hw_params.regs->hal_tcl2_ring_base_lsb
722b5e665bSKalle Valo #define HAL_TCL_RING_BASE_LSB(ab)		ab->hw_params.regs->hal_tcl_ring_base_lsb
73d5c65159SKalle Valo 
742b5e665bSKalle Valo #define HAL_TCL1_RING_MSI1_BASE_LSB_OFFSET(ab)				\
752b5e665bSKalle Valo 	(HAL_TCL1_RING_MSI1_BASE_LSB(ab) - HAL_TCL1_RING_BASE_LSB(ab))
762b5e665bSKalle Valo #define HAL_TCL1_RING_MSI1_BASE_MSB_OFFSET(ab)				\
772b5e665bSKalle Valo 	(HAL_TCL1_RING_MSI1_BASE_MSB(ab) - HAL_TCL1_RING_BASE_LSB(ab))
782b5e665bSKalle Valo #define HAL_TCL1_RING_MSI1_DATA_OFFSET(ab)				\
792b5e665bSKalle Valo 	(HAL_TCL1_RING_MSI1_DATA(ab) - HAL_TCL1_RING_BASE_LSB(ab))
802b5e665bSKalle Valo #define HAL_TCL1_RING_BASE_MSB_OFFSET(ab)				\
812b5e665bSKalle Valo 	(HAL_TCL1_RING_BASE_MSB(ab) - HAL_TCL1_RING_BASE_LSB(ab))
822b5e665bSKalle Valo #define HAL_TCL1_RING_ID_OFFSET(ab)				\
832b5e665bSKalle Valo 	(HAL_TCL1_RING_ID(ab) - HAL_TCL1_RING_BASE_LSB(ab))
842b5e665bSKalle Valo #define HAL_TCL1_RING_CONSR_INT_SETUP_IX0_OFFSET(ab)			\
852b5e665bSKalle Valo 	(HAL_TCL1_RING_CONSUMER_INT_SETUP_IX0(ab) - HAL_TCL1_RING_BASE_LSB(ab))
862b5e665bSKalle Valo #define HAL_TCL1_RING_CONSR_INT_SETUP_IX1_OFFSET(ab) \
872b5e665bSKalle Valo 		(HAL_TCL1_RING_CONSUMER_INT_SETUP_IX1(ab) - HAL_TCL1_RING_BASE_LSB(ab))
882b5e665bSKalle Valo #define HAL_TCL1_RING_TP_ADDR_LSB_OFFSET(ab) \
892b5e665bSKalle Valo 		(HAL_TCL1_RING_TP_ADDR_LSB(ab) - HAL_TCL1_RING_BASE_LSB(ab))
902b5e665bSKalle Valo #define HAL_TCL1_RING_TP_ADDR_MSB_OFFSET(ab) \
912b5e665bSKalle Valo 		(HAL_TCL1_RING_TP_ADDR_MSB(ab) - HAL_TCL1_RING_BASE_LSB(ab))
922b5e665bSKalle Valo #define HAL_TCL1_RING_MISC_OFFSET(ab) \
932b5e665bSKalle Valo 		(HAL_TCL1_RING_MISC(ab) - HAL_TCL1_RING_BASE_LSB(ab))
94d5c65159SKalle Valo 
95d5c65159SKalle Valo /* SW2TCL(x) R2 ring pointers (head/tail) address */
96d5c65159SKalle Valo #define HAL_TCL1_RING_HP			0x00002000
97d5c65159SKalle Valo #define HAL_TCL1_RING_TP			0x00002004
98d5c65159SKalle Valo #define HAL_TCL2_RING_HP			0x00002008
99d5c65159SKalle Valo #define HAL_TCL_RING_HP				0x00002018
100d5c65159SKalle Valo 
101d5c65159SKalle Valo #define HAL_TCL1_RING_TP_OFFSET \
102d5c65159SKalle Valo 		(HAL_TCL1_RING_TP - HAL_TCL1_RING_HP)
103d5c65159SKalle Valo 
104d5c65159SKalle Valo /* TCL STATUS ring address */
1052b5e665bSKalle Valo #define HAL_TCL_STATUS_RING_BASE_LSB(ab) \
1062b5e665bSKalle Valo 	ab->hw_params.regs->hal_tcl_status_ring_base_lsb
107d5c65159SKalle Valo #define HAL_TCL_STATUS_RING_HP			0x00002030
108d5c65159SKalle Valo 
109d5c65159SKalle Valo /* REO2SW(x) R0 ring configuration address */
110d5c65159SKalle Valo #define HAL_REO1_GEN_ENABLE			0x00000000
11126c79927SSriram R #define HAL_REO1_DEST_RING_CTRL_IX_0		0x00000004
11226c79927SSriram R #define HAL_REO1_DEST_RING_CTRL_IX_1		0x00000008
113d5c65159SKalle Valo #define HAL_REO1_DEST_RING_CTRL_IX_2		0x0000000c
114d5c65159SKalle Valo #define HAL_REO1_DEST_RING_CTRL_IX_3		0x00000010
1152b5e665bSKalle Valo #define HAL_REO1_RING_BASE_LSB(ab)		ab->hw_params.regs->hal_reo1_ring_base_lsb
1162b5e665bSKalle Valo #define HAL_REO1_RING_BASE_MSB(ab)		ab->hw_params.regs->hal_reo1_ring_base_msb
1172b5e665bSKalle Valo #define HAL_REO1_RING_ID(ab)			ab->hw_params.regs->hal_reo1_ring_id
1182b5e665bSKalle Valo #define HAL_REO1_RING_MISC(ab)			ab->hw_params.regs->hal_reo1_ring_misc
1192b5e665bSKalle Valo #define HAL_REO1_RING_HP_ADDR_LSB(ab) \
1202b5e665bSKalle Valo 	ab->hw_params.regs->hal_reo1_ring_hp_addr_lsb
1212b5e665bSKalle Valo #define HAL_REO1_RING_HP_ADDR_MSB(ab) \
1222b5e665bSKalle Valo 	ab->hw_params.regs->hal_reo1_ring_hp_addr_msb
1232b5e665bSKalle Valo #define HAL_REO1_RING_PRODUCER_INT_SETUP(ab) \
1242b5e665bSKalle Valo 	ab->hw_params.regs->hal_reo1_ring_producer_int_setup
1252b5e665bSKalle Valo #define HAL_REO1_RING_MSI1_BASE_LSB(ab) \
1262b5e665bSKalle Valo 	ab->hw_params.regs->hal_reo1_ring_msi1_base_lsb
1272b5e665bSKalle Valo #define HAL_REO1_RING_MSI1_BASE_MSB(ab) \
1282b5e665bSKalle Valo 	ab->hw_params.regs->hal_reo1_ring_msi1_base_msb
1292b5e665bSKalle Valo #define HAL_REO1_RING_MSI1_DATA(ab) \
1302b5e665bSKalle Valo 	ab->hw_params.regs->hal_reo1_ring_msi1_data
1312b5e665bSKalle Valo #define HAL_REO2_RING_BASE_LSB(ab)		ab->hw_params.regs->hal_reo2_ring_base_lsb
1322b5e665bSKalle Valo #define HAL_REO1_AGING_THRESH_IX_0(ab) \
1332b5e665bSKalle Valo 	ab->hw_params.regs->hal_reo1_aging_thresh_ix_0
1342b5e665bSKalle Valo #define HAL_REO1_AGING_THRESH_IX_1(ab) \
1352b5e665bSKalle Valo 	ab->hw_params.regs->hal_reo1_aging_thresh_ix_1
1362b5e665bSKalle Valo #define HAL_REO1_AGING_THRESH_IX_2(ab) \
1372b5e665bSKalle Valo 	ab->hw_params.regs->hal_reo1_aging_thresh_ix_2
1382b5e665bSKalle Valo #define HAL_REO1_AGING_THRESH_IX_3(ab) \
1392b5e665bSKalle Valo 	ab->hw_params.regs->hal_reo1_aging_thresh_ix_3
140d5c65159SKalle Valo 
1412b5e665bSKalle Valo #define HAL_REO1_RING_MSI1_BASE_LSB_OFFSET(ab) \
1422b5e665bSKalle Valo 		(HAL_REO1_RING_MSI1_BASE_LSB(ab) - HAL_REO1_RING_BASE_LSB(ab))
1432b5e665bSKalle Valo #define HAL_REO1_RING_MSI1_BASE_MSB_OFFSET(ab) \
1442b5e665bSKalle Valo 		(HAL_REO1_RING_MSI1_BASE_MSB(ab) - HAL_REO1_RING_BASE_LSB(ab))
1452b5e665bSKalle Valo #define HAL_REO1_RING_MSI1_DATA_OFFSET(ab) \
1462b5e665bSKalle Valo 		(HAL_REO1_RING_MSI1_DATA(ab) - HAL_REO1_RING_BASE_LSB(ab))
1472b5e665bSKalle Valo #define HAL_REO1_RING_BASE_MSB_OFFSET(ab) \
1482b5e665bSKalle Valo 		(HAL_REO1_RING_BASE_MSB(ab) - HAL_REO1_RING_BASE_LSB(ab))
1492b5e665bSKalle Valo #define HAL_REO1_RING_ID_OFFSET(ab) (HAL_REO1_RING_ID(ab) - HAL_REO1_RING_BASE_LSB(ab))
1502b5e665bSKalle Valo #define HAL_REO1_RING_PRODUCER_INT_SETUP_OFFSET(ab) \
1512b5e665bSKalle Valo 		(HAL_REO1_RING_PRODUCER_INT_SETUP(ab) - HAL_REO1_RING_BASE_LSB(ab))
1522b5e665bSKalle Valo #define HAL_REO1_RING_HP_ADDR_LSB_OFFSET(ab) \
1532b5e665bSKalle Valo 		(HAL_REO1_RING_HP_ADDR_LSB(ab) - HAL_REO1_RING_BASE_LSB(ab))
1542b5e665bSKalle Valo #define HAL_REO1_RING_HP_ADDR_MSB_OFFSET(ab) \
1552b5e665bSKalle Valo 		(HAL_REO1_RING_HP_ADDR_MSB(ab) - HAL_REO1_RING_BASE_LSB(ab))
1562b5e665bSKalle Valo #define HAL_REO1_RING_MISC_OFFSET(ab) \
1572b5e665bSKalle Valo 	(HAL_REO1_RING_MISC(ab) - HAL_REO1_RING_BASE_LSB(ab))
158d5c65159SKalle Valo 
159d5c65159SKalle Valo /* REO2SW(x) R2 ring pointers (head/tail) address */
1602b5e665bSKalle Valo #define HAL_REO1_RING_HP(ab)			ab->hw_params.regs->hal_reo1_ring_hp
1612b5e665bSKalle Valo #define HAL_REO1_RING_TP(ab)			ab->hw_params.regs->hal_reo1_ring_tp
1622b5e665bSKalle Valo #define HAL_REO2_RING_HP(ab)			ab->hw_params.regs->hal_reo2_ring_hp
163d5c65159SKalle Valo 
1642b5e665bSKalle Valo #define HAL_REO1_RING_TP_OFFSET(ab)	(HAL_REO1_RING_TP(ab) - HAL_REO1_RING_HP(ab))
165d5c65159SKalle Valo 
166d5c65159SKalle Valo /* REO2TCL R0 ring configuration address */
1672b5e665bSKalle Valo #define HAL_REO_TCL_RING_BASE_LSB(ab) \
1682b5e665bSKalle Valo 	ab->hw_params.regs->hal_reo_tcl_ring_base_lsb
169d5c65159SKalle Valo 
170d5c65159SKalle Valo /* REO2TCL R2 ring pointer (head/tail) address */
1712b5e665bSKalle Valo #define HAL_REO_TCL_RING_HP(ab)			ab->hw_params.regs->hal_reo_tcl_ring_hp
172d5c65159SKalle Valo 
173d5c65159SKalle Valo /* REO CMD R0 address */
174d5c65159SKalle Valo #define HAL_REO_CMD_RING_BASE_LSB		0x00000194
175d5c65159SKalle Valo 
176d5c65159SKalle Valo /* REO CMD R2 address */
177d5c65159SKalle Valo #define HAL_REO_CMD_HP				0x00003020
178d5c65159SKalle Valo 
179d5c65159SKalle Valo /* SW2REO R0 address */
180d5c65159SKalle Valo #define HAL_SW2REO_RING_BASE_LSB		0x000001ec
181d5c65159SKalle Valo 
182d5c65159SKalle Valo /* SW2REO R2 address */
183d5c65159SKalle Valo #define HAL_SW2REO_RING_HP			0x00003028
184d5c65159SKalle Valo 
185d5c65159SKalle Valo /* CE ring R0 address */
186d5c65159SKalle Valo #define HAL_CE_DST_RING_BASE_LSB		0x00000000
187d5c65159SKalle Valo #define HAL_CE_DST_STATUS_RING_BASE_LSB		0x00000058
188d5c65159SKalle Valo #define HAL_CE_DST_RING_CTRL			0x000000b0
189d5c65159SKalle Valo 
190d5c65159SKalle Valo /* CE ring R2 address */
191d5c65159SKalle Valo #define HAL_CE_DST_RING_HP			0x00000400
192d5c65159SKalle Valo #define HAL_CE_DST_STATUS_RING_HP		0x00000408
193d5c65159SKalle Valo 
194d5c65159SKalle Valo /* REO status address */
1952b5e665bSKalle Valo #define HAL_REO_STATUS_RING_BASE_LSB(ab) \
1962b5e665bSKalle Valo 	ab->hw_params.regs->hal_reo_status_ring_base_lsb
1972b5e665bSKalle Valo #define HAL_REO_STATUS_HP(ab)			ab->hw_params.regs->hal_reo_status_hp
198d5c65159SKalle Valo 
199d5c65159SKalle Valo /* WBM Idle R0 address */
200d5c65159SKalle Valo #define HAL_WBM_IDLE_LINK_RING_BASE_LSB		0x00000860
201d5c65159SKalle Valo #define HAL_WBM_IDLE_LINK_RING_MISC_ADDR	0x00000870
202d5c65159SKalle Valo #define HAL_WBM_R0_IDLE_LIST_CONTROL_ADDR	0x00000048
203d5c65159SKalle Valo #define HAL_WBM_R0_IDLE_LIST_SIZE_ADDR		0x0000004c
204d5c65159SKalle Valo #define HAL_WBM_SCATTERED_RING_BASE_LSB		0x00000058
205d5c65159SKalle Valo #define HAL_WBM_SCATTERED_RING_BASE_MSB		0x0000005c
206d5c65159SKalle Valo #define HAL_WBM_SCATTERED_DESC_PTR_HEAD_INFO_IX0 0x00000068
207d5c65159SKalle Valo #define HAL_WBM_SCATTERED_DESC_PTR_HEAD_INFO_IX1 0x0000006c
208d5c65159SKalle Valo #define HAL_WBM_SCATTERED_DESC_PTR_TAIL_INFO_IX0 0x00000078
209d5c65159SKalle Valo #define HAL_WBM_SCATTERED_DESC_PTR_TAIL_INFO_IX1 0x0000007c
210d5c65159SKalle Valo #define HAL_WBM_SCATTERED_DESC_PTR_HP_ADDR	 0x00000084
211d5c65159SKalle Valo 
212d5c65159SKalle Valo /* WBM Idle R2 address */
213d5c65159SKalle Valo #define HAL_WBM_IDLE_LINK_RING_HP		0x000030b0
214d5c65159SKalle Valo 
215d5c65159SKalle Valo /* SW2WBM R0 release address */
216d5c65159SKalle Valo #define HAL_WBM_RELEASE_RING_BASE_LSB		0x000001d8
217d5c65159SKalle Valo 
218d5c65159SKalle Valo /* SW2WBM R2 release address */
219d5c65159SKalle Valo #define HAL_WBM_RELEASE_RING_HP			0x00003018
220d5c65159SKalle Valo 
221d5c65159SKalle Valo /* WBM2SW R0 release address */
222d5c65159SKalle Valo #define HAL_WBM0_RELEASE_RING_BASE_LSB		0x00000910
223d5c65159SKalle Valo #define HAL_WBM1_RELEASE_RING_BASE_LSB		0x00000968
224d5c65159SKalle Valo 
225d5c65159SKalle Valo /* WBM2SW R2 release address */
226d5c65159SKalle Valo #define HAL_WBM0_RELEASE_RING_HP		0x000030c0
227d5c65159SKalle Valo #define HAL_WBM1_RELEASE_RING_HP		0x000030c8
228d5c65159SKalle Valo 
229d5c65159SKalle Valo /* TCL ring feild mask and offset */
230d5c65159SKalle Valo #define HAL_TCL1_RING_BASE_MSB_RING_SIZE		GENMASK(27, 8)
231d5c65159SKalle Valo #define HAL_TCL1_RING_BASE_MSB_RING_BASE_ADDR_MSB	GENMASK(7, 0)
232d5c65159SKalle Valo #define HAL_TCL1_RING_ID_ENTRY_SIZE			GENMASK(7, 0)
233d5c65159SKalle Valo #define HAL_TCL1_RING_MISC_MSI_LOOPCNT_DISABLE		BIT(1)
234d5c65159SKalle Valo #define HAL_TCL1_RING_MISC_MSI_SWAP			BIT(3)
235d5c65159SKalle Valo #define HAL_TCL1_RING_MISC_HOST_FW_SWAP			BIT(4)
236d5c65159SKalle Valo #define HAL_TCL1_RING_MISC_DATA_TLV_SWAP		BIT(5)
237d5c65159SKalle Valo #define HAL_TCL1_RING_MISC_SRNG_ENABLE			BIT(6)
238d5c65159SKalle Valo #define HAL_TCL1_RING_CONSR_INT_SETUP_IX0_INTR_TMR_THOLD   GENMASK(31, 16)
239d5c65159SKalle Valo #define HAL_TCL1_RING_CONSR_INT_SETUP_IX0_BATCH_COUNTER_THOLD GENMASK(14, 0)
240d5c65159SKalle Valo #define HAL_TCL1_RING_CONSR_INT_SETUP_IX1_LOW_THOLD	GENMASK(15, 0)
241d5c65159SKalle Valo #define HAL_TCL1_RING_MSI1_BASE_MSB_MSI1_ENABLE		BIT(8)
242d5c65159SKalle Valo #define HAL_TCL1_RING_MSI1_BASE_MSB_ADDR		GENMASK(7, 0)
243d5c65159SKalle Valo #define HAL_TCL1_RING_CMN_CTRL_DSCP_TID_MAP_PROG_EN	BIT(17)
244d5c65159SKalle Valo #define HAL_TCL1_RING_FIELD_DSCP_TID_MAP		GENMASK(31, 0)
245d5c65159SKalle Valo #define HAL_TCL1_RING_FIELD_DSCP_TID_MAP0		GENMASK(2, 0)
246d5c65159SKalle Valo #define HAL_TCL1_RING_FIELD_DSCP_TID_MAP1		GENMASK(5, 3)
247d5c65159SKalle Valo #define HAL_TCL1_RING_FIELD_DSCP_TID_MAP2		GENMASK(8, 6)
248d5c65159SKalle Valo #define HAL_TCL1_RING_FIELD_DSCP_TID_MAP3		GENMASK(11, 9)
249d5c65159SKalle Valo #define HAL_TCL1_RING_FIELD_DSCP_TID_MAP4		GENMASK(14, 12)
250d5c65159SKalle Valo #define HAL_TCL1_RING_FIELD_DSCP_TID_MAP5		GENMASK(17, 15)
251d5c65159SKalle Valo #define HAL_TCL1_RING_FIELD_DSCP_TID_MAP6		GENMASK(20, 18)
252d5c65159SKalle Valo #define HAL_TCL1_RING_FIELD_DSCP_TID_MAP7		GENMASK(23, 21)
253d5c65159SKalle Valo 
254d5c65159SKalle Valo /* REO ring feild mask and offset */
255d5c65159SKalle Valo #define HAL_REO1_RING_BASE_MSB_RING_SIZE		GENMASK(27, 8)
256d5c65159SKalle Valo #define HAL_REO1_RING_BASE_MSB_RING_BASE_ADDR_MSB	GENMASK(7, 0)
257d5c65159SKalle Valo #define HAL_REO1_RING_ID_RING_ID			GENMASK(15, 8)
258d5c65159SKalle Valo #define HAL_REO1_RING_ID_ENTRY_SIZE			GENMASK(7, 0)
259d5c65159SKalle Valo #define HAL_REO1_RING_MISC_MSI_SWAP			BIT(3)
260d5c65159SKalle Valo #define HAL_REO1_RING_MISC_HOST_FW_SWAP			BIT(4)
261d5c65159SKalle Valo #define HAL_REO1_RING_MISC_DATA_TLV_SWAP		BIT(5)
262d5c65159SKalle Valo #define HAL_REO1_RING_MISC_SRNG_ENABLE			BIT(6)
263d5c65159SKalle Valo #define HAL_REO1_RING_PRDR_INT_SETUP_INTR_TMR_THOLD	GENMASK(31, 16)
264d5c65159SKalle Valo #define HAL_REO1_RING_PRDR_INT_SETUP_BATCH_COUNTER_THOLD GENMASK(14, 0)
265d5c65159SKalle Valo #define HAL_REO1_RING_MSI1_BASE_MSB_MSI1_ENABLE		BIT(8)
266d5c65159SKalle Valo #define HAL_REO1_RING_MSI1_BASE_MSB_ADDR		GENMASK(7, 0)
267d5c65159SKalle Valo #define HAL_REO1_GEN_ENABLE_FRAG_DST_RING		GENMASK(25, 23)
268d5c65159SKalle Valo #define HAL_REO1_GEN_ENABLE_AGING_LIST_ENABLE		BIT(2)
269d5c65159SKalle Valo #define HAL_REO1_GEN_ENABLE_AGING_FLUSH_ENABLE		BIT(3)
270d5c65159SKalle Valo 
271d5c65159SKalle Valo /* CE ring bit field mask and shift */
272d5c65159SKalle Valo #define HAL_CE_DST_R0_DEST_CTRL_MAX_LEN			GENMASK(15, 0)
273d5c65159SKalle Valo 
274d5c65159SKalle Valo #define HAL_ADDR_LSB_REG_MASK				0xffffffff
275d5c65159SKalle Valo 
276d5c65159SKalle Valo #define HAL_ADDR_MSB_REG_SHIFT				32
277d5c65159SKalle Valo 
278d5c65159SKalle Valo /* WBM ring bit field mask and shift */
279d5c65159SKalle Valo #define HAL_WBM_LINK_DESC_IDLE_LIST_MODE		BIT(1)
280d5c65159SKalle Valo #define HAL_WBM_SCATTER_BUFFER_SIZE			GENMASK(10, 2)
281d5c65159SKalle Valo #define HAL_WBM_SCATTER_RING_SIZE_OF_IDLE_LINK_DESC_LIST GENMASK(31, 16)
282d5c65159SKalle Valo #define HAL_WBM_SCATTERED_DESC_MSB_BASE_ADDR_39_32	GENMASK(7, 0)
283d5c65159SKalle Valo #define HAL_WBM_SCATTERED_DESC_MSB_BASE_ADDR_MATCH_TAG	GENMASK(31, 8)
284d5c65159SKalle Valo 
285d5c65159SKalle Valo #define HAL_WBM_SCATTERED_DESC_HEAD_P_OFFSET_IX1	GENMASK(20, 8)
286d5c65159SKalle Valo #define HAL_WBM_SCATTERED_DESC_TAIL_P_OFFSET_IX1	GENMASK(20, 8)
287d5c65159SKalle Valo 
288d5c65159SKalle Valo #define BASE_ADDR_MATCH_TAG_VAL 0x5
289d5c65159SKalle Valo 
290d5c65159SKalle Valo #define HAL_REO_REO2SW1_RING_BASE_MSB_RING_SIZE		0x000fffff
291d5c65159SKalle Valo #define HAL_REO_REO2TCL_RING_BASE_MSB_RING_SIZE		0x000fffff
292d5c65159SKalle Valo #define HAL_REO_SW2REO_RING_BASE_MSB_RING_SIZE		0x0000ffff
293d5c65159SKalle Valo #define HAL_REO_CMD_RING_BASE_MSB_RING_SIZE		0x0000ffff
294d5c65159SKalle Valo #define HAL_REO_STATUS_RING_BASE_MSB_RING_SIZE		0x0000ffff
295d5c65159SKalle Valo #define HAL_SW2TCL1_RING_BASE_MSB_RING_SIZE		0x000fffff
296d5c65159SKalle Valo #define HAL_SW2TCL1_CMD_RING_BASE_MSB_RING_SIZE		0x000fffff
297d5c65159SKalle Valo #define HAL_TCL_STATUS_RING_BASE_MSB_RING_SIZE		0x0000ffff
298d5c65159SKalle Valo #define HAL_CE_SRC_RING_BASE_MSB_RING_SIZE		0x0000ffff
299d5c65159SKalle Valo #define HAL_CE_DST_RING_BASE_MSB_RING_SIZE		0x0000ffff
300d5c65159SKalle Valo #define HAL_CE_DST_STATUS_RING_BASE_MSB_RING_SIZE	0x0000ffff
301d5c65159SKalle Valo #define HAL_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE	0x0000ffff
302d5c65159SKalle Valo #define HAL_SW2WBM_RELEASE_RING_BASE_MSB_RING_SIZE	0x0000ffff
303d5c65159SKalle Valo #define HAL_WBM2SW_RELEASE_RING_BASE_MSB_RING_SIZE	0x000fffff
304d5c65159SKalle Valo #define HAL_RXDMA_RING_MAX_SIZE				0x0000ffff
305d5c65159SKalle Valo 
306d5c65159SKalle Valo #define HAL_RX_DESC_SIZE (sizeof(struct hal_rx_desc))
307d5c65159SKalle Valo 
308d5c65159SKalle Valo /* Add any other errors here and return them in
309d5c65159SKalle Valo  * ath11k_hal_rx_desc_get_err().
310d5c65159SKalle Valo  */
311d5c65159SKalle Valo 
312d5c65159SKalle Valo enum hal_srng_ring_id {
313d5c65159SKalle Valo 	HAL_SRNG_RING_ID_REO2SW1 = 0,
314d5c65159SKalle Valo 	HAL_SRNG_RING_ID_REO2SW2,
315d5c65159SKalle Valo 	HAL_SRNG_RING_ID_REO2SW3,
316d5c65159SKalle Valo 	HAL_SRNG_RING_ID_REO2SW4,
317d5c65159SKalle Valo 	HAL_SRNG_RING_ID_REO2TCL,
318d5c65159SKalle Valo 	HAL_SRNG_RING_ID_SW2REO,
319d5c65159SKalle Valo 
320d5c65159SKalle Valo 	HAL_SRNG_RING_ID_REO_CMD = 8,
321d5c65159SKalle Valo 	HAL_SRNG_RING_ID_REO_STATUS,
322d5c65159SKalle Valo 
323d5c65159SKalle Valo 	HAL_SRNG_RING_ID_SW2TCL1 = 16,
324d5c65159SKalle Valo 	HAL_SRNG_RING_ID_SW2TCL2,
325d5c65159SKalle Valo 	HAL_SRNG_RING_ID_SW2TCL3,
326d5c65159SKalle Valo 	HAL_SRNG_RING_ID_SW2TCL4,
327d5c65159SKalle Valo 
328d5c65159SKalle Valo 	HAL_SRNG_RING_ID_SW2TCL_CMD = 24,
329d5c65159SKalle Valo 	HAL_SRNG_RING_ID_TCL_STATUS,
330d5c65159SKalle Valo 
331d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE0_SRC = 32,
332d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE1_SRC,
333d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE2_SRC,
334d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE3_SRC,
335d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE4_SRC,
336d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE5_SRC,
337d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE6_SRC,
338d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE7_SRC,
339d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE8_SRC,
340d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE9_SRC,
341d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE10_SRC,
342d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE11_SRC,
343d5c65159SKalle Valo 
344d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE0_DST = 56,
345d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE1_DST,
346d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE2_DST,
347d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE3_DST,
348d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE4_DST,
349d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE5_DST,
350d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE6_DST,
351d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE7_DST,
352d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE8_DST,
353d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE9_DST,
354d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE10_DST,
355d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE11_DST,
356d5c65159SKalle Valo 
357d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE0_DST_STATUS = 80,
358d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE1_DST_STATUS,
359d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE2_DST_STATUS,
360d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE3_DST_STATUS,
361d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE4_DST_STATUS,
362d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE5_DST_STATUS,
363d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE6_DST_STATUS,
364d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE7_DST_STATUS,
365d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE8_DST_STATUS,
366d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE9_DST_STATUS,
367d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE10_DST_STATUS,
368d5c65159SKalle Valo 	HAL_SRNG_RING_ID_CE11_DST_STATUS,
369d5c65159SKalle Valo 
370d5c65159SKalle Valo 	HAL_SRNG_RING_ID_WBM_IDLE_LINK = 104,
371d5c65159SKalle Valo 	HAL_SRNG_RING_ID_WBM_SW_RELEASE,
372d5c65159SKalle Valo 	HAL_SRNG_RING_ID_WBM2SW0_RELEASE,
373d5c65159SKalle Valo 	HAL_SRNG_RING_ID_WBM2SW1_RELEASE,
374d5c65159SKalle Valo 	HAL_SRNG_RING_ID_WBM2SW2_RELEASE,
375d5c65159SKalle Valo 	HAL_SRNG_RING_ID_WBM2SW3_RELEASE,
376d5c65159SKalle Valo 
377d5c65159SKalle Valo 	HAL_SRNG_RING_ID_UMAC_ID_END = 127,
378d5c65159SKalle Valo 	HAL_SRNG_RING_ID_LMAC1_ID_START,
379d5c65159SKalle Valo 
380d5c65159SKalle Valo 	HAL_SRNG_RING_ID_WMAC1_SW2RXDMA0_BUF = HAL_SRNG_RING_ID_LMAC1_ID_START,
381d5c65159SKalle Valo 	HAL_SRNG_RING_ID_WMAC1_SW2RXDMA1_BUF,
382d5c65159SKalle Valo 	HAL_SRNG_RING_ID_WMAC1_SW2RXDMA2_BUF,
383d5c65159SKalle Valo 	HAL_SRNG_RING_ID_WMAC1_SW2RXDMA0_STATBUF,
384d5c65159SKalle Valo 	HAL_SRNG_RING_ID_WMAC1_SW2RXDMA1_STATBUF,
385d5c65159SKalle Valo 	HAL_SRNG_RING_ID_WMAC1_RXDMA2SW0,
386d5c65159SKalle Valo 	HAL_SRNG_RING_ID_WMAC1_RXDMA2SW1,
387d5c65159SKalle Valo 	HAL_SRNG_RING_ID_WMAC1_SW2RXDMA1_DESC,
388d5c65159SKalle Valo 	HAL_SRNG_RING_ID_RXDMA_DIR_BUF,
389d5c65159SKalle Valo 
390d5c65159SKalle Valo 	HAL_SRNG_RING_ID_LMAC1_ID_END = 143
391d5c65159SKalle Valo };
392d5c65159SKalle Valo 
393d5c65159SKalle Valo /* SRNG registers are split into two groups R0 and R2 */
394d5c65159SKalle Valo #define HAL_SRNG_REG_GRP_R0	0
395d5c65159SKalle Valo #define HAL_SRNG_REG_GRP_R2	1
396d5c65159SKalle Valo #define HAL_SRNG_NUM_REG_GRP    2
397d5c65159SKalle Valo 
398d5c65159SKalle Valo #define HAL_SRNG_NUM_LMACS      3
399d5c65159SKalle Valo #define HAL_SRNG_REO_EXCEPTION  HAL_SRNG_RING_ID_REO2SW1
400d5c65159SKalle Valo #define HAL_SRNG_RINGS_PER_LMAC (HAL_SRNG_RING_ID_LMAC1_ID_END - \
401d5c65159SKalle Valo 				 HAL_SRNG_RING_ID_LMAC1_ID_START)
402d5c65159SKalle Valo #define HAL_SRNG_NUM_LMAC_RINGS (HAL_SRNG_NUM_LMACS * HAL_SRNG_RINGS_PER_LMAC)
403d5c65159SKalle Valo #define HAL_SRNG_RING_ID_MAX    (HAL_SRNG_RING_ID_UMAC_ID_END + \
404d5c65159SKalle Valo 				 HAL_SRNG_NUM_LMAC_RINGS)
405d5c65159SKalle Valo 
406d5c65159SKalle Valo enum hal_ring_type {
407d5c65159SKalle Valo 	HAL_REO_DST,
408d5c65159SKalle Valo 	HAL_REO_EXCEPTION,
409d5c65159SKalle Valo 	HAL_REO_REINJECT,
410d5c65159SKalle Valo 	HAL_REO_CMD,
411d5c65159SKalle Valo 	HAL_REO_STATUS,
412d5c65159SKalle Valo 	HAL_TCL_DATA,
413d5c65159SKalle Valo 	HAL_TCL_CMD,
414d5c65159SKalle Valo 	HAL_TCL_STATUS,
415d5c65159SKalle Valo 	HAL_CE_SRC,
416d5c65159SKalle Valo 	HAL_CE_DST,
417d5c65159SKalle Valo 	HAL_CE_DST_STATUS,
418d5c65159SKalle Valo 	HAL_WBM_IDLE_LINK,
419d5c65159SKalle Valo 	HAL_SW2WBM_RELEASE,
420d5c65159SKalle Valo 	HAL_WBM2SW_RELEASE,
421d5c65159SKalle Valo 	HAL_RXDMA_BUF,
422d5c65159SKalle Valo 	HAL_RXDMA_DST,
423d5c65159SKalle Valo 	HAL_RXDMA_MONITOR_BUF,
424d5c65159SKalle Valo 	HAL_RXDMA_MONITOR_STATUS,
425d5c65159SKalle Valo 	HAL_RXDMA_MONITOR_DST,
426d5c65159SKalle Valo 	HAL_RXDMA_MONITOR_DESC,
427d5c65159SKalle Valo 	HAL_RXDMA_DIR_BUF,
428d5c65159SKalle Valo 	HAL_MAX_RING_TYPES,
429d5c65159SKalle Valo };
430d5c65159SKalle Valo 
431d5c65159SKalle Valo #define HAL_RX_MAX_BA_WINDOW	256
432d5c65159SKalle Valo 
433d5c65159SKalle Valo #define HAL_DEFAULT_REO_TIMEOUT_USEC		(40 * 1000)
434d5c65159SKalle Valo 
435d5c65159SKalle Valo /**
436d5c65159SKalle Valo  * enum hal_reo_cmd_type: Enum for REO command type
437d5c65159SKalle Valo  * @CMD_GET_QUEUE_STATS: Get REO queue status/stats
438d5c65159SKalle Valo  * @CMD_FLUSH_QUEUE: Flush all frames in REO queue
439d5c65159SKalle Valo  * @CMD_FLUSH_CACHE: Flush descriptor entries in the cache
440d5c65159SKalle Valo  * @CMD_UNBLOCK_CACHE: Unblock a descriptor's address that was blocked
441d5c65159SKalle Valo  *      earlier with a 'REO_FLUSH_CACHE' command
442d5c65159SKalle Valo  * @CMD_FLUSH_TIMEOUT_LIST: Flush buffers/descriptors from timeout list
443d5c65159SKalle Valo  * @CMD_UPDATE_RX_REO_QUEUE: Update REO queue settings
444d5c65159SKalle Valo  */
445d5c65159SKalle Valo enum hal_reo_cmd_type {
446d5c65159SKalle Valo 	HAL_REO_CMD_GET_QUEUE_STATS     = 0,
447d5c65159SKalle Valo 	HAL_REO_CMD_FLUSH_QUEUE         = 1,
448d5c65159SKalle Valo 	HAL_REO_CMD_FLUSH_CACHE         = 2,
449d5c65159SKalle Valo 	HAL_REO_CMD_UNBLOCK_CACHE       = 3,
450d5c65159SKalle Valo 	HAL_REO_CMD_FLUSH_TIMEOUT_LIST  = 4,
451d5c65159SKalle Valo 	HAL_REO_CMD_UPDATE_RX_QUEUE     = 5,
452d5c65159SKalle Valo };
453d5c65159SKalle Valo 
454d5c65159SKalle Valo /**
455d5c65159SKalle Valo  * enum hal_reo_cmd_status: Enum for execution status of REO command
456d5c65159SKalle Valo  * @HAL_REO_CMD_SUCCESS: Command has successfully executed
457d5c65159SKalle Valo  * @HAL_REO_CMD_BLOCKED: Command could not be executed as the queue
458d5c65159SKalle Valo  *			 or cache was blocked
459d5c65159SKalle Valo  * @HAL_REO_CMD_FAILED: Command execution failed, could be due to
460d5c65159SKalle Valo  *			invalid queue desc
461d5c65159SKalle Valo  * @HAL_REO_CMD_RESOURCE_BLOCKED:
462d5c65159SKalle Valo  * @HAL_REO_CMD_DRAIN:
463d5c65159SKalle Valo  */
464d5c65159SKalle Valo enum hal_reo_cmd_status {
465d5c65159SKalle Valo 	HAL_REO_CMD_SUCCESS		= 0,
466d5c65159SKalle Valo 	HAL_REO_CMD_BLOCKED		= 1,
467d5c65159SKalle Valo 	HAL_REO_CMD_FAILED		= 2,
468d5c65159SKalle Valo 	HAL_REO_CMD_RESOURCE_BLOCKED	= 3,
469d5c65159SKalle Valo 	HAL_REO_CMD_DRAIN		= 0xff,
470d5c65159SKalle Valo };
471d5c65159SKalle Valo 
472d5c65159SKalle Valo struct hal_wbm_idle_scatter_list {
473d5c65159SKalle Valo 	dma_addr_t paddr;
474d5c65159SKalle Valo 	struct hal_wbm_link_desc *vaddr;
475d5c65159SKalle Valo };
476d5c65159SKalle Valo 
477d5c65159SKalle Valo struct hal_srng_params {
478d5c65159SKalle Valo 	dma_addr_t ring_base_paddr;
479d5c65159SKalle Valo 	u32 *ring_base_vaddr;
480d5c65159SKalle Valo 	int num_entries;
481d5c65159SKalle Valo 	u32 intr_batch_cntr_thres_entries;
482d5c65159SKalle Valo 	u32 intr_timer_thres_us;
483d5c65159SKalle Valo 	u32 flags;
484d5c65159SKalle Valo 	u32 max_buffer_len;
485d5c65159SKalle Valo 	u32 low_threshold;
486c4eacabeSGovind Singh 	dma_addr_t msi_addr;
487c4eacabeSGovind Singh 	u32 msi_data;
488d5c65159SKalle Valo 
489d5c65159SKalle Valo 	/* Add more params as needed */
490d5c65159SKalle Valo };
491d5c65159SKalle Valo 
492d5c65159SKalle Valo enum hal_srng_dir {
493d5c65159SKalle Valo 	HAL_SRNG_DIR_SRC,
494d5c65159SKalle Valo 	HAL_SRNG_DIR_DST
495d5c65159SKalle Valo };
496d5c65159SKalle Valo 
497d5c65159SKalle Valo /* srng flags */
498d5c65159SKalle Valo #define HAL_SRNG_FLAGS_MSI_SWAP			0x00000008
499d5c65159SKalle Valo #define HAL_SRNG_FLAGS_RING_PTR_SWAP		0x00000010
500d5c65159SKalle Valo #define HAL_SRNG_FLAGS_DATA_TLV_SWAP		0x00000020
501d5c65159SKalle Valo #define HAL_SRNG_FLAGS_LOW_THRESH_INTR_EN	0x00010000
502d5c65159SKalle Valo #define HAL_SRNG_FLAGS_MSI_INTR			0x00020000
503d5c65159SKalle Valo #define HAL_SRNG_FLAGS_LMAC_RING		0x80000000
504d5c65159SKalle Valo 
505d5c65159SKalle Valo #define HAL_SRNG_TLV_HDR_TAG		GENMASK(9, 1)
506d5c65159SKalle Valo #define HAL_SRNG_TLV_HDR_LEN		GENMASK(25, 10)
507d5c65159SKalle Valo 
508d5c65159SKalle Valo /* Common SRNG ring structure for source and destination rings */
509d5c65159SKalle Valo struct hal_srng {
510d5c65159SKalle Valo 	/* Unique SRNG ring ID */
511d5c65159SKalle Valo 	u8 ring_id;
512d5c65159SKalle Valo 
513d5c65159SKalle Valo 	/* Ring initialization done */
514d5c65159SKalle Valo 	u8 initialized;
515d5c65159SKalle Valo 
516d5c65159SKalle Valo 	/* Interrupt/MSI value assigned to this ring */
517d5c65159SKalle Valo 	int irq;
518d5c65159SKalle Valo 
519d5c65159SKalle Valo 	/* Physical base address of the ring */
520d5c65159SKalle Valo 	dma_addr_t ring_base_paddr;
521d5c65159SKalle Valo 
522d5c65159SKalle Valo 	/* Virtual base address of the ring */
523d5c65159SKalle Valo 	u32 *ring_base_vaddr;
524d5c65159SKalle Valo 
525d5c65159SKalle Valo 	/* Number of entries in ring */
526d5c65159SKalle Valo 	u32 num_entries;
527d5c65159SKalle Valo 
528d5c65159SKalle Valo 	/* Ring size */
529d5c65159SKalle Valo 	u32 ring_size;
530d5c65159SKalle Valo 
531d5c65159SKalle Valo 	/* Ring size mask */
532d5c65159SKalle Valo 	u32 ring_size_mask;
533d5c65159SKalle Valo 
534d5c65159SKalle Valo 	/* Size of ring entry */
535d5c65159SKalle Valo 	u32 entry_size;
536d5c65159SKalle Valo 
537d5c65159SKalle Valo 	/* Interrupt timer threshold - in micro seconds */
538d5c65159SKalle Valo 	u32 intr_timer_thres_us;
539d5c65159SKalle Valo 
540d5c65159SKalle Valo 	/* Interrupt batch counter threshold - in number of ring entries */
541d5c65159SKalle Valo 	u32 intr_batch_cntr_thres_entries;
542d5c65159SKalle Valo 
543d5c65159SKalle Valo 	/* MSI Address */
544d5c65159SKalle Valo 	dma_addr_t msi_addr;
545d5c65159SKalle Valo 
546d5c65159SKalle Valo 	/* MSI data */
547d5c65159SKalle Valo 	u32 msi_data;
548d5c65159SKalle Valo 
549d5c65159SKalle Valo 	/* Misc flags */
550d5c65159SKalle Valo 	u32 flags;
551d5c65159SKalle Valo 
552d5c65159SKalle Valo 	/* Lock for serializing ring index updates */
553d5c65159SKalle Valo 	spinlock_t lock;
554d5c65159SKalle Valo 
555d5c65159SKalle Valo 	/* Start offset of SRNG register groups for this ring
556d5c65159SKalle Valo 	 * TBD: See if this is required - register address can be derived
557d5c65159SKalle Valo 	 * from ring ID
558d5c65159SKalle Valo 	 */
559d5c65159SKalle Valo 	u32 hwreg_base[HAL_SRNG_NUM_REG_GRP];
560d5c65159SKalle Valo 
5615118935bSManikanta Pubbisetty 	u64 timestamp;
5625118935bSManikanta Pubbisetty 
563d5c65159SKalle Valo 	/* Source or Destination ring */
564d5c65159SKalle Valo 	enum hal_srng_dir ring_dir;
565d5c65159SKalle Valo 
566d5c65159SKalle Valo 	union {
567d5c65159SKalle Valo 		struct {
568d5c65159SKalle Valo 			/* SW tail pointer */
569d5c65159SKalle Valo 			u32 tp;
570d5c65159SKalle Valo 
571d5c65159SKalle Valo 			/* Shadow head pointer location to be updated by HW */
572d5c65159SKalle Valo 			volatile u32 *hp_addr;
573d5c65159SKalle Valo 
574d5c65159SKalle Valo 			/* Cached head pointer */
575d5c65159SKalle Valo 			u32 cached_hp;
576d5c65159SKalle Valo 
577d5c65159SKalle Valo 			/* Tail pointer location to be updated by SW - This
578d5c65159SKalle Valo 			 * will be a register address and need not be
579d5c65159SKalle Valo 			 * accessed through SW structure
580d5c65159SKalle Valo 			 */
581d5c65159SKalle Valo 			u32 *tp_addr;
582d5c65159SKalle Valo 
583d5c65159SKalle Valo 			/* Current SW loop cnt */
584d5c65159SKalle Valo 			u32 loop_cnt;
585d5c65159SKalle Valo 
586d5c65159SKalle Valo 			/* max transfer size */
587d5c65159SKalle Valo 			u16 max_buffer_length;
5885118935bSManikanta Pubbisetty 
5895118935bSManikanta Pubbisetty 			/* head pointer at access end */
5905118935bSManikanta Pubbisetty 			u32 last_hp;
591d5c65159SKalle Valo 		} dst_ring;
592d5c65159SKalle Valo 
593d5c65159SKalle Valo 		struct {
594d5c65159SKalle Valo 			/* SW head pointer */
595d5c65159SKalle Valo 			u32 hp;
596d5c65159SKalle Valo 
597d5c65159SKalle Valo 			/* SW reap head pointer */
598d5c65159SKalle Valo 			u32 reap_hp;
599d5c65159SKalle Valo 
600d5c65159SKalle Valo 			/* Shadow tail pointer location to be updated by HW */
601d5c65159SKalle Valo 			u32 *tp_addr;
602d5c65159SKalle Valo 
603d5c65159SKalle Valo 			/* Cached tail pointer */
604d5c65159SKalle Valo 			u32 cached_tp;
605d5c65159SKalle Valo 
606d5c65159SKalle Valo 			/* Head pointer location to be updated by SW - This
607d5c65159SKalle Valo 			 * will be a register address and need not be accessed
608d5c65159SKalle Valo 			 * through SW structure
609d5c65159SKalle Valo 			 */
610d5c65159SKalle Valo 			u32 *hp_addr;
611d5c65159SKalle Valo 
612d5c65159SKalle Valo 			/* Low threshold - in number of ring entries */
613d5c65159SKalle Valo 			u32 low_threshold;
6145118935bSManikanta Pubbisetty 
6155118935bSManikanta Pubbisetty 			/* tail pointer at access end */
6165118935bSManikanta Pubbisetty 			u32 last_tp;
617d5c65159SKalle Valo 		} src_ring;
618d5c65159SKalle Valo 	} u;
619d5c65159SKalle Valo };
620d5c65159SKalle Valo 
621d5c65159SKalle Valo /* Interrupt mitigation - Batch threshold in terms of numer of frames */
622d5c65159SKalle Valo #define HAL_SRNG_INT_BATCH_THRESHOLD_TX 256
623d5c65159SKalle Valo #define HAL_SRNG_INT_BATCH_THRESHOLD_RX 128
624d5c65159SKalle Valo #define HAL_SRNG_INT_BATCH_THRESHOLD_OTHER 1
625d5c65159SKalle Valo 
626d5c65159SKalle Valo /* Interrupt mitigation - timer threshold in us */
627d5c65159SKalle Valo #define HAL_SRNG_INT_TIMER_THRESHOLD_TX 1000
628d5c65159SKalle Valo #define HAL_SRNG_INT_TIMER_THRESHOLD_RX 500
629bd902b1bSKarthikeyan Periyasamy #define HAL_SRNG_INT_TIMER_THRESHOLD_OTHER 256
630d5c65159SKalle Valo 
631d5c65159SKalle Valo /* HW SRNG configuration table */
632d5c65159SKalle Valo struct hal_srng_config {
633d5c65159SKalle Valo 	int start_ring_id;
634d5c65159SKalle Valo 	u16 max_rings;
635d5c65159SKalle Valo 	u16 entry_size;
636d5c65159SKalle Valo 	u32 reg_start[HAL_SRNG_NUM_REG_GRP];
637d5c65159SKalle Valo 	u16 reg_size[HAL_SRNG_NUM_REG_GRP];
638d5c65159SKalle Valo 	u8 lmac_ring;
639d5c65159SKalle Valo 	enum hal_srng_dir ring_dir;
640d5c65159SKalle Valo 	u32 max_size;
641d5c65159SKalle Valo };
642d5c65159SKalle Valo 
643d5c65159SKalle Valo /**
644d5c65159SKalle Valo  * enum hal_rx_buf_return_buf_manager
645d5c65159SKalle Valo  *
646d5c65159SKalle Valo  * @HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
647d5c65159SKalle Valo  * @HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
648d5c65159SKalle Valo  *	descriptor list.
649d5c65159SKalle Valo  * @HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
650d5c65159SKalle Valo  * @HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
651d5c65159SKalle Valo  * @HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
652d5c65159SKalle Valo  * @HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
653d5c65159SKalle Valo  * @HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
654d5c65159SKalle Valo  */
655d5c65159SKalle Valo 
656d5c65159SKalle Valo enum hal_rx_buf_return_buf_manager {
657d5c65159SKalle Valo 	HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST,
658d5c65159SKalle Valo 	HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST,
659d5c65159SKalle Valo 	HAL_RX_BUF_RBM_FW_BM,
660d5c65159SKalle Valo 	HAL_RX_BUF_RBM_SW0_BM,
661d5c65159SKalle Valo 	HAL_RX_BUF_RBM_SW1_BM,
662d5c65159SKalle Valo 	HAL_RX_BUF_RBM_SW2_BM,
663d5c65159SKalle Valo 	HAL_RX_BUF_RBM_SW3_BM,
664d5c65159SKalle Valo };
665d5c65159SKalle Valo 
666d5c65159SKalle Valo #define HAL_SRNG_DESC_LOOP_CNT		0xf0000000
667d5c65159SKalle Valo 
668d5c65159SKalle Valo #define HAL_REO_CMD_FLG_NEED_STATUS		BIT(0)
669d5c65159SKalle Valo #define HAL_REO_CMD_FLG_STATS_CLEAR		BIT(1)
670d5c65159SKalle Valo #define HAL_REO_CMD_FLG_FLUSH_BLOCK_LATER	BIT(2)
671d5c65159SKalle Valo #define HAL_REO_CMD_FLG_FLUSH_RELEASE_BLOCKING	BIT(3)
672d5c65159SKalle Valo #define HAL_REO_CMD_FLG_FLUSH_NO_INVAL		BIT(4)
673d5c65159SKalle Valo #define HAL_REO_CMD_FLG_FLUSH_FWD_ALL_MPDUS	BIT(5)
674d5c65159SKalle Valo #define HAL_REO_CMD_FLG_FLUSH_ALL		BIT(6)
675d5c65159SKalle Valo #define HAL_REO_CMD_FLG_UNBLK_RESOURCE		BIT(7)
676d5c65159SKalle Valo #define HAL_REO_CMD_FLG_UNBLK_CACHE		BIT(8)
677d5c65159SKalle Valo 
678d5c65159SKalle Valo /* Should be matching with HAL_REO_UPD_RX_QUEUE_INFO0_UPD_* feilds */
679d5c65159SKalle Valo #define HAL_REO_CMD_UPD0_RX_QUEUE_NUM		BIT(8)
680d5c65159SKalle Valo #define HAL_REO_CMD_UPD0_VLD			BIT(9)
681d5c65159SKalle Valo #define HAL_REO_CMD_UPD0_ALDC			BIT(10)
682d5c65159SKalle Valo #define HAL_REO_CMD_UPD0_DIS_DUP_DETECTION	BIT(11)
683d5c65159SKalle Valo #define HAL_REO_CMD_UPD0_SOFT_REORDER_EN	BIT(12)
684d5c65159SKalle Valo #define HAL_REO_CMD_UPD0_AC			BIT(13)
685d5c65159SKalle Valo #define HAL_REO_CMD_UPD0_BAR			BIT(14)
686d5c65159SKalle Valo #define HAL_REO_CMD_UPD0_RETRY			BIT(15)
687d5c65159SKalle Valo #define HAL_REO_CMD_UPD0_CHECK_2K_MODE		BIT(16)
688d5c65159SKalle Valo #define HAL_REO_CMD_UPD0_OOR_MODE		BIT(17)
689d5c65159SKalle Valo #define HAL_REO_CMD_UPD0_BA_WINDOW_SIZE		BIT(18)
690d5c65159SKalle Valo #define HAL_REO_CMD_UPD0_PN_CHECK		BIT(19)
691d5c65159SKalle Valo #define HAL_REO_CMD_UPD0_EVEN_PN		BIT(20)
692d5c65159SKalle Valo #define HAL_REO_CMD_UPD0_UNEVEN_PN		BIT(21)
693d5c65159SKalle Valo #define HAL_REO_CMD_UPD0_PN_HANDLE_ENABLE	BIT(22)
694d5c65159SKalle Valo #define HAL_REO_CMD_UPD0_PN_SIZE		BIT(23)
695d5c65159SKalle Valo #define HAL_REO_CMD_UPD0_IGNORE_AMPDU_FLG	BIT(24)
696d5c65159SKalle Valo #define HAL_REO_CMD_UPD0_SVLD			BIT(25)
697d5c65159SKalle Valo #define HAL_REO_CMD_UPD0_SSN			BIT(26)
698d5c65159SKalle Valo #define HAL_REO_CMD_UPD0_SEQ_2K_ERR		BIT(27)
699d5c65159SKalle Valo #define HAL_REO_CMD_UPD0_PN_ERR			BIT(28)
700d5c65159SKalle Valo #define HAL_REO_CMD_UPD0_PN_VALID		BIT(29)
701d5c65159SKalle Valo #define HAL_REO_CMD_UPD0_PN			BIT(30)
702d5c65159SKalle Valo 
703d5c65159SKalle Valo /* Should be matching with HAL_REO_UPD_RX_QUEUE_INFO1_* feilds */
704d5c65159SKalle Valo #define HAL_REO_CMD_UPD1_VLD			BIT(16)
705d5c65159SKalle Valo #define HAL_REO_CMD_UPD1_ALDC			GENMASK(18, 17)
706d5c65159SKalle Valo #define HAL_REO_CMD_UPD1_DIS_DUP_DETECTION	BIT(19)
707d5c65159SKalle Valo #define HAL_REO_CMD_UPD1_SOFT_REORDER_EN	BIT(20)
708d5c65159SKalle Valo #define HAL_REO_CMD_UPD1_AC			GENMASK(22, 21)
709d5c65159SKalle Valo #define HAL_REO_CMD_UPD1_BAR			BIT(23)
710d5c65159SKalle Valo #define HAL_REO_CMD_UPD1_RETRY			BIT(24)
711d5c65159SKalle Valo #define HAL_REO_CMD_UPD1_CHECK_2K_MODE		BIT(25)
712d5c65159SKalle Valo #define HAL_REO_CMD_UPD1_OOR_MODE		BIT(26)
713d5c65159SKalle Valo #define HAL_REO_CMD_UPD1_PN_CHECK		BIT(27)
714d5c65159SKalle Valo #define HAL_REO_CMD_UPD1_EVEN_PN		BIT(28)
715d5c65159SKalle Valo #define HAL_REO_CMD_UPD1_UNEVEN_PN		BIT(29)
716d5c65159SKalle Valo #define HAL_REO_CMD_UPD1_PN_HANDLE_ENABLE	BIT(30)
717d5c65159SKalle Valo #define HAL_REO_CMD_UPD1_IGNORE_AMPDU_FLG	BIT(31)
718d5c65159SKalle Valo 
719d5c65159SKalle Valo /* Should be matching with HAL_REO_UPD_RX_QUEUE_INFO2_* feilds */
720d5c65159SKalle Valo #define HAL_REO_CMD_UPD2_SVLD			BIT(10)
721d5c65159SKalle Valo #define HAL_REO_CMD_UPD2_SSN			GENMASK(22, 11)
722d5c65159SKalle Valo #define HAL_REO_CMD_UPD2_SEQ_2K_ERR		BIT(23)
723d5c65159SKalle Valo #define HAL_REO_CMD_UPD2_PN_ERR			BIT(24)
724d5c65159SKalle Valo 
725d5c65159SKalle Valo #define HAL_REO_DEST_RING_CTRL_HASH_RING_MAP	GENMASK(31, 8)
726d5c65159SKalle Valo 
727d5c65159SKalle Valo struct ath11k_hal_reo_cmd {
728d5c65159SKalle Valo 	u32 addr_lo;
729d5c65159SKalle Valo 	u32 flag;
730d5c65159SKalle Valo 	u32 upd0;
731d5c65159SKalle Valo 	u32 upd1;
732d5c65159SKalle Valo 	u32 upd2;
733d5c65159SKalle Valo 	u32 pn[4];
734d5c65159SKalle Valo 	u16 rx_queue_num;
735d5c65159SKalle Valo 	u16 min_rel;
736d5c65159SKalle Valo 	u16 min_fwd;
737d5c65159SKalle Valo 	u8 addr_hi;
738d5c65159SKalle Valo 	u8 ac_list;
739d5c65159SKalle Valo 	u8 blocking_idx;
740d5c65159SKalle Valo 	u16 ba_window_size;
741d5c65159SKalle Valo 	u8 pn_size;
742d5c65159SKalle Valo };
743d5c65159SKalle Valo 
744d5c65159SKalle Valo enum hal_pn_type {
745d5c65159SKalle Valo 	HAL_PN_TYPE_NONE,
746d5c65159SKalle Valo 	HAL_PN_TYPE_WPA,
747d5c65159SKalle Valo 	HAL_PN_TYPE_WAPI_EVEN,
748d5c65159SKalle Valo 	HAL_PN_TYPE_WAPI_UNEVEN,
749d5c65159SKalle Valo };
750d5c65159SKalle Valo 
751d5c65159SKalle Valo enum hal_ce_desc {
752d5c65159SKalle Valo 	HAL_CE_DESC_SRC,
753d5c65159SKalle Valo 	HAL_CE_DESC_DST,
754d5c65159SKalle Valo 	HAL_CE_DESC_DST_STATUS,
755d5c65159SKalle Valo };
756d5c65159SKalle Valo 
75726c79927SSriram R #define HAL_HASH_ROUTING_RING_TCL 0
75826c79927SSriram R #define HAL_HASH_ROUTING_RING_SW1 1
75926c79927SSriram R #define HAL_HASH_ROUTING_RING_SW2 2
76026c79927SSriram R #define HAL_HASH_ROUTING_RING_SW3 3
76126c79927SSriram R #define HAL_HASH_ROUTING_RING_SW4 4
76226c79927SSriram R #define HAL_HASH_ROUTING_RING_REL 5
76326c79927SSriram R #define HAL_HASH_ROUTING_RING_FW  6
76426c79927SSriram R 
765d5c65159SKalle Valo struct hal_reo_status_header {
766d5c65159SKalle Valo 	u16 cmd_num;
767d5c65159SKalle Valo 	enum hal_reo_cmd_status cmd_status;
768d5c65159SKalle Valo 	u16 cmd_exe_time;
769d5c65159SKalle Valo 	u32 timestamp;
770d5c65159SKalle Valo };
771d5c65159SKalle Valo 
772d5c65159SKalle Valo struct hal_reo_status_queue_stats {
773d5c65159SKalle Valo 	u16 ssn;
774d5c65159SKalle Valo 	u16 curr_idx;
775d5c65159SKalle Valo 	u32 pn[4];
776d5c65159SKalle Valo 	u32 last_rx_queue_ts;
777d5c65159SKalle Valo 	u32 last_rx_dequeue_ts;
778d5c65159SKalle Valo 	u32 rx_bitmap[8]; /* Bitmap from 0-255 */
779d5c65159SKalle Valo 	u32 curr_mpdu_cnt;
780d5c65159SKalle Valo 	u32 curr_msdu_cnt;
781d5c65159SKalle Valo 	u16 fwd_due_to_bar_cnt;
782d5c65159SKalle Valo 	u16 dup_cnt;
783d5c65159SKalle Valo 	u32 frames_in_order_cnt;
784d5c65159SKalle Valo 	u32 num_mpdu_processed_cnt;
785d5c65159SKalle Valo 	u32 num_msdu_processed_cnt;
786d5c65159SKalle Valo 	u32 total_num_processed_byte_cnt;
787d5c65159SKalle Valo 	u32 late_rx_mpdu_cnt;
788d5c65159SKalle Valo 	u32 reorder_hole_cnt;
789d5c65159SKalle Valo 	u8 timeout_cnt;
790d5c65159SKalle Valo 	u8 bar_rx_cnt;
791d5c65159SKalle Valo 	u8 num_window_2k_jump_cnt;
792d5c65159SKalle Valo };
793d5c65159SKalle Valo 
794d5c65159SKalle Valo struct hal_reo_status_flush_queue {
795d5c65159SKalle Valo 	bool err_detected;
796d5c65159SKalle Valo };
797d5c65159SKalle Valo 
798d5c65159SKalle Valo enum hal_reo_status_flush_cache_err_code {
799d5c65159SKalle Valo 	HAL_REO_STATUS_FLUSH_CACHE_ERR_CODE_SUCCESS,
800d5c65159SKalle Valo 	HAL_REO_STATUS_FLUSH_CACHE_ERR_CODE_IN_USE,
801d5c65159SKalle Valo 	HAL_REO_STATUS_FLUSH_CACHE_ERR_CODE_NOT_FOUND,
802d5c65159SKalle Valo };
803d5c65159SKalle Valo 
804d5c65159SKalle Valo struct hal_reo_status_flush_cache {
805d5c65159SKalle Valo 	bool err_detected;
806d5c65159SKalle Valo 	enum hal_reo_status_flush_cache_err_code err_code;
807d5c65159SKalle Valo 	bool cache_controller_flush_status_hit;
808d5c65159SKalle Valo 	u8 cache_controller_flush_status_desc_type;
809d5c65159SKalle Valo 	u8 cache_controller_flush_status_client_id;
810d5c65159SKalle Valo 	u8 cache_controller_flush_status_err;
811d5c65159SKalle Valo 	u8 cache_controller_flush_status_cnt;
812d5c65159SKalle Valo };
813d5c65159SKalle Valo 
814d5c65159SKalle Valo enum hal_reo_status_unblock_cache_type {
815d5c65159SKalle Valo 	HAL_REO_STATUS_UNBLOCK_BLOCKING_RESOURCE,
816d5c65159SKalle Valo 	HAL_REO_STATUS_UNBLOCK_ENTIRE_CACHE_USAGE,
817d5c65159SKalle Valo };
818d5c65159SKalle Valo 
819d5c65159SKalle Valo struct hal_reo_status_unblock_cache {
820d5c65159SKalle Valo 	bool err_detected;
821d5c65159SKalle Valo 	enum hal_reo_status_unblock_cache_type unblock_type;
822d5c65159SKalle Valo };
823d5c65159SKalle Valo 
824d5c65159SKalle Valo struct hal_reo_status_flush_timeout_list {
825d5c65159SKalle Valo 	bool err_detected;
826d5c65159SKalle Valo 	bool list_empty;
827d5c65159SKalle Valo 	u16 release_desc_cnt;
828d5c65159SKalle Valo 	u16 fwd_buf_cnt;
829d5c65159SKalle Valo };
830d5c65159SKalle Valo 
831d5c65159SKalle Valo enum hal_reo_threshold_idx {
832d5c65159SKalle Valo 	HAL_REO_THRESHOLD_IDX_DESC_COUNTER0,
833d5c65159SKalle Valo 	HAL_REO_THRESHOLD_IDX_DESC_COUNTER1,
834d5c65159SKalle Valo 	HAL_REO_THRESHOLD_IDX_DESC_COUNTER2,
835d5c65159SKalle Valo 	HAL_REO_THRESHOLD_IDX_DESC_COUNTER_SUM,
836d5c65159SKalle Valo };
837d5c65159SKalle Valo 
838d5c65159SKalle Valo struct hal_reo_status_desc_thresh_reached {
839d5c65159SKalle Valo 	enum hal_reo_threshold_idx threshold_idx;
840d5c65159SKalle Valo 	u32 link_desc_counter0;
841d5c65159SKalle Valo 	u32 link_desc_counter1;
842d5c65159SKalle Valo 	u32 link_desc_counter2;
843d5c65159SKalle Valo 	u32 link_desc_counter_sum;
844d5c65159SKalle Valo };
845d5c65159SKalle Valo 
846d5c65159SKalle Valo struct hal_reo_status {
847d5c65159SKalle Valo 	struct hal_reo_status_header uniform_hdr;
848d5c65159SKalle Valo 	u8 loop_cnt;
849d5c65159SKalle Valo 	union {
850d5c65159SKalle Valo 		struct hal_reo_status_queue_stats queue_stats;
851d5c65159SKalle Valo 		struct hal_reo_status_flush_queue flush_queue;
852d5c65159SKalle Valo 		struct hal_reo_status_flush_cache flush_cache;
853d5c65159SKalle Valo 		struct hal_reo_status_unblock_cache unblock_cache;
854d5c65159SKalle Valo 		struct hal_reo_status_flush_timeout_list timeout_list;
855d5c65159SKalle Valo 		struct hal_reo_status_desc_thresh_reached desc_thresh_reached;
856d5c65159SKalle Valo 	} u;
857d5c65159SKalle Valo };
858d5c65159SKalle Valo 
859d5c65159SKalle Valo /**
860d5c65159SKalle Valo  * HAL context to be used to access SRNG APIs (currently used by data path
861d5c65159SKalle Valo  * and transport (CE) modules)
862d5c65159SKalle Valo  */
863d5c65159SKalle Valo struct ath11k_hal {
864d5c65159SKalle Valo 	/* HAL internal state for all SRNG rings.
865d5c65159SKalle Valo 	 */
866d5c65159SKalle Valo 	struct hal_srng srng_list[HAL_SRNG_RING_ID_MAX];
867d5c65159SKalle Valo 
868d5c65159SKalle Valo 	/* SRNG configuration table */
869f7eb4b04SKalle Valo 	struct hal_srng_config *srng_config;
870d5c65159SKalle Valo 
871d5c65159SKalle Valo 	/* Remote pointer memory for HW/FW updates */
872d5c65159SKalle Valo 	struct {
873d5c65159SKalle Valo 		u32 *vaddr;
874d5c65159SKalle Valo 		dma_addr_t paddr;
875d5c65159SKalle Valo 	} rdp;
876d5c65159SKalle Valo 
877d5c65159SKalle Valo 	/* Shared memory for ring pointer updates from host to FW */
878d5c65159SKalle Valo 	struct {
879d5c65159SKalle Valo 		u32 *vaddr;
880d5c65159SKalle Valo 		dma_addr_t paddr;
881d5c65159SKalle Valo 	} wrp;
882d5c65159SKalle Valo 
883d5c65159SKalle Valo 	/* Available REO blocking resources bitmap */
884d5c65159SKalle Valo 	u8 avail_blk_resource;
885d5c65159SKalle Valo 
886d5c65159SKalle Valo 	u8 current_blk_index;
887d5c65159SKalle Valo 
888d5c65159SKalle Valo 	/* shadow register configuration */
889e838c14aSCarl Huang 	u32 shadow_reg_addr[HAL_SHADOW_NUM_REGS];
890d5c65159SKalle Valo 	int num_shadow_reg_configured;
891d5c65159SKalle Valo };
892d5c65159SKalle Valo 
893d5c65159SKalle Valo u32 ath11k_hal_reo_qdesc_size(u32 ba_window_size, u8 tid);
894d5c65159SKalle Valo void ath11k_hal_reo_qdesc_setup(void *vaddr, int tid, u32 ba_window_size,
8951441b2f2SManikanta Pubbisetty 				u32 start_seq, enum hal_pn_type type);
896d5c65159SKalle Valo void ath11k_hal_reo_init_cmd_ring(struct ath11k_base *ab,
897d5c65159SKalle Valo 				  struct hal_srng *srng);
89826c79927SSriram R void ath11k_hal_reo_hw_setup(struct ath11k_base *ab, u32 ring_hash_map);
899d5c65159SKalle Valo void ath11k_hal_setup_link_idle_list(struct ath11k_base *ab,
900d5c65159SKalle Valo 				     struct hal_wbm_idle_scatter_list *sbuf,
901d5c65159SKalle Valo 				     u32 nsbufs, u32 tot_link_desc,
902d5c65159SKalle Valo 				     u32 end_offset);
903d5c65159SKalle Valo 
904d5c65159SKalle Valo dma_addr_t ath11k_hal_srng_get_tp_addr(struct ath11k_base *ab,
905d5c65159SKalle Valo 				       struct hal_srng *srng);
906d5c65159SKalle Valo dma_addr_t ath11k_hal_srng_get_hp_addr(struct ath11k_base *ab,
907d5c65159SKalle Valo 				       struct hal_srng *srng);
908d5c65159SKalle Valo void ath11k_hal_set_link_desc_addr(struct hal_wbm_link_desc *desc, u32 cookie,
909d5c65159SKalle Valo 				   dma_addr_t paddr);
910d5c65159SKalle Valo u32 ath11k_hal_ce_get_desc_size(enum hal_ce_desc type);
911d5c65159SKalle Valo void ath11k_hal_ce_src_set_desc(void *buf, dma_addr_t paddr, u32 len, u32 id,
912d5c65159SKalle Valo 				u8 byte_swap_data);
913d5c65159SKalle Valo void ath11k_hal_ce_dst_set_desc(void *buf, dma_addr_t paddr);
914d5c65159SKalle Valo u32 ath11k_hal_ce_dst_status_get_length(void *buf);
915f7eb4b04SKalle Valo int ath11k_hal_srng_get_entrysize(struct ath11k_base *ab, u32 ring_type);
916f7eb4b04SKalle Valo int ath11k_hal_srng_get_max_entries(struct ath11k_base *ab, u32 ring_type);
917d5c65159SKalle Valo void ath11k_hal_srng_get_params(struct ath11k_base *ab, struct hal_srng *srng,
918d5c65159SKalle Valo 				struct hal_srng_params *params);
919d5c65159SKalle Valo u32 *ath11k_hal_srng_dst_get_next_entry(struct ath11k_base *ab,
920d5c65159SKalle Valo 					struct hal_srng *srng);
921d5c65159SKalle Valo u32 *ath11k_hal_srng_dst_peek(struct ath11k_base *ab, struct hal_srng *srng);
922d5c65159SKalle Valo int ath11k_hal_srng_dst_num_free(struct ath11k_base *ab, struct hal_srng *srng,
923d5c65159SKalle Valo 				 bool sync_hw_ptr);
924d5c65159SKalle Valo u32 *ath11k_hal_srng_src_peek(struct ath11k_base *ab, struct hal_srng *srng);
925d5c65159SKalle Valo u32 *ath11k_hal_srng_src_get_next_reaped(struct ath11k_base *ab,
926d5c65159SKalle Valo 					 struct hal_srng *srng);
927d5c65159SKalle Valo u32 *ath11k_hal_srng_src_reap_next(struct ath11k_base *ab,
928d5c65159SKalle Valo 				   struct hal_srng *srng);
929d5c65159SKalle Valo u32 *ath11k_hal_srng_src_get_next_entry(struct ath11k_base *ab,
930d5c65159SKalle Valo 					struct hal_srng *srng);
931d5c65159SKalle Valo int ath11k_hal_srng_src_num_free(struct ath11k_base *ab, struct hal_srng *srng,
932d5c65159SKalle Valo 				 bool sync_hw_ptr);
933d5c65159SKalle Valo void ath11k_hal_srng_access_begin(struct ath11k_base *ab,
934d5c65159SKalle Valo 				  struct hal_srng *srng);
935d5c65159SKalle Valo void ath11k_hal_srng_access_end(struct ath11k_base *ab, struct hal_srng *srng);
936d5c65159SKalle Valo int ath11k_hal_srng_setup(struct ath11k_base *ab, enum hal_ring_type type,
937d5c65159SKalle Valo 			  int ring_num, int mac_id,
938d5c65159SKalle Valo 			  struct hal_srng_params *params);
939d5c65159SKalle Valo int ath11k_hal_srng_init(struct ath11k_base *ath11k);
940d5c65159SKalle Valo void ath11k_hal_srng_deinit(struct ath11k_base *ath11k);
9415118935bSManikanta Pubbisetty void ath11k_hal_dump_srng_stats(struct ath11k_base *ab);
942e838c14aSCarl Huang void ath11k_hal_srng_get_shadow_config(struct ath11k_base *ab,
943e838c14aSCarl Huang 				       u32 **cfg, u32 *len);
944e838c14aSCarl Huang int ath11k_hal_srng_update_shadow_config(struct ath11k_base *ab,
945e838c14aSCarl Huang 					 enum hal_ring_type ring_type,
946e838c14aSCarl Huang 					int ring_num);
947e838c14aSCarl Huang void ath11k_hal_srng_shadow_config(struct ath11k_base *ab);
948*8ec5a6abSCarl Huang void ath11k_hal_srng_shadow_update_hp_tp(struct ath11k_base *ab,
949*8ec5a6abSCarl Huang 					 struct hal_srng *srng);
950d5c65159SKalle Valo #endif
951