xref: /linux/drivers/net/wireless/ath/ath11k/hal.c (revision 4f6b838c378a52ea3ae0b15f12ca8a20849072fa)
1d5c65159SKalle Valo // SPDX-License-Identifier: BSD-3-Clause-Clear
2d5c65159SKalle Valo /*
3d5c65159SKalle Valo  * Copyright (c) 2018-2019 The Linux Foundation. All rights reserved.
4d5c65159SKalle Valo  */
5d5c65159SKalle Valo #include <linux/dma-mapping.h>
6d5c65159SKalle Valo #include "hal_tx.h"
7d5c65159SKalle Valo #include "debug.h"
8d5c65159SKalle Valo #include "hal_desc.h"
931858805SGovind Singh #include "hif.h"
10d5c65159SKalle Valo 
11f7eb4b04SKalle Valo static const struct hal_srng_config hw_srng_config_template[] = {
12d5c65159SKalle Valo 	/* TODO: max_rings can populated by querying HW capabilities */
13d5c65159SKalle Valo 	{ /* REO_DST */
14d5c65159SKalle Valo 		.start_ring_id = HAL_SRNG_RING_ID_REO2SW1,
15d5c65159SKalle Valo 		.max_rings = 4,
16d5c65159SKalle Valo 		.entry_size = sizeof(struct hal_reo_dest_ring) >> 2,
17d5c65159SKalle Valo 		.lmac_ring = false,
18d5c65159SKalle Valo 		.ring_dir = HAL_SRNG_DIR_DST,
19d5c65159SKalle Valo 		.max_size = HAL_REO_REO2SW1_RING_BASE_MSB_RING_SIZE,
20d5c65159SKalle Valo 	},
21d5c65159SKalle Valo 	{ /* REO_EXCEPTION */
22d5c65159SKalle Valo 		/* Designating REO2TCL ring as exception ring. This ring is
23d5c65159SKalle Valo 		 * similar to other REO2SW rings though it is named as REO2TCL.
24d5c65159SKalle Valo 		 * Any of theREO2SW rings can be used as exception ring.
25d5c65159SKalle Valo 		 */
26d5c65159SKalle Valo 		.start_ring_id = HAL_SRNG_RING_ID_REO2TCL,
27d5c65159SKalle Valo 		.max_rings = 1,
28d5c65159SKalle Valo 		.entry_size = sizeof(struct hal_reo_dest_ring) >> 2,
29d5c65159SKalle Valo 		.lmac_ring = false,
30d5c65159SKalle Valo 		.ring_dir = HAL_SRNG_DIR_DST,
31d5c65159SKalle Valo 		.max_size = HAL_REO_REO2TCL_RING_BASE_MSB_RING_SIZE,
32d5c65159SKalle Valo 	},
33d5c65159SKalle Valo 	{ /* REO_REINJECT */
34d5c65159SKalle Valo 		.start_ring_id = HAL_SRNG_RING_ID_SW2REO,
35d5c65159SKalle Valo 		.max_rings = 1,
36d5c65159SKalle Valo 		.entry_size = sizeof(struct hal_reo_entrance_ring) >> 2,
37d5c65159SKalle Valo 		.lmac_ring = false,
38d5c65159SKalle Valo 		.ring_dir = HAL_SRNG_DIR_SRC,
39d5c65159SKalle Valo 		.max_size = HAL_REO_SW2REO_RING_BASE_MSB_RING_SIZE,
40d5c65159SKalle Valo 	},
41d5c65159SKalle Valo 	{ /* REO_CMD */
42d5c65159SKalle Valo 		.start_ring_id = HAL_SRNG_RING_ID_REO_CMD,
43d5c65159SKalle Valo 		.max_rings = 1,
44d5c65159SKalle Valo 		.entry_size = (sizeof(struct hal_tlv_hdr) +
45d5c65159SKalle Valo 			sizeof(struct hal_reo_get_queue_stats)) >> 2,
46d5c65159SKalle Valo 		.lmac_ring = false,
47d5c65159SKalle Valo 		.ring_dir = HAL_SRNG_DIR_SRC,
48d5c65159SKalle Valo 		.max_size = HAL_REO_CMD_RING_BASE_MSB_RING_SIZE,
49d5c65159SKalle Valo 	},
50d5c65159SKalle Valo 	{ /* REO_STATUS */
51d5c65159SKalle Valo 		.start_ring_id = HAL_SRNG_RING_ID_REO_STATUS,
52d5c65159SKalle Valo 		.max_rings = 1,
53d5c65159SKalle Valo 		.entry_size = (sizeof(struct hal_tlv_hdr) +
54d5c65159SKalle Valo 			sizeof(struct hal_reo_get_queue_stats_status)) >> 2,
55d5c65159SKalle Valo 		.lmac_ring = false,
56d5c65159SKalle Valo 		.ring_dir = HAL_SRNG_DIR_DST,
57d5c65159SKalle Valo 		.max_size = HAL_REO_STATUS_RING_BASE_MSB_RING_SIZE,
58d5c65159SKalle Valo 	},
59d5c65159SKalle Valo 	{ /* TCL_DATA */
60d5c65159SKalle Valo 		.start_ring_id = HAL_SRNG_RING_ID_SW2TCL1,
61d5c65159SKalle Valo 		.max_rings = 3,
62d5c65159SKalle Valo 		.entry_size = (sizeof(struct hal_tlv_hdr) +
63d5c65159SKalle Valo 			     sizeof(struct hal_tcl_data_cmd)) >> 2,
64d5c65159SKalle Valo 		.lmac_ring = false,
65d5c65159SKalle Valo 		.ring_dir = HAL_SRNG_DIR_SRC,
66d5c65159SKalle Valo 		.max_size = HAL_SW2TCL1_RING_BASE_MSB_RING_SIZE,
67d5c65159SKalle Valo 	},
68d5c65159SKalle Valo 	{ /* TCL_CMD */
69d5c65159SKalle Valo 		.start_ring_id = HAL_SRNG_RING_ID_SW2TCL_CMD,
70d5c65159SKalle Valo 		.max_rings = 1,
71d5c65159SKalle Valo 		.entry_size = (sizeof(struct hal_tlv_hdr) +
72d5c65159SKalle Valo 			     sizeof(struct hal_tcl_gse_cmd)) >> 2,
73d5c65159SKalle Valo 		.lmac_ring =  false,
74d5c65159SKalle Valo 		.ring_dir = HAL_SRNG_DIR_SRC,
75d5c65159SKalle Valo 		.max_size = HAL_SW2TCL1_CMD_RING_BASE_MSB_RING_SIZE,
76d5c65159SKalle Valo 	},
77d5c65159SKalle Valo 	{ /* TCL_STATUS */
78d5c65159SKalle Valo 		.start_ring_id = HAL_SRNG_RING_ID_TCL_STATUS,
79d5c65159SKalle Valo 		.max_rings = 1,
80d5c65159SKalle Valo 		.entry_size = (sizeof(struct hal_tlv_hdr) +
81d5c65159SKalle Valo 			     sizeof(struct hal_tcl_status_ring)) >> 2,
82d5c65159SKalle Valo 		.lmac_ring = false,
83d5c65159SKalle Valo 		.ring_dir = HAL_SRNG_DIR_DST,
84d5c65159SKalle Valo 		.max_size = HAL_TCL_STATUS_RING_BASE_MSB_RING_SIZE,
85d5c65159SKalle Valo 	},
86d5c65159SKalle Valo 	{ /* CE_SRC */
87d5c65159SKalle Valo 		.start_ring_id = HAL_SRNG_RING_ID_CE0_SRC,
88d5c65159SKalle Valo 		.max_rings = 12,
89d5c65159SKalle Valo 		.entry_size = sizeof(struct hal_ce_srng_src_desc) >> 2,
90d5c65159SKalle Valo 		.lmac_ring = false,
91d5c65159SKalle Valo 		.ring_dir = HAL_SRNG_DIR_SRC,
92d5c65159SKalle Valo 		.reg_start = {
93d5c65159SKalle Valo 			(HAL_SEQ_WCSS_UMAC_CE0_SRC_REG +
94d5c65159SKalle Valo 			 HAL_CE_DST_RING_BASE_LSB),
95d5c65159SKalle Valo 			HAL_SEQ_WCSS_UMAC_CE0_SRC_REG + HAL_CE_DST_RING_HP,
96d5c65159SKalle Valo 		},
97d5c65159SKalle Valo 		.reg_size = {
98d5c65159SKalle Valo 			(HAL_SEQ_WCSS_UMAC_CE1_SRC_REG -
99d5c65159SKalle Valo 			 HAL_SEQ_WCSS_UMAC_CE0_SRC_REG),
100d5c65159SKalle Valo 			(HAL_SEQ_WCSS_UMAC_CE1_SRC_REG -
101d5c65159SKalle Valo 			 HAL_SEQ_WCSS_UMAC_CE0_SRC_REG),
102d5c65159SKalle Valo 		},
103d5c65159SKalle Valo 		.max_size = HAL_CE_SRC_RING_BASE_MSB_RING_SIZE,
104d5c65159SKalle Valo 	},
105d5c65159SKalle Valo 	{ /* CE_DST */
106d5c65159SKalle Valo 		.start_ring_id = HAL_SRNG_RING_ID_CE0_DST,
107d5c65159SKalle Valo 		.max_rings = 12,
108d5c65159SKalle Valo 		.entry_size = sizeof(struct hal_ce_srng_dest_desc) >> 2,
109d5c65159SKalle Valo 		.lmac_ring = false,
110d5c65159SKalle Valo 		.ring_dir = HAL_SRNG_DIR_SRC,
111d5c65159SKalle Valo 		.reg_start = {
112d5c65159SKalle Valo 			(HAL_SEQ_WCSS_UMAC_CE0_DST_REG +
113d5c65159SKalle Valo 			 HAL_CE_DST_RING_BASE_LSB),
114d5c65159SKalle Valo 			HAL_SEQ_WCSS_UMAC_CE0_DST_REG + HAL_CE_DST_RING_HP,
115d5c65159SKalle Valo 		},
116d5c65159SKalle Valo 		.reg_size = {
117d5c65159SKalle Valo 			(HAL_SEQ_WCSS_UMAC_CE1_DST_REG -
118d5c65159SKalle Valo 			 HAL_SEQ_WCSS_UMAC_CE0_DST_REG),
119d5c65159SKalle Valo 			(HAL_SEQ_WCSS_UMAC_CE1_DST_REG -
120d5c65159SKalle Valo 			 HAL_SEQ_WCSS_UMAC_CE0_DST_REG),
121d5c65159SKalle Valo 		},
122d5c65159SKalle Valo 		.max_size = HAL_CE_DST_RING_BASE_MSB_RING_SIZE,
123d5c65159SKalle Valo 	},
124d5c65159SKalle Valo 	{ /* CE_DST_STATUS */
125d5c65159SKalle Valo 		.start_ring_id = HAL_SRNG_RING_ID_CE0_DST_STATUS,
126d5c65159SKalle Valo 		.max_rings = 12,
127d5c65159SKalle Valo 		.entry_size = sizeof(struct hal_ce_srng_dst_status_desc) >> 2,
128d5c65159SKalle Valo 		.lmac_ring = false,
129d5c65159SKalle Valo 		.ring_dir = HAL_SRNG_DIR_DST,
130d5c65159SKalle Valo 		.reg_start = {
131d5c65159SKalle Valo 			(HAL_SEQ_WCSS_UMAC_CE0_DST_REG +
132d5c65159SKalle Valo 			 HAL_CE_DST_STATUS_RING_BASE_LSB),
133d5c65159SKalle Valo 			(HAL_SEQ_WCSS_UMAC_CE0_DST_REG +
134d5c65159SKalle Valo 			 HAL_CE_DST_STATUS_RING_HP),
135d5c65159SKalle Valo 		},
136d5c65159SKalle Valo 		.reg_size = {
137d5c65159SKalle Valo 			(HAL_SEQ_WCSS_UMAC_CE1_DST_REG -
138d5c65159SKalle Valo 			 HAL_SEQ_WCSS_UMAC_CE0_DST_REG),
139d5c65159SKalle Valo 			(HAL_SEQ_WCSS_UMAC_CE1_DST_REG -
140d5c65159SKalle Valo 			 HAL_SEQ_WCSS_UMAC_CE0_DST_REG),
141d5c65159SKalle Valo 		},
142d5c65159SKalle Valo 		.max_size = HAL_CE_DST_STATUS_RING_BASE_MSB_RING_SIZE,
143d5c65159SKalle Valo 	},
144d5c65159SKalle Valo 	{ /* WBM_IDLE_LINK */
145d5c65159SKalle Valo 		.start_ring_id = HAL_SRNG_RING_ID_WBM_IDLE_LINK,
146d5c65159SKalle Valo 		.max_rings = 1,
147d5c65159SKalle Valo 		.entry_size = sizeof(struct hal_wbm_link_desc) >> 2,
148d5c65159SKalle Valo 		.lmac_ring = false,
149d5c65159SKalle Valo 		.ring_dir = HAL_SRNG_DIR_SRC,
150d5c65159SKalle Valo 		.reg_start = {
151d5c65159SKalle Valo 			(HAL_SEQ_WCSS_UMAC_WBM_REG +
152d5c65159SKalle Valo 			 HAL_WBM_IDLE_LINK_RING_BASE_LSB),
153d5c65159SKalle Valo 			(HAL_SEQ_WCSS_UMAC_WBM_REG + HAL_WBM_IDLE_LINK_RING_HP),
154d5c65159SKalle Valo 		},
155d5c65159SKalle Valo 		.max_size = HAL_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE,
156d5c65159SKalle Valo 	},
157d5c65159SKalle Valo 	{ /* SW2WBM_RELEASE */
158d5c65159SKalle Valo 		.start_ring_id = HAL_SRNG_RING_ID_WBM_SW_RELEASE,
159d5c65159SKalle Valo 		.max_rings = 1,
160d5c65159SKalle Valo 		.entry_size = sizeof(struct hal_wbm_release_ring) >> 2,
161d5c65159SKalle Valo 		.lmac_ring = false,
162d5c65159SKalle Valo 		.ring_dir = HAL_SRNG_DIR_SRC,
163d5c65159SKalle Valo 		.reg_start = {
164d5c65159SKalle Valo 			(HAL_SEQ_WCSS_UMAC_WBM_REG +
165d5c65159SKalle Valo 			 HAL_WBM_RELEASE_RING_BASE_LSB),
166d5c65159SKalle Valo 			(HAL_SEQ_WCSS_UMAC_WBM_REG + HAL_WBM_RELEASE_RING_HP),
167d5c65159SKalle Valo 		},
168d5c65159SKalle Valo 		.max_size = HAL_SW2WBM_RELEASE_RING_BASE_MSB_RING_SIZE,
169d5c65159SKalle Valo 	},
170d5c65159SKalle Valo 	{ /* WBM2SW_RELEASE */
171d5c65159SKalle Valo 		.start_ring_id = HAL_SRNG_RING_ID_WBM2SW0_RELEASE,
172d5c65159SKalle Valo 		.max_rings = 4,
173d5c65159SKalle Valo 		.entry_size = sizeof(struct hal_wbm_release_ring) >> 2,
174d5c65159SKalle Valo 		.lmac_ring = false,
175d5c65159SKalle Valo 		.ring_dir = HAL_SRNG_DIR_DST,
176d5c65159SKalle Valo 		.reg_start = {
177d5c65159SKalle Valo 			(HAL_SEQ_WCSS_UMAC_WBM_REG +
178d5c65159SKalle Valo 			 HAL_WBM0_RELEASE_RING_BASE_LSB),
179d5c65159SKalle Valo 			(HAL_SEQ_WCSS_UMAC_WBM_REG + HAL_WBM0_RELEASE_RING_HP),
180d5c65159SKalle Valo 		},
181d5c65159SKalle Valo 		.reg_size = {
182d5c65159SKalle Valo 			(HAL_WBM1_RELEASE_RING_BASE_LSB -
183d5c65159SKalle Valo 			 HAL_WBM0_RELEASE_RING_BASE_LSB),
184d5c65159SKalle Valo 			(HAL_WBM1_RELEASE_RING_HP - HAL_WBM0_RELEASE_RING_HP),
185d5c65159SKalle Valo 		},
186d5c65159SKalle Valo 		.max_size = HAL_WBM2SW_RELEASE_RING_BASE_MSB_RING_SIZE,
187d5c65159SKalle Valo 	},
188d5c65159SKalle Valo 	{ /* RXDMA_BUF */
189d5c65159SKalle Valo 		.start_ring_id = HAL_SRNG_RING_ID_WMAC1_SW2RXDMA0_BUF,
190d5c65159SKalle Valo 		.max_rings = 2,
191d5c65159SKalle Valo 		.entry_size = sizeof(struct hal_wbm_buffer_ring) >> 2,
192d5c65159SKalle Valo 		.lmac_ring = true,
193d5c65159SKalle Valo 		.ring_dir = HAL_SRNG_DIR_SRC,
194d5c65159SKalle Valo 		.max_size = HAL_RXDMA_RING_MAX_SIZE,
195d5c65159SKalle Valo 	},
196d5c65159SKalle Valo 	{ /* RXDMA_DST */
197d5c65159SKalle Valo 		.start_ring_id = HAL_SRNG_RING_ID_WMAC1_RXDMA2SW0,
198d5c65159SKalle Valo 		.max_rings = 1,
199d5c65159SKalle Valo 		.entry_size = sizeof(struct hal_reo_entrance_ring) >> 2,
200d5c65159SKalle Valo 		.lmac_ring = true,
201d5c65159SKalle Valo 		.ring_dir = HAL_SRNG_DIR_DST,
202d5c65159SKalle Valo 		.max_size = HAL_RXDMA_RING_MAX_SIZE,
203d5c65159SKalle Valo 	},
204d5c65159SKalle Valo 	{ /* RXDMA_MONITOR_BUF */
205d5c65159SKalle Valo 		.start_ring_id = HAL_SRNG_RING_ID_WMAC1_SW2RXDMA2_BUF,
206d5c65159SKalle Valo 		.max_rings = 1,
207d5c65159SKalle Valo 		.entry_size = sizeof(struct hal_wbm_buffer_ring) >> 2,
208d5c65159SKalle Valo 		.lmac_ring = true,
209d5c65159SKalle Valo 		.ring_dir = HAL_SRNG_DIR_SRC,
210d5c65159SKalle Valo 		.max_size = HAL_RXDMA_RING_MAX_SIZE,
211d5c65159SKalle Valo 	},
212d5c65159SKalle Valo 	{ /* RXDMA_MONITOR_STATUS */
213d5c65159SKalle Valo 		.start_ring_id = HAL_SRNG_RING_ID_WMAC1_SW2RXDMA1_STATBUF,
214d5c65159SKalle Valo 		.max_rings = 1,
215d5c65159SKalle Valo 		.entry_size = sizeof(struct hal_wbm_buffer_ring) >> 2,
216d5c65159SKalle Valo 		.lmac_ring = true,
217d5c65159SKalle Valo 		.ring_dir = HAL_SRNG_DIR_SRC,
218d5c65159SKalle Valo 		.max_size = HAL_RXDMA_RING_MAX_SIZE,
219d5c65159SKalle Valo 	},
220d5c65159SKalle Valo 	{ /* RXDMA_MONITOR_DST */
221d5c65159SKalle Valo 		.start_ring_id = HAL_SRNG_RING_ID_WMAC1_RXDMA2SW1,
222d5c65159SKalle Valo 		.max_rings = 1,
223d5c65159SKalle Valo 		.entry_size = sizeof(struct hal_reo_entrance_ring) >> 2,
224d5c65159SKalle Valo 		.lmac_ring = true,
225d5c65159SKalle Valo 		.ring_dir = HAL_SRNG_DIR_DST,
226d5c65159SKalle Valo 		.max_size = HAL_RXDMA_RING_MAX_SIZE,
227d5c65159SKalle Valo 	},
228d5c65159SKalle Valo 	{ /* RXDMA_MONITOR_DESC */
229d5c65159SKalle Valo 		.start_ring_id = HAL_SRNG_RING_ID_WMAC1_SW2RXDMA1_DESC,
230d5c65159SKalle Valo 		.max_rings = 1,
231d5c65159SKalle Valo 		.entry_size = sizeof(struct hal_wbm_buffer_ring) >> 2,
232d5c65159SKalle Valo 		.lmac_ring = true,
233d5c65159SKalle Valo 		.ring_dir = HAL_SRNG_DIR_SRC,
234d5c65159SKalle Valo 		.max_size = HAL_RXDMA_RING_MAX_SIZE,
235d5c65159SKalle Valo 	},
236d5c65159SKalle Valo 	{ /* RXDMA DIR BUF */
237d5c65159SKalle Valo 		.start_ring_id = HAL_SRNG_RING_ID_RXDMA_DIR_BUF,
238d5c65159SKalle Valo 		.max_rings = 1,
239d5c65159SKalle Valo 		.entry_size = 8 >> 2, /* TODO: Define the struct */
240d5c65159SKalle Valo 		.lmac_ring = true,
241d5c65159SKalle Valo 		.ring_dir = HAL_SRNG_DIR_SRC,
242d5c65159SKalle Valo 		.max_size = HAL_RXDMA_RING_MAX_SIZE,
243d5c65159SKalle Valo 	},
244d5c65159SKalle Valo };
245d5c65159SKalle Valo 
246d5c65159SKalle Valo static int ath11k_hal_alloc_cont_rdp(struct ath11k_base *ab)
247d5c65159SKalle Valo {
248d5c65159SKalle Valo 	struct ath11k_hal *hal = &ab->hal;
249d5c65159SKalle Valo 	size_t size;
250d5c65159SKalle Valo 
251d5c65159SKalle Valo 	size = sizeof(u32) * HAL_SRNG_RING_ID_MAX;
252d5c65159SKalle Valo 	hal->rdp.vaddr = dma_alloc_coherent(ab->dev, size, &hal->rdp.paddr,
253d5c65159SKalle Valo 					    GFP_KERNEL);
254d5c65159SKalle Valo 	if (!hal->rdp.vaddr)
255d5c65159SKalle Valo 		return -ENOMEM;
256d5c65159SKalle Valo 
257d5c65159SKalle Valo 	return 0;
258d5c65159SKalle Valo }
259d5c65159SKalle Valo 
260d5c65159SKalle Valo static void ath11k_hal_free_cont_rdp(struct ath11k_base *ab)
261d5c65159SKalle Valo {
262d5c65159SKalle Valo 	struct ath11k_hal *hal = &ab->hal;
263d5c65159SKalle Valo 	size_t size;
264d5c65159SKalle Valo 
265d5c65159SKalle Valo 	if (!hal->rdp.vaddr)
266d5c65159SKalle Valo 		return;
267d5c65159SKalle Valo 
268d5c65159SKalle Valo 	size = sizeof(u32) * HAL_SRNG_RING_ID_MAX;
269d5c65159SKalle Valo 	dma_free_coherent(ab->dev, size,
270d5c65159SKalle Valo 			  hal->rdp.vaddr, hal->rdp.paddr);
271d5c65159SKalle Valo 	hal->rdp.vaddr = NULL;
272d5c65159SKalle Valo }
273d5c65159SKalle Valo 
274d5c65159SKalle Valo static int ath11k_hal_alloc_cont_wrp(struct ath11k_base *ab)
275d5c65159SKalle Valo {
276d5c65159SKalle Valo 	struct ath11k_hal *hal = &ab->hal;
277d5c65159SKalle Valo 	size_t size;
278d5c65159SKalle Valo 
279d5c65159SKalle Valo 	size = sizeof(u32) * HAL_SRNG_NUM_LMAC_RINGS;
280d5c65159SKalle Valo 	hal->wrp.vaddr = dma_alloc_coherent(ab->dev, size, &hal->wrp.paddr,
281d5c65159SKalle Valo 					    GFP_KERNEL);
282d5c65159SKalle Valo 	if (!hal->wrp.vaddr)
283d5c65159SKalle Valo 		return -ENOMEM;
284d5c65159SKalle Valo 
285d5c65159SKalle Valo 	return 0;
286d5c65159SKalle Valo }
287d5c65159SKalle Valo 
288d5c65159SKalle Valo static void ath11k_hal_free_cont_wrp(struct ath11k_base *ab)
289d5c65159SKalle Valo {
290d5c65159SKalle Valo 	struct ath11k_hal *hal = &ab->hal;
291d5c65159SKalle Valo 	size_t size;
292d5c65159SKalle Valo 
293d5c65159SKalle Valo 	if (!hal->wrp.vaddr)
294d5c65159SKalle Valo 		return;
295d5c65159SKalle Valo 
296d5c65159SKalle Valo 	size = sizeof(u32) * HAL_SRNG_NUM_LMAC_RINGS;
297d5c65159SKalle Valo 	dma_free_coherent(ab->dev, size,
298d5c65159SKalle Valo 			  hal->wrp.vaddr, hal->wrp.paddr);
299d5c65159SKalle Valo 	hal->wrp.vaddr = NULL;
300d5c65159SKalle Valo }
301d5c65159SKalle Valo 
302d5c65159SKalle Valo static void ath11k_hal_ce_dst_setup(struct ath11k_base *ab,
303d5c65159SKalle Valo 				    struct hal_srng *srng, int ring_num)
304d5c65159SKalle Valo {
305f7eb4b04SKalle Valo 	struct hal_srng_config *srng_config = &ab->hal.srng_config[HAL_CE_DST];
306d5c65159SKalle Valo 	u32 addr;
307d5c65159SKalle Valo 	u32 val;
308d5c65159SKalle Valo 
309d5c65159SKalle Valo 	addr = HAL_CE_DST_RING_CTRL +
310d5c65159SKalle Valo 	       srng_config->reg_start[HAL_SRNG_REG_GRP_R0] +
311d5c65159SKalle Valo 	       ring_num * srng_config->reg_size[HAL_SRNG_REG_GRP_R0];
31231858805SGovind Singh 
31331858805SGovind Singh 	val = ath11k_hif_read32(ab, addr);
314d5c65159SKalle Valo 	val &= ~HAL_CE_DST_R0_DEST_CTRL_MAX_LEN;
315d5c65159SKalle Valo 	val |= FIELD_PREP(HAL_CE_DST_R0_DEST_CTRL_MAX_LEN,
316d5c65159SKalle Valo 			  srng->u.dst_ring.max_buffer_length);
31731858805SGovind Singh 	ath11k_hif_write32(ab, addr, val);
318d5c65159SKalle Valo }
319d5c65159SKalle Valo 
320d5c65159SKalle Valo static void ath11k_hal_srng_dst_hw_init(struct ath11k_base *ab,
321d5c65159SKalle Valo 					struct hal_srng *srng)
322d5c65159SKalle Valo {
323d5c65159SKalle Valo 	struct ath11k_hal *hal = &ab->hal;
324d5c65159SKalle Valo 	u32 val;
325d5c65159SKalle Valo 	u64 hp_addr;
326d5c65159SKalle Valo 	u32 reg_base;
327d5c65159SKalle Valo 
328d5c65159SKalle Valo 	reg_base = srng->hwreg_base[HAL_SRNG_REG_GRP_R0];
329d5c65159SKalle Valo 
330d5c65159SKalle Valo 	if (srng->flags & HAL_SRNG_FLAGS_MSI_INTR) {
33131858805SGovind Singh 		ath11k_hif_write32(ab, reg_base +
3322b5e665bSKalle Valo 				   HAL_REO1_RING_MSI1_BASE_LSB_OFFSET(ab),
333*404f5de2SKalle Valo 				   srng->msi_addr);
334d5c65159SKalle Valo 
335d5c65159SKalle Valo 		val = FIELD_PREP(HAL_REO1_RING_MSI1_BASE_MSB_ADDR,
336d5c65159SKalle Valo 				 ((u64)srng->msi_addr >>
337d5c65159SKalle Valo 				  HAL_ADDR_MSB_REG_SHIFT)) |
338d5c65159SKalle Valo 		      HAL_REO1_RING_MSI1_BASE_MSB_MSI1_ENABLE;
33931858805SGovind Singh 		ath11k_hif_write32(ab, reg_base +
3402b5e665bSKalle Valo 				       HAL_REO1_RING_MSI1_BASE_MSB_OFFSET(ab), val);
341d5c65159SKalle Valo 
34231858805SGovind Singh 		ath11k_hif_write32(ab,
3432b5e665bSKalle Valo 				   reg_base + HAL_REO1_RING_MSI1_DATA_OFFSET(ab),
344d5c65159SKalle Valo 				   srng->msi_data);
345d5c65159SKalle Valo 	}
346d5c65159SKalle Valo 
347*404f5de2SKalle Valo 	ath11k_hif_write32(ab, reg_base, srng->ring_base_paddr);
348d5c65159SKalle Valo 
349d5c65159SKalle Valo 	val = FIELD_PREP(HAL_REO1_RING_BASE_MSB_RING_BASE_ADDR_MSB,
350d5c65159SKalle Valo 			 ((u64)srng->ring_base_paddr >>
351d5c65159SKalle Valo 			  HAL_ADDR_MSB_REG_SHIFT)) |
352d5c65159SKalle Valo 	      FIELD_PREP(HAL_REO1_RING_BASE_MSB_RING_SIZE,
353d5c65159SKalle Valo 			 (srng->entry_size * srng->num_entries));
3542b5e665bSKalle Valo 	ath11k_hif_write32(ab, reg_base + HAL_REO1_RING_BASE_MSB_OFFSET(ab), val);
355d5c65159SKalle Valo 
356d5c65159SKalle Valo 	val = FIELD_PREP(HAL_REO1_RING_ID_RING_ID, srng->ring_id) |
357d5c65159SKalle Valo 	      FIELD_PREP(HAL_REO1_RING_ID_ENTRY_SIZE, srng->entry_size);
3582b5e665bSKalle Valo 	ath11k_hif_write32(ab, reg_base + HAL_REO1_RING_ID_OFFSET(ab), val);
359d5c65159SKalle Valo 
360d5c65159SKalle Valo 	/* interrupt setup */
361d5c65159SKalle Valo 	val = FIELD_PREP(HAL_REO1_RING_PRDR_INT_SETUP_INTR_TMR_THOLD,
362d5c65159SKalle Valo 			 (srng->intr_timer_thres_us >> 3));
363d5c65159SKalle Valo 
364d5c65159SKalle Valo 	val |= FIELD_PREP(HAL_REO1_RING_PRDR_INT_SETUP_BATCH_COUNTER_THOLD,
365d5c65159SKalle Valo 			  (srng->intr_batch_cntr_thres_entries *
366d5c65159SKalle Valo 			   srng->entry_size));
367d5c65159SKalle Valo 
36831858805SGovind Singh 	ath11k_hif_write32(ab,
3692b5e665bSKalle Valo 			   reg_base + HAL_REO1_RING_PRODUCER_INT_SETUP_OFFSET(ab),
370d5c65159SKalle Valo 			   val);
371d5c65159SKalle Valo 
372d5c65159SKalle Valo 	hp_addr = hal->rdp.paddr +
373d5c65159SKalle Valo 		  ((unsigned long)srng->u.dst_ring.hp_addr -
374d5c65159SKalle Valo 		   (unsigned long)hal->rdp.vaddr);
3752b5e665bSKalle Valo 	ath11k_hif_write32(ab, reg_base + HAL_REO1_RING_HP_ADDR_LSB_OFFSET(ab),
376d5c65159SKalle Valo 			   hp_addr & HAL_ADDR_LSB_REG_MASK);
3772b5e665bSKalle Valo 	ath11k_hif_write32(ab, reg_base + HAL_REO1_RING_HP_ADDR_MSB_OFFSET(ab),
378d5c65159SKalle Valo 			   hp_addr >> HAL_ADDR_MSB_REG_SHIFT);
379d5c65159SKalle Valo 
380d5c65159SKalle Valo 	/* Initialize head and tail pointers to indicate ring is empty */
381d5c65159SKalle Valo 	reg_base = srng->hwreg_base[HAL_SRNG_REG_GRP_R2];
38231858805SGovind Singh 	ath11k_hif_write32(ab, reg_base, 0);
3832b5e665bSKalle Valo 	ath11k_hif_write32(ab, reg_base + HAL_REO1_RING_TP_OFFSET(ab), 0);
384d5c65159SKalle Valo 	*srng->u.dst_ring.hp_addr = 0;
385d5c65159SKalle Valo 
386d5c65159SKalle Valo 	reg_base = srng->hwreg_base[HAL_SRNG_REG_GRP_R0];
387d5c65159SKalle Valo 	val = 0;
388d5c65159SKalle Valo 	if (srng->flags & HAL_SRNG_FLAGS_DATA_TLV_SWAP)
389d5c65159SKalle Valo 		val |= HAL_REO1_RING_MISC_DATA_TLV_SWAP;
390d5c65159SKalle Valo 	if (srng->flags & HAL_SRNG_FLAGS_RING_PTR_SWAP)
391d5c65159SKalle Valo 		val |= HAL_REO1_RING_MISC_HOST_FW_SWAP;
392d5c65159SKalle Valo 	if (srng->flags & HAL_SRNG_FLAGS_MSI_SWAP)
393d5c65159SKalle Valo 		val |= HAL_REO1_RING_MISC_MSI_SWAP;
394d5c65159SKalle Valo 	val |= HAL_REO1_RING_MISC_SRNG_ENABLE;
395d5c65159SKalle Valo 
3962b5e665bSKalle Valo 	ath11k_hif_write32(ab, reg_base + HAL_REO1_RING_MISC_OFFSET(ab), val);
397d5c65159SKalle Valo }
398d5c65159SKalle Valo 
399d5c65159SKalle Valo static void ath11k_hal_srng_src_hw_init(struct ath11k_base *ab,
400d5c65159SKalle Valo 					struct hal_srng *srng)
401d5c65159SKalle Valo {
402d5c65159SKalle Valo 	struct ath11k_hal *hal = &ab->hal;
403d5c65159SKalle Valo 	u32 val;
404d5c65159SKalle Valo 	u64 tp_addr;
405d5c65159SKalle Valo 	u32 reg_base;
406d5c65159SKalle Valo 
407d5c65159SKalle Valo 	reg_base = srng->hwreg_base[HAL_SRNG_REG_GRP_R0];
408d5c65159SKalle Valo 
409d5c65159SKalle Valo 	if (srng->flags & HAL_SRNG_FLAGS_MSI_INTR) {
41031858805SGovind Singh 		ath11k_hif_write32(ab, reg_base +
4112b5e665bSKalle Valo 				   HAL_TCL1_RING_MSI1_BASE_LSB_OFFSET(ab),
412*404f5de2SKalle Valo 				   srng->msi_addr);
413d5c65159SKalle Valo 
414d5c65159SKalle Valo 		val = FIELD_PREP(HAL_TCL1_RING_MSI1_BASE_MSB_ADDR,
415d5c65159SKalle Valo 				 ((u64)srng->msi_addr >>
416d5c65159SKalle Valo 				  HAL_ADDR_MSB_REG_SHIFT)) |
417d5c65159SKalle Valo 		      HAL_TCL1_RING_MSI1_BASE_MSB_MSI1_ENABLE;
41831858805SGovind Singh 		ath11k_hif_write32(ab, reg_base +
4192b5e665bSKalle Valo 				       HAL_TCL1_RING_MSI1_BASE_MSB_OFFSET(ab),
420d5c65159SKalle Valo 				   val);
421d5c65159SKalle Valo 
42231858805SGovind Singh 		ath11k_hif_write32(ab, reg_base +
4232b5e665bSKalle Valo 				       HAL_TCL1_RING_MSI1_DATA_OFFSET(ab),
424d5c65159SKalle Valo 				   srng->msi_data);
425d5c65159SKalle Valo 	}
426d5c65159SKalle Valo 
427*404f5de2SKalle Valo 	ath11k_hif_write32(ab, reg_base, srng->ring_base_paddr);
428d5c65159SKalle Valo 
429d5c65159SKalle Valo 	val = FIELD_PREP(HAL_TCL1_RING_BASE_MSB_RING_BASE_ADDR_MSB,
430d5c65159SKalle Valo 			 ((u64)srng->ring_base_paddr >>
431d5c65159SKalle Valo 			  HAL_ADDR_MSB_REG_SHIFT)) |
432d5c65159SKalle Valo 	      FIELD_PREP(HAL_TCL1_RING_BASE_MSB_RING_SIZE,
433d5c65159SKalle Valo 			 (srng->entry_size * srng->num_entries));
4342b5e665bSKalle Valo 	ath11k_hif_write32(ab, reg_base + HAL_TCL1_RING_BASE_MSB_OFFSET(ab), val);
435d5c65159SKalle Valo 
436d5c65159SKalle Valo 	val = FIELD_PREP(HAL_REO1_RING_ID_ENTRY_SIZE, srng->entry_size);
4372b5e665bSKalle Valo 	ath11k_hif_write32(ab, reg_base + HAL_TCL1_RING_ID_OFFSET(ab), val);
438d5c65159SKalle Valo 
439d5c65159SKalle Valo 	/* interrupt setup */
440d5c65159SKalle Valo 	/* NOTE: IPQ8074 v2 requires the interrupt timer threshold in the
441d5c65159SKalle Valo 	 * unit of 8 usecs instead of 1 usec (as required by v1).
442d5c65159SKalle Valo 	 */
443d5c65159SKalle Valo 	val = FIELD_PREP(HAL_TCL1_RING_CONSR_INT_SETUP_IX0_INTR_TMR_THOLD,
444d5c65159SKalle Valo 			 srng->intr_timer_thres_us);
445d5c65159SKalle Valo 
446d5c65159SKalle Valo 	val |= FIELD_PREP(HAL_TCL1_RING_CONSR_INT_SETUP_IX0_BATCH_COUNTER_THOLD,
447d5c65159SKalle Valo 			  (srng->intr_batch_cntr_thres_entries *
448d5c65159SKalle Valo 			   srng->entry_size));
449d5c65159SKalle Valo 
45031858805SGovind Singh 	ath11k_hif_write32(ab,
4512b5e665bSKalle Valo 			   reg_base + HAL_TCL1_RING_CONSR_INT_SETUP_IX0_OFFSET(ab),
452d5c65159SKalle Valo 			   val);
453d5c65159SKalle Valo 
454d5c65159SKalle Valo 	val = 0;
455d5c65159SKalle Valo 	if (srng->flags & HAL_SRNG_FLAGS_LOW_THRESH_INTR_EN) {
456d5c65159SKalle Valo 		val |= FIELD_PREP(HAL_TCL1_RING_CONSR_INT_SETUP_IX1_LOW_THOLD,
457d5c65159SKalle Valo 				  srng->u.src_ring.low_threshold);
458d5c65159SKalle Valo 	}
45931858805SGovind Singh 	ath11k_hif_write32(ab,
4602b5e665bSKalle Valo 			   reg_base + HAL_TCL1_RING_CONSR_INT_SETUP_IX1_OFFSET(ab),
461d5c65159SKalle Valo 			   val);
462d5c65159SKalle Valo 
463d5c65159SKalle Valo 	if (srng->ring_id != HAL_SRNG_RING_ID_WBM_IDLE_LINK) {
464d5c65159SKalle Valo 		tp_addr = hal->rdp.paddr +
465d5c65159SKalle Valo 			  ((unsigned long)srng->u.src_ring.tp_addr -
466d5c65159SKalle Valo 			   (unsigned long)hal->rdp.vaddr);
46731858805SGovind Singh 		ath11k_hif_write32(ab,
4682b5e665bSKalle Valo 				   reg_base + HAL_TCL1_RING_TP_ADDR_LSB_OFFSET(ab),
469d5c65159SKalle Valo 				   tp_addr & HAL_ADDR_LSB_REG_MASK);
47031858805SGovind Singh 		ath11k_hif_write32(ab,
4712b5e665bSKalle Valo 				   reg_base + HAL_TCL1_RING_TP_ADDR_MSB_OFFSET(ab),
472d5c65159SKalle Valo 				   tp_addr >> HAL_ADDR_MSB_REG_SHIFT);
473d5c65159SKalle Valo 	}
474d5c65159SKalle Valo 
475d5c65159SKalle Valo 	/* Initialize head and tail pointers to indicate ring is empty */
476d5c65159SKalle Valo 	reg_base = srng->hwreg_base[HAL_SRNG_REG_GRP_R2];
47731858805SGovind Singh 	ath11k_hif_write32(ab, reg_base, 0);
47831858805SGovind Singh 	ath11k_hif_write32(ab, reg_base + HAL_TCL1_RING_TP_OFFSET, 0);
479d5c65159SKalle Valo 	*srng->u.src_ring.tp_addr = 0;
480d5c65159SKalle Valo 
481d5c65159SKalle Valo 	reg_base = srng->hwreg_base[HAL_SRNG_REG_GRP_R0];
482d5c65159SKalle Valo 	val = 0;
483d5c65159SKalle Valo 	if (srng->flags & HAL_SRNG_FLAGS_DATA_TLV_SWAP)
484d5c65159SKalle Valo 		val |= HAL_TCL1_RING_MISC_DATA_TLV_SWAP;
485d5c65159SKalle Valo 	if (srng->flags & HAL_SRNG_FLAGS_RING_PTR_SWAP)
486d5c65159SKalle Valo 		val |= HAL_TCL1_RING_MISC_HOST_FW_SWAP;
487d5c65159SKalle Valo 	if (srng->flags & HAL_SRNG_FLAGS_MSI_SWAP)
488d5c65159SKalle Valo 		val |= HAL_TCL1_RING_MISC_MSI_SWAP;
489d5c65159SKalle Valo 
490d5c65159SKalle Valo 	/* Loop count is not used for SRC rings */
491d5c65159SKalle Valo 	val |= HAL_TCL1_RING_MISC_MSI_LOOPCNT_DISABLE;
492d5c65159SKalle Valo 
493d5c65159SKalle Valo 	val |= HAL_TCL1_RING_MISC_SRNG_ENABLE;
494d5c65159SKalle Valo 
4952b5e665bSKalle Valo 	ath11k_hif_write32(ab, reg_base + HAL_TCL1_RING_MISC_OFFSET(ab), val);
496d5c65159SKalle Valo }
497d5c65159SKalle Valo 
498d5c65159SKalle Valo static void ath11k_hal_srng_hw_init(struct ath11k_base *ab,
499d5c65159SKalle Valo 				    struct hal_srng *srng)
500d5c65159SKalle Valo {
501d5c65159SKalle Valo 	if (srng->ring_dir == HAL_SRNG_DIR_SRC)
502d5c65159SKalle Valo 		ath11k_hal_srng_src_hw_init(ab, srng);
503d5c65159SKalle Valo 	else
504d5c65159SKalle Valo 		ath11k_hal_srng_dst_hw_init(ab, srng);
505d5c65159SKalle Valo }
506d5c65159SKalle Valo 
507d5c65159SKalle Valo static int ath11k_hal_srng_get_ring_id(struct ath11k_base *ab,
508d5c65159SKalle Valo 				       enum hal_ring_type type,
509d5c65159SKalle Valo 				       int ring_num, int mac_id)
510d5c65159SKalle Valo {
511f7eb4b04SKalle Valo 	struct hal_srng_config *srng_config = &ab->hal.srng_config[type];
512d5c65159SKalle Valo 	int ring_id;
513d5c65159SKalle Valo 
514d5c65159SKalle Valo 	if (ring_num >= srng_config->max_rings) {
515d5c65159SKalle Valo 		ath11k_warn(ab, "invalid ring number :%d\n", ring_num);
516d5c65159SKalle Valo 		return -EINVAL;
517d5c65159SKalle Valo 	}
518d5c65159SKalle Valo 
519d5c65159SKalle Valo 	ring_id = srng_config->start_ring_id + ring_num;
520d5c65159SKalle Valo 	if (srng_config->lmac_ring)
521d5c65159SKalle Valo 		ring_id += mac_id * HAL_SRNG_RINGS_PER_LMAC;
522d5c65159SKalle Valo 
523d5c65159SKalle Valo 	if (WARN_ON(ring_id >= HAL_SRNG_RING_ID_MAX))
524d5c65159SKalle Valo 		return -EINVAL;
525d5c65159SKalle Valo 
526d5c65159SKalle Valo 	return ring_id;
527d5c65159SKalle Valo }
528d5c65159SKalle Valo 
529f7eb4b04SKalle Valo int ath11k_hal_srng_get_entrysize(struct ath11k_base *ab, u32 ring_type)
530d5c65159SKalle Valo {
531f7eb4b04SKalle Valo 	struct hal_srng_config *srng_config;
532d5c65159SKalle Valo 
533d5c65159SKalle Valo 	if (WARN_ON(ring_type >= HAL_MAX_RING_TYPES))
534d5c65159SKalle Valo 		return -EINVAL;
535d5c65159SKalle Valo 
536f7eb4b04SKalle Valo 	srng_config = &ab->hal.srng_config[ring_type];
537d5c65159SKalle Valo 
538d5c65159SKalle Valo 	return (srng_config->entry_size << 2);
539d5c65159SKalle Valo }
540d5c65159SKalle Valo 
541f7eb4b04SKalle Valo int ath11k_hal_srng_get_max_entries(struct ath11k_base *ab, u32 ring_type)
542d5c65159SKalle Valo {
543f7eb4b04SKalle Valo 	struct hal_srng_config *srng_config;
544d5c65159SKalle Valo 
545d5c65159SKalle Valo 	if (WARN_ON(ring_type >= HAL_MAX_RING_TYPES))
546d5c65159SKalle Valo 		return -EINVAL;
547d5c65159SKalle Valo 
548f7eb4b04SKalle Valo 	srng_config = &ab->hal.srng_config[ring_type];
549d5c65159SKalle Valo 
550d5c65159SKalle Valo 	return (srng_config->max_size / srng_config->entry_size);
551d5c65159SKalle Valo }
552d5c65159SKalle Valo 
553d5c65159SKalle Valo void ath11k_hal_srng_get_params(struct ath11k_base *ab, struct hal_srng *srng,
554d5c65159SKalle Valo 				struct hal_srng_params *params)
555d5c65159SKalle Valo {
556d5c65159SKalle Valo 	params->ring_base_paddr = srng->ring_base_paddr;
557d5c65159SKalle Valo 	params->ring_base_vaddr = srng->ring_base_vaddr;
558d5c65159SKalle Valo 	params->num_entries = srng->num_entries;
559d5c65159SKalle Valo 	params->intr_timer_thres_us = srng->intr_timer_thres_us;
560d5c65159SKalle Valo 	params->intr_batch_cntr_thres_entries =
561d5c65159SKalle Valo 		srng->intr_batch_cntr_thres_entries;
562d5c65159SKalle Valo 	params->low_threshold = srng->u.src_ring.low_threshold;
563701e48a4SCarl Huang 	params->msi_addr = srng->msi_addr;
564701e48a4SCarl Huang 	params->msi_data = srng->msi_data;
565d5c65159SKalle Valo 	params->flags = srng->flags;
566d5c65159SKalle Valo }
567d5c65159SKalle Valo 
568d5c65159SKalle Valo dma_addr_t ath11k_hal_srng_get_hp_addr(struct ath11k_base *ab,
569d5c65159SKalle Valo 				       struct hal_srng *srng)
570d5c65159SKalle Valo {
571d5c65159SKalle Valo 	if (!(srng->flags & HAL_SRNG_FLAGS_LMAC_RING))
572d5c65159SKalle Valo 		return 0;
573d5c65159SKalle Valo 
574d5c65159SKalle Valo 	if (srng->ring_dir == HAL_SRNG_DIR_SRC)
575d5c65159SKalle Valo 		return ab->hal.wrp.paddr +
576d5c65159SKalle Valo 		       ((unsigned long)srng->u.src_ring.hp_addr -
577d5c65159SKalle Valo 			(unsigned long)ab->hal.wrp.vaddr);
578d5c65159SKalle Valo 	else
579d5c65159SKalle Valo 		return ab->hal.rdp.paddr +
580d5c65159SKalle Valo 		       ((unsigned long)srng->u.dst_ring.hp_addr -
581d5c65159SKalle Valo 			 (unsigned long)ab->hal.rdp.vaddr);
582d5c65159SKalle Valo }
583d5c65159SKalle Valo 
584d5c65159SKalle Valo dma_addr_t ath11k_hal_srng_get_tp_addr(struct ath11k_base *ab,
585d5c65159SKalle Valo 				       struct hal_srng *srng)
586d5c65159SKalle Valo {
587d5c65159SKalle Valo 	if (!(srng->flags & HAL_SRNG_FLAGS_LMAC_RING))
588d5c65159SKalle Valo 		return 0;
589d5c65159SKalle Valo 
590d5c65159SKalle Valo 	if (srng->ring_dir == HAL_SRNG_DIR_SRC)
591d5c65159SKalle Valo 		return ab->hal.rdp.paddr +
592d5c65159SKalle Valo 		       ((unsigned long)srng->u.src_ring.tp_addr -
593d5c65159SKalle Valo 			(unsigned long)ab->hal.rdp.vaddr);
594d5c65159SKalle Valo 	else
595d5c65159SKalle Valo 		return ab->hal.wrp.paddr +
596d5c65159SKalle Valo 		       ((unsigned long)srng->u.dst_ring.tp_addr -
597d5c65159SKalle Valo 			(unsigned long)ab->hal.wrp.vaddr);
598d5c65159SKalle Valo }
599d5c65159SKalle Valo 
600d5c65159SKalle Valo u32 ath11k_hal_ce_get_desc_size(enum hal_ce_desc type)
601d5c65159SKalle Valo {
602d5c65159SKalle Valo 	switch (type) {
603d5c65159SKalle Valo 	case HAL_CE_DESC_SRC:
604d5c65159SKalle Valo 		return sizeof(struct hal_ce_srng_src_desc);
605d5c65159SKalle Valo 	case HAL_CE_DESC_DST:
606d5c65159SKalle Valo 		return sizeof(struct hal_ce_srng_dest_desc);
607d5c65159SKalle Valo 	case HAL_CE_DESC_DST_STATUS:
608d5c65159SKalle Valo 		return sizeof(struct hal_ce_srng_dst_status_desc);
609d5c65159SKalle Valo 	}
610d5c65159SKalle Valo 
611d5c65159SKalle Valo 	return 0;
612d5c65159SKalle Valo }
613d5c65159SKalle Valo 
614d5c65159SKalle Valo void ath11k_hal_ce_src_set_desc(void *buf, dma_addr_t paddr, u32 len, u32 id,
615d5c65159SKalle Valo 				u8 byte_swap_data)
616d5c65159SKalle Valo {
617d5c65159SKalle Valo 	struct hal_ce_srng_src_desc *desc = (struct hal_ce_srng_src_desc *)buf;
618d5c65159SKalle Valo 
619d5c65159SKalle Valo 	desc->buffer_addr_low = paddr & HAL_ADDR_LSB_REG_MASK;
620d5c65159SKalle Valo 	desc->buffer_addr_info =
621d5c65159SKalle Valo 		FIELD_PREP(HAL_CE_SRC_DESC_ADDR_INFO_ADDR_HI,
622d5c65159SKalle Valo 			   ((u64)paddr >> HAL_ADDR_MSB_REG_SHIFT)) |
623d5c65159SKalle Valo 		FIELD_PREP(HAL_CE_SRC_DESC_ADDR_INFO_BYTE_SWAP,
624d5c65159SKalle Valo 			   byte_swap_data) |
625d5c65159SKalle Valo 		FIELD_PREP(HAL_CE_SRC_DESC_ADDR_INFO_GATHER, 0) |
626d5c65159SKalle Valo 		FIELD_PREP(HAL_CE_SRC_DESC_ADDR_INFO_LEN, len);
627d5c65159SKalle Valo 	desc->meta_info = FIELD_PREP(HAL_CE_SRC_DESC_META_INFO_DATA, id);
628d5c65159SKalle Valo }
629d5c65159SKalle Valo 
630d5c65159SKalle Valo void ath11k_hal_ce_dst_set_desc(void *buf, dma_addr_t paddr)
631d5c65159SKalle Valo {
632d5c65159SKalle Valo 	struct hal_ce_srng_dest_desc *desc =
633d5c65159SKalle Valo 		(struct hal_ce_srng_dest_desc *)buf;
634d5c65159SKalle Valo 
635d5c65159SKalle Valo 	desc->buffer_addr_low = paddr & HAL_ADDR_LSB_REG_MASK;
636d5c65159SKalle Valo 	desc->buffer_addr_info =
637d5c65159SKalle Valo 		FIELD_PREP(HAL_CE_DEST_DESC_ADDR_INFO_ADDR_HI,
638d5c65159SKalle Valo 			   ((u64)paddr >> HAL_ADDR_MSB_REG_SHIFT));
639d5c65159SKalle Valo }
640d5c65159SKalle Valo 
641d5c65159SKalle Valo u32 ath11k_hal_ce_dst_status_get_length(void *buf)
642d5c65159SKalle Valo {
643d5c65159SKalle Valo 	struct hal_ce_srng_dst_status_desc *desc =
644d5c65159SKalle Valo 		(struct hal_ce_srng_dst_status_desc *)buf;
645d5c65159SKalle Valo 	u32 len;
646d5c65159SKalle Valo 
647d5c65159SKalle Valo 	len = FIELD_GET(HAL_CE_DST_STATUS_DESC_FLAGS_LEN, desc->flags);
648d5c65159SKalle Valo 	desc->flags &= ~HAL_CE_DST_STATUS_DESC_FLAGS_LEN;
649d5c65159SKalle Valo 
650d5c65159SKalle Valo 	return len;
651d5c65159SKalle Valo }
652d5c65159SKalle Valo 
653d5c65159SKalle Valo void ath11k_hal_set_link_desc_addr(struct hal_wbm_link_desc *desc, u32 cookie,
654d5c65159SKalle Valo 				   dma_addr_t paddr)
655d5c65159SKalle Valo {
656d5c65159SKalle Valo 	desc->buf_addr_info.info0 = FIELD_PREP(BUFFER_ADDR_INFO0_ADDR,
657d5c65159SKalle Valo 					       (paddr & HAL_ADDR_LSB_REG_MASK));
658d5c65159SKalle Valo 	desc->buf_addr_info.info1 = FIELD_PREP(BUFFER_ADDR_INFO1_ADDR,
659d5c65159SKalle Valo 					       ((u64)paddr >> HAL_ADDR_MSB_REG_SHIFT)) |
660d5c65159SKalle Valo 				    FIELD_PREP(BUFFER_ADDR_INFO1_RET_BUF_MGR, 1) |
661d5c65159SKalle Valo 				    FIELD_PREP(BUFFER_ADDR_INFO1_SW_COOKIE, cookie);
662d5c65159SKalle Valo }
663d5c65159SKalle Valo 
664d5c65159SKalle Valo u32 *ath11k_hal_srng_dst_peek(struct ath11k_base *ab, struct hal_srng *srng)
665d5c65159SKalle Valo {
666d5c65159SKalle Valo 	lockdep_assert_held(&srng->lock);
667d5c65159SKalle Valo 
668d5c65159SKalle Valo 	if (srng->u.dst_ring.tp != srng->u.dst_ring.cached_hp)
669d5c65159SKalle Valo 		return (srng->ring_base_vaddr + srng->u.dst_ring.tp);
670d5c65159SKalle Valo 
671d5c65159SKalle Valo 	return NULL;
672d5c65159SKalle Valo }
673d5c65159SKalle Valo 
674d5c65159SKalle Valo u32 *ath11k_hal_srng_dst_get_next_entry(struct ath11k_base *ab,
675d5c65159SKalle Valo 					struct hal_srng *srng)
676d5c65159SKalle Valo {
677d5c65159SKalle Valo 	u32 *desc;
678d5c65159SKalle Valo 
679d5c65159SKalle Valo 	lockdep_assert_held(&srng->lock);
680d5c65159SKalle Valo 
681d5c65159SKalle Valo 	if (srng->u.dst_ring.tp == srng->u.dst_ring.cached_hp)
682d5c65159SKalle Valo 		return NULL;
683d5c65159SKalle Valo 
684d5c65159SKalle Valo 	desc = srng->ring_base_vaddr + srng->u.dst_ring.tp;
685d5c65159SKalle Valo 
686d5c65159SKalle Valo 	srng->u.dst_ring.tp = (srng->u.dst_ring.tp + srng->entry_size) %
687d5c65159SKalle Valo 			      srng->ring_size;
688d5c65159SKalle Valo 
689d5c65159SKalle Valo 	return desc;
690d5c65159SKalle Valo }
691d5c65159SKalle Valo 
692d5c65159SKalle Valo int ath11k_hal_srng_dst_num_free(struct ath11k_base *ab, struct hal_srng *srng,
693d5c65159SKalle Valo 				 bool sync_hw_ptr)
694d5c65159SKalle Valo {
695d5c65159SKalle Valo 	u32 tp, hp;
696d5c65159SKalle Valo 
697d5c65159SKalle Valo 	lockdep_assert_held(&srng->lock);
698d5c65159SKalle Valo 
699d5c65159SKalle Valo 	tp = srng->u.dst_ring.tp;
700d5c65159SKalle Valo 
701d5c65159SKalle Valo 	if (sync_hw_ptr) {
702d5c65159SKalle Valo 		hp = *srng->u.dst_ring.hp_addr;
703d5c65159SKalle Valo 		srng->u.dst_ring.cached_hp = hp;
704d5c65159SKalle Valo 	} else {
705d5c65159SKalle Valo 		hp = srng->u.dst_ring.cached_hp;
706d5c65159SKalle Valo 	}
707d5c65159SKalle Valo 
708d5c65159SKalle Valo 	if (hp >= tp)
709d5c65159SKalle Valo 		return (hp - tp) / srng->entry_size;
710d5c65159SKalle Valo 	else
711d5c65159SKalle Valo 		return (srng->ring_size - tp + hp) / srng->entry_size;
712d5c65159SKalle Valo }
713d5c65159SKalle Valo 
714d5c65159SKalle Valo /* Returns number of available entries in src ring */
715d5c65159SKalle Valo int ath11k_hal_srng_src_num_free(struct ath11k_base *ab, struct hal_srng *srng,
716d5c65159SKalle Valo 				 bool sync_hw_ptr)
717d5c65159SKalle Valo {
718d5c65159SKalle Valo 	u32 tp, hp;
719d5c65159SKalle Valo 
720d5c65159SKalle Valo 	lockdep_assert_held(&srng->lock);
721d5c65159SKalle Valo 
722d5c65159SKalle Valo 	hp = srng->u.src_ring.hp;
723d5c65159SKalle Valo 
724d5c65159SKalle Valo 	if (sync_hw_ptr) {
725d5c65159SKalle Valo 		tp = *srng->u.src_ring.tp_addr;
726d5c65159SKalle Valo 		srng->u.src_ring.cached_tp = tp;
727d5c65159SKalle Valo 	} else {
728d5c65159SKalle Valo 		tp = srng->u.src_ring.cached_tp;
729d5c65159SKalle Valo 	}
730d5c65159SKalle Valo 
731d5c65159SKalle Valo 	if (tp > hp)
732d5c65159SKalle Valo 		return ((tp - hp) / srng->entry_size) - 1;
733d5c65159SKalle Valo 	else
734d5c65159SKalle Valo 		return ((srng->ring_size - hp + tp) / srng->entry_size) - 1;
735d5c65159SKalle Valo }
736d5c65159SKalle Valo 
737d5c65159SKalle Valo u32 *ath11k_hal_srng_src_get_next_entry(struct ath11k_base *ab,
738d5c65159SKalle Valo 					struct hal_srng *srng)
739d5c65159SKalle Valo {
740d5c65159SKalle Valo 	u32 *desc;
741d5c65159SKalle Valo 	u32 next_hp;
742d5c65159SKalle Valo 
743d5c65159SKalle Valo 	lockdep_assert_held(&srng->lock);
744d5c65159SKalle Valo 
745d5c65159SKalle Valo 	/* TODO: Using % is expensive, but we have to do this since size of some
746d5c65159SKalle Valo 	 * SRNG rings is not power of 2 (due to descriptor sizes). Need to see
747d5c65159SKalle Valo 	 * if separate function is defined for rings having power of 2 ring size
748d5c65159SKalle Valo 	 * (TCL2SW, REO2SW, SW2RXDMA and CE rings) so that we can avoid the
749d5c65159SKalle Valo 	 * overhead of % by using mask (with &).
750d5c65159SKalle Valo 	 */
751d5c65159SKalle Valo 	next_hp = (srng->u.src_ring.hp + srng->entry_size) % srng->ring_size;
752d5c65159SKalle Valo 
753d5c65159SKalle Valo 	if (next_hp == srng->u.src_ring.cached_tp)
754d5c65159SKalle Valo 		return NULL;
755d5c65159SKalle Valo 
756d5c65159SKalle Valo 	desc = srng->ring_base_vaddr + srng->u.src_ring.hp;
757d5c65159SKalle Valo 	srng->u.src_ring.hp = next_hp;
758d5c65159SKalle Valo 
759d5c65159SKalle Valo 	/* TODO: Reap functionality is not used by all rings. If particular
760d5c65159SKalle Valo 	 * ring does not use reap functionality, we need not update reap_hp
761d5c65159SKalle Valo 	 * with next_hp pointer. Need to make sure a separate function is used
762d5c65159SKalle Valo 	 * before doing any optimization by removing below code updating
763d5c65159SKalle Valo 	 * reap_hp.
764d5c65159SKalle Valo 	 */
765d5c65159SKalle Valo 	srng->u.src_ring.reap_hp = next_hp;
766d5c65159SKalle Valo 
767d5c65159SKalle Valo 	return desc;
768d5c65159SKalle Valo }
769d5c65159SKalle Valo 
770d5c65159SKalle Valo u32 *ath11k_hal_srng_src_reap_next(struct ath11k_base *ab,
771d5c65159SKalle Valo 				   struct hal_srng *srng)
772d5c65159SKalle Valo {
773d5c65159SKalle Valo 	u32 *desc;
774d5c65159SKalle Valo 	u32 next_reap_hp;
775d5c65159SKalle Valo 
776d5c65159SKalle Valo 	lockdep_assert_held(&srng->lock);
777d5c65159SKalle Valo 
778d5c65159SKalle Valo 	next_reap_hp = (srng->u.src_ring.reap_hp + srng->entry_size) %
779d5c65159SKalle Valo 		       srng->ring_size;
780d5c65159SKalle Valo 
781d5c65159SKalle Valo 	if (next_reap_hp == srng->u.src_ring.cached_tp)
782d5c65159SKalle Valo 		return NULL;
783d5c65159SKalle Valo 
784d5c65159SKalle Valo 	desc = srng->ring_base_vaddr + next_reap_hp;
785d5c65159SKalle Valo 	srng->u.src_ring.reap_hp = next_reap_hp;
786d5c65159SKalle Valo 
787d5c65159SKalle Valo 	return desc;
788d5c65159SKalle Valo }
789d5c65159SKalle Valo 
790d5c65159SKalle Valo u32 *ath11k_hal_srng_src_get_next_reaped(struct ath11k_base *ab,
791d5c65159SKalle Valo 					 struct hal_srng *srng)
792d5c65159SKalle Valo {
793d5c65159SKalle Valo 	u32 *desc;
794d5c65159SKalle Valo 
795d5c65159SKalle Valo 	lockdep_assert_held(&srng->lock);
796d5c65159SKalle Valo 
797d5c65159SKalle Valo 	if (srng->u.src_ring.hp == srng->u.src_ring.reap_hp)
798d5c65159SKalle Valo 		return NULL;
799d5c65159SKalle Valo 
800d5c65159SKalle Valo 	desc = srng->ring_base_vaddr + srng->u.src_ring.hp;
801d5c65159SKalle Valo 	srng->u.src_ring.hp = (srng->u.src_ring.hp + srng->entry_size) %
802d5c65159SKalle Valo 			      srng->ring_size;
803d5c65159SKalle Valo 
804d5c65159SKalle Valo 	return desc;
805d5c65159SKalle Valo }
806d5c65159SKalle Valo 
807d5c65159SKalle Valo u32 *ath11k_hal_srng_src_peek(struct ath11k_base *ab, struct hal_srng *srng)
808d5c65159SKalle Valo {
809d5c65159SKalle Valo 	lockdep_assert_held(&srng->lock);
810d5c65159SKalle Valo 
811d5c65159SKalle Valo 	if (((srng->u.src_ring.hp + srng->entry_size) % srng->ring_size) ==
812d5c65159SKalle Valo 	    srng->u.src_ring.cached_tp)
813d5c65159SKalle Valo 		return NULL;
814d5c65159SKalle Valo 
815d5c65159SKalle Valo 	return srng->ring_base_vaddr + srng->u.src_ring.hp;
816d5c65159SKalle Valo }
817d5c65159SKalle Valo 
818d5c65159SKalle Valo void ath11k_hal_srng_access_begin(struct ath11k_base *ab, struct hal_srng *srng)
819d5c65159SKalle Valo {
820d5c65159SKalle Valo 	lockdep_assert_held(&srng->lock);
821d5c65159SKalle Valo 
822d5c65159SKalle Valo 	if (srng->ring_dir == HAL_SRNG_DIR_SRC)
823d5c65159SKalle Valo 		srng->u.src_ring.cached_tp =
824d5c65159SKalle Valo 			*(volatile u32 *)srng->u.src_ring.tp_addr;
825d5c65159SKalle Valo 	else
826d5c65159SKalle Valo 		srng->u.dst_ring.cached_hp = *srng->u.dst_ring.hp_addr;
827d5c65159SKalle Valo }
828d5c65159SKalle Valo 
829d5c65159SKalle Valo /* Update cached ring head/tail pointers to HW. ath11k_hal_srng_access_begin()
830d5c65159SKalle Valo  * should have been called before this.
831d5c65159SKalle Valo  */
832d5c65159SKalle Valo void ath11k_hal_srng_access_end(struct ath11k_base *ab, struct hal_srng *srng)
833d5c65159SKalle Valo {
834d5c65159SKalle Valo 	lockdep_assert_held(&srng->lock);
835d5c65159SKalle Valo 
836d5c65159SKalle Valo 	/* TODO: See if we need a write memory barrier here */
837d5c65159SKalle Valo 	if (srng->flags & HAL_SRNG_FLAGS_LMAC_RING) {
838d5c65159SKalle Valo 		/* For LMAC rings, ring pointer updates are done through FW and
839d5c65159SKalle Valo 		 * hence written to a shared memory location that is read by FW
840d5c65159SKalle Valo 		 */
8415118935bSManikanta Pubbisetty 		if (srng->ring_dir == HAL_SRNG_DIR_SRC) {
8425118935bSManikanta Pubbisetty 			srng->u.src_ring.last_tp =
8435118935bSManikanta Pubbisetty 				*(volatile u32 *)srng->u.src_ring.tp_addr;
844d5c65159SKalle Valo 			*srng->u.src_ring.hp_addr = srng->u.src_ring.hp;
8455118935bSManikanta Pubbisetty 		} else {
8465118935bSManikanta Pubbisetty 			srng->u.dst_ring.last_hp = *srng->u.dst_ring.hp_addr;
847d5c65159SKalle Valo 			*srng->u.dst_ring.tp_addr = srng->u.dst_ring.tp;
8485118935bSManikanta Pubbisetty 		}
849d5c65159SKalle Valo 	} else {
850d5c65159SKalle Valo 		if (srng->ring_dir == HAL_SRNG_DIR_SRC) {
8515118935bSManikanta Pubbisetty 			srng->u.src_ring.last_tp =
8525118935bSManikanta Pubbisetty 				*(volatile u32 *)srng->u.src_ring.tp_addr;
85331858805SGovind Singh 			ath11k_hif_write32(ab,
854d5c65159SKalle Valo 					   (unsigned long)srng->u.src_ring.hp_addr -
855d5c65159SKalle Valo 					   (unsigned long)ab->mem,
856d5c65159SKalle Valo 					   srng->u.src_ring.hp);
857d5c65159SKalle Valo 		} else {
8585118935bSManikanta Pubbisetty 			srng->u.dst_ring.last_hp = *srng->u.dst_ring.hp_addr;
85931858805SGovind Singh 			ath11k_hif_write32(ab,
860d5c65159SKalle Valo 					   (unsigned long)srng->u.dst_ring.tp_addr -
861d5c65159SKalle Valo 					   (unsigned long)ab->mem,
862d5c65159SKalle Valo 					   srng->u.dst_ring.tp);
863d5c65159SKalle Valo 		}
864d5c65159SKalle Valo 	}
8655118935bSManikanta Pubbisetty 
8665118935bSManikanta Pubbisetty 	srng->timestamp = jiffies;
867d5c65159SKalle Valo }
868d5c65159SKalle Valo 
869d5c65159SKalle Valo void ath11k_hal_setup_link_idle_list(struct ath11k_base *ab,
870d5c65159SKalle Valo 				     struct hal_wbm_idle_scatter_list *sbuf,
871d5c65159SKalle Valo 				     u32 nsbufs, u32 tot_link_desc,
872d5c65159SKalle Valo 				     u32 end_offset)
873d5c65159SKalle Valo {
874d5c65159SKalle Valo 	struct ath11k_buffer_addr *link_addr;
875d5c65159SKalle Valo 	int i;
876d5c65159SKalle Valo 	u32 reg_scatter_buf_sz = HAL_WBM_IDLE_SCATTER_BUF_SIZE / 64;
877d5c65159SKalle Valo 
878d5c65159SKalle Valo 	link_addr = (void *)sbuf[0].vaddr + HAL_WBM_IDLE_SCATTER_BUF_SIZE;
879d5c65159SKalle Valo 
880d5c65159SKalle Valo 	for (i = 1; i < nsbufs; i++) {
881d5c65159SKalle Valo 		link_addr->info0 = sbuf[i].paddr & HAL_ADDR_LSB_REG_MASK;
882d5c65159SKalle Valo 		link_addr->info1 = FIELD_PREP(
883d5c65159SKalle Valo 				HAL_WBM_SCATTERED_DESC_MSB_BASE_ADDR_39_32,
884d5c65159SKalle Valo 				(u64)sbuf[i].paddr >> HAL_ADDR_MSB_REG_SHIFT) |
885d5c65159SKalle Valo 				FIELD_PREP(
886d5c65159SKalle Valo 				HAL_WBM_SCATTERED_DESC_MSB_BASE_ADDR_MATCH_TAG,
887d5c65159SKalle Valo 				BASE_ADDR_MATCH_TAG_VAL);
888d5c65159SKalle Valo 
889d5c65159SKalle Valo 		link_addr = (void *)sbuf[i].vaddr +
890d5c65159SKalle Valo 			     HAL_WBM_IDLE_SCATTER_BUF_SIZE;
891d5c65159SKalle Valo 	}
892d5c65159SKalle Valo 
89331858805SGovind Singh 	ath11k_hif_write32(ab,
894d5c65159SKalle Valo 			   HAL_SEQ_WCSS_UMAC_WBM_REG + HAL_WBM_R0_IDLE_LIST_CONTROL_ADDR,
895d5c65159SKalle Valo 			   FIELD_PREP(HAL_WBM_SCATTER_BUFFER_SIZE, reg_scatter_buf_sz) |
896d5c65159SKalle Valo 			   FIELD_PREP(HAL_WBM_LINK_DESC_IDLE_LIST_MODE, 0x1));
89731858805SGovind Singh 	ath11k_hif_write32(ab,
898d5c65159SKalle Valo 			   HAL_SEQ_WCSS_UMAC_WBM_REG + HAL_WBM_R0_IDLE_LIST_SIZE_ADDR,
899d5c65159SKalle Valo 			   FIELD_PREP(HAL_WBM_SCATTER_RING_SIZE_OF_IDLE_LINK_DESC_LIST,
900d5c65159SKalle Valo 				      reg_scatter_buf_sz * nsbufs));
90131858805SGovind Singh 	ath11k_hif_write32(ab,
902d5c65159SKalle Valo 			   HAL_SEQ_WCSS_UMAC_WBM_REG +
903d5c65159SKalle Valo 			   HAL_WBM_SCATTERED_RING_BASE_LSB,
904d5c65159SKalle Valo 			   FIELD_PREP(BUFFER_ADDR_INFO0_ADDR,
905d5c65159SKalle Valo 				      sbuf[0].paddr & HAL_ADDR_LSB_REG_MASK));
90631858805SGovind Singh 	ath11k_hif_write32(ab,
907d5c65159SKalle Valo 			   HAL_SEQ_WCSS_UMAC_WBM_REG +
908d5c65159SKalle Valo 			   HAL_WBM_SCATTERED_RING_BASE_MSB,
909d5c65159SKalle Valo 			   FIELD_PREP(
910d5c65159SKalle Valo 				HAL_WBM_SCATTERED_DESC_MSB_BASE_ADDR_39_32,
911d5c65159SKalle Valo 				(u64)sbuf[0].paddr >> HAL_ADDR_MSB_REG_SHIFT) |
912d5c65159SKalle Valo 				FIELD_PREP(
913d5c65159SKalle Valo 				HAL_WBM_SCATTERED_DESC_MSB_BASE_ADDR_MATCH_TAG,
914d5c65159SKalle Valo 				BASE_ADDR_MATCH_TAG_VAL));
915d5c65159SKalle Valo 
916d5c65159SKalle Valo 	/* Setup head and tail pointers for the idle list */
91731858805SGovind Singh 	ath11k_hif_write32(ab,
918d5c65159SKalle Valo 			   HAL_SEQ_WCSS_UMAC_WBM_REG +
919d5c65159SKalle Valo 			   HAL_WBM_SCATTERED_DESC_PTR_HEAD_INFO_IX0,
920d5c65159SKalle Valo 			   FIELD_PREP(BUFFER_ADDR_INFO0_ADDR,
921d5c65159SKalle Valo 				      sbuf[nsbufs - 1].paddr));
92231858805SGovind Singh 	ath11k_hif_write32(ab,
923d5c65159SKalle Valo 			   HAL_SEQ_WCSS_UMAC_WBM_REG +
924d5c65159SKalle Valo 			   HAL_WBM_SCATTERED_DESC_PTR_HEAD_INFO_IX1,
925d5c65159SKalle Valo 			   FIELD_PREP(
926d5c65159SKalle Valo 				HAL_WBM_SCATTERED_DESC_MSB_BASE_ADDR_39_32,
927d5c65159SKalle Valo 				((u64)sbuf[nsbufs - 1].paddr >>
928d5c65159SKalle Valo 				 HAL_ADDR_MSB_REG_SHIFT)) |
929d5c65159SKalle Valo 			   FIELD_PREP(HAL_WBM_SCATTERED_DESC_HEAD_P_OFFSET_IX1,
930d5c65159SKalle Valo 				      (end_offset >> 2)));
93131858805SGovind Singh 	ath11k_hif_write32(ab,
932d5c65159SKalle Valo 			   HAL_SEQ_WCSS_UMAC_WBM_REG +
933d5c65159SKalle Valo 			   HAL_WBM_SCATTERED_DESC_PTR_HEAD_INFO_IX0,
934d5c65159SKalle Valo 			   FIELD_PREP(BUFFER_ADDR_INFO0_ADDR,
935d5c65159SKalle Valo 				      sbuf[0].paddr));
936d5c65159SKalle Valo 
93731858805SGovind Singh 	ath11k_hif_write32(ab,
938d5c65159SKalle Valo 			   HAL_SEQ_WCSS_UMAC_WBM_REG +
939d5c65159SKalle Valo 			   HAL_WBM_SCATTERED_DESC_PTR_TAIL_INFO_IX0,
940d5c65159SKalle Valo 			   FIELD_PREP(BUFFER_ADDR_INFO0_ADDR,
941d5c65159SKalle Valo 				      sbuf[0].paddr));
94231858805SGovind Singh 	ath11k_hif_write32(ab,
943d5c65159SKalle Valo 			   HAL_SEQ_WCSS_UMAC_WBM_REG +
944d5c65159SKalle Valo 			   HAL_WBM_SCATTERED_DESC_PTR_TAIL_INFO_IX1,
945d5c65159SKalle Valo 			   FIELD_PREP(
946d5c65159SKalle Valo 				HAL_WBM_SCATTERED_DESC_MSB_BASE_ADDR_39_32,
947d5c65159SKalle Valo 				((u64)sbuf[0].paddr >> HAL_ADDR_MSB_REG_SHIFT)) |
948d5c65159SKalle Valo 			   FIELD_PREP(HAL_WBM_SCATTERED_DESC_TAIL_P_OFFSET_IX1,
949d5c65159SKalle Valo 				      0));
95031858805SGovind Singh 	ath11k_hif_write32(ab,
951d5c65159SKalle Valo 			   HAL_SEQ_WCSS_UMAC_WBM_REG +
952d5c65159SKalle Valo 			   HAL_WBM_SCATTERED_DESC_PTR_HP_ADDR,
953d5c65159SKalle Valo 			   2 * tot_link_desc);
954d5c65159SKalle Valo 
955d5c65159SKalle Valo 	/* Enable the SRNG */
95631858805SGovind Singh 	ath11k_hif_write32(ab,
957d5c65159SKalle Valo 			   HAL_SEQ_WCSS_UMAC_WBM_REG +
958d5c65159SKalle Valo 			   HAL_WBM_IDLE_LINK_RING_MISC_ADDR, 0x40);
959d5c65159SKalle Valo }
960d5c65159SKalle Valo 
961d5c65159SKalle Valo int ath11k_hal_srng_setup(struct ath11k_base *ab, enum hal_ring_type type,
962d5c65159SKalle Valo 			  int ring_num, int mac_id,
963d5c65159SKalle Valo 			  struct hal_srng_params *params)
964d5c65159SKalle Valo {
965d5c65159SKalle Valo 	struct ath11k_hal *hal = &ab->hal;
966f7eb4b04SKalle Valo 	struct hal_srng_config *srng_config = &ab->hal.srng_config[type];
967d5c65159SKalle Valo 	struct hal_srng *srng;
968d5c65159SKalle Valo 	int ring_id;
969d5c65159SKalle Valo 	u32 lmac_idx;
970d5c65159SKalle Valo 	int i;
971d5c65159SKalle Valo 	u32 reg_base;
972d5c65159SKalle Valo 
973d5c65159SKalle Valo 	ring_id = ath11k_hal_srng_get_ring_id(ab, type, ring_num, mac_id);
974d5c65159SKalle Valo 	if (ring_id < 0)
975d5c65159SKalle Valo 		return ring_id;
976d5c65159SKalle Valo 
977d5c65159SKalle Valo 	srng = &hal->srng_list[ring_id];
978d5c65159SKalle Valo 
979d5c65159SKalle Valo 	srng->ring_id = ring_id;
980d5c65159SKalle Valo 	srng->ring_dir = srng_config->ring_dir;
981d5c65159SKalle Valo 	srng->ring_base_paddr = params->ring_base_paddr;
982d5c65159SKalle Valo 	srng->ring_base_vaddr = params->ring_base_vaddr;
983d5c65159SKalle Valo 	srng->entry_size = srng_config->entry_size;
984d5c65159SKalle Valo 	srng->num_entries = params->num_entries;
985d5c65159SKalle Valo 	srng->ring_size = srng->entry_size * srng->num_entries;
986d5c65159SKalle Valo 	srng->intr_batch_cntr_thres_entries =
987d5c65159SKalle Valo 				params->intr_batch_cntr_thres_entries;
988d5c65159SKalle Valo 	srng->intr_timer_thres_us = params->intr_timer_thres_us;
989d5c65159SKalle Valo 	srng->flags = params->flags;
9907cea7c5bSCarl Huang 	srng->msi_addr = params->msi_addr;
9917cea7c5bSCarl Huang 	srng->msi_data = params->msi_data;
9925118935bSManikanta Pubbisetty 	srng->initialized = 1;
993d5c65159SKalle Valo 	spin_lock_init(&srng->lock);
994d5c65159SKalle Valo 
995d5c65159SKalle Valo 	for (i = 0; i < HAL_SRNG_NUM_REG_GRP; i++) {
996d5c65159SKalle Valo 		srng->hwreg_base[i] = srng_config->reg_start[i] +
997d5c65159SKalle Valo 				      (ring_num * srng_config->reg_size[i]);
998d5c65159SKalle Valo 	}
999d5c65159SKalle Valo 
1000d5c65159SKalle Valo 	memset(srng->ring_base_vaddr, 0,
1001d5c65159SKalle Valo 	       (srng->entry_size * srng->num_entries) << 2);
1002d5c65159SKalle Valo 
1003d5c65159SKalle Valo 	/* TODO: Add comments on these swap configurations */
1004d5c65159SKalle Valo 	if (IS_ENABLED(CONFIG_CPU_BIG_ENDIAN))
1005d5c65159SKalle Valo 		srng->flags |= HAL_SRNG_FLAGS_MSI_SWAP | HAL_SRNG_FLAGS_DATA_TLV_SWAP |
1006d5c65159SKalle Valo 			       HAL_SRNG_FLAGS_RING_PTR_SWAP;
1007d5c65159SKalle Valo 
1008d5c65159SKalle Valo 	reg_base = srng->hwreg_base[HAL_SRNG_REG_GRP_R2];
1009d5c65159SKalle Valo 
1010d5c65159SKalle Valo 	if (srng->ring_dir == HAL_SRNG_DIR_SRC) {
1011d5c65159SKalle Valo 		srng->u.src_ring.hp = 0;
1012d5c65159SKalle Valo 		srng->u.src_ring.cached_tp = 0;
1013d5c65159SKalle Valo 		srng->u.src_ring.reap_hp = srng->ring_size - srng->entry_size;
1014d5c65159SKalle Valo 		srng->u.src_ring.tp_addr = (void *)(hal->rdp.vaddr + ring_id);
1015d5c65159SKalle Valo 		srng->u.src_ring.low_threshold = params->low_threshold *
1016d5c65159SKalle Valo 						 srng->entry_size;
1017d5c65159SKalle Valo 		if (srng_config->lmac_ring) {
1018d5c65159SKalle Valo 			lmac_idx = ring_id - HAL_SRNG_RING_ID_LMAC1_ID_START;
1019d5c65159SKalle Valo 			srng->u.src_ring.hp_addr = (void *)(hal->wrp.vaddr +
1020d5c65159SKalle Valo 						   lmac_idx);
1021d5c65159SKalle Valo 			srng->flags |= HAL_SRNG_FLAGS_LMAC_RING;
1022d5c65159SKalle Valo 		} else {
1023e838c14aSCarl Huang 			if (!ab->hw_params.supports_shadow_regs)
1024d5c65159SKalle Valo 				srng->u.src_ring.hp_addr =
1025d5c65159SKalle Valo 				(u32 *)((unsigned long)ab->mem + reg_base);
1026e838c14aSCarl Huang 			else
1027e838c14aSCarl Huang 				ath11k_dbg(ab, ATH11k_DBG_HAL,
1028e838c14aSCarl Huang 					   "hal type %d ring_num %d reg_base 0x%x shadow 0x%lx\n",
1029e838c14aSCarl Huang 					   type, ring_num,
1030e838c14aSCarl Huang 					   reg_base,
1031e838c14aSCarl Huang 					   (unsigned long)srng->u.src_ring.hp_addr -
1032e838c14aSCarl Huang 					   (unsigned long)ab->mem);
1033d5c65159SKalle Valo 		}
1034d5c65159SKalle Valo 	} else {
1035d5c65159SKalle Valo 		/* During initialization loop count in all the descriptors
1036d5c65159SKalle Valo 		 * will be set to zero, and HW will set it to 1 on completing
1037d5c65159SKalle Valo 		 * descriptor update in first loop, and increments it by 1 on
1038d5c65159SKalle Valo 		 * subsequent loops (loop count wraps around after reaching
1039d5c65159SKalle Valo 		 * 0xffff). The 'loop_cnt' in SW ring state is the expected
1040d5c65159SKalle Valo 		 * loop count in descriptors updated by HW (to be processed
1041d5c65159SKalle Valo 		 * by SW).
1042d5c65159SKalle Valo 		 */
1043d5c65159SKalle Valo 		srng->u.dst_ring.loop_cnt = 1;
1044d5c65159SKalle Valo 		srng->u.dst_ring.tp = 0;
1045d5c65159SKalle Valo 		srng->u.dst_ring.cached_hp = 0;
1046d5c65159SKalle Valo 		srng->u.dst_ring.hp_addr = (void *)(hal->rdp.vaddr + ring_id);
1047d5c65159SKalle Valo 		if (srng_config->lmac_ring) {
1048d5c65159SKalle Valo 			/* For LMAC rings, tail pointer updates will be done
1049d5c65159SKalle Valo 			 * through FW by writing to a shared memory location
1050d5c65159SKalle Valo 			 */
1051d5c65159SKalle Valo 			lmac_idx = ring_id - HAL_SRNG_RING_ID_LMAC1_ID_START;
1052d5c65159SKalle Valo 			srng->u.dst_ring.tp_addr = (void *)(hal->wrp.vaddr +
1053d5c65159SKalle Valo 						   lmac_idx);
1054d5c65159SKalle Valo 			srng->flags |= HAL_SRNG_FLAGS_LMAC_RING;
1055d5c65159SKalle Valo 		} else {
1056e838c14aSCarl Huang 			if (!ab->hw_params.supports_shadow_regs)
1057d5c65159SKalle Valo 				srng->u.dst_ring.tp_addr =
1058d5c65159SKalle Valo 				(u32 *)((unsigned long)ab->mem + reg_base +
10592b5e665bSKalle Valo 					(HAL_REO1_RING_TP(ab) - HAL_REO1_RING_HP(ab)));
1060e838c14aSCarl Huang 			else
1061e838c14aSCarl Huang 				ath11k_dbg(ab, ATH11k_DBG_HAL,
1062e838c14aSCarl Huang 					   "type %d ring_num %d target_reg 0x%x shadow 0x%lx\n",
1063e838c14aSCarl Huang 					   type, ring_num,
1064e838c14aSCarl Huang 					   reg_base + (HAL_REO1_RING_TP(ab) -
1065e838c14aSCarl Huang 						       HAL_REO1_RING_HP(ab)),
1066e838c14aSCarl Huang 					   (unsigned long)srng->u.dst_ring.tp_addr -
1067e838c14aSCarl Huang 					   (unsigned long)ab->mem);
1068d5c65159SKalle Valo 		}
1069d5c65159SKalle Valo 	}
1070d5c65159SKalle Valo 
1071d5c65159SKalle Valo 	if (srng_config->lmac_ring)
1072d5c65159SKalle Valo 		return ring_id;
1073d5c65159SKalle Valo 
1074d5c65159SKalle Valo 	ath11k_hal_srng_hw_init(ab, srng);
1075d5c65159SKalle Valo 
1076d5c65159SKalle Valo 	if (type == HAL_CE_DST) {
1077d5c65159SKalle Valo 		srng->u.dst_ring.max_buffer_length = params->max_buffer_len;
1078d5c65159SKalle Valo 		ath11k_hal_ce_dst_setup(ab, srng, ring_num);
1079d5c65159SKalle Valo 	}
1080d5c65159SKalle Valo 
1081d5c65159SKalle Valo 	return ring_id;
1082d5c65159SKalle Valo }
1083d5c65159SKalle Valo 
1084e838c14aSCarl Huang static void ath11k_hal_srng_update_hp_tp_addr(struct ath11k_base *ab,
1085e838c14aSCarl Huang 					      int shadow_cfg_idx,
1086e838c14aSCarl Huang 					  enum hal_ring_type ring_type,
1087e838c14aSCarl Huang 					  int ring_num)
1088e838c14aSCarl Huang {
1089e838c14aSCarl Huang 	struct hal_srng *srng;
1090e838c14aSCarl Huang 	struct ath11k_hal *hal = &ab->hal;
1091e838c14aSCarl Huang 	int ring_id;
1092e838c14aSCarl Huang 	struct hal_srng_config *srng_config = &hal->srng_config[ring_type];
1093e838c14aSCarl Huang 
1094e838c14aSCarl Huang 	ring_id = ath11k_hal_srng_get_ring_id(ab, ring_type, ring_num, 0);
1095e838c14aSCarl Huang 	if (ring_id < 0)
1096e838c14aSCarl Huang 		return;
1097e838c14aSCarl Huang 
1098e838c14aSCarl Huang 	srng = &hal->srng_list[ring_id];
1099e838c14aSCarl Huang 
1100e838c14aSCarl Huang 	if (srng_config->ring_dir == HAL_SRNG_DIR_DST)
1101e838c14aSCarl Huang 		srng->u.dst_ring.tp_addr = (u32 *)(HAL_SHADOW_REG(shadow_cfg_idx) +
1102e838c14aSCarl Huang 						   (unsigned long)ab->mem);
1103e838c14aSCarl Huang 	else
1104e838c14aSCarl Huang 		srng->u.src_ring.hp_addr = (u32 *)(HAL_SHADOW_REG(shadow_cfg_idx) +
1105e838c14aSCarl Huang 						   (unsigned long)ab->mem);
1106e838c14aSCarl Huang }
1107e838c14aSCarl Huang 
1108e838c14aSCarl Huang int ath11k_hal_srng_update_shadow_config(struct ath11k_base *ab,
1109e838c14aSCarl Huang 					 enum hal_ring_type ring_type,
1110e838c14aSCarl Huang 					 int ring_num)
1111e838c14aSCarl Huang {
1112e838c14aSCarl Huang 	struct ath11k_hal *hal = &ab->hal;
1113e838c14aSCarl Huang 	struct hal_srng_config *srng_config = &hal->srng_config[ring_type];
1114e838c14aSCarl Huang 	int shadow_cfg_idx = hal->num_shadow_reg_configured;
1115e838c14aSCarl Huang 	u32 target_reg;
1116e838c14aSCarl Huang 
1117e838c14aSCarl Huang 	if (shadow_cfg_idx >= HAL_SHADOW_NUM_REGS)
1118e838c14aSCarl Huang 		return -EINVAL;
1119e838c14aSCarl Huang 
1120e838c14aSCarl Huang 	hal->num_shadow_reg_configured++;
1121e838c14aSCarl Huang 
1122e838c14aSCarl Huang 	target_reg = srng_config->reg_start[HAL_HP_OFFSET_IN_REG_START];
1123e838c14aSCarl Huang 	target_reg += srng_config->reg_size[HAL_HP_OFFSET_IN_REG_START] *
1124e838c14aSCarl Huang 		ring_num;
1125e838c14aSCarl Huang 
1126e838c14aSCarl Huang 	/* For destination ring, shadow the TP */
1127e838c14aSCarl Huang 	if (srng_config->ring_dir == HAL_SRNG_DIR_DST)
1128e838c14aSCarl Huang 		target_reg += HAL_OFFSET_FROM_HP_TO_TP;
1129e838c14aSCarl Huang 
1130e838c14aSCarl Huang 	hal->shadow_reg_addr[shadow_cfg_idx] = target_reg;
1131e838c14aSCarl Huang 
1132e838c14aSCarl Huang 	/* update hp/tp addr to hal structure*/
1133e838c14aSCarl Huang 	ath11k_hal_srng_update_hp_tp_addr(ab, shadow_cfg_idx, ring_type,
1134e838c14aSCarl Huang 					  ring_num);
1135e838c14aSCarl Huang 
1136e838c14aSCarl Huang 	ath11k_dbg(ab, ATH11k_DBG_HAL,
1137e838c14aSCarl Huang 		   "target_reg %x, shadow reg 0x%x shadow_idx 0x%x, ring_type %d, ring num %d",
1138e838c14aSCarl Huang 		  target_reg,
1139e838c14aSCarl Huang 		  HAL_SHADOW_REG(shadow_cfg_idx),
1140e838c14aSCarl Huang 		  shadow_cfg_idx,
1141e838c14aSCarl Huang 		  ring_type, ring_num);
1142e838c14aSCarl Huang 
1143e838c14aSCarl Huang 	return 0;
1144e838c14aSCarl Huang }
1145e838c14aSCarl Huang 
1146e838c14aSCarl Huang void ath11k_hal_srng_shadow_config(struct ath11k_base *ab)
1147e838c14aSCarl Huang {
1148e838c14aSCarl Huang 	struct ath11k_hal *hal = &ab->hal;
1149e838c14aSCarl Huang 	int ring_type, ring_num;
1150e838c14aSCarl Huang 
1151e838c14aSCarl Huang 	/* update all the non-CE srngs. */
1152e838c14aSCarl Huang 	for (ring_type = 0; ring_type < HAL_MAX_RING_TYPES; ring_type++) {
1153e838c14aSCarl Huang 		struct hal_srng_config *srng_config = &hal->srng_config[ring_type];
1154e838c14aSCarl Huang 
1155e838c14aSCarl Huang 		if (ring_type == HAL_CE_SRC ||
1156e838c14aSCarl Huang 		    ring_type == HAL_CE_DST ||
1157e838c14aSCarl Huang 			ring_type == HAL_CE_DST_STATUS)
1158e838c14aSCarl Huang 			continue;
1159e838c14aSCarl Huang 
1160e838c14aSCarl Huang 		if (srng_config->lmac_ring)
1161e838c14aSCarl Huang 			continue;
1162e838c14aSCarl Huang 
1163e838c14aSCarl Huang 		for (ring_num = 0; ring_num < srng_config->max_rings; ring_num++)
1164e838c14aSCarl Huang 			ath11k_hal_srng_update_shadow_config(ab, ring_type, ring_num);
1165e838c14aSCarl Huang 	}
1166e838c14aSCarl Huang }
1167e838c14aSCarl Huang 
1168e838c14aSCarl Huang void ath11k_hal_srng_get_shadow_config(struct ath11k_base *ab,
1169e838c14aSCarl Huang 				       u32 **cfg, u32 *len)
1170e838c14aSCarl Huang {
1171e838c14aSCarl Huang 	struct ath11k_hal *hal = &ab->hal;
1172e838c14aSCarl Huang 
1173e838c14aSCarl Huang 	*len = hal->num_shadow_reg_configured;
1174e838c14aSCarl Huang 	*cfg = hal->shadow_reg_addr;
1175e838c14aSCarl Huang }
1176e838c14aSCarl Huang 
11778ec5a6abSCarl Huang void ath11k_hal_srng_shadow_update_hp_tp(struct ath11k_base *ab,
11788ec5a6abSCarl Huang 					 struct hal_srng *srng)
11798ec5a6abSCarl Huang {
11808ec5a6abSCarl Huang 	lockdep_assert_held(&srng->lock);
11818ec5a6abSCarl Huang 
11828ec5a6abSCarl Huang 	/* check whether the ring is emptry. Update the shadow
11838ec5a6abSCarl Huang 	 * HP only when then ring isn't' empty.
11848ec5a6abSCarl Huang 	 */
11858ec5a6abSCarl Huang 	if (srng->ring_dir == HAL_SRNG_DIR_SRC &&
11868ec5a6abSCarl Huang 	    *srng->u.src_ring.tp_addr != srng->u.src_ring.hp)
11878ec5a6abSCarl Huang 		ath11k_hal_srng_access_end(ab, srng);
11888ec5a6abSCarl Huang }
11898ec5a6abSCarl Huang 
1190f7eb4b04SKalle Valo static int ath11k_hal_srng_create_config(struct ath11k_base *ab)
1191f7eb4b04SKalle Valo {
1192f7eb4b04SKalle Valo 	struct ath11k_hal *hal = &ab->hal;
1193f7eb4b04SKalle Valo 	struct hal_srng_config *s;
1194f7eb4b04SKalle Valo 
1195f7eb4b04SKalle Valo 	hal->srng_config = kmemdup(hw_srng_config_template,
1196f7eb4b04SKalle Valo 				   sizeof(hw_srng_config_template),
1197f7eb4b04SKalle Valo 				   GFP_KERNEL);
1198f7eb4b04SKalle Valo 	if (!hal->srng_config)
1199f7eb4b04SKalle Valo 		return -ENOMEM;
1200f7eb4b04SKalle Valo 
1201f7eb4b04SKalle Valo 	s = &hal->srng_config[HAL_REO_DST];
12022b5e665bSKalle Valo 	s->reg_start[0] = HAL_SEQ_WCSS_UMAC_REO_REG + HAL_REO1_RING_BASE_LSB(ab);
12032b5e665bSKalle Valo 	s->reg_start[1] = HAL_SEQ_WCSS_UMAC_REO_REG + HAL_REO1_RING_HP(ab);
12042b5e665bSKalle Valo 	s->reg_size[0] = HAL_REO2_RING_BASE_LSB(ab) - HAL_REO1_RING_BASE_LSB(ab);
12052b5e665bSKalle Valo 	s->reg_size[1] = HAL_REO2_RING_HP(ab) - HAL_REO1_RING_HP(ab);
1206f7eb4b04SKalle Valo 
1207f7eb4b04SKalle Valo 	s = &hal->srng_config[HAL_REO_EXCEPTION];
12082b5e665bSKalle Valo 	s->reg_start[0] = HAL_SEQ_WCSS_UMAC_REO_REG + HAL_REO_TCL_RING_BASE_LSB(ab);
12092b5e665bSKalle Valo 	s->reg_start[1] = HAL_SEQ_WCSS_UMAC_REO_REG + HAL_REO_TCL_RING_HP(ab);
1210f7eb4b04SKalle Valo 
1211f7eb4b04SKalle Valo 	s = &hal->srng_config[HAL_REO_REINJECT];
1212f7eb4b04SKalle Valo 	s->reg_start[0] = HAL_SEQ_WCSS_UMAC_REO_REG + HAL_SW2REO_RING_BASE_LSB;
1213f7eb4b04SKalle Valo 	s->reg_start[1] = HAL_SEQ_WCSS_UMAC_REO_REG + HAL_SW2REO_RING_HP;
1214f7eb4b04SKalle Valo 
1215f7eb4b04SKalle Valo 	s = &hal->srng_config[HAL_REO_CMD];
1216f7eb4b04SKalle Valo 	s->reg_start[0] = HAL_SEQ_WCSS_UMAC_REO_REG + HAL_REO_CMD_RING_BASE_LSB;
1217f7eb4b04SKalle Valo 	s->reg_start[1] = HAL_SEQ_WCSS_UMAC_REO_REG + HAL_REO_CMD_HP;
1218f7eb4b04SKalle Valo 
1219f7eb4b04SKalle Valo 	s = &hal->srng_config[HAL_REO_STATUS];
12202b5e665bSKalle Valo 	s->reg_start[0] = HAL_SEQ_WCSS_UMAC_REO_REG + HAL_REO_STATUS_RING_BASE_LSB(ab);
12212b5e665bSKalle Valo 	s->reg_start[1] = HAL_SEQ_WCSS_UMAC_REO_REG + HAL_REO_STATUS_HP(ab);
1222f7eb4b04SKalle Valo 
1223f7eb4b04SKalle Valo 	s = &hal->srng_config[HAL_TCL_DATA];
12242b5e665bSKalle Valo 	s->reg_start[0] = HAL_SEQ_WCSS_UMAC_TCL_REG + HAL_TCL1_RING_BASE_LSB(ab);
1225f7eb4b04SKalle Valo 	s->reg_start[1] = HAL_SEQ_WCSS_UMAC_TCL_REG + HAL_TCL1_RING_HP;
12262b5e665bSKalle Valo 	s->reg_size[0] = HAL_TCL2_RING_BASE_LSB(ab) - HAL_TCL1_RING_BASE_LSB(ab);
1227f7eb4b04SKalle Valo 	s->reg_size[1] = HAL_TCL2_RING_HP - HAL_TCL1_RING_HP;
1228f7eb4b04SKalle Valo 
1229f7eb4b04SKalle Valo 	s = &hal->srng_config[HAL_TCL_CMD];
12302b5e665bSKalle Valo 	s->reg_start[0] = HAL_SEQ_WCSS_UMAC_TCL_REG + HAL_TCL_RING_BASE_LSB(ab);
1231f7eb4b04SKalle Valo 	s->reg_start[1] = HAL_SEQ_WCSS_UMAC_TCL_REG + HAL_TCL_RING_HP;
1232f7eb4b04SKalle Valo 
1233f7eb4b04SKalle Valo 	s = &hal->srng_config[HAL_TCL_STATUS];
12342b5e665bSKalle Valo 	s->reg_start[0] = HAL_SEQ_WCSS_UMAC_TCL_REG + HAL_TCL_STATUS_RING_BASE_LSB(ab);
1235f7eb4b04SKalle Valo 	s->reg_start[1] = HAL_SEQ_WCSS_UMAC_TCL_REG + HAL_TCL_STATUS_RING_HP;
1236f7eb4b04SKalle Valo 
1237f7eb4b04SKalle Valo 	return 0;
1238f7eb4b04SKalle Valo }
1239f7eb4b04SKalle Valo 
1240d5c65159SKalle Valo int ath11k_hal_srng_init(struct ath11k_base *ab)
1241d5c65159SKalle Valo {
1242d5c65159SKalle Valo 	struct ath11k_hal *hal = &ab->hal;
1243d5c65159SKalle Valo 	int ret;
1244d5c65159SKalle Valo 
1245d5c65159SKalle Valo 	memset(hal, 0, sizeof(*hal));
1246d5c65159SKalle Valo 
1247f7eb4b04SKalle Valo 	ret = ath11k_hal_srng_create_config(ab);
1248f7eb4b04SKalle Valo 	if (ret)
1249f7eb4b04SKalle Valo 		goto err_hal;
1250d5c65159SKalle Valo 
1251d5c65159SKalle Valo 	ret = ath11k_hal_alloc_cont_rdp(ab);
1252d5c65159SKalle Valo 	if (ret)
1253d5c65159SKalle Valo 		goto err_hal;
1254d5c65159SKalle Valo 
1255d5c65159SKalle Valo 	ret = ath11k_hal_alloc_cont_wrp(ab);
1256d5c65159SKalle Valo 	if (ret)
1257d5c65159SKalle Valo 		goto err_free_cont_rdp;
1258d5c65159SKalle Valo 
1259d5c65159SKalle Valo 	return 0;
1260d5c65159SKalle Valo 
1261d5c65159SKalle Valo err_free_cont_rdp:
1262d5c65159SKalle Valo 	ath11k_hal_free_cont_rdp(ab);
1263d5c65159SKalle Valo 
1264d5c65159SKalle Valo err_hal:
1265d5c65159SKalle Valo 	return ret;
1266d5c65159SKalle Valo }
12677f4beda2SGovind Singh EXPORT_SYMBOL(ath11k_hal_srng_init);
1268d5c65159SKalle Valo 
1269d5c65159SKalle Valo void ath11k_hal_srng_deinit(struct ath11k_base *ab)
1270d5c65159SKalle Valo {
1271f7eb4b04SKalle Valo 	struct ath11k_hal *hal = &ab->hal;
1272f7eb4b04SKalle Valo 
1273d5c65159SKalle Valo 	ath11k_hal_free_cont_rdp(ab);
1274d5c65159SKalle Valo 	ath11k_hal_free_cont_wrp(ab);
1275f7eb4b04SKalle Valo 	kfree(hal->srng_config);
1276d5c65159SKalle Valo }
12776e0355afSGovind Singh EXPORT_SYMBOL(ath11k_hal_srng_deinit);
12785118935bSManikanta Pubbisetty 
12795118935bSManikanta Pubbisetty void ath11k_hal_dump_srng_stats(struct ath11k_base *ab)
12805118935bSManikanta Pubbisetty {
12815118935bSManikanta Pubbisetty 	struct hal_srng *srng;
12825118935bSManikanta Pubbisetty 	struct ath11k_ext_irq_grp *irq_grp;
12835118935bSManikanta Pubbisetty 	struct ath11k_ce_pipe *ce_pipe;
12845118935bSManikanta Pubbisetty 	int i;
12855118935bSManikanta Pubbisetty 
12865118935bSManikanta Pubbisetty 	ath11k_err(ab, "Last interrupt received for each CE:\n");
1287d9d4b5f3SKalle Valo 	for (i = 0; i < ab->hw_params.ce_count; i++) {
12885118935bSManikanta Pubbisetty 		ce_pipe = &ab->ce.ce_pipe[i];
12895118935bSManikanta Pubbisetty 
1290e3396b8bSCarl Huang 		if (ath11k_ce_get_attr_flags(ab, i) & CE_ATTR_DIS_INTR)
12915118935bSManikanta Pubbisetty 			continue;
12925118935bSManikanta Pubbisetty 
12935118935bSManikanta Pubbisetty 		ath11k_err(ab, "CE_id %d pipe_num %d %ums before\n",
12945118935bSManikanta Pubbisetty 			   i, ce_pipe->pipe_num,
12955118935bSManikanta Pubbisetty 			   jiffies_to_msecs(jiffies - ce_pipe->timestamp));
12965118935bSManikanta Pubbisetty 	}
12975118935bSManikanta Pubbisetty 
12985118935bSManikanta Pubbisetty 	ath11k_err(ab, "\nLast interrupt received for each group:\n");
12995118935bSManikanta Pubbisetty 	for (i = 0; i < ATH11K_EXT_IRQ_GRP_NUM_MAX; i++) {
13005118935bSManikanta Pubbisetty 		irq_grp = &ab->ext_irq_grp[i];
13015118935bSManikanta Pubbisetty 		ath11k_err(ab, "group_id %d %ums before\n",
13025118935bSManikanta Pubbisetty 			   irq_grp->grp_id,
13035118935bSManikanta Pubbisetty 			   jiffies_to_msecs(jiffies - irq_grp->timestamp));
13045118935bSManikanta Pubbisetty 	}
13055118935bSManikanta Pubbisetty 
13065118935bSManikanta Pubbisetty 	for (i = 0; i < HAL_SRNG_RING_ID_MAX; i++) {
13075118935bSManikanta Pubbisetty 		srng = &ab->hal.srng_list[i];
13085118935bSManikanta Pubbisetty 
13095118935bSManikanta Pubbisetty 		if (!srng->initialized)
13105118935bSManikanta Pubbisetty 			continue;
13115118935bSManikanta Pubbisetty 
13125118935bSManikanta Pubbisetty 		if (srng->ring_dir == HAL_SRNG_DIR_SRC)
13135118935bSManikanta Pubbisetty 			ath11k_err(ab,
13145118935bSManikanta Pubbisetty 				   "src srng id %u hp %u, reap_hp %u, cur tp %u, cached tp %u last tp %u napi processed before %ums\n",
13155118935bSManikanta Pubbisetty 				   srng->ring_id, srng->u.src_ring.hp,
13165118935bSManikanta Pubbisetty 				   srng->u.src_ring.reap_hp,
13175118935bSManikanta Pubbisetty 				   *srng->u.src_ring.tp_addr, srng->u.src_ring.cached_tp,
13185118935bSManikanta Pubbisetty 				   srng->u.src_ring.last_tp,
13195118935bSManikanta Pubbisetty 				   jiffies_to_msecs(jiffies - srng->timestamp));
13205118935bSManikanta Pubbisetty 		else if (srng->ring_dir == HAL_SRNG_DIR_DST)
13215118935bSManikanta Pubbisetty 			ath11k_err(ab,
13225118935bSManikanta Pubbisetty 				   "dst srng id %u tp %u, cur hp %u, cached hp %u last hp %u napi processed before %ums\n",
13235118935bSManikanta Pubbisetty 				   srng->ring_id, srng->u.dst_ring.tp,
13245118935bSManikanta Pubbisetty 				   *srng->u.dst_ring.hp_addr,
13255118935bSManikanta Pubbisetty 				   srng->u.dst_ring.cached_hp,
13265118935bSManikanta Pubbisetty 				   srng->u.dst_ring.last_hp,
13275118935bSManikanta Pubbisetty 				   jiffies_to_msecs(jiffies - srng->timestamp));
13285118935bSManikanta Pubbisetty 	}
13295118935bSManikanta Pubbisetty }
1330