xref: /linux/drivers/net/ipa/reg/gsi_reg-v4.9.c (revision c771600c6af14749609b49565ffb4cac2959710d)
14a4270cfSAlex Elder // SPDX-License-Identifier: GPL-2.0
24a4270cfSAlex Elder 
3ff39eefdSAlex Elder /* Copyright (C) 2023-2024 Linaro Ltd. */
44a4270cfSAlex Elder 
5ff39eefdSAlex Elder #include <linux/array_size.h>
6ff39eefdSAlex Elder #include <linux/bits.h>
74a4270cfSAlex Elder #include <linux/types.h>
84a4270cfSAlex Elder 
94a4270cfSAlex Elder #include "../gsi_reg.h"
10f60e5fb6SAlex Elder #include "../ipa_version.h"
11f60e5fb6SAlex Elder #include "../reg.h"
124a4270cfSAlex Elder 
134a4270cfSAlex Elder REG(INTER_EE_SRC_CH_IRQ_MSK, inter_ee_src_ch_irq_msk,
144a4270cfSAlex Elder     0x0000c020 + 0x1000 * GSI_EE_AP);
154a4270cfSAlex Elder 
164a4270cfSAlex Elder REG(INTER_EE_SRC_EV_CH_IRQ_MSK, inter_ee_src_ev_ch_irq_msk,
174a4270cfSAlex Elder     0x0000c024 + 0x1000 * GSI_EE_AP);
184a4270cfSAlex Elder 
19330ce9d3SAlex Elder static const u32 reg_ch_c_cntxt_0_fmask[] = {
20330ce9d3SAlex Elder 	[CHTYPE_PROTOCOL]				= GENMASK(2, 0),
21330ce9d3SAlex Elder 	[CHTYPE_DIR]					= BIT(3),
22330ce9d3SAlex Elder 	[CH_EE]						= GENMASK(7, 4),
23330ce9d3SAlex Elder 	[CHID]						= GENMASK(12, 8),
24330ce9d3SAlex Elder 	[CHTYPE_PROTOCOL_MSB]				= BIT(13),
25330ce9d3SAlex Elder 	[ERINDEX]					= GENMASK(18, 14),
26330ce9d3SAlex Elder 						/* Bit 19 reserved */
27330ce9d3SAlex Elder 	[CHSTATE]					= GENMASK(23, 20),
28330ce9d3SAlex Elder 	[ELEMENT_SIZE]					= GENMASK(31, 24),
29330ce9d3SAlex Elder };
304a4270cfSAlex Elder 
31330ce9d3SAlex Elder REG_STRIDE_FIELDS(CH_C_CNTXT_0, ch_c_cntxt_0,
32512dd354SAlex Elder 		  0x0000f000 + 0x4000 * GSI_EE_AP, 0x80);
33330ce9d3SAlex Elder 
34330ce9d3SAlex Elder static const u32 reg_ch_c_cntxt_1_fmask[] = {
35330ce9d3SAlex Elder 	[CH_R_LENGTH]					= GENMASK(19, 0),
36330ce9d3SAlex Elder 						/* Bits 20-31 reserved */
37330ce9d3SAlex Elder };
38330ce9d3SAlex Elder 
39330ce9d3SAlex Elder REG_STRIDE_FIELDS(CH_C_CNTXT_1, ch_c_cntxt_1,
40512dd354SAlex Elder 		  0x0000f004 + 0x4000 * GSI_EE_AP, 0x80);
414a4270cfSAlex Elder 
42512dd354SAlex Elder REG_STRIDE(CH_C_CNTXT_2, ch_c_cntxt_2, 0x0000f008 + 0x4000 * GSI_EE_AP, 0x80);
434a4270cfSAlex Elder 
44512dd354SAlex Elder REG_STRIDE(CH_C_CNTXT_3, ch_c_cntxt_3, 0x0000f00c + 0x4000 * GSI_EE_AP, 0x80);
454a4270cfSAlex Elder 
46f50ca7ceSAlex Elder static const u32 reg_ch_c_qos_fmask[] = {
47f50ca7ceSAlex Elder 	[WRR_WEIGHT]					= GENMASK(3, 0),
48f50ca7ceSAlex Elder 						/* Bits 4-7 reserved */
49f50ca7ceSAlex Elder 	[MAX_PREFETCH]					= BIT(8),
50f50ca7ceSAlex Elder 	[USE_DB_ENG]					= BIT(9),
51f50ca7ceSAlex Elder 	[PREFETCH_MODE]					= GENMASK(13, 10),
52f50ca7ceSAlex Elder 						/* Bits 14-15 reserved */
53f50ca7ceSAlex Elder 	[EMPTY_LVL_THRSHOLD]				= GENMASK(23, 16),
54f50ca7ceSAlex Elder 	[DB_IN_BYTES]					= BIT(24),
55f50ca7ceSAlex Elder 						/* Bits 25-31 reserved */
56f50ca7ceSAlex Elder };
57f50ca7ceSAlex Elder 
58512dd354SAlex Elder REG_STRIDE_FIELDS(CH_C_QOS, ch_c_qos, 0x0000f05c + 0x4000 * GSI_EE_AP, 0x80);
594a4270cfSAlex Elder 
603f3741c9SAlex Elder static const u32 reg_error_log_fmask[] = {
613f3741c9SAlex Elder 	[ERR_ARG3]					= GENMASK(3, 0),
623f3741c9SAlex Elder 	[ERR_ARG2]					= GENMASK(7, 4),
633f3741c9SAlex Elder 	[ERR_ARG1]					= GENMASK(11, 8),
643f3741c9SAlex Elder 	[ERR_CODE]					= GENMASK(15, 12),
653f3741c9SAlex Elder 						/* Bits 16-18 reserved */
663f3741c9SAlex Elder 	[ERR_VIRT_IDX]					= GENMASK(23, 19),
673f3741c9SAlex Elder 	[ERR_TYPE]					= GENMASK(27, 24),
683f3741c9SAlex Elder 	[ERR_EE]					= GENMASK(31, 28),
693f3741c9SAlex Elder };
703f3741c9SAlex Elder 
714a4270cfSAlex Elder REG_STRIDE(CH_C_SCRATCH_0, ch_c_scratch_0,
72512dd354SAlex Elder 	   0x0000f060 + 0x4000 * GSI_EE_AP, 0x80);
734a4270cfSAlex Elder 
744a4270cfSAlex Elder REG_STRIDE(CH_C_SCRATCH_1, ch_c_scratch_1,
75512dd354SAlex Elder 	   0x0000f064 + 0x4000 * GSI_EE_AP, 0x80);
764a4270cfSAlex Elder 
774a4270cfSAlex Elder REG_STRIDE(CH_C_SCRATCH_2, ch_c_scratch_2,
78512dd354SAlex Elder 	   0x0000f068 + 0x4000 * GSI_EE_AP, 0x80);
794a4270cfSAlex Elder 
804a4270cfSAlex Elder REG_STRIDE(CH_C_SCRATCH_3, ch_c_scratch_3,
81512dd354SAlex Elder 	   0x0000f06c + 0x4000 * GSI_EE_AP, 0x80);
824a4270cfSAlex Elder 
83edc6158bSAlex Elder static const u32 reg_ev_ch_e_cntxt_0_fmask[] = {
84edc6158bSAlex Elder 	[EV_CHTYPE]					= GENMASK(3, 0),
85edc6158bSAlex Elder 	[EV_EE]						= GENMASK(7, 4),
86edc6158bSAlex Elder 	[EV_EVCHID]					= GENMASK(15, 8),
87edc6158bSAlex Elder 	[EV_INTYPE]					= BIT(16),
88edc6158bSAlex Elder 						/* Bits 17-19 reserved */
89edc6158bSAlex Elder 	[EV_CHSTATE]					= GENMASK(23, 20),
90edc6158bSAlex Elder 	[EV_ELEMENT_SIZE]				= GENMASK(31, 24),
91edc6158bSAlex Elder };
92edc6158bSAlex Elder 
93edc6158bSAlex Elder REG_STRIDE_FIELDS(EV_CH_E_CNTXT_0, ev_ch_e_cntxt_0,
94512dd354SAlex Elder 		  0x00010000 + 0x4000 * GSI_EE_AP, 0x80);
954a4270cfSAlex Elder 
96f75f44ddSAlex Elder static const u32 reg_ev_ch_e_cntxt_1_fmask[] = {
97f75f44ddSAlex Elder 	[R_LENGTH]					= GENMASK(15, 0),
98f75f44ddSAlex Elder };
99f75f44ddSAlex Elder 
100f75f44ddSAlex Elder REG_STRIDE_FIELDS(EV_CH_E_CNTXT_1, ev_ch_e_cntxt_1,
101512dd354SAlex Elder 		  0x00010004 + 0x4000 * GSI_EE_AP, 0x80);
1024a4270cfSAlex Elder 
1034a4270cfSAlex Elder REG_STRIDE(EV_CH_E_CNTXT_2, ev_ch_e_cntxt_2,
104512dd354SAlex Elder 	   0x00010008 + 0x4000 * GSI_EE_AP, 0x80);
1054a4270cfSAlex Elder 
1064a4270cfSAlex Elder REG_STRIDE(EV_CH_E_CNTXT_3, ev_ch_e_cntxt_3,
107512dd354SAlex Elder 	   0x0001000c + 0x4000 * GSI_EE_AP, 0x80);
1084a4270cfSAlex Elder 
1094a4270cfSAlex Elder REG_STRIDE(EV_CH_E_CNTXT_4, ev_ch_e_cntxt_4,
110512dd354SAlex Elder 	   0x00010010 + 0x4000 * GSI_EE_AP, 0x80);
1114a4270cfSAlex Elder 
112edc6158bSAlex Elder static const u32 reg_ev_ch_e_cntxt_8_fmask[] = {
113edc6158bSAlex Elder 	[EV_MODT]					= GENMASK(15, 0),
114edc6158bSAlex Elder 	[EV_MODC]					= GENMASK(23, 16),
115edc6158bSAlex Elder 	[EV_MOD_CNT]					= GENMASK(31, 24),
116edc6158bSAlex Elder };
117edc6158bSAlex Elder 
118edc6158bSAlex Elder REG_STRIDE_FIELDS(EV_CH_E_CNTXT_8, ev_ch_e_cntxt_8,
119512dd354SAlex Elder 		  0x00010020 + 0x4000 * GSI_EE_AP, 0x80);
1204a4270cfSAlex Elder 
1214a4270cfSAlex Elder REG_STRIDE(EV_CH_E_CNTXT_9, ev_ch_e_cntxt_9,
122512dd354SAlex Elder 	   0x00010024 + 0x4000 * GSI_EE_AP, 0x80);
1234a4270cfSAlex Elder 
1244a4270cfSAlex Elder REG_STRIDE(EV_CH_E_CNTXT_10, ev_ch_e_cntxt_10,
125512dd354SAlex Elder 	   0x00010028 + 0x4000 * GSI_EE_AP, 0x80);
1264a4270cfSAlex Elder 
1274a4270cfSAlex Elder REG_STRIDE(EV_CH_E_CNTXT_11, ev_ch_e_cntxt_11,
128512dd354SAlex Elder 	   0x0001002c + 0x4000 * GSI_EE_AP, 0x80);
1294a4270cfSAlex Elder 
1304a4270cfSAlex Elder REG_STRIDE(EV_CH_E_CNTXT_12, ev_ch_e_cntxt_12,
131512dd354SAlex Elder 	   0x00010030 + 0x4000 * GSI_EE_AP, 0x80);
1324a4270cfSAlex Elder 
1334a4270cfSAlex Elder REG_STRIDE(EV_CH_E_CNTXT_13, ev_ch_e_cntxt_13,
134512dd354SAlex Elder 	   0x00010034 + 0x4000 * GSI_EE_AP, 0x80);
1354a4270cfSAlex Elder 
1364a4270cfSAlex Elder REG_STRIDE(EV_CH_E_SCRATCH_0, ev_ch_e_scratch_0,
137512dd354SAlex Elder 	   0x00010048 + 0x4000 * GSI_EE_AP, 0x80);
1384a4270cfSAlex Elder 
1394a4270cfSAlex Elder REG_STRIDE(EV_CH_E_SCRATCH_1, ev_ch_e_scratch_1,
140512dd354SAlex Elder 	   0x0001004c + 0x4000 * GSI_EE_AP, 0x80);
1414a4270cfSAlex Elder 
1424a4270cfSAlex Elder REG_STRIDE(CH_C_DOORBELL_0, ch_c_doorbell_0,
14359b12b1dSAlex Elder 	   0x00011000 + 0x4000 * GSI_EE_AP, 0x08);
1444a4270cfSAlex Elder 
1454a4270cfSAlex Elder REG_STRIDE(EV_CH_E_DOORBELL_0, ev_ch_e_doorbell_0,
14659b12b1dSAlex Elder 	   0x00011100 + 0x4000 * GSI_EE_AP, 0x08);
1474a4270cfSAlex Elder 
1483f3741c9SAlex Elder static const u32 reg_gsi_status_fmask[] = {
1493f3741c9SAlex Elder 	[ENABLED]					= BIT(0),
1503f3741c9SAlex Elder 						/* Bits 1-31 reserved */
1513f3741c9SAlex Elder };
1524a4270cfSAlex Elder 
15359b12b1dSAlex Elder REG_FIELDS(GSI_STATUS, gsi_status, 0x00012000 + 0x4000 * GSI_EE_AP);
1544a4270cfSAlex Elder 
1553f3741c9SAlex Elder static const u32 reg_ch_cmd_fmask[] = {
1563f3741c9SAlex Elder 	[CH_CHID]					= GENMASK(7, 0),
15759b12b1dSAlex Elder 						/* Bits 8-23 reserved */
1583f3741c9SAlex Elder 	[CH_OPCODE]					= GENMASK(31, 24),
1593f3741c9SAlex Elder };
1604a4270cfSAlex Elder 
16159b12b1dSAlex Elder REG_FIELDS(CH_CMD, ch_cmd, 0x00012008 + 0x4000 * GSI_EE_AP);
1624a4270cfSAlex Elder 
1633f3741c9SAlex Elder static const u32 reg_ev_ch_cmd_fmask[] = {
1643f3741c9SAlex Elder 	[EV_CHID]					= GENMASK(7, 0),
16559b12b1dSAlex Elder 						/* Bits 8-23 reserved */
1663f3741c9SAlex Elder 	[EV_OPCODE]					= GENMASK(31, 24),
1673f3741c9SAlex Elder };
1683f3741c9SAlex Elder 
16959b12b1dSAlex Elder REG_FIELDS(EV_CH_CMD, ev_ch_cmd, 0x00012010 + 0x4000 * GSI_EE_AP);
1703f3741c9SAlex Elder 
1713f3741c9SAlex Elder static const u32 reg_generic_cmd_fmask[] = {
1723f3741c9SAlex Elder 	[GENERIC_OPCODE]				= GENMASK(4, 0),
1733f3741c9SAlex Elder 	[GENERIC_CHID]					= GENMASK(9, 5),
1743f3741c9SAlex Elder 	[GENERIC_EE]					= GENMASK(13, 10),
1753f3741c9SAlex Elder 						/* Bits 14-31 reserved */
1763f3741c9SAlex Elder };
1773f3741c9SAlex Elder 
17859b12b1dSAlex Elder REG_FIELDS(GENERIC_CMD, generic_cmd, 0x00012018 + 0x4000 * GSI_EE_AP);
1793f3741c9SAlex Elder 
1803f3741c9SAlex Elder static const u32 reg_hw_param_2_fmask[] = {
1813f3741c9SAlex Elder 	[IRAM_SIZE]					= GENMASK(2, 0),
1823f3741c9SAlex Elder 	[NUM_CH_PER_EE]					= GENMASK(7, 3),
1833f3741c9SAlex Elder 	[NUM_EV_PER_EE]					= GENMASK(12, 8),
1843f3741c9SAlex Elder 	[GSI_CH_PEND_TRANSLATE]				= BIT(13),
1853f3741c9SAlex Elder 	[GSI_CH_FULL_LOGIC]				= BIT(14),
1863f3741c9SAlex Elder 	[GSI_USE_SDMA]					= BIT(15),
1873f3741c9SAlex Elder 	[GSI_SDMA_N_INT]				= GENMASK(18, 16),
1883f3741c9SAlex Elder 	[GSI_SDMA_MAX_BURST]				= GENMASK(26, 19),
1893f3741c9SAlex Elder 	[GSI_SDMA_N_IOVEC]				= GENMASK(29, 27),
1903f3741c9SAlex Elder 	[GSI_USE_RD_WR_ENG]				= BIT(30),
1913f3741c9SAlex Elder 	[GSI_USE_INTER_EE]				= BIT(31),
1923f3741c9SAlex Elder };
1933f3741c9SAlex Elder 
19459b12b1dSAlex Elder REG_FIELDS(HW_PARAM_2, hw_param_2, 0x00012040 + 0x4000 * GSI_EE_AP);
1954a4270cfSAlex Elder 
19659b12b1dSAlex Elder REG(CNTXT_TYPE_IRQ, cntxt_type_irq, 0x00012080 + 0x4000 * GSI_EE_AP);
1974a4270cfSAlex Elder 
19859b12b1dSAlex Elder REG(CNTXT_TYPE_IRQ_MSK, cntxt_type_irq_msk, 0x00012088 + 0x4000 * GSI_EE_AP);
1994a4270cfSAlex Elder 
20059b12b1dSAlex Elder REG(CNTXT_SRC_CH_IRQ, cntxt_src_ch_irq, 0x00012090 + 0x4000 * GSI_EE_AP);
2014a4270cfSAlex Elder 
20259b12b1dSAlex Elder REG(CNTXT_SRC_EV_CH_IRQ, cntxt_src_ev_ch_irq, 0x00012094 + 0x4000 * GSI_EE_AP);
2034a4270cfSAlex Elder 
2044a4270cfSAlex Elder REG(CNTXT_SRC_CH_IRQ_MSK, cntxt_src_ch_irq_msk,
20559b12b1dSAlex Elder     0x00012098 + 0x4000 * GSI_EE_AP);
2064a4270cfSAlex Elder 
2074a4270cfSAlex Elder REG(CNTXT_SRC_EV_CH_IRQ_MSK, cntxt_src_ev_ch_irq_msk,
20859b12b1dSAlex Elder     0x0001209c + 0x4000 * GSI_EE_AP);
2094a4270cfSAlex Elder 
2104a4270cfSAlex Elder REG(CNTXT_SRC_CH_IRQ_CLR, cntxt_src_ch_irq_clr,
21159b12b1dSAlex Elder     0x000120a0 + 0x4000 * GSI_EE_AP);
2124a4270cfSAlex Elder 
2134a4270cfSAlex Elder REG(CNTXT_SRC_EV_CH_IRQ_CLR, cntxt_src_ev_ch_irq_clr,
21459b12b1dSAlex Elder     0x000120a4 + 0x4000 * GSI_EE_AP);
2154a4270cfSAlex Elder 
21659b12b1dSAlex Elder REG(CNTXT_SRC_IEOB_IRQ, cntxt_src_ieob_irq, 0x000120b0 + 0x4000 * GSI_EE_AP);
2174a4270cfSAlex Elder 
2184a4270cfSAlex Elder REG(CNTXT_SRC_IEOB_IRQ_MSK, cntxt_src_ieob_irq_msk,
21959b12b1dSAlex Elder     0x000120b8 + 0x4000 * GSI_EE_AP);
2204a4270cfSAlex Elder 
2214a4270cfSAlex Elder REG(CNTXT_SRC_IEOB_IRQ_CLR, cntxt_src_ieob_irq_clr,
22259b12b1dSAlex Elder     0x000120c0 + 0x4000 * GSI_EE_AP);
2234a4270cfSAlex Elder 
22459b12b1dSAlex Elder REG(CNTXT_GLOB_IRQ_STTS, cntxt_glob_irq_stts, 0x00012100 + 0x4000 * GSI_EE_AP);
2254a4270cfSAlex Elder 
22659b12b1dSAlex Elder REG(CNTXT_GLOB_IRQ_EN, cntxt_glob_irq_en, 0x00012108 + 0x4000 * GSI_EE_AP);
2274a4270cfSAlex Elder 
22859b12b1dSAlex Elder REG(CNTXT_GLOB_IRQ_CLR, cntxt_glob_irq_clr, 0x00012110 + 0x4000 * GSI_EE_AP);
2294a4270cfSAlex Elder 
23059b12b1dSAlex Elder REG(CNTXT_GSI_IRQ_STTS, cntxt_gsi_irq_stts, 0x00012118 + 0x4000 * GSI_EE_AP);
2314a4270cfSAlex Elder 
23259b12b1dSAlex Elder REG(CNTXT_GSI_IRQ_EN, cntxt_gsi_irq_en, 0x00012120 + 0x4000 * GSI_EE_AP);
2334a4270cfSAlex Elder 
23459b12b1dSAlex Elder REG(CNTXT_GSI_IRQ_CLR, cntxt_gsi_irq_clr, 0x00012128 + 0x4000 * GSI_EE_AP);
2354a4270cfSAlex Elder 
2363f3741c9SAlex Elder static const u32 reg_cntxt_intset_fmask[] = {
2373f3741c9SAlex Elder 	[INTYPE]					= BIT(0)
2383f3741c9SAlex Elder 						/* Bits 1-31 reserved */
2393f3741c9SAlex Elder };
2404a4270cfSAlex Elder 
24159b12b1dSAlex Elder REG_FIELDS(CNTXT_INTSET, cntxt_intset, 0x00012180 + 0x4000 * GSI_EE_AP);
24259b12b1dSAlex Elder 
24359b12b1dSAlex Elder REG_FIELDS(ERROR_LOG, error_log, 0x00012200 + 0x4000 * GSI_EE_AP);
24459b12b1dSAlex Elder 
24559b12b1dSAlex Elder REG(ERROR_LOG_CLR, error_log_clr, 0x00012210 + 0x4000 * GSI_EE_AP);
2463f3741c9SAlex Elder 
2473f3741c9SAlex Elder static const u32 reg_cntxt_scratch_0_fmask[] = {
2483f3741c9SAlex Elder 	[INTER_EE_RESULT]				= GENMASK(2, 0),
2493f3741c9SAlex Elder 						/* Bits 3-4 reserved */
2503f3741c9SAlex Elder 	[GENERIC_EE_RESULT]				= GENMASK(7, 5),
2513f3741c9SAlex Elder 						/* Bits 8-31 reserved */
2523f3741c9SAlex Elder };
2533f3741c9SAlex Elder 
25459b12b1dSAlex Elder REG_FIELDS(CNTXT_SCRATCH_0, cntxt_scratch_0, 0x00012400 + 0x4000 * GSI_EE_AP);
2554a4270cfSAlex Elder 
2564a4270cfSAlex Elder static const struct reg *reg_array[] = {
2574a4270cfSAlex Elder 	[INTER_EE_SRC_CH_IRQ_MSK]	= &reg_inter_ee_src_ch_irq_msk,
2584a4270cfSAlex Elder 	[INTER_EE_SRC_EV_CH_IRQ_MSK]	= &reg_inter_ee_src_ev_ch_irq_msk,
2594a4270cfSAlex Elder 	[CH_C_CNTXT_0]			= &reg_ch_c_cntxt_0,
2604a4270cfSAlex Elder 	[CH_C_CNTXT_1]			= &reg_ch_c_cntxt_1,
2614a4270cfSAlex Elder 	[CH_C_CNTXT_2]			= &reg_ch_c_cntxt_2,
2624a4270cfSAlex Elder 	[CH_C_CNTXT_3]			= &reg_ch_c_cntxt_3,
2634a4270cfSAlex Elder 	[CH_C_QOS]			= &reg_ch_c_qos,
2644a4270cfSAlex Elder 	[CH_C_SCRATCH_0]		= &reg_ch_c_scratch_0,
2654a4270cfSAlex Elder 	[CH_C_SCRATCH_1]		= &reg_ch_c_scratch_1,
2664a4270cfSAlex Elder 	[CH_C_SCRATCH_2]		= &reg_ch_c_scratch_2,
2674a4270cfSAlex Elder 	[CH_C_SCRATCH_3]		= &reg_ch_c_scratch_3,
2684a4270cfSAlex Elder 	[EV_CH_E_CNTXT_0]		= &reg_ev_ch_e_cntxt_0,
2694a4270cfSAlex Elder 	[EV_CH_E_CNTXT_1]		= &reg_ev_ch_e_cntxt_1,
2704a4270cfSAlex Elder 	[EV_CH_E_CNTXT_2]		= &reg_ev_ch_e_cntxt_2,
2714a4270cfSAlex Elder 	[EV_CH_E_CNTXT_3]		= &reg_ev_ch_e_cntxt_3,
2724a4270cfSAlex Elder 	[EV_CH_E_CNTXT_4]		= &reg_ev_ch_e_cntxt_4,
2734a4270cfSAlex Elder 	[EV_CH_E_CNTXT_8]		= &reg_ev_ch_e_cntxt_8,
2744a4270cfSAlex Elder 	[EV_CH_E_CNTXT_9]		= &reg_ev_ch_e_cntxt_9,
2754a4270cfSAlex Elder 	[EV_CH_E_CNTXT_10]		= &reg_ev_ch_e_cntxt_10,
2764a4270cfSAlex Elder 	[EV_CH_E_CNTXT_11]		= &reg_ev_ch_e_cntxt_11,
2774a4270cfSAlex Elder 	[EV_CH_E_CNTXT_12]		= &reg_ev_ch_e_cntxt_12,
2784a4270cfSAlex Elder 	[EV_CH_E_CNTXT_13]		= &reg_ev_ch_e_cntxt_13,
2794a4270cfSAlex Elder 	[EV_CH_E_SCRATCH_0]		= &reg_ev_ch_e_scratch_0,
2804a4270cfSAlex Elder 	[EV_CH_E_SCRATCH_1]		= &reg_ev_ch_e_scratch_1,
2814a4270cfSAlex Elder 	[CH_C_DOORBELL_0]		= &reg_ch_c_doorbell_0,
2824a4270cfSAlex Elder 	[EV_CH_E_DOORBELL_0]		= &reg_ev_ch_e_doorbell_0,
2834a4270cfSAlex Elder 	[GSI_STATUS]			= &reg_gsi_status,
2844a4270cfSAlex Elder 	[CH_CMD]			= &reg_ch_cmd,
2854a4270cfSAlex Elder 	[EV_CH_CMD]			= &reg_ev_ch_cmd,
2864a4270cfSAlex Elder 	[GENERIC_CMD]			= &reg_generic_cmd,
2874a4270cfSAlex Elder 	[HW_PARAM_2]			= &reg_hw_param_2,
2884a4270cfSAlex Elder 	[CNTXT_TYPE_IRQ]		= &reg_cntxt_type_irq,
2894a4270cfSAlex Elder 	[CNTXT_TYPE_IRQ_MSK]		= &reg_cntxt_type_irq_msk,
2904a4270cfSAlex Elder 	[CNTXT_SRC_CH_IRQ]		= &reg_cntxt_src_ch_irq,
2914a4270cfSAlex Elder 	[CNTXT_SRC_EV_CH_IRQ]		= &reg_cntxt_src_ev_ch_irq,
2924a4270cfSAlex Elder 	[CNTXT_SRC_CH_IRQ_MSK]		= &reg_cntxt_src_ch_irq_msk,
2934a4270cfSAlex Elder 	[CNTXT_SRC_EV_CH_IRQ_MSK]	= &reg_cntxt_src_ev_ch_irq_msk,
2944a4270cfSAlex Elder 	[CNTXT_SRC_CH_IRQ_CLR]		= &reg_cntxt_src_ch_irq_clr,
2954a4270cfSAlex Elder 	[CNTXT_SRC_EV_CH_IRQ_CLR]	= &reg_cntxt_src_ev_ch_irq_clr,
2964a4270cfSAlex Elder 	[CNTXT_SRC_IEOB_IRQ]		= &reg_cntxt_src_ieob_irq,
2974a4270cfSAlex Elder 	[CNTXT_SRC_IEOB_IRQ_MSK]	= &reg_cntxt_src_ieob_irq_msk,
2984a4270cfSAlex Elder 	[CNTXT_SRC_IEOB_IRQ_CLR]	= &reg_cntxt_src_ieob_irq_clr,
2994a4270cfSAlex Elder 	[CNTXT_GLOB_IRQ_STTS]		= &reg_cntxt_glob_irq_stts,
3004a4270cfSAlex Elder 	[CNTXT_GLOB_IRQ_EN]		= &reg_cntxt_glob_irq_en,
3014a4270cfSAlex Elder 	[CNTXT_GLOB_IRQ_CLR]		= &reg_cntxt_glob_irq_clr,
3024a4270cfSAlex Elder 	[CNTXT_GSI_IRQ_STTS]		= &reg_cntxt_gsi_irq_stts,
3034a4270cfSAlex Elder 	[CNTXT_GSI_IRQ_EN]		= &reg_cntxt_gsi_irq_en,
3044a4270cfSAlex Elder 	[CNTXT_GSI_IRQ_CLR]		= &reg_cntxt_gsi_irq_clr,
3054a4270cfSAlex Elder 	[CNTXT_INTSET]			= &reg_cntxt_intset,
3064a4270cfSAlex Elder 	[ERROR_LOG]			= &reg_error_log,
3074a4270cfSAlex Elder 	[ERROR_LOG_CLR]			= &reg_error_log_clr,
3084a4270cfSAlex Elder 	[CNTXT_SCRATCH_0]		= &reg_cntxt_scratch_0,
3094a4270cfSAlex Elder };
3104a4270cfSAlex Elder 
3114a4270cfSAlex Elder const struct regs gsi_regs_v4_9 = {
3124a4270cfSAlex Elder 	.reg_count	= ARRAY_SIZE(reg_array),
3134a4270cfSAlex Elder 	.reg		= reg_array,
3144a4270cfSAlex Elder };
315