xref: /linux/drivers/net/ipa/reg/gsi_reg-v4.11.c (revision c771600c6af14749609b49565ffb4cac2959710d)
1aa07fd43SAlex Elder // SPDX-License-Identifier: GPL-2.0
2aa07fd43SAlex Elder 
3ff39eefdSAlex Elder /* Copyright (C) 2023-2024 Linaro Ltd. */
4aa07fd43SAlex Elder 
5ff39eefdSAlex Elder #include <linux/array_size.h>
6ff39eefdSAlex Elder #include <linux/bits.h>
7aa07fd43SAlex Elder #include <linux/types.h>
8aa07fd43SAlex Elder 
9aa07fd43SAlex Elder #include "../gsi_reg.h"
10f60e5fb6SAlex Elder #include "../ipa_version.h"
11f60e5fb6SAlex Elder #include "../reg.h"
12aa07fd43SAlex Elder 
13aa07fd43SAlex Elder REG(INTER_EE_SRC_CH_IRQ_MSK, inter_ee_src_ch_irq_msk,
14aa07fd43SAlex Elder     0x0000c020 + 0x1000 * GSI_EE_AP);
15aa07fd43SAlex Elder 
16aa07fd43SAlex Elder REG(INTER_EE_SRC_EV_CH_IRQ_MSK, inter_ee_src_ev_ch_irq_msk,
17aa07fd43SAlex Elder     0x0000c024 + 0x1000 * GSI_EE_AP);
18aa07fd43SAlex Elder 
19aa07fd43SAlex Elder static const u32 reg_ch_c_cntxt_0_fmask[] = {
20aa07fd43SAlex Elder 	[CHTYPE_PROTOCOL]				= GENMASK(2, 0),
21aa07fd43SAlex Elder 	[CHTYPE_DIR]					= BIT(3),
22aa07fd43SAlex Elder 	[CH_EE]						= GENMASK(7, 4),
23aa07fd43SAlex Elder 	[CHID]						= GENMASK(12, 8),
24aa07fd43SAlex Elder 	[CHTYPE_PROTOCOL_MSB]				= BIT(13),
25aa07fd43SAlex Elder 	[ERINDEX]					= GENMASK(18, 14),
26aa07fd43SAlex Elder 						/* Bit 19 reserved */
27aa07fd43SAlex Elder 	[CHSTATE]					= GENMASK(23, 20),
28aa07fd43SAlex Elder 	[ELEMENT_SIZE]					= GENMASK(31, 24),
29aa07fd43SAlex Elder };
30aa07fd43SAlex Elder 
31aa07fd43SAlex Elder REG_STRIDE_FIELDS(CH_C_CNTXT_0, ch_c_cntxt_0,
3259b12b1dSAlex Elder 		  0x0000f000 + 0x4000 * GSI_EE_AP, 0x80);
33aa07fd43SAlex Elder 
34aa07fd43SAlex Elder static const u32 reg_ch_c_cntxt_1_fmask[] = {
35aa07fd43SAlex Elder 	[CH_R_LENGTH]					= GENMASK(19, 0),
36aa07fd43SAlex Elder 						/* Bits 20-31 reserved */
37aa07fd43SAlex Elder };
38aa07fd43SAlex Elder 
39aa07fd43SAlex Elder REG_STRIDE_FIELDS(CH_C_CNTXT_1, ch_c_cntxt_1,
4059b12b1dSAlex Elder 		  0x0000f004 + 0x4000 * GSI_EE_AP, 0x80);
41aa07fd43SAlex Elder 
4259b12b1dSAlex Elder REG_STRIDE(CH_C_CNTXT_2, ch_c_cntxt_2, 0x0000f008 + 0x4000 * GSI_EE_AP, 0x80);
43aa07fd43SAlex Elder 
4459b12b1dSAlex Elder REG_STRIDE(CH_C_CNTXT_3, ch_c_cntxt_3, 0x0000f00c + 0x4000 * GSI_EE_AP, 0x80);
45aa07fd43SAlex Elder 
46aa07fd43SAlex Elder static const u32 reg_ch_c_qos_fmask[] = {
47aa07fd43SAlex Elder 	[WRR_WEIGHT]					= GENMASK(3, 0),
48aa07fd43SAlex Elder 						/* Bits 4-7 reserved */
49aa07fd43SAlex Elder 	[MAX_PREFETCH]					= BIT(8),
50aa07fd43SAlex Elder 	[USE_DB_ENG]					= BIT(9),
51aa07fd43SAlex Elder 	[PREFETCH_MODE]					= GENMASK(13, 10),
52aa07fd43SAlex Elder 						/* Bits 14-15 reserved */
53aa07fd43SAlex Elder 	[EMPTY_LVL_THRSHOLD]				= GENMASK(23, 16),
54aa07fd43SAlex Elder 	[DB_IN_BYTES]					= BIT(24),
55aa07fd43SAlex Elder 						/* Bits 25-31 reserved */
56aa07fd43SAlex Elder };
57aa07fd43SAlex Elder 
5859b12b1dSAlex Elder REG_STRIDE_FIELDS(CH_C_QOS, ch_c_qos, 0x0000f05c + 0x4000 * GSI_EE_AP, 0x80);
59aa07fd43SAlex Elder 
603f3741c9SAlex Elder static const u32 reg_error_log_fmask[] = {
613f3741c9SAlex Elder 	[ERR_ARG3]					= GENMASK(3, 0),
623f3741c9SAlex Elder 	[ERR_ARG2]					= GENMASK(7, 4),
633f3741c9SAlex Elder 	[ERR_ARG1]					= GENMASK(11, 8),
643f3741c9SAlex Elder 	[ERR_CODE]					= GENMASK(15, 12),
653f3741c9SAlex Elder 						/* Bits 16-18 reserved */
663f3741c9SAlex Elder 	[ERR_VIRT_IDX]					= GENMASK(23, 19),
673f3741c9SAlex Elder 	[ERR_TYPE]					= GENMASK(27, 24),
683f3741c9SAlex Elder 	[ERR_EE]					= GENMASK(31, 28),
693f3741c9SAlex Elder };
703f3741c9SAlex Elder 
71aa07fd43SAlex Elder REG_STRIDE(CH_C_SCRATCH_0, ch_c_scratch_0,
7259b12b1dSAlex Elder 	   0x0000f060 + 0x4000 * GSI_EE_AP, 0x80);
73aa07fd43SAlex Elder 
74aa07fd43SAlex Elder REG_STRIDE(CH_C_SCRATCH_1, ch_c_scratch_1,
7559b12b1dSAlex Elder 	   0x0000f064 + 0x4000 * GSI_EE_AP, 0x80);
76aa07fd43SAlex Elder 
77aa07fd43SAlex Elder REG_STRIDE(CH_C_SCRATCH_2, ch_c_scratch_2,
7859b12b1dSAlex Elder 	   0x0000f068 + 0x4000 * GSI_EE_AP, 0x80);
79aa07fd43SAlex Elder 
80aa07fd43SAlex Elder REG_STRIDE(CH_C_SCRATCH_3, ch_c_scratch_3,
8159b12b1dSAlex Elder 	   0x0000f06c + 0x4000 * GSI_EE_AP, 0x80);
82aa07fd43SAlex Elder 
83aa07fd43SAlex Elder static const u32 reg_ev_ch_e_cntxt_0_fmask[] = {
84aa07fd43SAlex Elder 	[EV_CHTYPE]					= GENMASK(3, 0),
85aa07fd43SAlex Elder 	[EV_EE]						= GENMASK(7, 4),
86aa07fd43SAlex Elder 	[EV_EVCHID]					= GENMASK(15, 8),
87aa07fd43SAlex Elder 	[EV_INTYPE]					= BIT(16),
88aa07fd43SAlex Elder 						/* Bits 17-19 reserved */
89aa07fd43SAlex Elder 	[EV_CHSTATE]					= GENMASK(23, 20),
90aa07fd43SAlex Elder 	[EV_ELEMENT_SIZE]				= GENMASK(31, 24),
91aa07fd43SAlex Elder };
92aa07fd43SAlex Elder 
93aa07fd43SAlex Elder REG_STRIDE_FIELDS(EV_CH_E_CNTXT_0, ev_ch_e_cntxt_0,
9459b12b1dSAlex Elder 		  0x00010000 + 0x4000 * GSI_EE_AP, 0x80);
95aa07fd43SAlex Elder 
96f75f44ddSAlex Elder static const u32 reg_ev_ch_e_cntxt_1_fmask[] = {
97f75f44ddSAlex Elder 	[R_LENGTH]					= GENMASK(19, 0),
98f75f44ddSAlex Elder };
99f75f44ddSAlex Elder 
100f75f44ddSAlex Elder REG_STRIDE_FIELDS(EV_CH_E_CNTXT_1, ev_ch_e_cntxt_1,
10159b12b1dSAlex Elder 		  0x00010004 + 0x4000 * GSI_EE_AP, 0x80);
102aa07fd43SAlex Elder 
103aa07fd43SAlex Elder REG_STRIDE(EV_CH_E_CNTXT_2, ev_ch_e_cntxt_2,
10459b12b1dSAlex Elder 	   0x00010008 + 0x4000 * GSI_EE_AP, 0x80);
105aa07fd43SAlex Elder 
106aa07fd43SAlex Elder REG_STRIDE(EV_CH_E_CNTXT_3, ev_ch_e_cntxt_3,
10759b12b1dSAlex Elder 	   0x0001000c + 0x4000 * GSI_EE_AP, 0x80);
108aa07fd43SAlex Elder 
109aa07fd43SAlex Elder REG_STRIDE(EV_CH_E_CNTXT_4, ev_ch_e_cntxt_4,
11059b12b1dSAlex Elder 	   0x00010010 + 0x4000 * GSI_EE_AP, 0x80);
111aa07fd43SAlex Elder 
112aa07fd43SAlex Elder static const u32 reg_ev_ch_e_cntxt_8_fmask[] = {
113aa07fd43SAlex Elder 	[EV_MODT]					= GENMASK(15, 0),
114aa07fd43SAlex Elder 	[EV_MODC]					= GENMASK(23, 16),
115aa07fd43SAlex Elder 	[EV_MOD_CNT]					= GENMASK(31, 24),
116aa07fd43SAlex Elder };
117aa07fd43SAlex Elder 
118aa07fd43SAlex Elder REG_STRIDE_FIELDS(EV_CH_E_CNTXT_8, ev_ch_e_cntxt_8,
11959b12b1dSAlex Elder 		  0x00010020 + 0x4000 * GSI_EE_AP, 0x80);
120aa07fd43SAlex Elder 
121aa07fd43SAlex Elder REG_STRIDE(EV_CH_E_CNTXT_9, ev_ch_e_cntxt_9,
12259b12b1dSAlex Elder 	   0x00010024 + 0x4000 * GSI_EE_AP, 0x80);
123aa07fd43SAlex Elder 
124aa07fd43SAlex Elder REG_STRIDE(EV_CH_E_CNTXT_10, ev_ch_e_cntxt_10,
12559b12b1dSAlex Elder 	   0x00010028 + 0x4000 * GSI_EE_AP, 0x80);
126aa07fd43SAlex Elder 
127aa07fd43SAlex Elder REG_STRIDE(EV_CH_E_CNTXT_11, ev_ch_e_cntxt_11,
12859b12b1dSAlex Elder 	   0x0001002c + 0x4000 * GSI_EE_AP, 0x80);
129aa07fd43SAlex Elder 
130aa07fd43SAlex Elder REG_STRIDE(EV_CH_E_CNTXT_12, ev_ch_e_cntxt_12,
13159b12b1dSAlex Elder 	   0x00010030 + 0x4000 * GSI_EE_AP, 0x80);
132aa07fd43SAlex Elder 
133aa07fd43SAlex Elder REG_STRIDE(EV_CH_E_CNTXT_13, ev_ch_e_cntxt_13,
13459b12b1dSAlex Elder 	   0x00010034 + 0x4000 * GSI_EE_AP, 0x80);
135aa07fd43SAlex Elder 
136aa07fd43SAlex Elder REG_STRIDE(EV_CH_E_SCRATCH_0, ev_ch_e_scratch_0,
13759b12b1dSAlex Elder 	   0x00010048 + 0x4000 * GSI_EE_AP, 0x80);
138aa07fd43SAlex Elder 
139aa07fd43SAlex Elder REG_STRIDE(EV_CH_E_SCRATCH_1, ev_ch_e_scratch_1,
14059b12b1dSAlex Elder 	   0x0001004c + 0x4000 * GSI_EE_AP, 0x80);
141aa07fd43SAlex Elder 
142aa07fd43SAlex Elder REG_STRIDE(CH_C_DOORBELL_0, ch_c_doorbell_0,
14359b12b1dSAlex Elder 	   0x00011000 + 0x4000 * GSI_EE_AP, 0x08);
144aa07fd43SAlex Elder 
145aa07fd43SAlex Elder REG_STRIDE(EV_CH_E_DOORBELL_0, ev_ch_e_doorbell_0,
14659b12b1dSAlex Elder 	   0x00011100 + 0x4000 * GSI_EE_AP, 0x08);
147aa07fd43SAlex Elder 
1483f3741c9SAlex Elder static const u32 reg_gsi_status_fmask[] = {
1493f3741c9SAlex Elder 	[ENABLED]					= BIT(0),
1503f3741c9SAlex Elder 						/* Bits 1-31 reserved */
1513f3741c9SAlex Elder };
152aa07fd43SAlex Elder 
15359b12b1dSAlex Elder REG_FIELDS(GSI_STATUS, gsi_status, 0x00012000 + 0x4000 * GSI_EE_AP);
154aa07fd43SAlex Elder 
1553f3741c9SAlex Elder static const u32 reg_ch_cmd_fmask[] = {
1563f3741c9SAlex Elder 	[CH_CHID]					= GENMASK(7, 0),
15759b12b1dSAlex Elder 						/* Bits 8-23 reserved */
1583f3741c9SAlex Elder 	[CH_OPCODE]					= GENMASK(31, 24),
1593f3741c9SAlex Elder };
160aa07fd43SAlex Elder 
16159b12b1dSAlex Elder REG_FIELDS(CH_CMD, ch_cmd, 0x00012008 + 0x4000 * GSI_EE_AP);
162aa07fd43SAlex Elder 
1633f3741c9SAlex Elder static const u32 reg_ev_ch_cmd_fmask[] = {
1643f3741c9SAlex Elder 	[EV_CHID]					= GENMASK(7, 0),
16559b12b1dSAlex Elder 						/* Bits 8-23 reserved */
1663f3741c9SAlex Elder 	[EV_OPCODE]					= GENMASK(31, 24),
1673f3741c9SAlex Elder };
1683f3741c9SAlex Elder 
16959b12b1dSAlex Elder REG_FIELDS(EV_CH_CMD, ev_ch_cmd, 0x00012010 + 0x4000 * GSI_EE_AP);
1703f3741c9SAlex Elder 
1713f3741c9SAlex Elder static const u32 reg_generic_cmd_fmask[] = {
1723f3741c9SAlex Elder 	[GENERIC_OPCODE]				= GENMASK(4, 0),
1733f3741c9SAlex Elder 	[GENERIC_CHID]					= GENMASK(9, 5),
1743f3741c9SAlex Elder 	[GENERIC_EE]					= GENMASK(13, 10),
1753f3741c9SAlex Elder 						/* Bits 14-23 reserved */
1763f3741c9SAlex Elder 	[GENERIC_PARAMS]				= GENMASK(31, 24),
1773f3741c9SAlex Elder };
1783f3741c9SAlex Elder 
17959b12b1dSAlex Elder REG_FIELDS(GENERIC_CMD, generic_cmd, 0x00012018 + 0x4000 * GSI_EE_AP);
1803f3741c9SAlex Elder 
1813f3741c9SAlex Elder static const u32 reg_hw_param_2_fmask[] = {
1823f3741c9SAlex Elder 	[IRAM_SIZE]					= GENMASK(2, 0),
1833f3741c9SAlex Elder 	[NUM_CH_PER_EE]					= GENMASK(7, 3),
1843f3741c9SAlex Elder 	[NUM_EV_PER_EE]					= GENMASK(12, 8),
1853f3741c9SAlex Elder 	[GSI_CH_PEND_TRANSLATE]				= BIT(13),
1863f3741c9SAlex Elder 	[GSI_CH_FULL_LOGIC]				= BIT(14),
1873f3741c9SAlex Elder 	[GSI_USE_SDMA]					= BIT(15),
1883f3741c9SAlex Elder 	[GSI_SDMA_N_INT]				= GENMASK(18, 16),
1893f3741c9SAlex Elder 	[GSI_SDMA_MAX_BURST]				= GENMASK(26, 19),
1903f3741c9SAlex Elder 	[GSI_SDMA_N_IOVEC]				= GENMASK(29, 27),
1913f3741c9SAlex Elder 	[GSI_USE_RD_WR_ENG]				= BIT(30),
1923f3741c9SAlex Elder 	[GSI_USE_INTER_EE]				= BIT(31),
1933f3741c9SAlex Elder };
1943f3741c9SAlex Elder 
19559b12b1dSAlex Elder REG_FIELDS(HW_PARAM_2, hw_param_2, 0x00012040 + 0x4000 * GSI_EE_AP);
196aa07fd43SAlex Elder 
19759b12b1dSAlex Elder REG(CNTXT_TYPE_IRQ, cntxt_type_irq, 0x00012080 + 0x4000 * GSI_EE_AP);
198aa07fd43SAlex Elder 
19959b12b1dSAlex Elder REG(CNTXT_TYPE_IRQ_MSK, cntxt_type_irq_msk, 0x00012088 + 0x4000 * GSI_EE_AP);
200aa07fd43SAlex Elder 
20159b12b1dSAlex Elder REG(CNTXT_SRC_CH_IRQ, cntxt_src_ch_irq, 0x00012090 + 0x4000 * GSI_EE_AP);
202aa07fd43SAlex Elder 
20359b12b1dSAlex Elder REG(CNTXT_SRC_EV_CH_IRQ, cntxt_src_ev_ch_irq, 0x00012094 + 0x4000 * GSI_EE_AP);
204aa07fd43SAlex Elder 
205aa07fd43SAlex Elder REG(CNTXT_SRC_CH_IRQ_MSK, cntxt_src_ch_irq_msk,
20659b12b1dSAlex Elder     0x00012098 + 0x4000 * GSI_EE_AP);
207aa07fd43SAlex Elder 
208aa07fd43SAlex Elder REG(CNTXT_SRC_EV_CH_IRQ_MSK, cntxt_src_ev_ch_irq_msk,
20959b12b1dSAlex Elder     0x0001209c + 0x4000 * GSI_EE_AP);
210aa07fd43SAlex Elder 
211aa07fd43SAlex Elder REG(CNTXT_SRC_CH_IRQ_CLR, cntxt_src_ch_irq_clr,
21259b12b1dSAlex Elder     0x000120a0 + 0x4000 * GSI_EE_AP);
213aa07fd43SAlex Elder 
214aa07fd43SAlex Elder REG(CNTXT_SRC_EV_CH_IRQ_CLR, cntxt_src_ev_ch_irq_clr,
21559b12b1dSAlex Elder     0x000120a4 + 0x4000 * GSI_EE_AP);
216aa07fd43SAlex Elder 
21759b12b1dSAlex Elder REG(CNTXT_SRC_IEOB_IRQ, cntxt_src_ieob_irq, 0x000120b0 + 0x4000 * GSI_EE_AP);
218aa07fd43SAlex Elder 
219aa07fd43SAlex Elder REG(CNTXT_SRC_IEOB_IRQ_MSK, cntxt_src_ieob_irq_msk,
22059b12b1dSAlex Elder     0x000120b8 + 0x4000 * GSI_EE_AP);
221aa07fd43SAlex Elder 
222aa07fd43SAlex Elder REG(CNTXT_SRC_IEOB_IRQ_CLR, cntxt_src_ieob_irq_clr,
22359b12b1dSAlex Elder     0x000120c0 + 0x4000 * GSI_EE_AP);
224aa07fd43SAlex Elder 
22559b12b1dSAlex Elder REG(CNTXT_GLOB_IRQ_STTS, cntxt_glob_irq_stts, 0x00012100 + 0x4000 * GSI_EE_AP);
226aa07fd43SAlex Elder 
22759b12b1dSAlex Elder REG(CNTXT_GLOB_IRQ_EN, cntxt_glob_irq_en, 0x00012108 + 0x4000 * GSI_EE_AP);
228aa07fd43SAlex Elder 
22959b12b1dSAlex Elder REG(CNTXT_GLOB_IRQ_CLR, cntxt_glob_irq_clr, 0x00012110 + 0x4000 * GSI_EE_AP);
230aa07fd43SAlex Elder 
23159b12b1dSAlex Elder REG(CNTXT_GSI_IRQ_STTS, cntxt_gsi_irq_stts, 0x00012118 + 0x4000 * GSI_EE_AP);
232aa07fd43SAlex Elder 
23359b12b1dSAlex Elder REG(CNTXT_GSI_IRQ_EN, cntxt_gsi_irq_en, 0x00012120 + 0x4000 * GSI_EE_AP);
234aa07fd43SAlex Elder 
23559b12b1dSAlex Elder REG(CNTXT_GSI_IRQ_CLR, cntxt_gsi_irq_clr, 0x00012128 + 0x4000 * GSI_EE_AP);
236aa07fd43SAlex Elder 
2373f3741c9SAlex Elder static const u32 reg_cntxt_intset_fmask[] = {
2383f3741c9SAlex Elder 	[INTYPE]					= BIT(0)
2393f3741c9SAlex Elder 						/* Bits 1-31 reserved */
2403f3741c9SAlex Elder };
241aa07fd43SAlex Elder 
24259b12b1dSAlex Elder REG_FIELDS(CNTXT_INTSET, cntxt_intset, 0x00012180 + 0x4000 * GSI_EE_AP);
24359b12b1dSAlex Elder 
24459b12b1dSAlex Elder REG_FIELDS(ERROR_LOG, error_log, 0x00012200 + 0x4000 * GSI_EE_AP);
24559b12b1dSAlex Elder 
24659b12b1dSAlex Elder REG(ERROR_LOG_CLR, error_log_clr, 0x00012210 + 0x4000 * GSI_EE_AP);
2473f3741c9SAlex Elder 
2483f3741c9SAlex Elder static const u32 reg_cntxt_scratch_0_fmask[] = {
2493f3741c9SAlex Elder 	[INTER_EE_RESULT]				= GENMASK(2, 0),
2503f3741c9SAlex Elder 						/* Bits 3-4 reserved */
2513f3741c9SAlex Elder 	[GENERIC_EE_RESULT]				= GENMASK(7, 5),
2523f3741c9SAlex Elder 						/* Bits 8-31 reserved */
2533f3741c9SAlex Elder };
2543f3741c9SAlex Elder 
25559b12b1dSAlex Elder REG_FIELDS(CNTXT_SCRATCH_0, cntxt_scratch_0, 0x00012400 + 0x4000 * GSI_EE_AP);
256aa07fd43SAlex Elder 
257aa07fd43SAlex Elder static const struct reg *reg_array[] = {
258aa07fd43SAlex Elder 	[INTER_EE_SRC_CH_IRQ_MSK]	= &reg_inter_ee_src_ch_irq_msk,
259aa07fd43SAlex Elder 	[INTER_EE_SRC_EV_CH_IRQ_MSK]	= &reg_inter_ee_src_ev_ch_irq_msk,
260aa07fd43SAlex Elder 	[CH_C_CNTXT_0]			= &reg_ch_c_cntxt_0,
261aa07fd43SAlex Elder 	[CH_C_CNTXT_1]			= &reg_ch_c_cntxt_1,
262aa07fd43SAlex Elder 	[CH_C_CNTXT_2]			= &reg_ch_c_cntxt_2,
263aa07fd43SAlex Elder 	[CH_C_CNTXT_3]			= &reg_ch_c_cntxt_3,
264aa07fd43SAlex Elder 	[CH_C_QOS]			= &reg_ch_c_qos,
265aa07fd43SAlex Elder 	[CH_C_SCRATCH_0]		= &reg_ch_c_scratch_0,
266aa07fd43SAlex Elder 	[CH_C_SCRATCH_1]		= &reg_ch_c_scratch_1,
267aa07fd43SAlex Elder 	[CH_C_SCRATCH_2]		= &reg_ch_c_scratch_2,
268aa07fd43SAlex Elder 	[CH_C_SCRATCH_3]		= &reg_ch_c_scratch_3,
269aa07fd43SAlex Elder 	[EV_CH_E_CNTXT_0]		= &reg_ev_ch_e_cntxt_0,
270aa07fd43SAlex Elder 	[EV_CH_E_CNTXT_1]		= &reg_ev_ch_e_cntxt_1,
271aa07fd43SAlex Elder 	[EV_CH_E_CNTXT_2]		= &reg_ev_ch_e_cntxt_2,
272aa07fd43SAlex Elder 	[EV_CH_E_CNTXT_3]		= &reg_ev_ch_e_cntxt_3,
273aa07fd43SAlex Elder 	[EV_CH_E_CNTXT_4]		= &reg_ev_ch_e_cntxt_4,
274aa07fd43SAlex Elder 	[EV_CH_E_CNTXT_8]		= &reg_ev_ch_e_cntxt_8,
275aa07fd43SAlex Elder 	[EV_CH_E_CNTXT_9]		= &reg_ev_ch_e_cntxt_9,
276aa07fd43SAlex Elder 	[EV_CH_E_CNTXT_10]		= &reg_ev_ch_e_cntxt_10,
277aa07fd43SAlex Elder 	[EV_CH_E_CNTXT_11]		= &reg_ev_ch_e_cntxt_11,
278aa07fd43SAlex Elder 	[EV_CH_E_CNTXT_12]		= &reg_ev_ch_e_cntxt_12,
279aa07fd43SAlex Elder 	[EV_CH_E_CNTXT_13]		= &reg_ev_ch_e_cntxt_13,
280aa07fd43SAlex Elder 	[EV_CH_E_SCRATCH_0]		= &reg_ev_ch_e_scratch_0,
281aa07fd43SAlex Elder 	[EV_CH_E_SCRATCH_1]		= &reg_ev_ch_e_scratch_1,
282aa07fd43SAlex Elder 	[CH_C_DOORBELL_0]		= &reg_ch_c_doorbell_0,
283aa07fd43SAlex Elder 	[EV_CH_E_DOORBELL_0]		= &reg_ev_ch_e_doorbell_0,
284aa07fd43SAlex Elder 	[GSI_STATUS]			= &reg_gsi_status,
285aa07fd43SAlex Elder 	[CH_CMD]			= &reg_ch_cmd,
286aa07fd43SAlex Elder 	[EV_CH_CMD]			= &reg_ev_ch_cmd,
287aa07fd43SAlex Elder 	[GENERIC_CMD]			= &reg_generic_cmd,
288aa07fd43SAlex Elder 	[HW_PARAM_2]			= &reg_hw_param_2,
289aa07fd43SAlex Elder 	[CNTXT_TYPE_IRQ]		= &reg_cntxt_type_irq,
290aa07fd43SAlex Elder 	[CNTXT_TYPE_IRQ_MSK]		= &reg_cntxt_type_irq_msk,
291aa07fd43SAlex Elder 	[CNTXT_SRC_CH_IRQ]		= &reg_cntxt_src_ch_irq,
292aa07fd43SAlex Elder 	[CNTXT_SRC_EV_CH_IRQ]		= &reg_cntxt_src_ev_ch_irq,
293aa07fd43SAlex Elder 	[CNTXT_SRC_CH_IRQ_MSK]		= &reg_cntxt_src_ch_irq_msk,
294aa07fd43SAlex Elder 	[CNTXT_SRC_EV_CH_IRQ_MSK]	= &reg_cntxt_src_ev_ch_irq_msk,
295aa07fd43SAlex Elder 	[CNTXT_SRC_CH_IRQ_CLR]		= &reg_cntxt_src_ch_irq_clr,
296aa07fd43SAlex Elder 	[CNTXT_SRC_EV_CH_IRQ_CLR]	= &reg_cntxt_src_ev_ch_irq_clr,
297aa07fd43SAlex Elder 	[CNTXT_SRC_IEOB_IRQ]		= &reg_cntxt_src_ieob_irq,
298aa07fd43SAlex Elder 	[CNTXT_SRC_IEOB_IRQ_MSK]	= &reg_cntxt_src_ieob_irq_msk,
299aa07fd43SAlex Elder 	[CNTXT_SRC_IEOB_IRQ_CLR]	= &reg_cntxt_src_ieob_irq_clr,
300aa07fd43SAlex Elder 	[CNTXT_GLOB_IRQ_STTS]		= &reg_cntxt_glob_irq_stts,
301aa07fd43SAlex Elder 	[CNTXT_GLOB_IRQ_EN]		= &reg_cntxt_glob_irq_en,
302aa07fd43SAlex Elder 	[CNTXT_GLOB_IRQ_CLR]		= &reg_cntxt_glob_irq_clr,
303aa07fd43SAlex Elder 	[CNTXT_GSI_IRQ_STTS]		= &reg_cntxt_gsi_irq_stts,
304aa07fd43SAlex Elder 	[CNTXT_GSI_IRQ_EN]		= &reg_cntxt_gsi_irq_en,
305aa07fd43SAlex Elder 	[CNTXT_GSI_IRQ_CLR]		= &reg_cntxt_gsi_irq_clr,
306aa07fd43SAlex Elder 	[CNTXT_INTSET]			= &reg_cntxt_intset,
307aa07fd43SAlex Elder 	[ERROR_LOG]			= &reg_error_log,
308aa07fd43SAlex Elder 	[ERROR_LOG_CLR]			= &reg_error_log_clr,
309aa07fd43SAlex Elder 	[CNTXT_SCRATCH_0]		= &reg_cntxt_scratch_0,
310aa07fd43SAlex Elder };
311aa07fd43SAlex Elder 
312aa07fd43SAlex Elder const struct regs gsi_regs_v4_11 = {
313aa07fd43SAlex Elder 	.reg_count	= ARRAY_SIZE(reg_array),
314aa07fd43SAlex Elder 	.reg		= reg_array,
315aa07fd43SAlex Elder };
316