xref: /linux/drivers/net/ethernet/via/via-velocity.h (revision 1ac731c529cd4d6adbce134754b51ff7d822b145)
1d9c98161SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */
21da177e4SLinus Torvalds /*
31da177e4SLinus Torvalds  * Copyright (c) 1996, 2003 VIA Networking Technologies, Inc.
41da177e4SLinus Torvalds  * All rights reserved.
51da177e4SLinus Torvalds  *
61da177e4SLinus Torvalds  * File: via-velocity.h
71da177e4SLinus Torvalds  *
81da177e4SLinus Torvalds  * Purpose: Header file to define driver's private structures.
91da177e4SLinus Torvalds  *
101da177e4SLinus Torvalds  * Author: Chuang Liang-Shing, AJ Jiang
111da177e4SLinus Torvalds  *
121da177e4SLinus Torvalds  * Date: Jan 24, 2003
131da177e4SLinus Torvalds  */
141da177e4SLinus Torvalds 
151da177e4SLinus Torvalds 
161da177e4SLinus Torvalds #ifndef VELOCITY_H
171da177e4SLinus Torvalds #define VELOCITY_H
181da177e4SLinus Torvalds 
191da177e4SLinus Torvalds #define VELOCITY_TX_CSUM_SUPPORT
201da177e4SLinus Torvalds 
211da177e4SLinus Torvalds #define VELOCITY_NAME          "via-velocity"
221da177e4SLinus Torvalds #define VELOCITY_FULL_DRV_NAM  "VIA Networking Velocity Family Gigabit Ethernet Adapter Driver"
231bda8aa8SSimon Kagstrom #define VELOCITY_VERSION       "1.15"
241da177e4SLinus Torvalds 
25cabb7667SJeff Garzik #define VELOCITY_IO_SIZE	256
26cabb7667SJeff Garzik 
271da177e4SLinus Torvalds #define PKT_BUF_SZ          1540
281da177e4SLinus Torvalds 
291da177e4SLinus Torvalds #define MAX_UNITS           8
301da177e4SLinus Torvalds #define OPTION_DEFAULT      { [0 ... MAX_UNITS-1] = -1}
311da177e4SLinus Torvalds 
321da177e4SLinus Torvalds #define REV_ID_VT6110       (0)
331da177e4SLinus Torvalds 
341da177e4SLinus Torvalds #define BYTE_REG_BITS_ON(x,p)       do { writeb(readb((p))|(x),(p));} while (0)
351da177e4SLinus Torvalds #define WORD_REG_BITS_ON(x,p)       do { writew(readw((p))|(x),(p));} while (0)
361da177e4SLinus Torvalds #define DWORD_REG_BITS_ON(x,p)      do { writel(readl((p))|(x),(p));} while (0)
371da177e4SLinus Torvalds 
381da177e4SLinus Torvalds #define BYTE_REG_BITS_IS_ON(x,p)    (readb((p)) & (x))
391da177e4SLinus Torvalds #define WORD_REG_BITS_IS_ON(x,p)    (readw((p)) & (x))
401da177e4SLinus Torvalds #define DWORD_REG_BITS_IS_ON(x,p)   (readl((p)) & (x))
411da177e4SLinus Torvalds 
421da177e4SLinus Torvalds #define BYTE_REG_BITS_OFF(x,p)      do { writeb(readb((p)) & (~(x)),(p));} while (0)
431da177e4SLinus Torvalds #define WORD_REG_BITS_OFF(x,p)      do { writew(readw((p)) & (~(x)),(p));} while (0)
441da177e4SLinus Torvalds #define DWORD_REG_BITS_OFF(x,p)     do { writel(readl((p)) & (~(x)),(p));} while (0)
451da177e4SLinus Torvalds 
461da177e4SLinus Torvalds #define BYTE_REG_BITS_SET(x,m,p)    do { writeb( (readb((p)) & (~(m))) |(x),(p));} while (0)
471da177e4SLinus Torvalds #define WORD_REG_BITS_SET(x,m,p)    do { writew( (readw((p)) & (~(m))) |(x),(p));} while (0)
481da177e4SLinus Torvalds #define DWORD_REG_BITS_SET(x,m,p)   do { writel( (readl((p)) & (~(m)))|(x),(p));}  while (0)
491da177e4SLinus Torvalds 
501da177e4SLinus Torvalds #define VAR_USED(p)     do {(p)=(p);} while (0)
511da177e4SLinus Torvalds 
521da177e4SLinus Torvalds /*
531da177e4SLinus Torvalds  * Purpose: Structures for MAX RX/TX descriptors.
541da177e4SLinus Torvalds  */
551da177e4SLinus Torvalds 
561da177e4SLinus Torvalds 
571da177e4SLinus Torvalds #define B_OWNED_BY_CHIP     1
581da177e4SLinus Torvalds #define B_OWNED_BY_HOST     0
591da177e4SLinus Torvalds 
601da177e4SLinus Torvalds /*
611da177e4SLinus Torvalds  * Bits in the RSR0 register
621da177e4SLinus Torvalds  */
631da177e4SLinus Torvalds 
644a51c0d0SAl Viro #define RSR_DETAG	cpu_to_le16(0x0080)
654a51c0d0SAl Viro #define RSR_SNTAG	cpu_to_le16(0x0040)
664a51c0d0SAl Viro #define RSR_RXER	cpu_to_le16(0x0020)
674a51c0d0SAl Viro #define RSR_RL		cpu_to_le16(0x0010)
684a51c0d0SAl Viro #define RSR_CE		cpu_to_le16(0x0008)
694a51c0d0SAl Viro #define RSR_FAE		cpu_to_le16(0x0004)
704a51c0d0SAl Viro #define RSR_CRC		cpu_to_le16(0x0002)
714a51c0d0SAl Viro #define RSR_VIDM	cpu_to_le16(0x0001)
721da177e4SLinus Torvalds 
731da177e4SLinus Torvalds /*
741da177e4SLinus Torvalds  * Bits in the RSR1 register
751da177e4SLinus Torvalds  */
761da177e4SLinus Torvalds 
774a51c0d0SAl Viro #define RSR_RXOK	cpu_to_le16(0x8000) // rx OK
784a51c0d0SAl Viro #define RSR_PFT		cpu_to_le16(0x4000) // Perfect filtering address match
794a51c0d0SAl Viro #define RSR_MAR		cpu_to_le16(0x2000) // MAC accept multicast address packet
804a51c0d0SAl Viro #define RSR_BAR		cpu_to_le16(0x1000) // MAC accept broadcast address packet
814a51c0d0SAl Viro #define RSR_PHY		cpu_to_le16(0x0800) // MAC accept physical address packet
824a51c0d0SAl Viro #define RSR_VTAG	cpu_to_le16(0x0400) // 802.1p/1q tagging packet indicator
834a51c0d0SAl Viro #define RSR_STP		cpu_to_le16(0x0200) // start of packet
844a51c0d0SAl Viro #define RSR_EDP		cpu_to_le16(0x0100) // end of packet
851da177e4SLinus Torvalds 
861da177e4SLinus Torvalds /*
871da177e4SLinus Torvalds  * Bits in the CSM register
881da177e4SLinus Torvalds  */
891da177e4SLinus Torvalds 
905a6338dbSDave Jones #define CSM_IPOK            0x40	//IP Checksum validation ok
915a6338dbSDave Jones #define CSM_TUPOK           0x20	//TCP/UDP Checksum validation ok
921da177e4SLinus Torvalds #define CSM_FRAG            0x10	//Fragment IP datagram
931da177e4SLinus Torvalds #define CSM_IPKT            0x04	//Received an IP packet
941da177e4SLinus Torvalds #define CSM_TCPKT           0x02	//Received a TCP packet
951da177e4SLinus Torvalds #define CSM_UDPKT           0x01	//Received a UDP packet
961da177e4SLinus Torvalds 
971da177e4SLinus Torvalds /*
981da177e4SLinus Torvalds  * Bits in the TSR0 register
991da177e4SLinus Torvalds  */
1001da177e4SLinus Torvalds 
1014a51c0d0SAl Viro #define TSR0_ABT	cpu_to_le16(0x0080) // Tx abort because of excessive collision
1024a51c0d0SAl Viro #define TSR0_OWT	cpu_to_le16(0x0040) // Jumbo frame Tx abort
1034a51c0d0SAl Viro #define TSR0_OWC	cpu_to_le16(0x0020) // Out of window collision
1044a51c0d0SAl Viro #define TSR0_COLS	cpu_to_le16(0x0010) // experience collision in this transmit event
1054a51c0d0SAl Viro #define TSR0_NCR3	cpu_to_le16(0x0008) // collision retry counter[3]
1064a51c0d0SAl Viro #define TSR0_NCR2	cpu_to_le16(0x0004) // collision retry counter[2]
1074a51c0d0SAl Viro #define TSR0_NCR1	cpu_to_le16(0x0002) // collision retry counter[1]
1084a51c0d0SAl Viro #define TSR0_NCR0	cpu_to_le16(0x0001) // collision retry counter[0]
1094a51c0d0SAl Viro #define TSR0_TERR	cpu_to_le16(0x8000) //
1104a51c0d0SAl Viro #define TSR0_FDX	cpu_to_le16(0x4000) // current transaction is serviced by full duplex mode
1114a51c0d0SAl Viro #define TSR0_GMII	cpu_to_le16(0x2000) // current transaction is serviced by GMII mode
1124a51c0d0SAl Viro #define TSR0_LNKFL	cpu_to_le16(0x1000) // packet serviced during link down
1134a51c0d0SAl Viro #define TSR0_SHDN	cpu_to_le16(0x0400) // shutdown case
1144a51c0d0SAl Viro #define TSR0_CRS	cpu_to_le16(0x0200) // carrier sense lost
1154a51c0d0SAl Viro #define TSR0_CDH	cpu_to_le16(0x0100) // AQE test fail (CD heartbeat)
1161da177e4SLinus Torvalds 
1171da177e4SLinus Torvalds //
1181da177e4SLinus Torvalds // Bits in the TCR0 register
1191da177e4SLinus Torvalds //
1201da177e4SLinus Torvalds #define TCR0_TIC            0x80	// assert interrupt immediately while descriptor has been send complete
1211da177e4SLinus Torvalds #define TCR0_PIC            0x40	// priority interrupt request, INA# is issued over adaptive interrupt scheme
1221da177e4SLinus Torvalds #define TCR0_VETAG          0x20	// enable VLAN tag
1231da177e4SLinus Torvalds #define TCR0_IPCK           0x10	// request IP  checksum calculation.
1241da177e4SLinus Torvalds #define TCR0_UDPCK          0x08	// request UDP checksum calculation.
1251da177e4SLinus Torvalds #define TCR0_TCPCK          0x04	// request TCP checksum calculation.
1261da177e4SLinus Torvalds #define TCR0_JMBO           0x02	// indicate a jumbo packet in GMAC side
1271da177e4SLinus Torvalds #define TCR0_CRC            0x01	// disable CRC generation
1281da177e4SLinus Torvalds 
1291da177e4SLinus Torvalds #define TCPLS_NORMAL        3
1301da177e4SLinus Torvalds #define TCPLS_START         2
1311da177e4SLinus Torvalds #define TCPLS_END           1
1321da177e4SLinus Torvalds #define TCPLS_MED           0
1331da177e4SLinus Torvalds 
1341da177e4SLinus Torvalds 
1351da177e4SLinus Torvalds // max transmit or receive buffer size
1361da177e4SLinus Torvalds #define CB_RX_BUF_SIZE     2048UL	// max buffer size
1371da177e4SLinus Torvalds 					// NOTE: must be multiple of 4
1381da177e4SLinus Torvalds 
1391da177e4SLinus Torvalds #define CB_MAX_RD_NUM       512	// MAX # of RD
1401da177e4SLinus Torvalds #define CB_MAX_TD_NUM       256	// MAX # of TD
1411da177e4SLinus Torvalds 
1421da177e4SLinus Torvalds #define CB_INIT_RD_NUM_3119 128	// init # of RD, for setup VT3119
1431da177e4SLinus Torvalds #define CB_INIT_TD_NUM_3119 64	// init # of TD, for setup VT3119
1441da177e4SLinus Torvalds 
1451da177e4SLinus Torvalds #define CB_INIT_RD_NUM      128	// init # of RD, for setup default
1461da177e4SLinus Torvalds #define CB_INIT_TD_NUM      64	// init # of TD, for setup default
1471da177e4SLinus Torvalds 
1481da177e4SLinus Torvalds // for 3119
1491da177e4SLinus Torvalds #define CB_TD_RING_NUM      4	// # of TD rings.
1501da177e4SLinus Torvalds #define CB_MAX_SEG_PER_PKT  7	// max data seg per packet (Tx)
1511da177e4SLinus Torvalds 
1521da177e4SLinus Torvalds 
1531da177e4SLinus Torvalds /*
1541da177e4SLinus Torvalds  *	If collisions excess 15 times , tx will abort, and
1551da177e4SLinus Torvalds  *	if tx fifo underflow, tx will fail
1561da177e4SLinus Torvalds  *	we should try to resend it
1571da177e4SLinus Torvalds  */
1581da177e4SLinus Torvalds 
1591da177e4SLinus Torvalds #define CB_MAX_TX_ABORT_RETRY   3
1601da177e4SLinus Torvalds 
1611da177e4SLinus Torvalds /*
1621da177e4SLinus Torvalds  *	Receive descriptor
1631da177e4SLinus Torvalds  */
1641da177e4SLinus Torvalds 
1651da177e4SLinus Torvalds struct rdesc0 {
1664a51c0d0SAl Viro 	__le16 RSR;		/* Receive status */
1674a51c0d0SAl Viro 	__le16 len;		/* bits 0--13; bit 15 - owner */
1681da177e4SLinus Torvalds };
1691da177e4SLinus Torvalds 
1701da177e4SLinus Torvalds struct rdesc1 {
1714a51c0d0SAl Viro 	__le16 PQTAG;
1721da177e4SLinus Torvalds 	u8 CSM;
1731da177e4SLinus Torvalds 	u8 IPKT;
1741da177e4SLinus Torvalds };
1751da177e4SLinus Torvalds 
1764a51c0d0SAl Viro enum {
17709640e63SHarvey Harrison 	RX_INTEN = cpu_to_le16(0x8000)
1784a51c0d0SAl Viro };
1794a51c0d0SAl Viro 
1801da177e4SLinus Torvalds struct rx_desc {
1811da177e4SLinus Torvalds 	struct rdesc0 rdesc0;
1821da177e4SLinus Torvalds 	struct rdesc1 rdesc1;
1834a51c0d0SAl Viro 	__le32 pa_low;		/* Low 32 bit PCI address */
1844a51c0d0SAl Viro 	__le16 pa_high;		/* Next 16 bit PCI address (48 total) */
1854a51c0d0SAl Viro 	__le16 size;		/* bits 0--14 - frame size, bit 15 - enable int. */
186ba2d3587SEric Dumazet } __packed;
1871da177e4SLinus Torvalds 
1881da177e4SLinus Torvalds /*
1891da177e4SLinus Torvalds  *	Transmit descriptor
1901da177e4SLinus Torvalds  */
1911da177e4SLinus Torvalds 
1921da177e4SLinus Torvalds struct tdesc0 {
1934a51c0d0SAl Viro 	__le16 TSR;		/* Transmit status register */
1944a51c0d0SAl Viro 	__le16 len;		/* bits 0--13 - size of frame, bit 15 - owner */
1951da177e4SLinus Torvalds };
1961da177e4SLinus Torvalds 
1974a51c0d0SAl Viro struct tdesc1 {
1984a51c0d0SAl Viro 	__le16 vlan;
1994a51c0d0SAl Viro 	u8 TCR;
2004a51c0d0SAl Viro 	u8 cmd;			/* bits 0--1 - TCPLS, bits 4--7 - CMDZ */
201ba2d3587SEric Dumazet } __packed;
2021da177e4SLinus Torvalds 
2034a51c0d0SAl Viro enum {
20409640e63SHarvey Harrison 	TD_QUEUE = cpu_to_le16(0x8000)
2054a51c0d0SAl Viro };
2061da177e4SLinus Torvalds 
2071da177e4SLinus Torvalds struct td_buf {
2084a51c0d0SAl Viro 	__le32 pa_low;
2094a51c0d0SAl Viro 	__le16 pa_high;
2104a51c0d0SAl Viro 	__le16 size;		/* bits 0--13 - size, bit 15 - queue */
211ba2d3587SEric Dumazet } __packed;
2121da177e4SLinus Torvalds 
2131da177e4SLinus Torvalds struct tx_desc {
2141da177e4SLinus Torvalds 	struct tdesc0 tdesc0;
2151da177e4SLinus Torvalds 	struct tdesc1 tdesc1;
2161da177e4SLinus Torvalds 	struct td_buf td_buf[7];
2171da177e4SLinus Torvalds };
2181da177e4SLinus Torvalds 
2191da177e4SLinus Torvalds struct velocity_rd_info {
2201da177e4SLinus Torvalds 	struct sk_buff *skb;
2211da177e4SLinus Torvalds 	dma_addr_t skb_dma;
2221da177e4SLinus Torvalds };
2231da177e4SLinus Torvalds 
2241da177e4SLinus Torvalds /*
2251da177e4SLinus Torvalds  *	Used to track transmit side buffers.
2261da177e4SLinus Torvalds  */
2271da177e4SLinus Torvalds 
2281da177e4SLinus Torvalds struct velocity_td_info {
2291da177e4SLinus Torvalds 	struct sk_buff *skb;
2301da177e4SLinus Torvalds 	int nskb_dma;
2311da177e4SLinus Torvalds 	dma_addr_t skb_dma[7];
2321da177e4SLinus Torvalds };
2331da177e4SLinus Torvalds 
2341da177e4SLinus Torvalds enum  velocity_owner {
2351da177e4SLinus Torvalds 	OWNED_BY_HOST = 0,
23609640e63SHarvey Harrison 	OWNED_BY_NIC = cpu_to_le16(0x8000)
2371da177e4SLinus Torvalds };
2381da177e4SLinus Torvalds 
2391da177e4SLinus Torvalds 
2401da177e4SLinus Torvalds /*
2411da177e4SLinus Torvalds  *	MAC registers and macros.
2421da177e4SLinus Torvalds  */
2431da177e4SLinus Torvalds 
2441da177e4SLinus Torvalds 
2451da177e4SLinus Torvalds #define MCAM_SIZE           64
2461da177e4SLinus Torvalds #define VCAM_SIZE           64
2471da177e4SLinus Torvalds #define TX_QUEUE_NO         4
2481da177e4SLinus Torvalds 
2491da177e4SLinus Torvalds #define MAX_HW_MIB_COUNTER  32
25083055d46SJay Cliburn #define VELOCITY_MIN_MTU    (64)
2511da177e4SLinus Torvalds #define VELOCITY_MAX_MTU    (9000)
2521da177e4SLinus Torvalds 
2531da177e4SLinus Torvalds /*
2541da177e4SLinus Torvalds  *	Registers in the MAC
2551da177e4SLinus Torvalds  */
2561da177e4SLinus Torvalds 
2571da177e4SLinus Torvalds #define MAC_REG_PAR         0x00	// physical address
2581da177e4SLinus Torvalds #define MAC_REG_RCR         0x06
2591da177e4SLinus Torvalds #define MAC_REG_TCR         0x07
2601da177e4SLinus Torvalds #define MAC_REG_CR0_SET     0x08
2611da177e4SLinus Torvalds #define MAC_REG_CR1_SET     0x09
2621da177e4SLinus Torvalds #define MAC_REG_CR2_SET     0x0A
2631da177e4SLinus Torvalds #define MAC_REG_CR3_SET     0x0B
2641da177e4SLinus Torvalds #define MAC_REG_CR0_CLR     0x0C
2651da177e4SLinus Torvalds #define MAC_REG_CR1_CLR     0x0D
2661da177e4SLinus Torvalds #define MAC_REG_CR2_CLR     0x0E
2671da177e4SLinus Torvalds #define MAC_REG_CR3_CLR     0x0F
2681da177e4SLinus Torvalds #define MAC_REG_MAR         0x10
2691da177e4SLinus Torvalds #define MAC_REG_CAM         0x10
2701da177e4SLinus Torvalds #define MAC_REG_DEC_BASE_HI 0x18
2711da177e4SLinus Torvalds #define MAC_REG_DBF_BASE_HI 0x1C
2721da177e4SLinus Torvalds #define MAC_REG_ISR_CTL     0x20
2731da177e4SLinus Torvalds #define MAC_REG_ISR_HOTMR   0x20
2741da177e4SLinus Torvalds #define MAC_REG_ISR_TSUPTHR 0x20
2751da177e4SLinus Torvalds #define MAC_REG_ISR_RSUPTHR 0x20
2761da177e4SLinus Torvalds #define MAC_REG_ISR_CTL1    0x21
2771da177e4SLinus Torvalds #define MAC_REG_TXE_SR      0x22
2781da177e4SLinus Torvalds #define MAC_REG_RXE_SR      0x23
2791da177e4SLinus Torvalds #define MAC_REG_ISR         0x24
2801da177e4SLinus Torvalds #define MAC_REG_ISR0        0x24
2811da177e4SLinus Torvalds #define MAC_REG_ISR1        0x25
2821da177e4SLinus Torvalds #define MAC_REG_ISR2        0x26
2831da177e4SLinus Torvalds #define MAC_REG_ISR3        0x27
2841da177e4SLinus Torvalds #define MAC_REG_IMR         0x28
2851da177e4SLinus Torvalds #define MAC_REG_IMR0        0x28
2861da177e4SLinus Torvalds #define MAC_REG_IMR1        0x29
2871da177e4SLinus Torvalds #define MAC_REG_IMR2        0x2A
2881da177e4SLinus Torvalds #define MAC_REG_IMR3        0x2B
2891da177e4SLinus Torvalds #define MAC_REG_TDCSR_SET   0x30
2901da177e4SLinus Torvalds #define MAC_REG_RDCSR_SET   0x32
2911da177e4SLinus Torvalds #define MAC_REG_TDCSR_CLR   0x34
2921da177e4SLinus Torvalds #define MAC_REG_RDCSR_CLR   0x36
2931da177e4SLinus Torvalds #define MAC_REG_RDBASE_LO   0x38
2941da177e4SLinus Torvalds #define MAC_REG_RDINDX      0x3C
2951da177e4SLinus Torvalds #define MAC_REG_TDBASE_LO   0x40
2961da177e4SLinus Torvalds #define MAC_REG_RDCSIZE     0x50
2971da177e4SLinus Torvalds #define MAC_REG_TDCSIZE     0x52
2981da177e4SLinus Torvalds #define MAC_REG_TDINDX      0x54
2991da177e4SLinus Torvalds #define MAC_REG_TDIDX0      0x54
3001da177e4SLinus Torvalds #define MAC_REG_TDIDX1      0x56
3011da177e4SLinus Torvalds #define MAC_REG_TDIDX2      0x58
3021da177e4SLinus Torvalds #define MAC_REG_TDIDX3      0x5A
3031da177e4SLinus Torvalds #define MAC_REG_PAUSE_TIMER 0x5C
3041da177e4SLinus Torvalds #define MAC_REG_RBRDU       0x5E
3051da177e4SLinus Torvalds #define MAC_REG_FIFO_TEST0  0x60
3061da177e4SLinus Torvalds #define MAC_REG_FIFO_TEST1  0x64
3071da177e4SLinus Torvalds #define MAC_REG_CAMADDR     0x68
3081da177e4SLinus Torvalds #define MAC_REG_CAMCR       0x69
3091da177e4SLinus Torvalds #define MAC_REG_GFTEST      0x6A
3101da177e4SLinus Torvalds #define MAC_REG_FTSTCMD     0x6B
3111da177e4SLinus Torvalds #define MAC_REG_MIICFG      0x6C
3121da177e4SLinus Torvalds #define MAC_REG_MIISR       0x6D
3131da177e4SLinus Torvalds #define MAC_REG_PHYSR0      0x6E
3141da177e4SLinus Torvalds #define MAC_REG_PHYSR1      0x6F
3151da177e4SLinus Torvalds #define MAC_REG_MIICR       0x70
3161da177e4SLinus Torvalds #define MAC_REG_MIIADR      0x71
3171da177e4SLinus Torvalds #define MAC_REG_MIIDATA     0x72
3181da177e4SLinus Torvalds #define MAC_REG_SOFT_TIMER0 0x74
3191da177e4SLinus Torvalds #define MAC_REG_SOFT_TIMER1 0x76
3201da177e4SLinus Torvalds #define MAC_REG_CFGA        0x78
3211da177e4SLinus Torvalds #define MAC_REG_CFGB        0x79
3221da177e4SLinus Torvalds #define MAC_REG_CFGC        0x7A
3231da177e4SLinus Torvalds #define MAC_REG_CFGD        0x7B
3241da177e4SLinus Torvalds #define MAC_REG_DCFG0       0x7C
3251da177e4SLinus Torvalds #define MAC_REG_DCFG1       0x7D
3261da177e4SLinus Torvalds #define MAC_REG_MCFG0       0x7E
3271da177e4SLinus Torvalds #define MAC_REG_MCFG1       0x7F
3281da177e4SLinus Torvalds 
3291da177e4SLinus Torvalds #define MAC_REG_TBIST       0x80
3301da177e4SLinus Torvalds #define MAC_REG_RBIST       0x81
3311da177e4SLinus Torvalds #define MAC_REG_PMCC        0x82
3321da177e4SLinus Torvalds #define MAC_REG_STICKHW     0x83
3331da177e4SLinus Torvalds #define MAC_REG_MIBCR       0x84
3341da177e4SLinus Torvalds #define MAC_REG_EERSV       0x85
3351da177e4SLinus Torvalds #define MAC_REG_REVID       0x86
3361da177e4SLinus Torvalds #define MAC_REG_MIBREAD     0x88
3371da177e4SLinus Torvalds #define MAC_REG_BPMA        0x8C
3381da177e4SLinus Torvalds #define MAC_REG_EEWR_DATA   0x8C
3391da177e4SLinus Torvalds #define MAC_REG_BPMD_WR     0x8F
3401da177e4SLinus Torvalds #define MAC_REG_BPCMD       0x90
3411da177e4SLinus Torvalds #define MAC_REG_BPMD_RD     0x91
3421da177e4SLinus Torvalds #define MAC_REG_EECHKSUM    0x92
3431da177e4SLinus Torvalds #define MAC_REG_EECSR       0x93
3441da177e4SLinus Torvalds #define MAC_REG_EERD_DATA   0x94
3451da177e4SLinus Torvalds #define MAC_REG_EADDR       0x96
3461da177e4SLinus Torvalds #define MAC_REG_EMBCMD      0x97
3471da177e4SLinus Torvalds #define MAC_REG_JMPSR0      0x98
3481da177e4SLinus Torvalds #define MAC_REG_JMPSR1      0x99
3491da177e4SLinus Torvalds #define MAC_REG_JMPSR2      0x9A
3501da177e4SLinus Torvalds #define MAC_REG_JMPSR3      0x9B
3511da177e4SLinus Torvalds #define MAC_REG_CHIPGSR     0x9C
3521da177e4SLinus Torvalds #define MAC_REG_TESTCFG     0x9D
3531da177e4SLinus Torvalds #define MAC_REG_DEBUG       0x9E
3542ffa007eSfrançois romieu #define MAC_REG_CHIPGCR     0x9F	/* Chip Operation and Diagnostic Control */
3551da177e4SLinus Torvalds #define MAC_REG_WOLCR0_SET  0xA0
3561da177e4SLinus Torvalds #define MAC_REG_WOLCR1_SET  0xA1
3571da177e4SLinus Torvalds #define MAC_REG_PWCFG_SET   0xA2
3581da177e4SLinus Torvalds #define MAC_REG_WOLCFG_SET  0xA3
3591da177e4SLinus Torvalds #define MAC_REG_WOLCR0_CLR  0xA4
3601da177e4SLinus Torvalds #define MAC_REG_WOLCR1_CLR  0xA5
3611da177e4SLinus Torvalds #define MAC_REG_PWCFG_CLR   0xA6
3621da177e4SLinus Torvalds #define MAC_REG_WOLCFG_CLR  0xA7
3631da177e4SLinus Torvalds #define MAC_REG_WOLSR0_SET  0xA8
3641da177e4SLinus Torvalds #define MAC_REG_WOLSR1_SET  0xA9
3651da177e4SLinus Torvalds #define MAC_REG_WOLSR0_CLR  0xAC
3661da177e4SLinus Torvalds #define MAC_REG_WOLSR1_CLR  0xAD
3671da177e4SLinus Torvalds #define MAC_REG_PATRN_CRC0  0xB0
3681da177e4SLinus Torvalds #define MAC_REG_PATRN_CRC1  0xB2
3691da177e4SLinus Torvalds #define MAC_REG_PATRN_CRC2  0xB4
3701da177e4SLinus Torvalds #define MAC_REG_PATRN_CRC3  0xB6
3711da177e4SLinus Torvalds #define MAC_REG_PATRN_CRC4  0xB8
3721da177e4SLinus Torvalds #define MAC_REG_PATRN_CRC5  0xBA
3731da177e4SLinus Torvalds #define MAC_REG_PATRN_CRC6  0xBC
3741da177e4SLinus Torvalds #define MAC_REG_PATRN_CRC7  0xBE
3751da177e4SLinus Torvalds #define MAC_REG_BYTEMSK0_0  0xC0
3761da177e4SLinus Torvalds #define MAC_REG_BYTEMSK0_1  0xC4
3771da177e4SLinus Torvalds #define MAC_REG_BYTEMSK0_2  0xC8
3781da177e4SLinus Torvalds #define MAC_REG_BYTEMSK0_3  0xCC
3791da177e4SLinus Torvalds #define MAC_REG_BYTEMSK1_0  0xD0
3801da177e4SLinus Torvalds #define MAC_REG_BYTEMSK1_1  0xD4
3811da177e4SLinus Torvalds #define MAC_REG_BYTEMSK1_2  0xD8
3821da177e4SLinus Torvalds #define MAC_REG_BYTEMSK1_3  0xDC
3831da177e4SLinus Torvalds #define MAC_REG_BYTEMSK2_0  0xE0
3841da177e4SLinus Torvalds #define MAC_REG_BYTEMSK2_1  0xE4
3851da177e4SLinus Torvalds #define MAC_REG_BYTEMSK2_2  0xE8
3861da177e4SLinus Torvalds #define MAC_REG_BYTEMSK2_3  0xEC
3871da177e4SLinus Torvalds #define MAC_REG_BYTEMSK3_0  0xF0
3881da177e4SLinus Torvalds #define MAC_REG_BYTEMSK3_1  0xF4
3891da177e4SLinus Torvalds #define MAC_REG_BYTEMSK3_2  0xF8
3901da177e4SLinus Torvalds #define MAC_REG_BYTEMSK3_3  0xFC
3911da177e4SLinus Torvalds 
3921da177e4SLinus Torvalds /*
3931da177e4SLinus Torvalds  *	Bits in the RCR register
3941da177e4SLinus Torvalds  */
3951da177e4SLinus Torvalds 
3961da177e4SLinus Torvalds #define RCR_AS              0x80
3971da177e4SLinus Torvalds #define RCR_AP              0x40
3981da177e4SLinus Torvalds #define RCR_AL              0x20
3991da177e4SLinus Torvalds #define RCR_PROM            0x10
4001da177e4SLinus Torvalds #define RCR_AB              0x08
4011da177e4SLinus Torvalds #define RCR_AM              0x04
4021da177e4SLinus Torvalds #define RCR_AR              0x02
4031da177e4SLinus Torvalds #define RCR_SEP             0x01
4041da177e4SLinus Torvalds 
4051da177e4SLinus Torvalds /*
4061da177e4SLinus Torvalds  *	Bits in the TCR register
4071da177e4SLinus Torvalds  */
4081da177e4SLinus Torvalds 
4091da177e4SLinus Torvalds #define TCR_TB2BDIS         0x80
4101da177e4SLinus Torvalds #define TCR_COLTMC1         0x08
4111da177e4SLinus Torvalds #define TCR_COLTMC0         0x04
4121da177e4SLinus Torvalds #define TCR_LB1             0x02	/* loopback[1] */
4131da177e4SLinus Torvalds #define TCR_LB0             0x01	/* loopback[0] */
4141da177e4SLinus Torvalds 
4151da177e4SLinus Torvalds /*
4161da177e4SLinus Torvalds  *	Bits in the CR0 register
4171da177e4SLinus Torvalds  */
4181da177e4SLinus Torvalds 
4191da177e4SLinus Torvalds #define CR0_TXON            0x00000008UL
4201da177e4SLinus Torvalds #define CR0_RXON            0x00000004UL
4211da177e4SLinus Torvalds #define CR0_STOP            0x00000002UL	/* stop MAC, default = 1 */
4221da177e4SLinus Torvalds #define CR0_STRT            0x00000001UL	/* start MAC */
4231da177e4SLinus Torvalds #define CR0_SFRST           0x00008000UL	/* software reset */
4241da177e4SLinus Torvalds #define CR0_TM1EN           0x00004000UL
4251da177e4SLinus Torvalds #define CR0_TM0EN           0x00002000UL
4261da177e4SLinus Torvalds #define CR0_DPOLL           0x00000800UL	/* disable rx/tx auto polling */
4271da177e4SLinus Torvalds #define CR0_DISAU           0x00000100UL
4281da177e4SLinus Torvalds #define CR0_XONEN           0x00800000UL
4291da177e4SLinus Torvalds #define CR0_FDXTFCEN        0x00400000UL	/* full-duplex TX flow control enable */
4301da177e4SLinus Torvalds #define CR0_FDXRFCEN        0x00200000UL	/* full-duplex RX flow control enable */
4311da177e4SLinus Torvalds #define CR0_HDXFCEN         0x00100000UL	/* half-duplex flow control enable */
4321da177e4SLinus Torvalds #define CR0_XHITH1          0x00080000UL	/* TX XON high threshold 1 */
4331da177e4SLinus Torvalds #define CR0_XHITH0          0x00040000UL	/* TX XON high threshold 0 */
4341da177e4SLinus Torvalds #define CR0_XLTH1           0x00020000UL	/* TX pause frame low threshold 1 */
4351da177e4SLinus Torvalds #define CR0_XLTH0           0x00010000UL	/* TX pause frame low threshold 0 */
4361da177e4SLinus Torvalds #define CR0_GSPRST          0x80000000UL
4371da177e4SLinus Torvalds #define CR0_FORSRST         0x40000000UL
4381da177e4SLinus Torvalds #define CR0_FPHYRST         0x20000000UL
4391da177e4SLinus Torvalds #define CR0_DIAG            0x10000000UL
4401da177e4SLinus Torvalds #define CR0_INTPCTL         0x04000000UL
4411da177e4SLinus Torvalds #define CR0_GINTMSK1        0x02000000UL
4421da177e4SLinus Torvalds #define CR0_GINTMSK0        0x01000000UL
4431da177e4SLinus Torvalds 
4441da177e4SLinus Torvalds /*
4451da177e4SLinus Torvalds  *	Bits in the CR1 register
4461da177e4SLinus Torvalds  */
4471da177e4SLinus Torvalds 
4481da177e4SLinus Torvalds #define CR1_SFRST           0x80	/* software reset */
4491da177e4SLinus Torvalds #define CR1_TM1EN           0x40
4501da177e4SLinus Torvalds #define CR1_TM0EN           0x20
4511da177e4SLinus Torvalds #define CR1_DPOLL           0x08	/* disable rx/tx auto polling */
4521da177e4SLinus Torvalds #define CR1_DISAU           0x01
4531da177e4SLinus Torvalds 
4541da177e4SLinus Torvalds /*
4551da177e4SLinus Torvalds  *	Bits in the CR2 register
4561da177e4SLinus Torvalds  */
4571da177e4SLinus Torvalds 
4581da177e4SLinus Torvalds #define CR2_XONEN           0x80
4591da177e4SLinus Torvalds #define CR2_FDXTFCEN        0x40	/* full-duplex TX flow control enable */
4601da177e4SLinus Torvalds #define CR2_FDXRFCEN        0x20	/* full-duplex RX flow control enable */
4611da177e4SLinus Torvalds #define CR2_HDXFCEN         0x10	/* half-duplex flow control enable */
4621da177e4SLinus Torvalds #define CR2_XHITH1          0x08	/* TX XON high threshold 1 */
4631da177e4SLinus Torvalds #define CR2_XHITH0          0x04	/* TX XON high threshold 0 */
4641da177e4SLinus Torvalds #define CR2_XLTH1           0x02	/* TX pause frame low threshold 1 */
4651da177e4SLinus Torvalds #define CR2_XLTH0           0x01	/* TX pause frame low threshold 0 */
4661da177e4SLinus Torvalds 
4671da177e4SLinus Torvalds /*
4681da177e4SLinus Torvalds  *	Bits in the CR3 register
4691da177e4SLinus Torvalds  */
4701da177e4SLinus Torvalds 
4711da177e4SLinus Torvalds #define CR3_GSPRST          0x80
4721da177e4SLinus Torvalds #define CR3_FORSRST         0x40
4731da177e4SLinus Torvalds #define CR3_FPHYRST         0x20
4741da177e4SLinus Torvalds #define CR3_DIAG            0x10
4751da177e4SLinus Torvalds #define CR3_INTPCTL         0x04
4761da177e4SLinus Torvalds #define CR3_GINTMSK1        0x02
4771da177e4SLinus Torvalds #define CR3_GINTMSK0        0x01
4781da177e4SLinus Torvalds 
4791da177e4SLinus Torvalds #define ISRCTL_UDPINT       0x8000
4801da177e4SLinus Torvalds #define ISRCTL_TSUPDIS      0x4000
4811da177e4SLinus Torvalds #define ISRCTL_RSUPDIS      0x2000
4821da177e4SLinus Torvalds #define ISRCTL_PMSK1        0x1000
4831da177e4SLinus Torvalds #define ISRCTL_PMSK0        0x0800
4841da177e4SLinus Torvalds #define ISRCTL_INTPD        0x0400
4851da177e4SLinus Torvalds #define ISRCTL_HCRLD        0x0200
4861da177e4SLinus Torvalds #define ISRCTL_SCRLD        0x0100
4871da177e4SLinus Torvalds 
4881da177e4SLinus Torvalds /*
4891da177e4SLinus Torvalds  *	Bits in the ISR_CTL1 register
4901da177e4SLinus Torvalds  */
4911da177e4SLinus Torvalds 
4921da177e4SLinus Torvalds #define ISRCTL1_UDPINT      0x80
4931da177e4SLinus Torvalds #define ISRCTL1_TSUPDIS     0x40
4941da177e4SLinus Torvalds #define ISRCTL1_RSUPDIS     0x20
4951da177e4SLinus Torvalds #define ISRCTL1_PMSK1       0x10
4961da177e4SLinus Torvalds #define ISRCTL1_PMSK0       0x08
4971da177e4SLinus Torvalds #define ISRCTL1_INTPD       0x04
4981da177e4SLinus Torvalds #define ISRCTL1_HCRLD       0x02
4991da177e4SLinus Torvalds #define ISRCTL1_SCRLD       0x01
5001da177e4SLinus Torvalds 
5011da177e4SLinus Torvalds /*
5021da177e4SLinus Torvalds  *	Bits in the TXE_SR register
5031da177e4SLinus Torvalds  */
5041da177e4SLinus Torvalds 
5051da177e4SLinus Torvalds #define TXESR_TFDBS         0x08
5061da177e4SLinus Torvalds #define TXESR_TDWBS         0x04
5071da177e4SLinus Torvalds #define TXESR_TDRBS         0x02
5081da177e4SLinus Torvalds #define TXESR_TDSTR         0x01
5091da177e4SLinus Torvalds 
5101da177e4SLinus Torvalds /*
5111da177e4SLinus Torvalds  *	Bits in the RXE_SR register
5121da177e4SLinus Torvalds  */
5131da177e4SLinus Torvalds 
5141da177e4SLinus Torvalds #define RXESR_RFDBS         0x08
5151da177e4SLinus Torvalds #define RXESR_RDWBS         0x04
5161da177e4SLinus Torvalds #define RXESR_RDRBS         0x02
5171da177e4SLinus Torvalds #define RXESR_RDSTR         0x01
5181da177e4SLinus Torvalds 
5191da177e4SLinus Torvalds /*
5201da177e4SLinus Torvalds  *	Bits in the ISR register
5211da177e4SLinus Torvalds  */
5221da177e4SLinus Torvalds 
5231da177e4SLinus Torvalds #define ISR_ISR3            0x80000000UL
5241da177e4SLinus Torvalds #define ISR_ISR2            0x40000000UL
5251da177e4SLinus Torvalds #define ISR_ISR1            0x20000000UL
5261da177e4SLinus Torvalds #define ISR_ISR0            0x10000000UL
5271da177e4SLinus Torvalds #define ISR_TXSTLI          0x02000000UL
5281da177e4SLinus Torvalds #define ISR_RXSTLI          0x01000000UL
5291da177e4SLinus Torvalds #define ISR_HFLD            0x00800000UL
5301da177e4SLinus Torvalds #define ISR_UDPI            0x00400000UL
5311da177e4SLinus Torvalds #define ISR_MIBFI           0x00200000UL
5321da177e4SLinus Torvalds #define ISR_SHDNI           0x00100000UL
5331da177e4SLinus Torvalds #define ISR_PHYI            0x00080000UL
5341da177e4SLinus Torvalds #define ISR_PWEI            0x00040000UL
5351da177e4SLinus Torvalds #define ISR_TMR1I           0x00020000UL
5361da177e4SLinus Torvalds #define ISR_TMR0I           0x00010000UL
5371da177e4SLinus Torvalds #define ISR_SRCI            0x00008000UL
5381da177e4SLinus Torvalds #define ISR_LSTPEI          0x00004000UL
5391da177e4SLinus Torvalds #define ISR_LSTEI           0x00002000UL
5401da177e4SLinus Torvalds #define ISR_OVFI            0x00001000UL
5411da177e4SLinus Torvalds #define ISR_FLONI           0x00000800UL
5421da177e4SLinus Torvalds #define ISR_RACEI           0x00000400UL
5431da177e4SLinus Torvalds #define ISR_TXWB1I          0x00000200UL
5441da177e4SLinus Torvalds #define ISR_TXWB0I          0x00000100UL
5451da177e4SLinus Torvalds #define ISR_PTX3I           0x00000080UL
5461da177e4SLinus Torvalds #define ISR_PTX2I           0x00000040UL
5471da177e4SLinus Torvalds #define ISR_PTX1I           0x00000020UL
5481da177e4SLinus Torvalds #define ISR_PTX0I           0x00000010UL
5491da177e4SLinus Torvalds #define ISR_PTXI            0x00000008UL
5501da177e4SLinus Torvalds #define ISR_PRXI            0x00000004UL
5511da177e4SLinus Torvalds #define ISR_PPTXI           0x00000002UL
5521da177e4SLinus Torvalds #define ISR_PPRXI           0x00000001UL
5531da177e4SLinus Torvalds 
5541da177e4SLinus Torvalds /*
5551da177e4SLinus Torvalds  *	Bits in the IMR register
5561da177e4SLinus Torvalds  */
5571da177e4SLinus Torvalds 
5581da177e4SLinus Torvalds #define IMR_TXSTLM          0x02000000UL
5591da177e4SLinus Torvalds #define IMR_UDPIM           0x00400000UL
5601da177e4SLinus Torvalds #define IMR_MIBFIM          0x00200000UL
5611da177e4SLinus Torvalds #define IMR_SHDNIM          0x00100000UL
5621da177e4SLinus Torvalds #define IMR_PHYIM           0x00080000UL
5631da177e4SLinus Torvalds #define IMR_PWEIM           0x00040000UL
5641da177e4SLinus Torvalds #define IMR_TMR1IM          0x00020000UL
5651da177e4SLinus Torvalds #define IMR_TMR0IM          0x00010000UL
5661da177e4SLinus Torvalds 
5671da177e4SLinus Torvalds #define IMR_SRCIM           0x00008000UL
5681da177e4SLinus Torvalds #define IMR_LSTPEIM         0x00004000UL
5691da177e4SLinus Torvalds #define IMR_LSTEIM          0x00002000UL
5701da177e4SLinus Torvalds #define IMR_OVFIM           0x00001000UL
5711da177e4SLinus Torvalds #define IMR_FLONIM          0x00000800UL
5721da177e4SLinus Torvalds #define IMR_RACEIM          0x00000400UL
5731da177e4SLinus Torvalds #define IMR_TXWB1IM         0x00000200UL
5741da177e4SLinus Torvalds #define IMR_TXWB0IM         0x00000100UL
5751da177e4SLinus Torvalds 
5761da177e4SLinus Torvalds #define IMR_PTX3IM          0x00000080UL
5771da177e4SLinus Torvalds #define IMR_PTX2IM          0x00000040UL
5781da177e4SLinus Torvalds #define IMR_PTX1IM          0x00000020UL
5791da177e4SLinus Torvalds #define IMR_PTX0IM          0x00000010UL
5801da177e4SLinus Torvalds #define IMR_PTXIM           0x00000008UL
5811da177e4SLinus Torvalds #define IMR_PRXIM           0x00000004UL
5821da177e4SLinus Torvalds #define IMR_PPTXIM          0x00000002UL
5831da177e4SLinus Torvalds #define IMR_PPRXIM          0x00000001UL
5841da177e4SLinus Torvalds 
5851da177e4SLinus Torvalds /* 0x0013FB0FUL  =  initial value of IMR */
5861da177e4SLinus Torvalds 
5871da177e4SLinus Torvalds #define INT_MASK_DEF        (IMR_PPTXIM|IMR_PPRXIM|IMR_PTXIM|IMR_PRXIM|\
5881da177e4SLinus Torvalds                             IMR_PWEIM|IMR_TXWB0IM|IMR_TXWB1IM|IMR_FLONIM|\
5891da177e4SLinus Torvalds                             IMR_OVFIM|IMR_LSTEIM|IMR_LSTPEIM|IMR_SRCIM|IMR_MIBFIM|\
5901da177e4SLinus Torvalds                             IMR_SHDNIM|IMR_TMR1IM|IMR_TMR0IM|IMR_TXSTLM)
5911da177e4SLinus Torvalds 
5921da177e4SLinus Torvalds /*
5931da177e4SLinus Torvalds  *	Bits in the TDCSR0/1, RDCSR0 register
5941da177e4SLinus Torvalds  */
5951da177e4SLinus Torvalds 
5961da177e4SLinus Torvalds #define TRDCSR_DEAD         0x0008
5971da177e4SLinus Torvalds #define TRDCSR_WAK          0x0004
5981da177e4SLinus Torvalds #define TRDCSR_ACT          0x0002
5991da177e4SLinus Torvalds #define TRDCSR_RUN	    0x0001
6001da177e4SLinus Torvalds 
6011da177e4SLinus Torvalds /*
6021da177e4SLinus Torvalds  *	Bits in the CAMADDR register
6031da177e4SLinus Torvalds  */
6041da177e4SLinus Torvalds 
6051da177e4SLinus Torvalds #define CAMADDR_CAMEN       0x80
6061da177e4SLinus Torvalds #define CAMADDR_VCAMSL      0x40
6071da177e4SLinus Torvalds 
6081da177e4SLinus Torvalds /*
6091da177e4SLinus Torvalds  *	Bits in the CAMCR register
6101da177e4SLinus Torvalds  */
6111da177e4SLinus Torvalds 
6121da177e4SLinus Torvalds #define CAMCR_PS1           0x80
6131da177e4SLinus Torvalds #define CAMCR_PS0           0x40
6141da177e4SLinus Torvalds #define CAMCR_AITRPKT       0x20
6151da177e4SLinus Torvalds #define CAMCR_AITR16        0x10
6161da177e4SLinus Torvalds #define CAMCR_CAMRD         0x08
6171da177e4SLinus Torvalds #define CAMCR_CAMWR         0x04
6181da177e4SLinus Torvalds #define CAMCR_PS_CAM_MASK   0x40
6191da177e4SLinus Torvalds #define CAMCR_PS_CAM_DATA   0x80
6201da177e4SLinus Torvalds #define CAMCR_PS_MAR        0x00
6211da177e4SLinus Torvalds 
6221da177e4SLinus Torvalds /*
6231da177e4SLinus Torvalds  *	Bits in the MIICFG register
6241da177e4SLinus Torvalds  */
6251da177e4SLinus Torvalds 
6261da177e4SLinus Torvalds #define MIICFG_MPO1         0x80
6271da177e4SLinus Torvalds #define MIICFG_MPO0         0x40
6281da177e4SLinus Torvalds #define MIICFG_MFDC         0x20
6291da177e4SLinus Torvalds 
6301da177e4SLinus Torvalds /*
6311da177e4SLinus Torvalds  *	Bits in the MIISR register
6321da177e4SLinus Torvalds  */
6331da177e4SLinus Torvalds 
6341da177e4SLinus Torvalds #define MIISR_MIDLE         0x80
6351da177e4SLinus Torvalds 
6361da177e4SLinus Torvalds /*
6371da177e4SLinus Torvalds  *	 Bits in the PHYSR0 register
6381da177e4SLinus Torvalds  */
6391da177e4SLinus Torvalds 
6401da177e4SLinus Torvalds #define PHYSR0_PHYRST       0x80
6411da177e4SLinus Torvalds #define PHYSR0_LINKGD       0x40
6421da177e4SLinus Torvalds #define PHYSR0_FDPX         0x10
6431da177e4SLinus Torvalds #define PHYSR0_SPDG         0x08
6441da177e4SLinus Torvalds #define PHYSR0_SPD10        0x04
6451da177e4SLinus Torvalds #define PHYSR0_RXFLC        0x02
6461da177e4SLinus Torvalds #define PHYSR0_TXFLC        0x01
6471da177e4SLinus Torvalds 
6481da177e4SLinus Torvalds /*
6491da177e4SLinus Torvalds  *	Bits in the PHYSR1 register
6501da177e4SLinus Torvalds  */
6511da177e4SLinus Torvalds 
6521da177e4SLinus Torvalds #define PHYSR1_PHYTBI       0x01
6531da177e4SLinus Torvalds 
6541da177e4SLinus Torvalds /*
6551da177e4SLinus Torvalds  *	Bits in the MIICR register
6561da177e4SLinus Torvalds  */
6571da177e4SLinus Torvalds 
6581da177e4SLinus Torvalds #define MIICR_MAUTO         0x80
6591da177e4SLinus Torvalds #define MIICR_RCMD          0x40
6601da177e4SLinus Torvalds #define MIICR_WCMD          0x20
6611da177e4SLinus Torvalds #define MIICR_MDPM          0x10
6621da177e4SLinus Torvalds #define MIICR_MOUT          0x08
6631da177e4SLinus Torvalds #define MIICR_MDO           0x04
6641da177e4SLinus Torvalds #define MIICR_MDI           0x02
6651da177e4SLinus Torvalds #define MIICR_MDC           0x01
6661da177e4SLinus Torvalds 
6671da177e4SLinus Torvalds /*
6681da177e4SLinus Torvalds  *	Bits in the MIIADR register
6691da177e4SLinus Torvalds  */
6701da177e4SLinus Torvalds 
6711da177e4SLinus Torvalds #define MIIADR_SWMPL        0x80
6721da177e4SLinus Torvalds 
6731da177e4SLinus Torvalds /*
6741da177e4SLinus Torvalds  *	Bits in the CFGA register
6751da177e4SLinus Torvalds  */
6761da177e4SLinus Torvalds 
6771da177e4SLinus Torvalds #define CFGA_PMHCTG         0x08
6781da177e4SLinus Torvalds #define CFGA_GPIO1PD        0x04
6791da177e4SLinus Torvalds #define CFGA_ABSHDN         0x02
6801da177e4SLinus Torvalds #define CFGA_PACPI          0x01
6811da177e4SLinus Torvalds 
6821da177e4SLinus Torvalds /*
6831da177e4SLinus Torvalds  *	Bits in the CFGB register
6841da177e4SLinus Torvalds  */
6851da177e4SLinus Torvalds 
6861da177e4SLinus Torvalds #define CFGB_GTCKOPT        0x80
6871da177e4SLinus Torvalds #define CFGB_MIIOPT         0x40
6881da177e4SLinus Torvalds #define CFGB_CRSEOPT        0x20
6891da177e4SLinus Torvalds #define CFGB_OFSET          0x10
6901da177e4SLinus Torvalds #define CFGB_CRANDOM        0x08
6911da177e4SLinus Torvalds #define CFGB_CAP            0x04
6921da177e4SLinus Torvalds #define CFGB_MBA            0x02
6931da177e4SLinus Torvalds #define CFGB_BAKOPT         0x01
6941da177e4SLinus Torvalds 
6951da177e4SLinus Torvalds /*
6961da177e4SLinus Torvalds  *	Bits in the CFGC register
6971da177e4SLinus Torvalds  */
6981da177e4SLinus Torvalds 
6991da177e4SLinus Torvalds #define CFGC_EELOAD         0x80
7001da177e4SLinus Torvalds #define CFGC_BROPT          0x40
7011da177e4SLinus Torvalds #define CFGC_DLYEN          0x20
7021da177e4SLinus Torvalds #define CFGC_DTSEL          0x10
7031da177e4SLinus Torvalds #define CFGC_BTSEL          0x08
7041da177e4SLinus Torvalds #define CFGC_BPS2           0x04	/* bootrom select[2] */
7051da177e4SLinus Torvalds #define CFGC_BPS1           0x02	/* bootrom select[1] */
7061da177e4SLinus Torvalds #define CFGC_BPS0           0x01	/* bootrom select[0] */
7071da177e4SLinus Torvalds 
7081da177e4SLinus Torvalds /*
7091da177e4SLinus Torvalds  * Bits in the CFGD register
7101da177e4SLinus Torvalds  */
7111da177e4SLinus Torvalds 
7121da177e4SLinus Torvalds #define CFGD_IODIS          0x80
7131da177e4SLinus Torvalds #define CFGD_MSLVDACEN      0x40
7141da177e4SLinus Torvalds #define CFGD_CFGDACEN       0x20
7151da177e4SLinus Torvalds #define CFGD_PCI64EN        0x10
7161da177e4SLinus Torvalds #define CFGD_HTMRL4         0x08
7171da177e4SLinus Torvalds 
7181da177e4SLinus Torvalds /*
7191da177e4SLinus Torvalds  *	Bits in the DCFG1 register
7201da177e4SLinus Torvalds  */
7211da177e4SLinus Torvalds 
7221da177e4SLinus Torvalds #define DCFG_XMWI           0x8000
7231da177e4SLinus Torvalds #define DCFG_XMRM           0x4000
7241da177e4SLinus Torvalds #define DCFG_XMRL           0x2000
7251da177e4SLinus Torvalds #define DCFG_PERDIS         0x1000
7261da177e4SLinus Torvalds #define DCFG_MRWAIT         0x0400
7271da177e4SLinus Torvalds #define DCFG_MWWAIT         0x0200
7281da177e4SLinus Torvalds #define DCFG_LATMEN         0x0100
7291da177e4SLinus Torvalds 
7301da177e4SLinus Torvalds /*
7311da177e4SLinus Torvalds  *	Bits in the MCFG0 register
7321da177e4SLinus Torvalds  */
7331da177e4SLinus Torvalds 
7341da177e4SLinus Torvalds #define MCFG_RXARB          0x0080
7351da177e4SLinus Torvalds #define MCFG_RFT1           0x0020
7361da177e4SLinus Torvalds #define MCFG_RFT0           0x0010
7371da177e4SLinus Torvalds #define MCFG_LOWTHOPT       0x0008
7381da177e4SLinus Torvalds #define MCFG_PQEN           0x0004
7391da177e4SLinus Torvalds #define MCFG_RTGOPT         0x0002
7401da177e4SLinus Torvalds #define MCFG_VIDFR          0x0001
7411da177e4SLinus Torvalds 
7421da177e4SLinus Torvalds /*
7431da177e4SLinus Torvalds  *	Bits in the MCFG1 register
7441da177e4SLinus Torvalds  */
7451da177e4SLinus Torvalds 
7461da177e4SLinus Torvalds #define MCFG_TXARB          0x8000
7471da177e4SLinus Torvalds #define MCFG_TXQBK1         0x0800
7481da177e4SLinus Torvalds #define MCFG_TXQBK0         0x0400
7491da177e4SLinus Torvalds #define MCFG_TXQNOBK        0x0200
7501da177e4SLinus Torvalds #define MCFG_SNAPOPT        0x0100
7511da177e4SLinus Torvalds 
7521da177e4SLinus Torvalds /*
7531da177e4SLinus Torvalds  *	Bits in the PMCC  register
7541da177e4SLinus Torvalds  */
7551da177e4SLinus Torvalds 
7561da177e4SLinus Torvalds #define PMCC_DSI            0x80
7571da177e4SLinus Torvalds #define PMCC_D2_DIS         0x40
7581da177e4SLinus Torvalds #define PMCC_D1_DIS         0x20
7591da177e4SLinus Torvalds #define PMCC_D3C_EN         0x10
7601da177e4SLinus Torvalds #define PMCC_D3H_EN         0x08
7611da177e4SLinus Torvalds #define PMCC_D2_EN          0x04
7621da177e4SLinus Torvalds #define PMCC_D1_EN          0x02
7631da177e4SLinus Torvalds #define PMCC_D0_EN          0x01
7641da177e4SLinus Torvalds 
7651da177e4SLinus Torvalds /*
7661da177e4SLinus Torvalds  *	Bits in STICKHW
7671da177e4SLinus Torvalds  */
7681da177e4SLinus Torvalds 
7691da177e4SLinus Torvalds #define STICKHW_SWPTAG      0x10
7701da177e4SLinus Torvalds #define STICKHW_WOLSR       0x08
7711da177e4SLinus Torvalds #define STICKHW_WOLEN       0x04
7721da177e4SLinus Torvalds #define STICKHW_DS1         0x02	/* R/W by software/cfg cycle */
7731da177e4SLinus Torvalds #define STICKHW_DS0         0x01	/* suspend well DS write port */
7741da177e4SLinus Torvalds 
7751da177e4SLinus Torvalds /*
7761da177e4SLinus Torvalds  *	Bits in the MIBCR register
7771da177e4SLinus Torvalds  */
7781da177e4SLinus Torvalds 
7791da177e4SLinus Torvalds #define MIBCR_MIBISTOK      0x80
7801da177e4SLinus Torvalds #define MIBCR_MIBISTGO      0x40
7811da177e4SLinus Torvalds #define MIBCR_MIBINC        0x20
7821da177e4SLinus Torvalds #define MIBCR_MIBHI         0x10
7831da177e4SLinus Torvalds #define MIBCR_MIBFRZ        0x08
7841da177e4SLinus Torvalds #define MIBCR_MIBFLSH       0x04
7851da177e4SLinus Torvalds #define MIBCR_MPTRINI       0x02
7861da177e4SLinus Torvalds #define MIBCR_MIBCLR        0x01
7871da177e4SLinus Torvalds 
7881da177e4SLinus Torvalds /*
7891da177e4SLinus Torvalds  *	Bits in the EERSV register
7901da177e4SLinus Torvalds  */
7911da177e4SLinus Torvalds 
7921da177e4SLinus Torvalds #define EERSV_BOOT_RPL      ((u8) 0x01)	 /* Boot method selection for VT6110 */
7931da177e4SLinus Torvalds 
7941da177e4SLinus Torvalds #define EERSV_BOOT_MASK     ((u8) 0x06)
7951da177e4SLinus Torvalds #define EERSV_BOOT_INT19    ((u8) 0x00)
7961da177e4SLinus Torvalds #define EERSV_BOOT_INT18    ((u8) 0x02)
7971da177e4SLinus Torvalds #define EERSV_BOOT_LOCAL    ((u8) 0x04)
7981da177e4SLinus Torvalds #define EERSV_BOOT_BEV      ((u8) 0x06)
7991da177e4SLinus Torvalds 
8001da177e4SLinus Torvalds 
8011da177e4SLinus Torvalds /*
8021da177e4SLinus Torvalds  *	Bits in BPCMD
8031da177e4SLinus Torvalds  */
8041da177e4SLinus Torvalds 
8051da177e4SLinus Torvalds #define BPCMD_BPDNE         0x80
8061da177e4SLinus Torvalds #define BPCMD_EBPWR         0x02
8071da177e4SLinus Torvalds #define BPCMD_EBPRD         0x01
8081da177e4SLinus Torvalds 
8091da177e4SLinus Torvalds /*
8101da177e4SLinus Torvalds  *	Bits in the EECSR register
8111da177e4SLinus Torvalds  */
8121da177e4SLinus Torvalds 
8135a6338dbSDave Jones #define EECSR_EMBP          0x40	/* eeprom embedded programming */
8141da177e4SLinus Torvalds #define EECSR_RELOAD        0x20	/* eeprom content reload */
8151da177e4SLinus Torvalds #define EECSR_DPM           0x10	/* eeprom direct programming */
8161da177e4SLinus Torvalds #define EECSR_ECS           0x08	/* eeprom CS pin */
8171da177e4SLinus Torvalds #define EECSR_ECK           0x04	/* eeprom CK pin */
8181da177e4SLinus Torvalds #define EECSR_EDI           0x02	/* eeprom DI pin */
8191da177e4SLinus Torvalds #define EECSR_EDO           0x01	/* eeprom DO pin */
8201da177e4SLinus Torvalds 
8211da177e4SLinus Torvalds /*
8221da177e4SLinus Torvalds  *	Bits in the EMBCMD register
8231da177e4SLinus Torvalds  */
8241da177e4SLinus Torvalds 
8251da177e4SLinus Torvalds #define EMBCMD_EDONE        0x80
8261da177e4SLinus Torvalds #define EMBCMD_EWDIS        0x08
8271da177e4SLinus Torvalds #define EMBCMD_EWEN         0x04
8281da177e4SLinus Torvalds #define EMBCMD_EWR          0x02
8291da177e4SLinus Torvalds #define EMBCMD_ERD          0x01
8301da177e4SLinus Torvalds 
8311da177e4SLinus Torvalds /*
8321da177e4SLinus Torvalds  *	Bits in TESTCFG register
8331da177e4SLinus Torvalds  */
8341da177e4SLinus Torvalds 
8351da177e4SLinus Torvalds #define TESTCFG_HBDIS       0x80
8361da177e4SLinus Torvalds 
8371da177e4SLinus Torvalds /*
8381da177e4SLinus Torvalds  *	Bits in CHIPGCR register
8391da177e4SLinus Torvalds  */
8401da177e4SLinus Torvalds 
8412ffa007eSfrançois romieu #define CHIPGCR_FCGMII      0x80	/* force GMII (else MII only) */
8422ffa007eSfrançois romieu #define CHIPGCR_FCFDX       0x40	/* force full duplex */
8431da177e4SLinus Torvalds #define CHIPGCR_FCRESV      0x20
8442ffa007eSfrançois romieu #define CHIPGCR_FCMODE      0x10	/* enable MAC forced mode */
8451da177e4SLinus Torvalds #define CHIPGCR_LPSOPT      0x08
8461da177e4SLinus Torvalds #define CHIPGCR_TM1US       0x04
8471da177e4SLinus Torvalds #define CHIPGCR_TM0US       0x02
8481da177e4SLinus Torvalds #define CHIPGCR_PHYINTEN    0x01
8491da177e4SLinus Torvalds 
8501da177e4SLinus Torvalds /*
8511da177e4SLinus Torvalds  *	Bits in WOLCR0
8521da177e4SLinus Torvalds  */
8531da177e4SLinus Torvalds 
8541da177e4SLinus Torvalds #define WOLCR_MSWOLEN7      0x0080	/* enable pattern match filtering */
8551da177e4SLinus Torvalds #define WOLCR_MSWOLEN6      0x0040
8561da177e4SLinus Torvalds #define WOLCR_MSWOLEN5      0x0020
8571da177e4SLinus Torvalds #define WOLCR_MSWOLEN4      0x0010
8581da177e4SLinus Torvalds #define WOLCR_MSWOLEN3      0x0008
8591da177e4SLinus Torvalds #define WOLCR_MSWOLEN2      0x0004
8601da177e4SLinus Torvalds #define WOLCR_MSWOLEN1      0x0002
8611da177e4SLinus Torvalds #define WOLCR_MSWOLEN0      0x0001
8621da177e4SLinus Torvalds #define WOLCR_ARP_EN        0x0001
8631da177e4SLinus Torvalds 
8641da177e4SLinus Torvalds /*
8651da177e4SLinus Torvalds  *	Bits in WOLCR1
8661da177e4SLinus Torvalds  */
8671da177e4SLinus Torvalds 
8681da177e4SLinus Torvalds #define WOLCR_LINKOFF_EN      0x0800	/* link off detected enable */
8691da177e4SLinus Torvalds #define WOLCR_LINKON_EN       0x0400	/* link on detected enable */
8701da177e4SLinus Torvalds #define WOLCR_MAGIC_EN        0x0200	/* magic packet filter enable */
8711da177e4SLinus Torvalds #define WOLCR_UNICAST_EN      0x0100	/* unicast filter enable */
8721da177e4SLinus Torvalds 
8731da177e4SLinus Torvalds 
8741da177e4SLinus Torvalds /*
8751da177e4SLinus Torvalds  *	Bits in PWCFG
8761da177e4SLinus Torvalds  */
8771da177e4SLinus Torvalds 
8781da177e4SLinus Torvalds #define PWCFG_PHYPWOPT          0x80	/* internal MII I/F timing */
8791da177e4SLinus Torvalds #define PWCFG_PCISTICK          0x40	/* PCI sticky R/W enable */
8801da177e4SLinus Torvalds #define PWCFG_WOLTYPE           0x20	/* pulse(1) or button (0) */
8811da177e4SLinus Torvalds #define PWCFG_LEGCY_WOL         0x10
8821da177e4SLinus Torvalds #define PWCFG_PMCSR_PME_SR      0x08
8831da177e4SLinus Torvalds #define PWCFG_PMCSR_PME_EN      0x04	/* control by PCISTICK */
8841da177e4SLinus Torvalds #define PWCFG_LEGACY_WOLSR      0x02	/* Legacy WOL_SR shadow */
8851da177e4SLinus Torvalds #define PWCFG_LEGACY_WOLEN      0x01	/* Legacy WOL_EN shadow */
8861da177e4SLinus Torvalds 
8871da177e4SLinus Torvalds /*
8881da177e4SLinus Torvalds  *	Bits in WOLCFG
8891da177e4SLinus Torvalds  */
8901da177e4SLinus Torvalds 
8911da177e4SLinus Torvalds #define WOLCFG_PMEOVR           0x80	/* for legacy use, force PMEEN always */
8921da177e4SLinus Torvalds #define WOLCFG_SAM              0x20	/* accept multicast case reset, default=0 */
8931da177e4SLinus Torvalds #define WOLCFG_SAB              0x10	/* accept broadcast case reset, default=0 */
8941da177e4SLinus Torvalds #define WOLCFG_SMIIACC          0x08	/* ?? */
8951da177e4SLinus Torvalds #define WOLCFG_SGENWH           0x02
8961da177e4SLinus Torvalds #define WOLCFG_PHYINTEN         0x01	/* 0:PHYINT trigger enable, 1:use internal MII
8971da177e4SLinus Torvalds 					  to report status change */
8981da177e4SLinus Torvalds /*
8991da177e4SLinus Torvalds  *	Bits in WOLSR1
9001da177e4SLinus Torvalds  */
9011da177e4SLinus Torvalds 
9021da177e4SLinus Torvalds #define WOLSR_LINKOFF_INT      0x0800
9031da177e4SLinus Torvalds #define WOLSR_LINKON_INT       0x0400
9041da177e4SLinus Torvalds #define WOLSR_MAGIC_INT        0x0200
9051da177e4SLinus Torvalds #define WOLSR_UNICAST_INT      0x0100
9061da177e4SLinus Torvalds 
9071da177e4SLinus Torvalds /*
9081da177e4SLinus Torvalds  *	Ethernet address filter type
9091da177e4SLinus Torvalds  */
9101da177e4SLinus Torvalds 
9111da177e4SLinus Torvalds #define PKT_TYPE_NONE               0x0000	/* Turn off receiver */
9121da177e4SLinus Torvalds #define PKT_TYPE_DIRECTED           0x0001	/* obselete, directed address is always accepted */
9131da177e4SLinus Torvalds #define PKT_TYPE_MULTICAST          0x0002
9141da177e4SLinus Torvalds #define PKT_TYPE_ALL_MULTICAST      0x0004
9151da177e4SLinus Torvalds #define PKT_TYPE_BROADCAST          0x0008
9161da177e4SLinus Torvalds #define PKT_TYPE_PROMISCUOUS        0x0020
9171da177e4SLinus Torvalds #define PKT_TYPE_LONG               0x2000	/* NOTE.... the definition of LONG is >2048 bytes in our chip */
9181da177e4SLinus Torvalds #define PKT_TYPE_RUNT               0x4000
9191da177e4SLinus Torvalds #define PKT_TYPE_ERROR              0x8000	/* Accept error packets, e.g. CRC error */
9201da177e4SLinus Torvalds 
9211da177e4SLinus Torvalds /*
9221da177e4SLinus Torvalds  *	Loopback mode
9231da177e4SLinus Torvalds  */
9241da177e4SLinus Torvalds 
9251da177e4SLinus Torvalds #define MAC_LB_NONE         0x00
9261da177e4SLinus Torvalds #define MAC_LB_INTERNAL     0x01
9271da177e4SLinus Torvalds #define MAC_LB_EXTERNAL     0x02
9281da177e4SLinus Torvalds 
9291da177e4SLinus Torvalds /*
9301da177e4SLinus Torvalds  *	Enabled mask value of irq
9311da177e4SLinus Torvalds  */
9321da177e4SLinus Torvalds 
9331da177e4SLinus Torvalds #if defined(_SIM)
9341da177e4SLinus Torvalds #define IMR_MASK_VALUE      0x0033FF0FUL	/* initial value of IMR
9351da177e4SLinus Torvalds 						   set IMR0 to 0x0F according to spec */
9361da177e4SLinus Torvalds 
9371da177e4SLinus Torvalds #else
9381da177e4SLinus Torvalds #define IMR_MASK_VALUE      0x0013FB0FUL	/* initial value of IMR
9391da177e4SLinus Torvalds 						   ignore MIBFI,RACEI to
9401da177e4SLinus Torvalds 						   reduce intr. frequency
9411377a5b2SJilin Yuan 						   NOTE.... do not enable NoBuf int mask at driver
9421da177e4SLinus Torvalds 						      when (1) NoBuf -> RxThreshold = SF
9431da177e4SLinus Torvalds 							   (2) OK    -> RxThreshold = original value
9441da177e4SLinus Torvalds 						 */
9451da177e4SLinus Torvalds #endif
9461da177e4SLinus Torvalds 
9471da177e4SLinus Torvalds /*
9481da177e4SLinus Torvalds  *	Revision id
9491da177e4SLinus Torvalds  */
9501da177e4SLinus Torvalds 
9511da177e4SLinus Torvalds #define REV_ID_VT3119_A0	0x00
9521da177e4SLinus Torvalds #define REV_ID_VT3119_A1	0x01
9531da177e4SLinus Torvalds #define REV_ID_VT3216_A0	0x10
9541da177e4SLinus Torvalds 
9551da177e4SLinus Torvalds /*
9561da177e4SLinus Torvalds  *	Max time out delay time
9571da177e4SLinus Torvalds  */
9581da177e4SLinus Torvalds 
9591da177e4SLinus Torvalds #define W_MAX_TIMEOUT       0x0FFFU
9601da177e4SLinus Torvalds 
9611da177e4SLinus Torvalds 
9621da177e4SLinus Torvalds /*
9631da177e4SLinus Torvalds  *	MAC registers as a structure. Cannot be directly accessed this
9641da177e4SLinus Torvalds  *	way but generates offsets for readl/writel() calls
9651da177e4SLinus Torvalds  */
9661da177e4SLinus Torvalds 
9671da177e4SLinus Torvalds struct mac_regs {
9681da177e4SLinus Torvalds 	volatile u8 PAR[6];		/* 0x00 */
9691da177e4SLinus Torvalds 	volatile u8 RCR;
9701da177e4SLinus Torvalds 	volatile u8 TCR;
9711da177e4SLinus Torvalds 
9724a51c0d0SAl Viro 	volatile __le32 CR0Set;		/* 0x08 */
9734a51c0d0SAl Viro 	volatile __le32 CR0Clr;		/* 0x0C */
9741da177e4SLinus Torvalds 
9751da177e4SLinus Torvalds 	volatile u8 MARCAM[8];		/* 0x10 */
9761da177e4SLinus Torvalds 
9774a51c0d0SAl Viro 	volatile __le32 DecBaseHi;	/* 0x18 */
9784a51c0d0SAl Viro 	volatile __le16 DbfBaseHi;	/* 0x1C */
9794a51c0d0SAl Viro 	volatile __le16 reserved_1E;
9801da177e4SLinus Torvalds 
9814a51c0d0SAl Viro 	volatile __le16 ISRCTL;		/* 0x20 */
9821da177e4SLinus Torvalds 	volatile u8 TXESR;
9831da177e4SLinus Torvalds 	volatile u8 RXESR;
9841da177e4SLinus Torvalds 
9854a51c0d0SAl Viro 	volatile __le32 ISR;		/* 0x24 */
9864a51c0d0SAl Viro 	volatile __le32 IMR;
9871da177e4SLinus Torvalds 
9884a51c0d0SAl Viro 	volatile __le32 TDStatusPort;	/* 0x2C */
9891da177e4SLinus Torvalds 
9904a51c0d0SAl Viro 	volatile __le16 TDCSRSet;	/* 0x30 */
9911da177e4SLinus Torvalds 	volatile u8 RDCSRSet;
9921da177e4SLinus Torvalds 	volatile u8 reserved_33;
9934a51c0d0SAl Viro 	volatile __le16 TDCSRClr;
9941da177e4SLinus Torvalds 	volatile u8 RDCSRClr;
9951da177e4SLinus Torvalds 	volatile u8 reserved_37;
9961da177e4SLinus Torvalds 
9974a51c0d0SAl Viro 	volatile __le32 RDBaseLo;	/* 0x38 */
9984a51c0d0SAl Viro 	volatile __le16 RDIdx;		/* 0x3C */
9996dfc4b95SSimon Kagstrom 	volatile u8 TQETMR;		/* 0x3E, VT3216 and above only */
10006dfc4b95SSimon Kagstrom 	volatile u8 RQETMR;		/* 0x3F, VT3216 and above only */
10011da177e4SLinus Torvalds 
10024a51c0d0SAl Viro 	volatile __le32 TDBaseLo[4];	/* 0x40 */
10031da177e4SLinus Torvalds 
10044a51c0d0SAl Viro 	volatile __le16 RDCSize;	/* 0x50 */
10054a51c0d0SAl Viro 	volatile __le16 TDCSize;	/* 0x52 */
10064a51c0d0SAl Viro 	volatile __le16 TDIdx[4];	/* 0x54 */
10074a51c0d0SAl Viro 	volatile __le16 tx_pause_timer;	/* 0x5C */
10084a51c0d0SAl Viro 	volatile __le16 RBRDU;		/* 0x5E */
10091da177e4SLinus Torvalds 
10104a51c0d0SAl Viro 	volatile __le32 FIFOTest0;	/* 0x60 */
10114a51c0d0SAl Viro 	volatile __le32 FIFOTest1;	/* 0x64 */
10121da177e4SLinus Torvalds 
10131da177e4SLinus Torvalds 	volatile u8 CAMADDR;		/* 0x68 */
10141da177e4SLinus Torvalds 	volatile u8 CAMCR;		/* 0x69 */
10151da177e4SLinus Torvalds 	volatile u8 GFTEST;		/* 0x6A */
10161da177e4SLinus Torvalds 	volatile u8 FTSTCMD;		/* 0x6B */
10171da177e4SLinus Torvalds 
10181da177e4SLinus Torvalds 	volatile u8 MIICFG;		/* 0x6C */
10191da177e4SLinus Torvalds 	volatile u8 MIISR;
10201da177e4SLinus Torvalds 	volatile u8 PHYSR0;
10211da177e4SLinus Torvalds 	volatile u8 PHYSR1;
10221da177e4SLinus Torvalds 	volatile u8 MIICR;
10231da177e4SLinus Torvalds 	volatile u8 MIIADR;
10244a51c0d0SAl Viro 	volatile __le16 MIIDATA;
10251da177e4SLinus Torvalds 
10264a51c0d0SAl Viro 	volatile __le16 SoftTimer0;	/* 0x74 */
10274a51c0d0SAl Viro 	volatile __le16 SoftTimer1;
10281da177e4SLinus Torvalds 
10291da177e4SLinus Torvalds 	volatile u8 CFGA;		/* 0x78 */
10301da177e4SLinus Torvalds 	volatile u8 CFGB;
10311da177e4SLinus Torvalds 	volatile u8 CFGC;
10321da177e4SLinus Torvalds 	volatile u8 CFGD;
10331da177e4SLinus Torvalds 
10344a51c0d0SAl Viro 	volatile __le16 DCFG;		/* 0x7C */
10354a51c0d0SAl Viro 	volatile __le16 MCFG;
10361da177e4SLinus Torvalds 
10371da177e4SLinus Torvalds 	volatile u8 TBIST;		/* 0x80 */
10381da177e4SLinus Torvalds 	volatile u8 RBIST;
10391da177e4SLinus Torvalds 	volatile u8 PMCPORT;
10401da177e4SLinus Torvalds 	volatile u8 STICKHW;
10411da177e4SLinus Torvalds 
10421da177e4SLinus Torvalds 	volatile u8 MIBCR;		/* 0x84 */
10431da177e4SLinus Torvalds 	volatile u8 reserved_85;
10441da177e4SLinus Torvalds 	volatile u8 rev_id;
10451da177e4SLinus Torvalds 	volatile u8 PORSTS;
10461da177e4SLinus Torvalds 
10474a51c0d0SAl Viro 	volatile __le32 MIBData;	/* 0x88 */
10481da177e4SLinus Torvalds 
10494a51c0d0SAl Viro 	volatile __le16 EEWrData;
10501da177e4SLinus Torvalds 
10511da177e4SLinus Torvalds 	volatile u8 reserved_8E;
10521da177e4SLinus Torvalds 	volatile u8 BPMDWr;
10531da177e4SLinus Torvalds 	volatile u8 BPCMD;
10541da177e4SLinus Torvalds 	volatile u8 BPMDRd;
10551da177e4SLinus Torvalds 
10561da177e4SLinus Torvalds 	volatile u8 EECHKSUM;		/* 0x92 */
10571da177e4SLinus Torvalds 	volatile u8 EECSR;
10581da177e4SLinus Torvalds 
10594a51c0d0SAl Viro 	volatile __le16 EERdData;	/* 0x94 */
10601da177e4SLinus Torvalds 	volatile u8 EADDR;
10611da177e4SLinus Torvalds 	volatile u8 EMBCMD;
10621da177e4SLinus Torvalds 
10631da177e4SLinus Torvalds 
10641da177e4SLinus Torvalds 	volatile u8 JMPSR0;		/* 0x98 */
10651da177e4SLinus Torvalds 	volatile u8 JMPSR1;
10661da177e4SLinus Torvalds 	volatile u8 JMPSR2;
10671da177e4SLinus Torvalds 	volatile u8 JMPSR3;
10681da177e4SLinus Torvalds 	volatile u8 CHIPGSR;		/* 0x9C */
10691da177e4SLinus Torvalds 	volatile u8 TESTCFG;
10701da177e4SLinus Torvalds 	volatile u8 DEBUG;
10711da177e4SLinus Torvalds 	volatile u8 CHIPGCR;
10721da177e4SLinus Torvalds 
10734a51c0d0SAl Viro 	volatile __le16 WOLCRSet;	/* 0xA0 */
10741da177e4SLinus Torvalds 	volatile u8 PWCFGSet;
10751da177e4SLinus Torvalds 	volatile u8 WOLCFGSet;
10761da177e4SLinus Torvalds 
10774a51c0d0SAl Viro 	volatile __le16 WOLCRClr;	/* 0xA4 */
10781da177e4SLinus Torvalds 	volatile u8 PWCFGCLR;
10791da177e4SLinus Torvalds 	volatile u8 WOLCFGClr;
10801da177e4SLinus Torvalds 
10814a51c0d0SAl Viro 	volatile __le16 WOLSRSet;	/* 0xA8 */
10824a51c0d0SAl Viro 	volatile __le16 reserved_AA;
10831da177e4SLinus Torvalds 
10844a51c0d0SAl Viro 	volatile __le16 WOLSRClr;	/* 0xAC */
10854a51c0d0SAl Viro 	volatile __le16 reserved_AE;
10861da177e4SLinus Torvalds 
10874a51c0d0SAl Viro 	volatile __le16 PatternCRC[8];	/* 0xB0 */
10884a51c0d0SAl Viro 	volatile __le32 ByteMask[4][4];	/* 0xC0 */
1089d10358deSUlrich Hecht };
10901da177e4SLinus Torvalds 
10911da177e4SLinus Torvalds 
10921da177e4SLinus Torvalds enum hw_mib {
10931da177e4SLinus Torvalds 	HW_MIB_ifRxAllPkts = 0,
10941da177e4SLinus Torvalds 	HW_MIB_ifRxOkPkts,
10951da177e4SLinus Torvalds 	HW_MIB_ifTxOkPkts,
10961da177e4SLinus Torvalds 	HW_MIB_ifRxErrorPkts,
10971da177e4SLinus Torvalds 	HW_MIB_ifRxRuntOkPkt,
10981da177e4SLinus Torvalds 	HW_MIB_ifRxRuntErrPkt,
10991da177e4SLinus Torvalds 	HW_MIB_ifRx64Pkts,
11001da177e4SLinus Torvalds 	HW_MIB_ifTx64Pkts,
11011da177e4SLinus Torvalds 	HW_MIB_ifRx65To127Pkts,
11021da177e4SLinus Torvalds 	HW_MIB_ifTx65To127Pkts,
11031da177e4SLinus Torvalds 	HW_MIB_ifRx128To255Pkts,
11041da177e4SLinus Torvalds 	HW_MIB_ifTx128To255Pkts,
11051da177e4SLinus Torvalds 	HW_MIB_ifRx256To511Pkts,
11061da177e4SLinus Torvalds 	HW_MIB_ifTx256To511Pkts,
11071da177e4SLinus Torvalds 	HW_MIB_ifRx512To1023Pkts,
11081da177e4SLinus Torvalds 	HW_MIB_ifTx512To1023Pkts,
11091da177e4SLinus Torvalds 	HW_MIB_ifRx1024To1518Pkts,
11101da177e4SLinus Torvalds 	HW_MIB_ifTx1024To1518Pkts,
11111da177e4SLinus Torvalds 	HW_MIB_ifTxEtherCollisions,
11121da177e4SLinus Torvalds 	HW_MIB_ifRxPktCRCE,
11131da177e4SLinus Torvalds 	HW_MIB_ifRxJumboPkts,
11141da177e4SLinus Torvalds 	HW_MIB_ifTxJumboPkts,
11151da177e4SLinus Torvalds 	HW_MIB_ifRxMacControlFrames,
11161da177e4SLinus Torvalds 	HW_MIB_ifTxMacControlFrames,
11171da177e4SLinus Torvalds 	HW_MIB_ifRxPktFAE,
11181da177e4SLinus Torvalds 	HW_MIB_ifRxLongOkPkt,
11191da177e4SLinus Torvalds 	HW_MIB_ifRxLongPktErrPkt,
11201da177e4SLinus Torvalds 	HW_MIB_ifTXSQEErrors,
11211da177e4SLinus Torvalds 	HW_MIB_ifRxNobuf,
11221da177e4SLinus Torvalds 	HW_MIB_ifRxSymbolErrors,
11231da177e4SLinus Torvalds 	HW_MIB_ifInRangeLengthErrors,
11241da177e4SLinus Torvalds 	HW_MIB_ifLateCollisions,
11251da177e4SLinus Torvalds 	HW_MIB_SIZE
11261da177e4SLinus Torvalds };
11271da177e4SLinus Torvalds 
11281da177e4SLinus Torvalds enum chip_type {
11291da177e4SLinus Torvalds 	CHIP_TYPE_VT6110 = 1,
11301da177e4SLinus Torvalds };
11311da177e4SLinus Torvalds 
11321da177e4SLinus Torvalds struct velocity_info_tbl {
11331da177e4SLinus Torvalds 	enum chip_type chip_id;
113401faccbfSStephen Hemminger 	const char *name;
11351da177e4SLinus Torvalds 	int txqueue;
11361da177e4SLinus Torvalds 	u32 flags;
11371da177e4SLinus Torvalds };
11381da177e4SLinus Torvalds 
11391da177e4SLinus Torvalds #define mac_hw_mibs_init(regs) {\
11401da177e4SLinus Torvalds 	BYTE_REG_BITS_ON(MIBCR_MIBFRZ,&((regs)->MIBCR));\
11411da177e4SLinus Torvalds 	BYTE_REG_BITS_ON(MIBCR_MIBCLR,&((regs)->MIBCR));\
11421da177e4SLinus Torvalds 	do {}\
11431da177e4SLinus Torvalds 		while (BYTE_REG_BITS_IS_ON(MIBCR_MIBCLR,&((regs)->MIBCR)));\
11441da177e4SLinus Torvalds 	BYTE_REG_BITS_OFF(MIBCR_MIBFRZ,&((regs)->MIBCR));\
11451da177e4SLinus Torvalds }
11461da177e4SLinus Torvalds 
11471da177e4SLinus Torvalds #define mac_read_isr(regs)  		readl(&((regs)->ISR))
11481da177e4SLinus Torvalds #define mac_write_isr(regs, x)  	writel((x),&((regs)->ISR))
11491da177e4SLinus Torvalds #define mac_clear_isr(regs) 		writel(0xffffffffL,&((regs)->ISR))
11501da177e4SLinus Torvalds 
11511da177e4SLinus Torvalds #define mac_write_int_mask(mask, regs) 	writel((mask),&((regs)->IMR));
11521da177e4SLinus Torvalds #define mac_disable_int(regs)       	writel(CR0_GINTMSK1,&((regs)->CR0Clr))
11531da177e4SLinus Torvalds #define mac_enable_int(regs)    	writel(CR0_GINTMSK1,&((regs)->CR0Set))
11541da177e4SLinus Torvalds 
11551da177e4SLinus Torvalds #define mac_set_dma_length(regs, n) {\
11561da177e4SLinus Torvalds 	BYTE_REG_BITS_SET((n),0x07,&((regs)->DCFG));\
11571da177e4SLinus Torvalds }
11581da177e4SLinus Torvalds 
11591da177e4SLinus Torvalds #define mac_set_rx_thresh(regs, n) {\
11601da177e4SLinus Torvalds 	BYTE_REG_BITS_SET((n),(MCFG_RFT0|MCFG_RFT1),&((regs)->MCFG));\
11611da177e4SLinus Torvalds }
11621da177e4SLinus Torvalds 
11631da177e4SLinus Torvalds #define mac_rx_queue_run(regs) {\
11641da177e4SLinus Torvalds 	writeb(TRDCSR_RUN, &((regs)->RDCSRSet));\
11651da177e4SLinus Torvalds }
11661da177e4SLinus Torvalds 
11671da177e4SLinus Torvalds #define mac_rx_queue_wake(regs) {\
11681da177e4SLinus Torvalds 	writeb(TRDCSR_WAK, &((regs)->RDCSRSet));\
11691da177e4SLinus Torvalds }
11701da177e4SLinus Torvalds 
11711da177e4SLinus Torvalds #define mac_tx_queue_run(regs, n) {\
11721da177e4SLinus Torvalds 	writew(TRDCSR_RUN<<((n)*4),&((regs)->TDCSRSet));\
11731da177e4SLinus Torvalds }
11741da177e4SLinus Torvalds 
11751da177e4SLinus Torvalds #define mac_tx_queue_wake(regs, n) {\
11761da177e4SLinus Torvalds 	writew(TRDCSR_WAK<<(n*4),&((regs)->TDCSRSet));\
11771da177e4SLinus Torvalds }
11781da177e4SLinus Torvalds 
mac_eeprom_reload(struct mac_regs __iomem * regs)117901faccbfSStephen Hemminger static inline void mac_eeprom_reload(struct mac_regs __iomem * regs) {
118001faccbfSStephen Hemminger 	int i=0;
11811da177e4SLinus Torvalds 
118201faccbfSStephen Hemminger 	BYTE_REG_BITS_ON(EECSR_RELOAD,&(regs->EECSR));
118301faccbfSStephen Hemminger 	do {
11841da177e4SLinus Torvalds 		udelay(10);
118501faccbfSStephen Hemminger 		if (i++>0x1000)
118601faccbfSStephen Hemminger 			break;
118701faccbfSStephen Hemminger 	} while (BYTE_REG_BITS_IS_ON(EECSR_RELOAD,&(regs->EECSR)));
11881da177e4SLinus Torvalds }
11891da177e4SLinus Torvalds 
11901da177e4SLinus Torvalds /*
11911da177e4SLinus Torvalds  * Header for WOL definitions. Used to compute hashes
11921da177e4SLinus Torvalds  */
11931da177e4SLinus Torvalds 
11941da177e4SLinus Torvalds typedef u8 MCAM_ADDR[ETH_ALEN];
11951da177e4SLinus Torvalds 
11961da177e4SLinus Torvalds struct arp_packet {
11971da177e4SLinus Torvalds 	u8 dest_mac[ETH_ALEN];
11981da177e4SLinus Torvalds 	u8 src_mac[ETH_ALEN];
11994a51c0d0SAl Viro 	__be16 type;
12004a51c0d0SAl Viro 	__be16 ar_hrd;
12014a51c0d0SAl Viro 	__be16 ar_pro;
12021da177e4SLinus Torvalds 	u8 ar_hln;
12031da177e4SLinus Torvalds 	u8 ar_pln;
12044a51c0d0SAl Viro 	__be16 ar_op;
12051da177e4SLinus Torvalds 	u8 ar_sha[ETH_ALEN];
12061da177e4SLinus Torvalds 	u8 ar_sip[4];
12071da177e4SLinus Torvalds 	u8 ar_tha[ETH_ALEN];
12081da177e4SLinus Torvalds 	u8 ar_tip[4];
1209ba2d3587SEric Dumazet } __packed;
12101da177e4SLinus Torvalds 
12111da177e4SLinus Torvalds struct _magic_packet {
12121da177e4SLinus Torvalds 	u8 dest_mac[6];
12131da177e4SLinus Torvalds 	u8 src_mac[6];
12144a51c0d0SAl Viro 	__be16 type;
12151da177e4SLinus Torvalds 	u8 MAC[16][6];
12161da177e4SLinus Torvalds 	u8 password[6];
1217ba2d3587SEric Dumazet } __packed;
12181da177e4SLinus Torvalds 
12191da177e4SLinus Torvalds /*
12201da177e4SLinus Torvalds  *	Store for chip context when saving and restoring status. Not
12211da177e4SLinus Torvalds  *	all fields are saved/restored currently.
12221da177e4SLinus Torvalds  */
12231da177e4SLinus Torvalds 
12241da177e4SLinus Torvalds struct velocity_context {
12251da177e4SLinus Torvalds 	u8 mac_reg[256];
12261da177e4SLinus Torvalds 	MCAM_ADDR cam_addr[MCAM_SIZE];
12271da177e4SLinus Torvalds 	u16 vcam[VCAM_SIZE];
12281da177e4SLinus Torvalds 	u32 cammask[2];
12291da177e4SLinus Torvalds 	u32 patcrc[2];
12301da177e4SLinus Torvalds 	u32 pattern[8];
12311da177e4SLinus Torvalds };
12321da177e4SLinus Torvalds 
12331da177e4SLinus Torvalds /*
12341da177e4SLinus Torvalds  *	Registers in the MII (offset unit is WORD)
12351da177e4SLinus Torvalds  */
12361da177e4SLinus Torvalds 
12371da177e4SLinus Torvalds // Marvell 88E1000/88E1000S
12381da177e4SLinus Torvalds #define MII_REG_PSCR        0x10	// PHY specific control register
12391da177e4SLinus Torvalds 
12401da177e4SLinus Torvalds //
12413a7f8681SFrancois Romieu // Bits in the Silicon revision register
12421da177e4SLinus Torvalds //
12431da177e4SLinus Torvalds 
12441da177e4SLinus Torvalds #define TCSR_ECHODIS        0x2000	//
12451da177e4SLinus Torvalds #define AUXCR_MDPPS         0x0004	//
12461da177e4SLinus Torvalds 
12471da177e4SLinus Torvalds // Bits in the PLED register
12481da177e4SLinus Torvalds #define PLED_LALBE			0x0004	//
12491da177e4SLinus Torvalds 
12501da177e4SLinus Torvalds // Marvell 88E1000/88E1000S Bits in the PHY specific control register (10h)
12511da177e4SLinus Torvalds #define PSCR_ACRSTX         0x0800	// Assert CRS on Transmit
12521da177e4SLinus Torvalds 
12531da177e4SLinus Torvalds #define PHYID_CICADA_CS8201 0x000FC410UL
12541da177e4SLinus Torvalds #define PHYID_VT3216_32BIT  0x000FC610UL
12551da177e4SLinus Torvalds #define PHYID_VT3216_64BIT  0x000FC600UL
12561da177e4SLinus Torvalds #define PHYID_MARVELL_1000  0x01410C50UL
12571da177e4SLinus Torvalds #define PHYID_MARVELL_1000S 0x01410C40UL
12586dffbe53STony Prisk #define PHYID_ICPLUS_IP101A 0x02430C54UL
12591da177e4SLinus Torvalds #define PHYID_REV_ID_MASK   0x0000000FUL
12601da177e4SLinus Torvalds 
12611da177e4SLinus Torvalds #define PHYID_GET_PHY_ID(i)         ((i) & ~PHYID_REV_ID_MASK)
12621da177e4SLinus Torvalds 
12631da177e4SLinus Torvalds #define MII_REG_BITS_ON(x,i,p) do {\
12641da177e4SLinus Torvalds     u16 w;\
12651da177e4SLinus Torvalds     velocity_mii_read((p),(i),&(w));\
12661da177e4SLinus Torvalds     (w)|=(x);\
12671da177e4SLinus Torvalds     velocity_mii_write((p),(i),(w));\
12681da177e4SLinus Torvalds } while (0)
12691da177e4SLinus Torvalds 
12701da177e4SLinus Torvalds #define MII_REG_BITS_OFF(x,i,p) do {\
12711da177e4SLinus Torvalds     u16 w;\
12721da177e4SLinus Torvalds     velocity_mii_read((p),(i),&(w));\
12731da177e4SLinus Torvalds     (w)&=(~(x));\
12741da177e4SLinus Torvalds     velocity_mii_write((p),(i),(w));\
12751da177e4SLinus Torvalds } while (0)
12761da177e4SLinus Torvalds 
12771da177e4SLinus Torvalds #define MII_REG_BITS_IS_ON(x,i,p) ({\
12781da177e4SLinus Torvalds     u16 w;\
12791da177e4SLinus Torvalds     velocity_mii_read((p),(i),&(w));\
12801da177e4SLinus Torvalds     ((int) ((w) & (x)));})
12811da177e4SLinus Torvalds 
12821da177e4SLinus Torvalds #define MII_GET_PHY_ID(p) ({\
12831da177e4SLinus Torvalds     u32 id;\
12843a7f8681SFrancois Romieu     velocity_mii_read((p),MII_PHYSID2,(u16 *) &id);\
12853a7f8681SFrancois Romieu     velocity_mii_read((p),MII_PHYSID1,((u16 *) &id)+1);\
12861da177e4SLinus Torvalds     (id);})
12871da177e4SLinus Torvalds 
12881da177e4SLinus Torvalds #define     VELOCITY_WOL_MAGIC             0x00000000UL
12891da177e4SLinus Torvalds #define     VELOCITY_WOL_PHY               0x00000001UL
12901da177e4SLinus Torvalds #define     VELOCITY_WOL_ARP               0x00000002UL
12911da177e4SLinus Torvalds #define     VELOCITY_WOL_UCAST             0x00000004UL
12921da177e4SLinus Torvalds #define     VELOCITY_WOL_BCAST             0x00000010UL
12931da177e4SLinus Torvalds #define     VELOCITY_WOL_MCAST             0x00000020UL
12941da177e4SLinus Torvalds #define     VELOCITY_WOL_MAGIC_SEC         0x00000040UL
12951da177e4SLinus Torvalds 
12961da177e4SLinus Torvalds /*
12971da177e4SLinus Torvalds  *	Flags for options
12981da177e4SLinus Torvalds  */
12991da177e4SLinus Torvalds 
13001da177e4SLinus Torvalds #define     VELOCITY_FLAGS_TAGGING         0x00000001UL
13011da177e4SLinus Torvalds #define     VELOCITY_FLAGS_RX_CSUM         0x00000004UL
13021da177e4SLinus Torvalds #define     VELOCITY_FLAGS_IP_ALIGN        0x00000008UL
13031da177e4SLinus Torvalds #define     VELOCITY_FLAGS_VAL_PKT_LEN     0x00000010UL
13041da177e4SLinus Torvalds 
13051da177e4SLinus Torvalds #define     VELOCITY_FLAGS_FLOW_CTRL       0x01000000UL
13061da177e4SLinus Torvalds 
13071da177e4SLinus Torvalds /*
13081da177e4SLinus Torvalds  *	Flags for driver status
13091da177e4SLinus Torvalds  */
13101da177e4SLinus Torvalds 
13111da177e4SLinus Torvalds #define     VELOCITY_FLAGS_OPENED          0x00010000UL
13121da177e4SLinus Torvalds #define     VELOCITY_FLAGS_VMNS_CONNECTED  0x00020000UL
13131da177e4SLinus Torvalds #define     VELOCITY_FLAGS_VMNS_COMMITTED  0x00040000UL
13141da177e4SLinus Torvalds #define     VELOCITY_FLAGS_WOL_ENABLED     0x00080000UL
13151da177e4SLinus Torvalds 
13161da177e4SLinus Torvalds /*
13171da177e4SLinus Torvalds  *	Flags for MII status
13181da177e4SLinus Torvalds  */
13191da177e4SLinus Torvalds 
13201da177e4SLinus Torvalds #define     VELOCITY_LINK_FAIL             0x00000001UL
13211da177e4SLinus Torvalds #define     VELOCITY_SPEED_10              0x00000002UL
13221da177e4SLinus Torvalds #define     VELOCITY_SPEED_100             0x00000004UL
13231da177e4SLinus Torvalds #define     VELOCITY_SPEED_1000            0x00000008UL
13241da177e4SLinus Torvalds #define     VELOCITY_DUPLEX_FULL           0x00000010UL
13251da177e4SLinus Torvalds #define     VELOCITY_AUTONEG_ENABLE        0x00000020UL
13261da177e4SLinus Torvalds #define     VELOCITY_FORCED_BY_EEPROM      0x00000040UL
13271da177e4SLinus Torvalds 
13281da177e4SLinus Torvalds /*
13291da177e4SLinus Torvalds  *	For velocity_set_media_duplex
13301da177e4SLinus Torvalds  */
13311da177e4SLinus Torvalds 
13321da177e4SLinus Torvalds #define     VELOCITY_LINK_CHANGE           0x00000001UL
13331da177e4SLinus Torvalds 
13341da177e4SLinus Torvalds enum speed_opt {
13351da177e4SLinus Torvalds 	SPD_DPX_AUTO = 0,
13361da177e4SLinus Torvalds 	SPD_DPX_100_HALF = 1,
13371da177e4SLinus Torvalds 	SPD_DPX_100_FULL = 2,
13381da177e4SLinus Torvalds 	SPD_DPX_10_HALF = 3,
133915419227Sfrançois romieu 	SPD_DPX_10_FULL = 4,
134015419227Sfrançois romieu 	SPD_DPX_1000_FULL = 5
13411da177e4SLinus Torvalds };
13421da177e4SLinus Torvalds 
13431da177e4SLinus Torvalds enum velocity_init_type {
13441da177e4SLinus Torvalds 	VELOCITY_INIT_COLD = 0,
13451da177e4SLinus Torvalds 	VELOCITY_INIT_RESET,
13461da177e4SLinus Torvalds 	VELOCITY_INIT_WOL
13471da177e4SLinus Torvalds };
13481da177e4SLinus Torvalds 
13491da177e4SLinus Torvalds enum velocity_flow_cntl_type {
13501da177e4SLinus Torvalds 	FLOW_CNTL_DEFAULT = 1,
13511da177e4SLinus Torvalds 	FLOW_CNTL_TX,
13521da177e4SLinus Torvalds 	FLOW_CNTL_RX,
13531da177e4SLinus Torvalds 	FLOW_CNTL_TX_RX,
13541da177e4SLinus Torvalds 	FLOW_CNTL_DISABLE,
13551da177e4SLinus Torvalds };
13561da177e4SLinus Torvalds 
13571da177e4SLinus Torvalds struct velocity_opt {
13581da177e4SLinus Torvalds 	int numrx;			/* Number of RX descriptors */
13591da177e4SLinus Torvalds 	int numtx;			/* Number of TX descriptors */
13601da177e4SLinus Torvalds 	enum speed_opt spd_dpx;		/* Media link mode */
1361501e4d24SStephen Hemminger 
13621da177e4SLinus Torvalds 	int DMA_length;			/* DMA length */
13631da177e4SLinus Torvalds 	int rx_thresh;			/* RX_THRESH */
13641da177e4SLinus Torvalds 	int flow_cntl;
13651da177e4SLinus Torvalds 	int wol_opts;			/* Wake on lan options */
13661da177e4SLinus Torvalds 	int td_int_count;
13671da177e4SLinus Torvalds 	int int_works;
13681da177e4SLinus Torvalds 	int rx_bandwidth_hi;
13691da177e4SLinus Torvalds 	int rx_bandwidth_lo;
13701da177e4SLinus Torvalds 	int rx_bandwidth_en;
13716dfc4b95SSimon Kagstrom 	int rxqueue_timer;
13726dfc4b95SSimon Kagstrom 	int txqueue_timer;
13736dfc4b95SSimon Kagstrom 	int tx_intsup;
13746dfc4b95SSimon Kagstrom 	int rx_intsup;
13751da177e4SLinus Torvalds 	u32 flags;
13761da177e4SLinus Torvalds };
13771da177e4SLinus Torvalds 
13780fe9f15eSFrancois Romieu #define AVAIL_TD(p,q)   ((p)->options.numtx-((p)->tx.used[(q)]))
13790fe9f15eSFrancois Romieu 
13800fe9f15eSFrancois Romieu #define GET_RD_BY_IDX(vptr, idx)   (vptr->rd_ring[idx])
13810fe9f15eSFrancois Romieu 
13821da177e4SLinus Torvalds struct velocity_info {
1383e2c41f14STony Prisk 	struct device *dev;
13841da177e4SLinus Torvalds 	struct pci_dev *pdev;
1385a9683c94STony Prisk 	struct net_device *netdev;
1386*1a87e641SRob Herring 	bool no_eeprom;
13871da177e4SLinus Torvalds 
138873b54688SJiri Pirko 	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
13891da177e4SLinus Torvalds 	u8 ip_addr[4];
13901da177e4SLinus Torvalds 	enum chip_type chip_id;
13911da177e4SLinus Torvalds 
13921da177e4SLinus Torvalds 	struct mac_regs __iomem * mac_regs;
13931da177e4SLinus Torvalds 	unsigned long memaddr;
13941da177e4SLinus Torvalds 	unsigned long ioaddr;
13951da177e4SLinus Torvalds 
13960fe9f15eSFrancois Romieu 	struct tx_info {
13970fe9f15eSFrancois Romieu 		int numq;
13981da177e4SLinus Torvalds 
13990fe9f15eSFrancois Romieu 		/* FIXME: the locality of the data seems rather poor. */
14000fe9f15eSFrancois Romieu 		int used[TX_QUEUE_NO];
14010fe9f15eSFrancois Romieu 		int curr[TX_QUEUE_NO];
14020fe9f15eSFrancois Romieu 		int tail[TX_QUEUE_NO];
14030fe9f15eSFrancois Romieu 		struct tx_desc *rings[TX_QUEUE_NO];
14040fe9f15eSFrancois Romieu 		struct velocity_td_info *infos[TX_QUEUE_NO];
14050fe9f15eSFrancois Romieu 		dma_addr_t pool_dma[TX_QUEUE_NO];
14060fe9f15eSFrancois Romieu 	} tx;
14071da177e4SLinus Torvalds 
14080fe9f15eSFrancois Romieu 	struct rx_info {
14090fe9f15eSFrancois Romieu 		int buf_sz;
14101da177e4SLinus Torvalds 
14110fe9f15eSFrancois Romieu 		int dirty;
14120fe9f15eSFrancois Romieu 		int curr;
14130fe9f15eSFrancois Romieu 		u32 filled;
14140fe9f15eSFrancois Romieu 		struct rx_desc *ring;
14150fe9f15eSFrancois Romieu 		struct velocity_rd_info *info;	/* It's an array */
14160fe9f15eSFrancois Romieu 		dma_addr_t pool_dma;
14170fe9f15eSFrancois Romieu 	} rx;
14181da177e4SLinus Torvalds 
14191da177e4SLinus Torvalds 	u32 mib_counter[MAX_HW_MIB_COUNTER];
14201da177e4SLinus Torvalds 	struct velocity_opt options;
14211da177e4SLinus Torvalds 
14221da177e4SLinus Torvalds 	u32 int_mask;
14231da177e4SLinus Torvalds 
14241da177e4SLinus Torvalds 	u32 flags;
14251da177e4SLinus Torvalds 
14261da177e4SLinus Torvalds 	u32 mii_status;
14271da177e4SLinus Torvalds 	u32 phy_id;
14281da177e4SLinus Torvalds 	int multicast_limit;
14291da177e4SLinus Torvalds 
14301da177e4SLinus Torvalds 	u8 vCAMmask[(VCAM_SIZE / 8)];
14311da177e4SLinus Torvalds 	u8 mCAMmask[(MCAM_SIZE / 8)];
14321da177e4SLinus Torvalds 
14331da177e4SLinus Torvalds 	spinlock_t lock;
14341da177e4SLinus Torvalds 
14351da177e4SLinus Torvalds 	int wol_opts;
14361da177e4SLinus Torvalds 	u8 wol_passwd[6];
14371da177e4SLinus Torvalds 
14381da177e4SLinus Torvalds 	struct velocity_context context;
14391da177e4SLinus Torvalds 
14401da177e4SLinus Torvalds 	u32 ticks;
144171f711a4SMichal Kubecek 	u32 ethtool_ops_nesting;
14421da177e4SLinus Torvalds 
14430fe9f15eSFrancois Romieu 	u8 rev_id;
1444dfff7144SSimon Kagstrom 
1445dfff7144SSimon Kagstrom 	struct napi_struct napi;
14461da177e4SLinus Torvalds };
14471da177e4SLinus Torvalds 
14481da177e4SLinus Torvalds /**
14491da177e4SLinus Torvalds  *	velocity_get_ip		-	find an IP address for the device
14501da177e4SLinus Torvalds  *	@vptr: Velocity to query
14511da177e4SLinus Torvalds  *
14521da177e4SLinus Torvalds  *	Dig out an IP address for this interface so that we can
14531da177e4SLinus Torvalds  *	configure wakeup with WOL for ARP. If there are multiple IP
14541da177e4SLinus Torvalds  *	addresses on this chain then we use the first - multi-IP WOL is not
14551da177e4SLinus Torvalds  *	supported.
14561da177e4SLinus Torvalds  *
14571da177e4SLinus Torvalds  */
14581da177e4SLinus Torvalds 
velocity_get_ip(struct velocity_info * vptr)145977933d72SJesper Juhl static inline int velocity_get_ip(struct velocity_info *vptr)
14601da177e4SLinus Torvalds {
146195ae6b22SEric Dumazet 	struct in_device *in_dev;
14621da177e4SLinus Torvalds 	struct in_ifaddr *ifa;
146395ae6b22SEric Dumazet 	int res = -ENOENT;
14641da177e4SLinus Torvalds 
146595ae6b22SEric Dumazet 	rcu_read_lock();
1466a9683c94STony Prisk 	in_dev = __in_dev_get_rcu(vptr->netdev);
14671da177e4SLinus Torvalds 	if (in_dev != NULL) {
14682638eb8bSFlorian Westphal 		ifa = rcu_dereference(in_dev->ifa_list);
14691da177e4SLinus Torvalds 		if (ifa != NULL) {
14701da177e4SLinus Torvalds 			memcpy(vptr->ip_addr, &ifa->ifa_address, 4);
147195ae6b22SEric Dumazet 			res = 0;
14721da177e4SLinus Torvalds 		}
14731da177e4SLinus Torvalds 	}
147495ae6b22SEric Dumazet 	rcu_read_unlock();
147595ae6b22SEric Dumazet 	return res;
14761da177e4SLinus Torvalds }
14771da177e4SLinus Torvalds 
14781da177e4SLinus Torvalds /**
14791da177e4SLinus Torvalds  *	velocity_update_hw_mibs	-	fetch MIB counters from chip
14801da177e4SLinus Torvalds  *	@vptr: velocity to update
14811da177e4SLinus Torvalds  *
14821da177e4SLinus Torvalds  *	The velocity hardware keeps certain counters in the hardware
14831da177e4SLinus Torvalds  * 	side. We need to read these when the user asks for statistics
14841da177e4SLinus Torvalds  *	or when they overflow (causing an interrupt). The read of the
14851da177e4SLinus Torvalds  *	statistic clears it, so we keep running master counters in user
14861da177e4SLinus Torvalds  *	space.
14871da177e4SLinus Torvalds  */
14881da177e4SLinus Torvalds 
velocity_update_hw_mibs(struct velocity_info * vptr)14891da177e4SLinus Torvalds static inline void velocity_update_hw_mibs(struct velocity_info *vptr)
14901da177e4SLinus Torvalds {
14911da177e4SLinus Torvalds 	u32 tmp;
14921da177e4SLinus Torvalds 	int i;
14931da177e4SLinus Torvalds 	BYTE_REG_BITS_ON(MIBCR_MIBFLSH, &(vptr->mac_regs->MIBCR));
14941da177e4SLinus Torvalds 
14951da177e4SLinus Torvalds 	while (BYTE_REG_BITS_IS_ON(MIBCR_MIBFLSH, &(vptr->mac_regs->MIBCR)));
14961da177e4SLinus Torvalds 
14971da177e4SLinus Torvalds 	BYTE_REG_BITS_ON(MIBCR_MPTRINI, &(vptr->mac_regs->MIBCR));
14981da177e4SLinus Torvalds 	for (i = 0; i < HW_MIB_SIZE; i++) {
14991da177e4SLinus Torvalds 		tmp = readl(&(vptr->mac_regs->MIBData)) & 0x00FFFFFFUL;
15001da177e4SLinus Torvalds 		vptr->mib_counter[i] += tmp;
15011da177e4SLinus Torvalds 	}
15021da177e4SLinus Torvalds }
15031da177e4SLinus Torvalds 
15041da177e4SLinus Torvalds /**
15051da177e4SLinus Torvalds  *	init_flow_control_register 	-	set up flow control
15061da177e4SLinus Torvalds  *	@vptr: velocity to configure
15071da177e4SLinus Torvalds  *
15081da177e4SLinus Torvalds  *	Configure the flow control registers for this velocity device.
15091da177e4SLinus Torvalds  */
15101da177e4SLinus Torvalds 
init_flow_control_register(struct velocity_info * vptr)15111da177e4SLinus Torvalds static inline void init_flow_control_register(struct velocity_info *vptr)
15121da177e4SLinus Torvalds {
15131da177e4SLinus Torvalds 	struct mac_regs __iomem * regs = vptr->mac_regs;
15141da177e4SLinus Torvalds 
15151da177e4SLinus Torvalds 	/* Set {XHITH1, XHITH0, XLTH1, XLTH0} in FlowCR1 to {1, 0, 1, 1}
15161da177e4SLinus Torvalds 	   depend on RD=64, and Turn on XNOEN in FlowCR1 */
15171da177e4SLinus Torvalds 	writel((CR0_XONEN | CR0_XHITH1 | CR0_XLTH1 | CR0_XLTH0), &regs->CR0Set);
15181da177e4SLinus Torvalds 	writel((CR0_FDXTFCEN | CR0_FDXRFCEN | CR0_HDXFCEN | CR0_XHITH0), &regs->CR0Clr);
15191da177e4SLinus Torvalds 
15201da177e4SLinus Torvalds 	/* Set TxPauseTimer to 0xFFFF */
15211da177e4SLinus Torvalds 	writew(0xFFFF, &regs->tx_pause_timer);
15221da177e4SLinus Torvalds 
15231da177e4SLinus Torvalds 	/* Initialize RBRDU to Rx buffer count. */
15241da177e4SLinus Torvalds 	writew(vptr->options.numrx, &regs->RBRDU);
15251da177e4SLinus Torvalds }
15261da177e4SLinus Torvalds 
15271da177e4SLinus Torvalds 
15281da177e4SLinus Torvalds #endif
1529