1 /* SPDX-License-Identifier: GPL-2.0-only */ 2 /******************************************************************************* 3 Copyright (C) 2007-2009 STMicroelectronics Ltd 4 5 6 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com> 7 *******************************************************************************/ 8 9 #ifndef __STMMAC_H__ 10 #define __STMMAC_H__ 11 12 #define STMMAC_RESOURCE_NAME "stmmaceth" 13 14 #include <linux/clk.h> 15 #include <linux/hrtimer.h> 16 #include <linux/if_vlan.h> 17 #include <linux/stmmac.h> 18 #include <linux/phylink.h> 19 #include <linux/pci.h> 20 #include "common.h" 21 #include <linux/ptp_clock_kernel.h> 22 #include <linux/net_tstamp.h> 23 #include <linux/reset.h> 24 #include <net/page_pool/types.h> 25 #include <net/xdp.h> 26 #include <uapi/linux/bpf.h> 27 28 struct stmmac_resources { 29 void __iomem *addr; 30 u8 mac[ETH_ALEN]; 31 int wol_irq; 32 int lpi_irq; 33 int irq; 34 int sfty_irq; 35 int sfty_ce_irq; 36 int sfty_ue_irq; 37 int rx_irq[MTL_MAX_RX_QUEUES]; 38 int tx_irq[MTL_MAX_TX_QUEUES]; 39 }; 40 41 enum stmmac_txbuf_type { 42 STMMAC_TXBUF_T_SKB, 43 STMMAC_TXBUF_T_XDP_TX, 44 STMMAC_TXBUF_T_XDP_NDO, 45 STMMAC_TXBUF_T_XSK_TX, 46 }; 47 48 struct stmmac_tx_info { 49 dma_addr_t buf; 50 bool map_as_page; 51 unsigned len; 52 bool last_segment; 53 bool is_jumbo; 54 enum stmmac_txbuf_type buf_type; 55 struct xsk_tx_metadata_compl xsk_meta; 56 }; 57 58 #define STMMAC_TBS_AVAIL BIT(0) 59 #define STMMAC_TBS_EN BIT(1) 60 61 /* Frequently used values are kept adjacent for cache effect */ 62 struct stmmac_tx_queue { 63 u32 tx_count_frames; 64 int tbs; 65 struct hrtimer txtimer; 66 u32 queue_index; 67 struct stmmac_priv *priv_data; 68 struct dma_extended_desc *dma_etx ____cacheline_aligned_in_smp; 69 struct dma_edesc *dma_entx; 70 struct dma_desc *dma_tx; 71 union { 72 struct sk_buff **tx_skbuff; 73 struct xdp_frame **xdpf; 74 }; 75 struct stmmac_tx_info *tx_skbuff_dma; 76 struct xsk_buff_pool *xsk_pool; 77 u32 xsk_frames_done; 78 unsigned int cur_tx; 79 unsigned int dirty_tx; 80 dma_addr_t dma_tx_phy; 81 dma_addr_t tx_tail_addr; 82 u32 mss; 83 }; 84 85 struct stmmac_rx_buffer { 86 union { 87 struct { 88 struct page *page; 89 dma_addr_t addr; 90 __u32 page_offset; 91 }; 92 struct xdp_buff *xdp; 93 }; 94 struct page *sec_page; 95 dma_addr_t sec_addr; 96 }; 97 98 struct stmmac_xdp_buff { 99 struct xdp_buff xdp; 100 struct stmmac_priv *priv; 101 struct dma_desc *desc; 102 struct dma_desc *ndesc; 103 }; 104 105 struct stmmac_metadata_request { 106 struct stmmac_priv *priv; 107 struct dma_desc *tx_desc; 108 bool *set_ic; 109 struct dma_edesc *edesc; 110 int tbs; 111 }; 112 113 struct stmmac_xsk_tx_complete { 114 struct stmmac_priv *priv; 115 struct dma_desc *desc; 116 }; 117 118 struct stmmac_rx_queue { 119 u32 rx_count_frames; 120 u32 queue_index; 121 struct xdp_rxq_info xdp_rxq; 122 struct xsk_buff_pool *xsk_pool; 123 struct page_pool *page_pool; 124 struct stmmac_rx_buffer *buf_pool; 125 struct stmmac_priv *priv_data; 126 struct dma_extended_desc *dma_erx; 127 struct dma_desc *dma_rx ____cacheline_aligned_in_smp; 128 unsigned int cur_rx; 129 unsigned int dirty_rx; 130 unsigned int buf_alloc_num; 131 unsigned int napi_skb_frag_size; 132 dma_addr_t dma_rx_phy; 133 u32 rx_tail_addr; 134 unsigned int state_saved; 135 struct { 136 struct sk_buff *skb; 137 unsigned int len; 138 unsigned int error; 139 } state; 140 }; 141 142 struct stmmac_channel { 143 struct napi_struct rx_napi ____cacheline_aligned_in_smp; 144 struct napi_struct tx_napi ____cacheline_aligned_in_smp; 145 struct napi_struct rxtx_napi ____cacheline_aligned_in_smp; 146 struct stmmac_priv *priv_data; 147 spinlock_t lock; 148 u32 index; 149 }; 150 151 struct stmmac_fpe_cfg { 152 /* Serialize access to MAC Merge state between ethtool requests 153 * and link state updates. 154 */ 155 spinlock_t lock; 156 157 const struct stmmac_fpe_reg *reg; 158 u32 fpe_csr; /* MAC_FPE_CTRL_STS reg cache */ 159 160 enum ethtool_mm_verify_status status; 161 struct timer_list verify_timer; 162 bool verify_enabled; 163 int verify_retries; 164 bool pmac_enabled; 165 u32 verify_time; 166 bool tx_enabled; 167 }; 168 169 struct stmmac_tc_entry { 170 bool in_use; 171 bool in_hw; 172 bool is_last; 173 bool is_frag; 174 void *frag_ptr; 175 unsigned int table_pos; 176 u32 handle; 177 u32 prio; 178 struct { 179 u32 match_data; 180 u32 match_en; 181 u8 af:1; 182 u8 rf:1; 183 u8 im:1; 184 u8 nc:1; 185 u8 res1:4; 186 u8 frame_offset; 187 u8 ok_index; 188 u8 dma_ch_no; 189 u32 res2; 190 } __packed val; 191 }; 192 193 #define STMMAC_PPS_MAX 4 194 struct stmmac_pps_cfg { 195 bool available; 196 struct timespec64 start; 197 struct timespec64 period; 198 }; 199 200 struct stmmac_rss { 201 int enable; 202 u8 key[STMMAC_RSS_HASH_KEY_SIZE]; 203 u32 table[STMMAC_RSS_MAX_TABLE_SIZE]; 204 }; 205 206 #define STMMAC_FLOW_ACTION_DROP BIT(0) 207 struct stmmac_flow_entry { 208 unsigned long cookie; 209 unsigned long action; 210 u8 ip_proto; 211 int in_use; 212 int idx; 213 int is_l4; 214 }; 215 216 /* Rx Frame Steering */ 217 enum stmmac_rfs_type { 218 STMMAC_RFS_T_VLAN, 219 STMMAC_RFS_T_LLDP, 220 STMMAC_RFS_T_1588, 221 STMMAC_RFS_T_MAX, 222 }; 223 224 struct stmmac_rfs_entry { 225 unsigned long cookie; 226 u16 etype; 227 int in_use; 228 int type; 229 int tc; 230 }; 231 232 struct stmmac_dma_conf { 233 unsigned int dma_buf_sz; 234 235 /* RX Queue */ 236 struct stmmac_rx_queue rx_queue[MTL_MAX_RX_QUEUES]; 237 unsigned int dma_rx_size; 238 239 /* TX Queue */ 240 struct stmmac_tx_queue tx_queue[MTL_MAX_TX_QUEUES]; 241 unsigned int dma_tx_size; 242 }; 243 244 #define EST_GCL 1024 245 struct stmmac_est { 246 int enable; 247 u32 btr_reserve[2]; 248 u32 btr_offset[2]; 249 u32 btr[2]; 250 u32 ctr[2]; 251 u32 ter; 252 u32 gcl_unaligned[EST_GCL]; 253 u32 gcl[EST_GCL]; 254 u32 gcl_size; 255 u32 max_sdu[MTL_MAX_TX_QUEUES]; 256 }; 257 258 struct stmmac_priv { 259 /* Frequently used values are kept adjacent for cache effect */ 260 u32 tx_coal_frames[MTL_MAX_TX_QUEUES]; 261 u32 tx_coal_timer[MTL_MAX_TX_QUEUES]; 262 u32 rx_coal_frames[MTL_MAX_RX_QUEUES]; 263 264 int hwts_tx_en; 265 bool tx_path_in_lpi_mode; 266 bool tso; 267 int sph; 268 int sph_cap; 269 u32 sarc_type; 270 u32 rx_riwt[MTL_MAX_RX_QUEUES]; 271 int hwts_rx_en; 272 273 void __iomem *ioaddr; 274 struct net_device *dev; 275 struct device *device; 276 struct mac_device_info *hw; 277 int (*hwif_quirks)(struct stmmac_priv *priv); 278 struct mutex lock; 279 280 struct stmmac_dma_conf dma_conf; 281 282 /* Generic channel for NAPI */ 283 struct stmmac_channel channel[STMMAC_CH_MAX]; 284 285 unsigned int pause_time; 286 struct mii_bus *mii; 287 288 struct phylink_config phylink_config; 289 struct phylink *phylink; 290 291 struct stmmac_extra_stats xstats ____cacheline_aligned_in_smp; 292 struct stmmac_safety_stats sstats; 293 struct plat_stmmacenet_data *plat; 294 /* Protect est parameters */ 295 struct mutex est_lock; 296 struct stmmac_est *est; 297 struct dma_features dma_cap; 298 struct stmmac_counters mmc; 299 int hw_cap_support; 300 int synopsys_id; 301 u32 msg_enable; 302 int wolopts; 303 int wol_irq; 304 bool wol_irq_disabled; 305 int clk_csr; 306 struct timer_list eee_ctrl_timer; 307 int lpi_irq; 308 u32 tx_lpi_timer; 309 bool tx_lpi_clk_stop; 310 bool eee_enabled; 311 bool eee_active; 312 bool eee_sw_timer_en; 313 unsigned int mode; 314 unsigned int chain_mode; 315 int extend_desc; 316 struct hwtstamp_config tstamp_config; 317 struct ptp_clock *ptp_clock; 318 struct ptp_clock_info ptp_clock_ops; 319 unsigned int default_addend; 320 u32 sub_second_inc; 321 u32 systime_flags; 322 u32 adv_ts; 323 int use_riwt; 324 int irq_wake; 325 rwlock_t ptp_lock; 326 /* Protects auxiliary snapshot registers from concurrent access. */ 327 struct mutex aux_ts_lock; 328 wait_queue_head_t tstamp_busy_wait; 329 330 void __iomem *mmcaddr; 331 void __iomem *ptpaddr; 332 void __iomem *estaddr; 333 unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)]; 334 int sfty_irq; 335 int sfty_ce_irq; 336 int sfty_ue_irq; 337 int rx_irq[MTL_MAX_RX_QUEUES]; 338 int tx_irq[MTL_MAX_TX_QUEUES]; 339 /*irq name */ 340 char int_name_mac[IFNAMSIZ + 9]; 341 char int_name_wol[IFNAMSIZ + 9]; 342 char int_name_lpi[IFNAMSIZ + 9]; 343 char int_name_sfty[IFNAMSIZ + 10]; 344 char int_name_sfty_ce[IFNAMSIZ + 10]; 345 char int_name_sfty_ue[IFNAMSIZ + 10]; 346 char int_name_rx_irq[MTL_MAX_RX_QUEUES][IFNAMSIZ + 14]; 347 char int_name_tx_irq[MTL_MAX_TX_QUEUES][IFNAMSIZ + 18]; 348 349 #ifdef CONFIG_DEBUG_FS 350 struct dentry *dbgfs_dir; 351 #endif 352 353 unsigned long state; 354 struct workqueue_struct *wq; 355 struct work_struct service_task; 356 357 /* Frame Preemption feature (FPE) */ 358 struct stmmac_fpe_cfg fpe_cfg; 359 360 /* TC Handling */ 361 unsigned int tc_entries_max; 362 unsigned int tc_off_max; 363 struct stmmac_tc_entry *tc_entries; 364 unsigned int flow_entries_max; 365 struct stmmac_flow_entry *flow_entries; 366 unsigned int rfs_entries_max[STMMAC_RFS_T_MAX]; 367 unsigned int rfs_entries_cnt[STMMAC_RFS_T_MAX]; 368 unsigned int rfs_entries_total; 369 struct stmmac_rfs_entry *rfs_entries; 370 371 /* Pulse Per Second output */ 372 struct stmmac_pps_cfg pps[STMMAC_PPS_MAX]; 373 374 /* Receive Side Scaling */ 375 struct stmmac_rss rss; 376 377 /* XDP BPF Program */ 378 unsigned long *af_xdp_zc_qps; 379 struct bpf_prog *xdp_prog; 380 }; 381 382 enum stmmac_state { 383 STMMAC_DOWN, 384 STMMAC_RESET_REQUESTED, 385 STMMAC_RESETING, 386 STMMAC_SERVICE_SCHED, 387 }; 388 389 int stmmac_mdio_unregister(struct net_device *ndev); 390 int stmmac_mdio_register(struct net_device *ndev); 391 int stmmac_mdio_reset(struct mii_bus *mii); 392 int stmmac_pcs_setup(struct net_device *ndev); 393 void stmmac_pcs_clean(struct net_device *ndev); 394 void stmmac_set_ethtool_ops(struct net_device *netdev); 395 396 int stmmac_init_tstamp_counter(struct stmmac_priv *priv, u32 systime_flags); 397 void stmmac_ptp_register(struct stmmac_priv *priv); 398 void stmmac_ptp_unregister(struct stmmac_priv *priv); 399 int stmmac_xdp_open(struct net_device *dev); 400 void stmmac_xdp_release(struct net_device *dev); 401 int stmmac_resume(struct device *dev); 402 int stmmac_suspend(struct device *dev); 403 void stmmac_dvr_remove(struct device *dev); 404 int stmmac_dvr_probe(struct device *device, 405 struct plat_stmmacenet_data *plat_dat, 406 struct stmmac_resources *res); 407 int stmmac_reinit_queues(struct net_device *dev, u32 rx_cnt, u32 tx_cnt); 408 int stmmac_reinit_ringparam(struct net_device *dev, u32 rx_size, u32 tx_size); 409 int stmmac_bus_clks_config(struct stmmac_priv *priv, bool enabled); 410 int stmmac_set_clk_tx_rate(void *bsp_priv, struct clk *clk_tx_i, 411 phy_interface_t interface, int speed); 412 413 static inline bool stmmac_xdp_is_enabled(struct stmmac_priv *priv) 414 { 415 return !!priv->xdp_prog; 416 } 417 418 void stmmac_disable_rx_queue(struct stmmac_priv *priv, u32 queue); 419 void stmmac_enable_rx_queue(struct stmmac_priv *priv, u32 queue); 420 void stmmac_disable_tx_queue(struct stmmac_priv *priv, u32 queue); 421 void stmmac_enable_tx_queue(struct stmmac_priv *priv, u32 queue); 422 int stmmac_xsk_wakeup(struct net_device *dev, u32 queue, u32 flags); 423 struct timespec64 stmmac_calc_tas_basetime(ktime_t old_base_time, 424 ktime_t current_time, 425 u64 cycle_time); 426 427 #if IS_ENABLED(CONFIG_STMMAC_SELFTESTS) 428 void stmmac_selftest_run(struct net_device *dev, 429 struct ethtool_test *etest, u64 *buf); 430 void stmmac_selftest_get_strings(struct stmmac_priv *priv, u8 *data); 431 int stmmac_selftest_get_count(struct stmmac_priv *priv); 432 #else 433 static inline void stmmac_selftest_run(struct net_device *dev, 434 struct ethtool_test *etest, u64 *buf) 435 { 436 /* Not enabled */ 437 } 438 static inline void stmmac_selftest_get_strings(struct stmmac_priv *priv, 439 u8 *data) 440 { 441 /* Not enabled */ 442 } 443 static inline int stmmac_selftest_get_count(struct stmmac_priv *priv) 444 { 445 return -EOPNOTSUPP; 446 } 447 #endif /* CONFIG_STMMAC_SELFTESTS */ 448 449 #endif /* __STMMAC_H__ */ 450