xref: /linux/drivers/net/ethernet/stmicro/stmmac/dwmac-intel.h (revision ab93e0dd72c37d378dd936f031ffb83ff2bd87ce)
1b9663b7cSVoon Weifeng /* SPDX-License-Identifier: GPL-2.0 */
2b9663b7cSVoon Weifeng /* Copyright (c) 2020, Intel Corporation
3b9663b7cSVoon Weifeng  * DWMAC Intel header file
4b9663b7cSVoon Weifeng  */
5b9663b7cSVoon Weifeng 
6b9663b7cSVoon Weifeng #ifndef __DWMAC_INTEL_H__
7b9663b7cSVoon Weifeng #define __DWMAC_INTEL_H__
8b9663b7cSVoon Weifeng 
9b9663b7cSVoon Weifeng #define POLL_DELAY_US 8
10b9663b7cSVoon Weifeng 
11b9663b7cSVoon Weifeng /* SERDES Register */
1246682cb8SVoon Weifeng #define SERDES_GCR	0x0	/* Global Conguration */
13b9663b7cSVoon Weifeng #define SERDES_GSR0	0x5	/* Global Status Reg0 */
14b9663b7cSVoon Weifeng #define SERDES_GCR0	0xb	/* Global Configuration Reg0 */
15b9663b7cSVoon Weifeng 
16b9663b7cSVoon Weifeng /* SERDES defines */
17b9663b7cSVoon Weifeng #define SERDES_PLL_CLK		BIT(0)		/* PLL clk valid signal */
18017d6250SVoon Weifeng #define SERDES_PHY_RX_CLK	BIT(1)		/* PSE SGMII PHY rx clk */
19b9663b7cSVoon Weifeng #define SERDES_RST		BIT(2)		/* Serdes Reset */
20b9663b7cSVoon Weifeng #define SERDES_PWR_ST_MASK	GENMASK(6, 4)	/* Serdes Power state*/
2146682cb8SVoon Weifeng #define SERDES_RATE_MASK	GENMASK(9, 8)
2246682cb8SVoon Weifeng #define SERDES_PCLK_MASK	GENMASK(14, 12)	/* PCLK rate to PHY */
2346682cb8SVoon Weifeng #define SERDES_LINK_MODE_MASK	GENMASK(2, 1)
24b9663b7cSVoon Weifeng #define SERDES_PWR_ST_SHIFT	4
25b9663b7cSVoon Weifeng #define SERDES_PWR_ST_P0	0x0
26b9663b7cSVoon Weifeng #define SERDES_PWR_ST_P3	0x3
2746682cb8SVoon Weifeng #define SERDES_LINK_MODE_2G5	0x3
2846682cb8SVoon Weifeng #define SERSED_LINK_MODE_1G	0x2
2946682cb8SVoon Weifeng #define SERDES_PCLK_37p5MHZ	0x0
3046682cb8SVoon Weifeng #define SERDES_PCLK_70MHZ	0x1
3146682cb8SVoon Weifeng #define SERDES_RATE_PCIE_GEN1	0x0
3246682cb8SVoon Weifeng #define SERDES_RATE_PCIE_GEN2	0x1
3346682cb8SVoon Weifeng #define SERDES_RATE_PCIE_SHIFT	8
3446682cb8SVoon Weifeng #define SERDES_PCLK_SHIFT	12
35b9663b7cSVoon Weifeng 
36fb9349c4SWong Vee Khee #define INTEL_MGBE_ADHOC_ADDR	0x15
37fb9349c4SWong Vee Khee #define INTEL_MGBE_XPCS_ADDR	0x16
38fb9349c4SWong Vee Khee 
39fb9349c4SWong Vee Khee /* Cross-timestamping defines */
40fb9349c4SWong Vee Khee #define ART_CPUID_LEAF		0x15
41fb9349c4SWong Vee Khee #define EHL_PSE_ART_MHZ		19200000
42fb9349c4SWong Vee Khee 
43fb9349c4SWong Vee Khee /* Selection for PTP Clock Freq belongs to PSE & PCH GbE */
44fb9349c4SWong Vee Khee #define PSE_PTP_CLK_FREQ_MASK		(GMAC_GPO0 | GMAC_GPO3)
45fb9349c4SWong Vee Khee #define PSE_PTP_CLK_FREQ_19_2MHZ	(GMAC_GPO0)
46fb9349c4SWong Vee Khee #define PSE_PTP_CLK_FREQ_200MHZ		(GMAC_GPO0 | GMAC_GPO3)
47fb9349c4SWong Vee Khee #define PSE_PTP_CLK_FREQ_256MHZ		(0)
48fb9349c4SWong Vee Khee #define PCH_PTP_CLK_FREQ_MASK		(GMAC_GPO0)
49fb9349c4SWong Vee Khee #define PCH_PTP_CLK_FREQ_19_2MHZ	(GMAC_GPO0)
50fb9349c4SWong Vee Khee #define PCH_PTP_CLK_FREQ_200MHZ		(0)
51fb9349c4SWong Vee Khee 
52*a42f6b3fSChoong Yong Liang /* Modphy Register index */
53*a42f6b3fSChoong Yong Liang #define R_PCH_FIA_15_PCR_LOS1_REG_BASE			8
54*a42f6b3fSChoong Yong Liang #define R_PCH_FIA_15_PCR_LOS2_REG_BASE			9
55*a42f6b3fSChoong Yong Liang #define R_PCH_FIA_15_PCR_LOS3_REG_BASE			10
56*a42f6b3fSChoong Yong Liang #define R_PCH_FIA_15_PCR_LOS4_REG_BASE			11
57*a42f6b3fSChoong Yong Liang #define R_PCH_FIA_15_PCR_LOS5_REG_BASE			12
58*a42f6b3fSChoong Yong Liang #define B_PCH_FIA_PCR_L0O				GENMASK(3, 0)
59*a42f6b3fSChoong Yong Liang #define PID_MODPHY1_B_MODPHY_PCR_LCPLL_DWORD0		13
60*a42f6b3fSChoong Yong Liang #define PID_MODPHY1_N_MODPHY_PCR_LCPLL_DWORD2		14
61*a42f6b3fSChoong Yong Liang #define PID_MODPHY1_N_MODPHY_PCR_LCPLL_DWORD7		15
62*a42f6b3fSChoong Yong Liang #define PID_MODPHY1_N_MODPHY_PCR_LPPLL_DWORD10		16
63*a42f6b3fSChoong Yong Liang #define PID_MODPHY1_N_MODPHY_PCR_CMN_ANA_DWORD30	17
64*a42f6b3fSChoong Yong Liang #define PID_MODPHY3_B_MODPHY_PCR_LCPLL_DWORD0		18
65*a42f6b3fSChoong Yong Liang #define PID_MODPHY3_N_MODPHY_PCR_LCPLL_DWORD2		19
66*a42f6b3fSChoong Yong Liang #define PID_MODPHY3_N_MODPHY_PCR_LCPLL_DWORD7		20
67*a42f6b3fSChoong Yong Liang #define PID_MODPHY3_N_MODPHY_PCR_LPPLL_DWORD10		21
68*a42f6b3fSChoong Yong Liang #define PID_MODPHY3_N_MODPHY_PCR_CMN_ANA_DWORD30	22
69*a42f6b3fSChoong Yong Liang 
70*a42f6b3fSChoong Yong Liang #define B_MODPHY_PCR_LCPLL_DWORD0_1G		0x46AAAA41
71*a42f6b3fSChoong Yong Liang #define N_MODPHY_PCR_LCPLL_DWORD2_1G		0x00000139
72*a42f6b3fSChoong Yong Liang #define N_MODPHY_PCR_LCPLL_DWORD7_1G		0x002A0003
73*a42f6b3fSChoong Yong Liang #define N_MODPHY_PCR_LPPLL_DWORD10_1G		0x00170008
74*a42f6b3fSChoong Yong Liang #define N_MODPHY_PCR_CMN_ANA_DWORD30_1G		0x0000D4AC
75*a42f6b3fSChoong Yong Liang #define B_MODPHY_PCR_LCPLL_DWORD0_2P5G		0x58555551
76*a42f6b3fSChoong Yong Liang #define N_MODPHY_PCR_LCPLL_DWORD2_2P5G		0x0000012D
77*a42f6b3fSChoong Yong Liang #define N_MODPHY_PCR_LCPLL_DWORD7_2P5G		0x001F0003
78*a42f6b3fSChoong Yong Liang #define N_MODPHY_PCR_LPPLL_DWORD10_2P5G		0x00170008
79*a42f6b3fSChoong Yong Liang #define N_MODPHY_PCR_CMN_ANA_DWORD30_2P5G	0x8200ACAC
80*a42f6b3fSChoong Yong Liang 
81b9663b7cSVoon Weifeng #endif /* __DWMAC_INTEL_H__ */
82