xref: /linux/drivers/net/ethernet/stmicro/stmmac/dwmac-eic7700.c (revision 8f7aa3d3c7323f4ca2768a9e74ebbe359c4f8f88)
1ea77dbbdSShangjuan Wei // SPDX-License-Identifier: GPL-2.0
2ea77dbbdSShangjuan Wei /*
3ea77dbbdSShangjuan Wei  * Eswin DWC Ethernet linux driver
4ea77dbbdSShangjuan Wei  *
5ea77dbbdSShangjuan Wei  * Copyright 2025, Beijing ESWIN Computing Technology Co., Ltd.
6ea77dbbdSShangjuan Wei  *
7ea77dbbdSShangjuan Wei  * Authors:
8ea77dbbdSShangjuan Wei  *   Zhi Li <lizhi2@eswincomputing.com>
9ea77dbbdSShangjuan Wei  *   Shuang Liang <liangshuang@eswincomputing.com>
10ea77dbbdSShangjuan Wei  *   Shangjuan Wei <weishangjuan@eswincomputing.com>
11ea77dbbdSShangjuan Wei  */
12ea77dbbdSShangjuan Wei 
13ea77dbbdSShangjuan Wei #include <linux/platform_device.h>
14ea77dbbdSShangjuan Wei #include <linux/mfd/syscon.h>
15ea77dbbdSShangjuan Wei #include <linux/pm_runtime.h>
16ea77dbbdSShangjuan Wei #include <linux/stmmac.h>
17ea77dbbdSShangjuan Wei #include <linux/regmap.h>
18ea77dbbdSShangjuan Wei #include <linux/of.h>
19ea77dbbdSShangjuan Wei 
20ea77dbbdSShangjuan Wei #include "stmmac_platform.h"
21ea77dbbdSShangjuan Wei 
22ea77dbbdSShangjuan Wei /* eth_phy_ctrl_offset eth0:0x100 */
23ea77dbbdSShangjuan Wei #define EIC7700_ETH_TX_CLK_SEL		BIT(16)
24ea77dbbdSShangjuan Wei #define EIC7700_ETH_PHY_INTF_SELI	BIT(0)
25ea77dbbdSShangjuan Wei 
26ea77dbbdSShangjuan Wei /* eth_axi_lp_ctrl_offset eth0:0x108 */
27ea77dbbdSShangjuan Wei #define EIC7700_ETH_CSYSREQ_VAL		BIT(0)
28ea77dbbdSShangjuan Wei 
29ea77dbbdSShangjuan Wei /*
30ea77dbbdSShangjuan Wei  * TX/RX Clock Delay Bit Masks:
31ea77dbbdSShangjuan Wei  * - TX Delay: bits [14:8] — TX_CLK delay (unit: 0.1ns per bit)
32ea77dbbdSShangjuan Wei  * - RX Delay: bits [30:24] — RX_CLK delay (unit: 0.1ns per bit)
33ea77dbbdSShangjuan Wei  */
34ea77dbbdSShangjuan Wei #define EIC7700_ETH_TX_ADJ_DELAY	GENMASK(14, 8)
35ea77dbbdSShangjuan Wei #define EIC7700_ETH_RX_ADJ_DELAY	GENMASK(30, 24)
36ea77dbbdSShangjuan Wei 
37ea77dbbdSShangjuan Wei #define EIC7700_MAX_DELAY_UNIT 0x7F
38ea77dbbdSShangjuan Wei 
39ea77dbbdSShangjuan Wei static const char * const eic7700_clk_names[] = {
40ea77dbbdSShangjuan Wei 	"tx", "axi", "cfg",
41ea77dbbdSShangjuan Wei };
42ea77dbbdSShangjuan Wei 
43ea77dbbdSShangjuan Wei struct eic7700_qos_priv {
44ea77dbbdSShangjuan Wei 	struct plat_stmmacenet_data *plat_dat;
45ea77dbbdSShangjuan Wei };
46ea77dbbdSShangjuan Wei 
eic7700_clks_config(void * priv,bool enabled)47ea77dbbdSShangjuan Wei static int eic7700_clks_config(void *priv, bool enabled)
48ea77dbbdSShangjuan Wei {
49ea77dbbdSShangjuan Wei 	struct eic7700_qos_priv *dwc = (struct eic7700_qos_priv *)priv;
50ea77dbbdSShangjuan Wei 	struct plat_stmmacenet_data *plat = dwc->plat_dat;
51ea77dbbdSShangjuan Wei 	int ret = 0;
52ea77dbbdSShangjuan Wei 
53ea77dbbdSShangjuan Wei 	if (enabled)
54ea77dbbdSShangjuan Wei 		ret = clk_bulk_prepare_enable(plat->num_clks, plat->clks);
55ea77dbbdSShangjuan Wei 	else
56ea77dbbdSShangjuan Wei 		clk_bulk_disable_unprepare(plat->num_clks, plat->clks);
57ea77dbbdSShangjuan Wei 
58ea77dbbdSShangjuan Wei 	return ret;
59ea77dbbdSShangjuan Wei }
60ea77dbbdSShangjuan Wei 
eic7700_dwmac_init(struct device * dev,void * priv)61*85081accSRussell King (Oracle) static int eic7700_dwmac_init(struct device *dev, void *priv)
62ea77dbbdSShangjuan Wei {
63ea77dbbdSShangjuan Wei 	struct eic7700_qos_priv *dwc = priv;
64ea77dbbdSShangjuan Wei 
65ea77dbbdSShangjuan Wei 	return eic7700_clks_config(dwc, true);
66ea77dbbdSShangjuan Wei }
67ea77dbbdSShangjuan Wei 
eic7700_dwmac_exit(struct device * dev,void * priv)68*85081accSRussell King (Oracle) static void eic7700_dwmac_exit(struct device *dev, void *priv)
69ea77dbbdSShangjuan Wei {
70ea77dbbdSShangjuan Wei 	struct eic7700_qos_priv *dwc = priv;
71ea77dbbdSShangjuan Wei 
72ea77dbbdSShangjuan Wei 	eic7700_clks_config(dwc, false);
73ea77dbbdSShangjuan Wei }
74ea77dbbdSShangjuan Wei 
eic7700_dwmac_suspend(struct device * dev,void * priv)75ea77dbbdSShangjuan Wei static int eic7700_dwmac_suspend(struct device *dev, void *priv)
76ea77dbbdSShangjuan Wei {
77ea77dbbdSShangjuan Wei 	return pm_runtime_force_suspend(dev);
78ea77dbbdSShangjuan Wei }
79ea77dbbdSShangjuan Wei 
eic7700_dwmac_resume(struct device * dev,void * priv)80ea77dbbdSShangjuan Wei static int eic7700_dwmac_resume(struct device *dev, void *priv)
81ea77dbbdSShangjuan Wei {
82ea77dbbdSShangjuan Wei 	int ret;
83ea77dbbdSShangjuan Wei 
84ea77dbbdSShangjuan Wei 	ret = pm_runtime_force_resume(dev);
85ea77dbbdSShangjuan Wei 	if (ret)
86ea77dbbdSShangjuan Wei 		dev_err(dev, "%s failed: %d\n", __func__, ret);
87ea77dbbdSShangjuan Wei 
88ea77dbbdSShangjuan Wei 	return ret;
89ea77dbbdSShangjuan Wei }
90ea77dbbdSShangjuan Wei 
eic7700_dwmac_probe(struct platform_device * pdev)91ea77dbbdSShangjuan Wei static int eic7700_dwmac_probe(struct platform_device *pdev)
92ea77dbbdSShangjuan Wei {
93ea77dbbdSShangjuan Wei 	struct plat_stmmacenet_data *plat_dat;
94ea77dbbdSShangjuan Wei 	struct stmmac_resources stmmac_res;
95ea77dbbdSShangjuan Wei 	struct eic7700_qos_priv *dwc_priv;
96ea77dbbdSShangjuan Wei 	struct regmap *eic7700_hsp_regmap;
97ea77dbbdSShangjuan Wei 	u32 eth_axi_lp_ctrl_offset;
98ea77dbbdSShangjuan Wei 	u32 eth_phy_ctrl_offset;
99ea77dbbdSShangjuan Wei 	u32 eth_phy_ctrl_regset;
100ea77dbbdSShangjuan Wei 	u32 eth_rxd_dly_offset;
101ea77dbbdSShangjuan Wei 	u32 eth_dly_param = 0;
102ea77dbbdSShangjuan Wei 	u32 delay_ps;
103ea77dbbdSShangjuan Wei 	int i, ret;
104ea77dbbdSShangjuan Wei 
105ea77dbbdSShangjuan Wei 	ret = stmmac_get_platform_resources(pdev, &stmmac_res);
106ea77dbbdSShangjuan Wei 	if (ret)
107ea77dbbdSShangjuan Wei 		return dev_err_probe(&pdev->dev, ret,
108ea77dbbdSShangjuan Wei 				"failed to get resources\n");
109ea77dbbdSShangjuan Wei 
110ea77dbbdSShangjuan Wei 	plat_dat = devm_stmmac_probe_config_dt(pdev, stmmac_res.mac);
111ea77dbbdSShangjuan Wei 	if (IS_ERR(plat_dat))
112ea77dbbdSShangjuan Wei 		return dev_err_probe(&pdev->dev, PTR_ERR(plat_dat),
113ea77dbbdSShangjuan Wei 				"dt configuration failed\n");
114ea77dbbdSShangjuan Wei 
115ea77dbbdSShangjuan Wei 	dwc_priv = devm_kzalloc(&pdev->dev, sizeof(*dwc_priv), GFP_KERNEL);
116ea77dbbdSShangjuan Wei 	if (!dwc_priv)
117ea77dbbdSShangjuan Wei 		return -ENOMEM;
118ea77dbbdSShangjuan Wei 
119ea77dbbdSShangjuan Wei 	/* Read rx-internal-delay-ps and update rx_clk delay */
120ea77dbbdSShangjuan Wei 	if (!of_property_read_u32(pdev->dev.of_node,
121ea77dbbdSShangjuan Wei 				  "rx-internal-delay-ps", &delay_ps)) {
122ea77dbbdSShangjuan Wei 		u32 val = min(delay_ps / 100, EIC7700_MAX_DELAY_UNIT);
123ea77dbbdSShangjuan Wei 
124ea77dbbdSShangjuan Wei 		eth_dly_param &= ~EIC7700_ETH_RX_ADJ_DELAY;
125ea77dbbdSShangjuan Wei 		eth_dly_param |= FIELD_PREP(EIC7700_ETH_RX_ADJ_DELAY, val);
126ea77dbbdSShangjuan Wei 	} else {
127ea77dbbdSShangjuan Wei 		return dev_err_probe(&pdev->dev, -EINVAL,
128ea77dbbdSShangjuan Wei 			"missing required property rx-internal-delay-ps\n");
129ea77dbbdSShangjuan Wei 	}
130ea77dbbdSShangjuan Wei 
131ea77dbbdSShangjuan Wei 	/* Read tx-internal-delay-ps and update tx_clk delay */
132ea77dbbdSShangjuan Wei 	if (!of_property_read_u32(pdev->dev.of_node,
133ea77dbbdSShangjuan Wei 				  "tx-internal-delay-ps", &delay_ps)) {
134ea77dbbdSShangjuan Wei 		u32 val = min(delay_ps / 100, EIC7700_MAX_DELAY_UNIT);
135ea77dbbdSShangjuan Wei 
136ea77dbbdSShangjuan Wei 		eth_dly_param &= ~EIC7700_ETH_TX_ADJ_DELAY;
137ea77dbbdSShangjuan Wei 		eth_dly_param |= FIELD_PREP(EIC7700_ETH_TX_ADJ_DELAY, val);
138ea77dbbdSShangjuan Wei 	} else {
139ea77dbbdSShangjuan Wei 		return dev_err_probe(&pdev->dev, -EINVAL,
140ea77dbbdSShangjuan Wei 			"missing required property tx-internal-delay-ps\n");
141ea77dbbdSShangjuan Wei 	}
142ea77dbbdSShangjuan Wei 
143ea77dbbdSShangjuan Wei 	eic7700_hsp_regmap = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
144ea77dbbdSShangjuan Wei 							     "eswin,hsp-sp-csr");
145ea77dbbdSShangjuan Wei 	if (IS_ERR(eic7700_hsp_regmap))
146ea77dbbdSShangjuan Wei 		return dev_err_probe(&pdev->dev,
147ea77dbbdSShangjuan Wei 				PTR_ERR(eic7700_hsp_regmap),
148ea77dbbdSShangjuan Wei 				"Failed to get hsp-sp-csr regmap\n");
149ea77dbbdSShangjuan Wei 
150ea77dbbdSShangjuan Wei 	ret = of_property_read_u32_index(pdev->dev.of_node,
151ea77dbbdSShangjuan Wei 					 "eswin,hsp-sp-csr",
152ea77dbbdSShangjuan Wei 					 1, &eth_phy_ctrl_offset);
153ea77dbbdSShangjuan Wei 	if (ret)
154ea77dbbdSShangjuan Wei 		return dev_err_probe(&pdev->dev, ret,
155ea77dbbdSShangjuan Wei 				     "can't get eth_phy_ctrl_offset\n");
156ea77dbbdSShangjuan Wei 
157ea77dbbdSShangjuan Wei 	regmap_read(eic7700_hsp_regmap, eth_phy_ctrl_offset,
158ea77dbbdSShangjuan Wei 		    &eth_phy_ctrl_regset);
159ea77dbbdSShangjuan Wei 	eth_phy_ctrl_regset |=
160ea77dbbdSShangjuan Wei 		(EIC7700_ETH_TX_CLK_SEL | EIC7700_ETH_PHY_INTF_SELI);
161ea77dbbdSShangjuan Wei 	regmap_write(eic7700_hsp_regmap, eth_phy_ctrl_offset,
162ea77dbbdSShangjuan Wei 		     eth_phy_ctrl_regset);
163ea77dbbdSShangjuan Wei 
164ea77dbbdSShangjuan Wei 	ret = of_property_read_u32_index(pdev->dev.of_node,
165ea77dbbdSShangjuan Wei 					 "eswin,hsp-sp-csr",
166ea77dbbdSShangjuan Wei 					 2, &eth_axi_lp_ctrl_offset);
167ea77dbbdSShangjuan Wei 	if (ret)
168ea77dbbdSShangjuan Wei 		return dev_err_probe(&pdev->dev, ret,
169ea77dbbdSShangjuan Wei 				     "can't get eth_axi_lp_ctrl_offset\n");
170ea77dbbdSShangjuan Wei 
171ea77dbbdSShangjuan Wei 	regmap_write(eic7700_hsp_regmap, eth_axi_lp_ctrl_offset,
172ea77dbbdSShangjuan Wei 		     EIC7700_ETH_CSYSREQ_VAL);
173ea77dbbdSShangjuan Wei 
174ea77dbbdSShangjuan Wei 	ret = of_property_read_u32_index(pdev->dev.of_node,
175ea77dbbdSShangjuan Wei 					 "eswin,hsp-sp-csr",
176ea77dbbdSShangjuan Wei 					 3, &eth_rxd_dly_offset);
177ea77dbbdSShangjuan Wei 	if (ret)
178ea77dbbdSShangjuan Wei 		return dev_err_probe(&pdev->dev, ret,
179ea77dbbdSShangjuan Wei 				     "can't get eth_rxd_dly_offset\n");
180ea77dbbdSShangjuan Wei 
181ea77dbbdSShangjuan Wei 	regmap_write(eic7700_hsp_regmap, eth_rxd_dly_offset,
182ea77dbbdSShangjuan Wei 		     eth_dly_param);
183ea77dbbdSShangjuan Wei 
184ea77dbbdSShangjuan Wei 	plat_dat->num_clks = ARRAY_SIZE(eic7700_clk_names);
185ea77dbbdSShangjuan Wei 	plat_dat->clks = devm_kcalloc(&pdev->dev,
186ea77dbbdSShangjuan Wei 				      plat_dat->num_clks,
187ea77dbbdSShangjuan Wei 				      sizeof(*plat_dat->clks),
188ea77dbbdSShangjuan Wei 				      GFP_KERNEL);
189ea77dbbdSShangjuan Wei 	if (!plat_dat->clks)
190ea77dbbdSShangjuan Wei 		return -ENOMEM;
191ea77dbbdSShangjuan Wei 
192ea77dbbdSShangjuan Wei 	for (i = 0; i < ARRAY_SIZE(eic7700_clk_names); i++)
193ea77dbbdSShangjuan Wei 		plat_dat->clks[i].id = eic7700_clk_names[i];
194ea77dbbdSShangjuan Wei 
195ea77dbbdSShangjuan Wei 	ret = devm_clk_bulk_get_optional(&pdev->dev,
196ea77dbbdSShangjuan Wei 					 plat_dat->num_clks,
197ea77dbbdSShangjuan Wei 					 plat_dat->clks);
198ea77dbbdSShangjuan Wei 	if (ret)
199ea77dbbdSShangjuan Wei 		return dev_err_probe(&pdev->dev, ret,
200ea77dbbdSShangjuan Wei 				     "Failed to get clocks\n");
201ea77dbbdSShangjuan Wei 
202ea77dbbdSShangjuan Wei 	plat_dat->clk_tx_i = stmmac_pltfr_find_clk(plat_dat, "tx");
203ea77dbbdSShangjuan Wei 	plat_dat->set_clk_tx_rate = stmmac_set_clk_tx_rate;
204ea77dbbdSShangjuan Wei 	plat_dat->clks_config = eic7700_clks_config;
205ea77dbbdSShangjuan Wei 	plat_dat->bsp_priv = dwc_priv;
206ea77dbbdSShangjuan Wei 	dwc_priv->plat_dat = plat_dat;
207ea77dbbdSShangjuan Wei 	plat_dat->init = eic7700_dwmac_init;
208ea77dbbdSShangjuan Wei 	plat_dat->exit = eic7700_dwmac_exit;
209ea77dbbdSShangjuan Wei 	plat_dat->suspend = eic7700_dwmac_suspend;
210ea77dbbdSShangjuan Wei 	plat_dat->resume = eic7700_dwmac_resume;
211ea77dbbdSShangjuan Wei 
212ea77dbbdSShangjuan Wei 	return devm_stmmac_pltfr_probe(pdev, plat_dat, &stmmac_res);
213ea77dbbdSShangjuan Wei }
214ea77dbbdSShangjuan Wei 
215ea77dbbdSShangjuan Wei static const struct of_device_id eic7700_dwmac_match[] = {
216ea77dbbdSShangjuan Wei 	{ .compatible = "eswin,eic7700-qos-eth" },
217ea77dbbdSShangjuan Wei 	{ }
218ea77dbbdSShangjuan Wei };
219ea77dbbdSShangjuan Wei MODULE_DEVICE_TABLE(of, eic7700_dwmac_match);
220ea77dbbdSShangjuan Wei 
221ea77dbbdSShangjuan Wei static struct platform_driver eic7700_dwmac_driver = {
222ea77dbbdSShangjuan Wei 	.probe  = eic7700_dwmac_probe,
223ea77dbbdSShangjuan Wei 	.driver = {
224ea77dbbdSShangjuan Wei 		.name           = "eic7700-eth-dwmac",
225ea77dbbdSShangjuan Wei 		.pm             = &stmmac_pltfr_pm_ops,
226ea77dbbdSShangjuan Wei 		.of_match_table = eic7700_dwmac_match,
227ea77dbbdSShangjuan Wei 	},
228ea77dbbdSShangjuan Wei };
229ea77dbbdSShangjuan Wei module_platform_driver(eic7700_dwmac_driver);
230ea77dbbdSShangjuan Wei 
231ea77dbbdSShangjuan Wei MODULE_AUTHOR("Zhi Li <lizhi2@eswincomputing.com>");
232ea77dbbdSShangjuan Wei MODULE_AUTHOR("Shuang Liang <liangshuang@eswincomputing.com>");
233ea77dbbdSShangjuan Wei MODULE_AUTHOR("Shangjuan Wei <weishangjuan@eswincomputing.com>");
234ea77dbbdSShangjuan Wei MODULE_DESCRIPTION("Eswin eic7700 qos ethernet driver");
235ea77dbbdSShangjuan Wei MODULE_LICENSE("GPL");
236