1d71d8381SJian Shen // SPDX-License-Identifier: GPL-2.0+ 2d71d8381SJian Shen // Copyright (c) 2016-2017 Hisilicon Limited. 346a3df9fSSalil 446a3df9fSSalil #ifndef __HCLGE_MAIN_H 546a3df9fSSalil #define __HCLGE_MAIN_H 646a3df9fSSalil #include <linux/fs.h> 746a3df9fSSalil #include <linux/types.h> 846a3df9fSSalil #include <linux/phy.h> 9dc8131d8SYunsheng Lin #include <linux/if_vlan.h> 10a6345787SWeihang Li #include <linux/kfifo.h> 11dc8131d8SYunsheng Lin 1246a3df9fSSalil #include "hclge_cmd.h" 1346a3df9fSSalil #include "hnae3.h" 1446a3df9fSSalil 153c7624d8SXi Wang #define HCLGE_MOD_VERSION "1.0" 1646a3df9fSSalil #define HCLGE_DRIVER_NAME "hclge" 1746a3df9fSSalil 1839932473SJian Shen #define HCLGE_MAX_PF_NUM 8 1939932473SJian Shen 20d174ea75Sliuzhongzhu #define HCLGE_RD_FIRST_STATS_NUM 2 21d174ea75Sliuzhongzhu #define HCLGE_RD_OTHER_STATS_NUM 4 22d174ea75Sliuzhongzhu 2346a3df9fSSalil #define HCLGE_INVALID_VPORT 0xffff 2446a3df9fSSalil 2546a3df9fSSalil #define HCLGE_PF_CFG_BLOCK_SIZE 32 2646a3df9fSSalil #define HCLGE_PF_CFG_DESC_NUM \ 2746a3df9fSSalil (HCLGE_PF_CFG_BLOCK_SIZE / HCLGE_CFG_RD_LEN_BYTES) 2846a3df9fSSalil 2946a3df9fSSalil #define HCLGE_VECTOR_REG_BASE 0x20000 30466b0c00SLipeng #define HCLGE_MISC_VECTOR_REG_BASE 0x20400 3146a3df9fSSalil 3246a3df9fSSalil #define HCLGE_VECTOR_REG_OFFSET 0x4 3346a3df9fSSalil #define HCLGE_VECTOR_VF_OFFSET 0x100000 3446a3df9fSSalil 35ea4750caSJian Shen #define HCLGE_CMDQ_TX_ADDR_L_REG 0x27000 36ea4750caSJian Shen #define HCLGE_CMDQ_TX_ADDR_H_REG 0x27004 37ea4750caSJian Shen #define HCLGE_CMDQ_TX_DEPTH_REG 0x27008 38ea4750caSJian Shen #define HCLGE_CMDQ_TX_TAIL_REG 0x27010 39ea4750caSJian Shen #define HCLGE_CMDQ_TX_HEAD_REG 0x27014 40ea4750caSJian Shen #define HCLGE_CMDQ_RX_ADDR_L_REG 0x27018 41ea4750caSJian Shen #define HCLGE_CMDQ_RX_ADDR_H_REG 0x2701C 42ea4750caSJian Shen #define HCLGE_CMDQ_RX_DEPTH_REG 0x27020 43ea4750caSJian Shen #define HCLGE_CMDQ_RX_TAIL_REG 0x27024 44ea4750caSJian Shen #define HCLGE_CMDQ_RX_HEAD_REG 0x27028 45ea4750caSJian Shen #define HCLGE_CMDQ_INTR_SRC_REG 0x27100 46ea4750caSJian Shen #define HCLGE_CMDQ_INTR_STS_REG 0x27104 47ea4750caSJian Shen #define HCLGE_CMDQ_INTR_EN_REG 0x27108 48ea4750caSJian Shen #define HCLGE_CMDQ_INTR_GEN_REG 0x2710C 49ea4750caSJian Shen 50ea4750caSJian Shen /* bar registers for common func */ 51ea4750caSJian Shen #define HCLGE_VECTOR0_OTER_EN_REG 0x20600 52ea4750caSJian Shen #define HCLGE_RAS_OTHER_STS_REG 0x20B00 53ea4750caSJian Shen #define HCLGE_FUNC_RESET_STS_REG 0x20C00 54ea4750caSJian Shen #define HCLGE_GRO_EN_REG 0x28000 55ea4750caSJian Shen 56ea4750caSJian Shen /* bar registers for rcb */ 57ea4750caSJian Shen #define HCLGE_RING_RX_ADDR_L_REG 0x80000 58ea4750caSJian Shen #define HCLGE_RING_RX_ADDR_H_REG 0x80004 59ea4750caSJian Shen #define HCLGE_RING_RX_BD_NUM_REG 0x80008 60ea4750caSJian Shen #define HCLGE_RING_RX_BD_LENGTH_REG 0x8000C 61ea4750caSJian Shen #define HCLGE_RING_RX_MERGE_EN_REG 0x80014 62ea4750caSJian Shen #define HCLGE_RING_RX_TAIL_REG 0x80018 63ea4750caSJian Shen #define HCLGE_RING_RX_HEAD_REG 0x8001C 64ea4750caSJian Shen #define HCLGE_RING_RX_FBD_NUM_REG 0x80020 65ea4750caSJian Shen #define HCLGE_RING_RX_OFFSET_REG 0x80024 66ea4750caSJian Shen #define HCLGE_RING_RX_FBD_OFFSET_REG 0x80028 67ea4750caSJian Shen #define HCLGE_RING_RX_STASH_REG 0x80030 68ea4750caSJian Shen #define HCLGE_RING_RX_BD_ERR_REG 0x80034 69ea4750caSJian Shen #define HCLGE_RING_TX_ADDR_L_REG 0x80040 70ea4750caSJian Shen #define HCLGE_RING_TX_ADDR_H_REG 0x80044 71ea4750caSJian Shen #define HCLGE_RING_TX_BD_NUM_REG 0x80048 72ea4750caSJian Shen #define HCLGE_RING_TX_PRIORITY_REG 0x8004C 73ea4750caSJian Shen #define HCLGE_RING_TX_TC_REG 0x80050 74ea4750caSJian Shen #define HCLGE_RING_TX_MERGE_EN_REG 0x80054 75ea4750caSJian Shen #define HCLGE_RING_TX_TAIL_REG 0x80058 76ea4750caSJian Shen #define HCLGE_RING_TX_HEAD_REG 0x8005C 77ea4750caSJian Shen #define HCLGE_RING_TX_FBD_NUM_REG 0x80060 78ea4750caSJian Shen #define HCLGE_RING_TX_OFFSET_REG 0x80064 79ea4750caSJian Shen #define HCLGE_RING_TX_EBD_NUM_REG 0x80068 80ea4750caSJian Shen #define HCLGE_RING_TX_EBD_OFFSET_REG 0x80070 81ea4750caSJian Shen #define HCLGE_RING_TX_BD_ERR_REG 0x80074 82ea4750caSJian Shen #define HCLGE_RING_EN_REG 0x80090 83ea4750caSJian Shen 84ea4750caSJian Shen /* bar registers for tqp interrupt */ 85ea4750caSJian Shen #define HCLGE_TQP_INTR_CTRL_REG 0x20000 86ea4750caSJian Shen #define HCLGE_TQP_INTR_GL0_REG 0x20100 87ea4750caSJian Shen #define HCLGE_TQP_INTR_GL1_REG 0x20200 88ea4750caSJian Shen #define HCLGE_TQP_INTR_GL2_REG 0x20300 89ea4750caSJian Shen #define HCLGE_TQP_INTR_RL_REG 0x20900 90ea4750caSJian Shen 9146a3df9fSSalil #define HCLGE_RSS_IND_TBL_SIZE 512 925392902dSYunsheng Lin #define HCLGE_RSS_SET_BITMAP_MSK GENMASK(15, 0) 9346a3df9fSSalil #define HCLGE_RSS_KEY_SIZE 40 9446a3df9fSSalil #define HCLGE_RSS_HASH_ALGO_TOEPLITZ 0 9546a3df9fSSalil #define HCLGE_RSS_HASH_ALGO_SIMPLE 1 9646a3df9fSSalil #define HCLGE_RSS_HASH_ALGO_SYMMETRIC 2 97c79301d8SJian Shen #define HCLGE_RSS_HASH_ALGO_MASK GENMASK(3, 0) 9846a3df9fSSalil #define HCLGE_RSS_CFG_TBL_NUM \ 9946a3df9fSSalil (HCLGE_RSS_IND_TBL_SIZE / HCLGE_RSS_CFG_TBL_SIZE) 10046a3df9fSSalil 101f7db940aSLipeng #define HCLGE_RSS_INPUT_TUPLE_OTHER GENMASK(3, 0) 102f7db940aSLipeng #define HCLGE_RSS_INPUT_TUPLE_SCTP GENMASK(4, 0) 103f7db940aSLipeng #define HCLGE_D_PORT_BIT BIT(0) 104f7db940aSLipeng #define HCLGE_S_PORT_BIT BIT(1) 105f7db940aSLipeng #define HCLGE_D_IP_BIT BIT(2) 106f7db940aSLipeng #define HCLGE_S_IP_BIT BIT(3) 107f7db940aSLipeng #define HCLGE_V_TAG_BIT BIT(4) 108f7db940aSLipeng 10946a3df9fSSalil #define HCLGE_RSS_TC_SIZE_0 1 11046a3df9fSSalil #define HCLGE_RSS_TC_SIZE_1 2 11146a3df9fSSalil #define HCLGE_RSS_TC_SIZE_2 4 11246a3df9fSSalil #define HCLGE_RSS_TC_SIZE_3 8 11346a3df9fSSalil #define HCLGE_RSS_TC_SIZE_4 16 11446a3df9fSSalil #define HCLGE_RSS_TC_SIZE_5 32 11546a3df9fSSalil #define HCLGE_RSS_TC_SIZE_6 64 11646a3df9fSSalil #define HCLGE_RSS_TC_SIZE_7 128 11746a3df9fSSalil 11839932473SJian Shen #define HCLGE_UMV_TBL_SIZE 3072 11939932473SJian Shen #define HCLGE_DEFAULT_UMV_SPACE_PER_PF \ 12039932473SJian Shen (HCLGE_UMV_TBL_SIZE / HCLGE_MAX_PF_NUM) 12139932473SJian Shen 12246a3df9fSSalil #define HCLGE_TQP_RESET_TRY_TIMES 10 12346a3df9fSSalil 12446a3df9fSSalil #define HCLGE_PHY_PAGE_MDIX 0 12546a3df9fSSalil #define HCLGE_PHY_PAGE_COPPER 0 12646a3df9fSSalil 12746a3df9fSSalil /* Page Selection Reg. */ 12846a3df9fSSalil #define HCLGE_PHY_PAGE_REG 22 12946a3df9fSSalil 13046a3df9fSSalil /* Copper Specific Control Register */ 13146a3df9fSSalil #define HCLGE_PHY_CSC_REG 16 13246a3df9fSSalil 13346a3df9fSSalil /* Copper Specific Status Register */ 13446a3df9fSSalil #define HCLGE_PHY_CSS_REG 17 13546a3df9fSSalil 136a10829c4SJian Shen #define HCLGE_PHY_MDIX_CTRL_S 5 1375392902dSYunsheng Lin #define HCLGE_PHY_MDIX_CTRL_M GENMASK(6, 5) 13846a3df9fSSalil 139a10829c4SJian Shen #define HCLGE_PHY_MDIX_STATUS_B 6 140a10829c4SJian Shen #define HCLGE_PHY_SPEED_DUP_RESOLVE_B 11 14146a3df9fSSalil 1425f6ea83fSPeng Li /* Factor used to calculate offset and bitmap of VF num */ 1435f6ea83fSPeng Li #define HCLGE_VF_NUM_PER_CMD 64 1445f6ea83fSPeng Li #define HCLGE_VF_NUM_PER_BYTE 8 1455f6ea83fSPeng Li 14611732868SJian Shen enum HLCGE_PORT_TYPE { 14711732868SJian Shen HOST_PORT, 14811732868SJian Shen NETWORK_PORT 14911732868SJian Shen }; 15011732868SJian Shen 15111732868SJian Shen #define HCLGE_PF_ID_S 0 15211732868SJian Shen #define HCLGE_PF_ID_M GENMASK(2, 0) 15311732868SJian Shen #define HCLGE_VF_ID_S 3 15411732868SJian Shen #define HCLGE_VF_ID_M GENMASK(10, 3) 15511732868SJian Shen #define HCLGE_PORT_TYPE_B 11 15611732868SJian Shen #define HCLGE_NETWORK_PORT_ID_S 0 15711732868SJian Shen #define HCLGE_NETWORK_PORT_ID_M GENMASK(3, 0) 15811732868SJian Shen 1594ed340abSLipeng /* Reset related Registers */ 1606dd22bbcSHuazhong Tan #define HCLGE_PF_OTHER_INT_REG 0x20600 1614ed340abSLipeng #define HCLGE_MISC_RESET_STS_REG 0x20700 1629ca8d1a7SHuazhong Tan #define HCLGE_MISC_VECTOR_INT_STS 0x20800 1634ed340abSLipeng #define HCLGE_GLOBAL_RESET_REG 0x20A00 164f8a91784SJian Shen #define HCLGE_GLOBAL_RESET_BIT 0 165f8a91784SJian Shen #define HCLGE_CORE_RESET_BIT 1 16665e41e7eSHuazhong Tan #define HCLGE_IMP_RESET_BIT 2 1674ed340abSLipeng #define HCLGE_FUN_RST_ING 0x20C00 1684ed340abSLipeng #define HCLGE_FUN_RST_ING_B 0 1694ed340abSLipeng 1704ed340abSLipeng /* Vector0 register bits define */ 1714ed340abSLipeng #define HCLGE_VECTOR0_GLOBALRESET_INT_B 5 1724ed340abSLipeng #define HCLGE_VECTOR0_CORERESET_INT_B 6 1734ed340abSLipeng #define HCLGE_VECTOR0_IMPRESET_INT_B 7 1744ed340abSLipeng 175c1a81619SSalil Mehta /* Vector0 interrupt CMDQ event source register(RW) */ 176c1a81619SSalil Mehta #define HCLGE_VECTOR0_CMDQ_SRC_REG 0x27100 177c1a81619SSalil Mehta /* CMDQ register bits for RX event(=MBX event) */ 178c1a81619SSalil Mehta #define HCLGE_VECTOR0_RX_CMDQ_INT_B 1 179c1a81619SSalil Mehta 1806dd22bbcSHuazhong Tan #define HCLGE_VECTOR0_IMP_RESET_INT_B 1 1816dd22bbcSHuazhong Tan 1822866ccb2SFuyun Liang #define HCLGE_MAC_DEFAULT_FRAME \ 183a0b43717SYunsheng Lin (ETH_HLEN + ETH_FCS_LEN + 2 * VLAN_HLEN + ETH_DATA_LEN) 1842866ccb2SFuyun Liang #define HCLGE_MAC_MIN_FRAME 64 1852866ccb2SFuyun Liang #define HCLGE_MAC_MAX_FRAME 9728 1862866ccb2SFuyun Liang 1870979aa0bSFuyun Liang #define HCLGE_SUPPORT_1G_BIT BIT(0) 1880979aa0bSFuyun Liang #define HCLGE_SUPPORT_10G_BIT BIT(1) 1890979aa0bSFuyun Liang #define HCLGE_SUPPORT_25G_BIT BIT(2) 1900979aa0bSFuyun Liang #define HCLGE_SUPPORT_50G_BIT BIT(3) 1910979aa0bSFuyun Liang #define HCLGE_SUPPORT_100G_BIT BIT(4) 19288d10bd6SJian Shen /* to be compatible with exsit board */ 19388d10bd6SJian Shen #define HCLGE_SUPPORT_40G_BIT BIT(5) 194f18635d5SJian Shen #define HCLGE_SUPPORT_100M_BIT BIT(6) 195f18635d5SJian Shen #define HCLGE_SUPPORT_10M_BIT BIT(7) 196f18635d5SJian Shen #define HCLGE_SUPPORT_GE \ 197f18635d5SJian Shen (HCLGE_SUPPORT_1G_BIT | HCLGE_SUPPORT_100M_BIT | HCLGE_SUPPORT_10M_BIT) 1980979aa0bSFuyun Liang 19946a3df9fSSalil enum HCLGE_DEV_STATE { 20046a3df9fSSalil HCLGE_STATE_REINITING, 20146a3df9fSSalil HCLGE_STATE_DOWN, 20246a3df9fSSalil HCLGE_STATE_DISABLED, 20346a3df9fSSalil HCLGE_STATE_REMOVING, 204bd9109c9SHuazhong Tan HCLGE_STATE_NIC_REGISTERED, 2052a0bfc36SHuazhong Tan HCLGE_STATE_ROCE_REGISTERED, 20646a3df9fSSalil HCLGE_STATE_SERVICE_INITED, 20746a3df9fSSalil HCLGE_STATE_SERVICE_SCHED, 208cb1b9f77SSalil Mehta HCLGE_STATE_RST_SERVICE_SCHED, 209cb1b9f77SSalil Mehta HCLGE_STATE_RST_HANDLING, 210c1a81619SSalil Mehta HCLGE_STATE_MBX_SERVICE_SCHED, 21146a3df9fSSalil HCLGE_STATE_MBX_HANDLING, 212c5f65480SJian Shen HCLGE_STATE_STATISTICS_UPDATING, 2138d40854fSHuazhong Tan HCLGE_STATE_CMD_DISABLE, 21446a3df9fSSalil HCLGE_STATE_MAX 21546a3df9fSSalil }; 21646a3df9fSSalil 217ca1d7669SSalil Mehta enum hclge_evt_cause { 218ca1d7669SSalil Mehta HCLGE_VECTOR0_EVENT_RST, 219ca1d7669SSalil Mehta HCLGE_VECTOR0_EVENT_MBX, 220f6162d44SSalil Mehta HCLGE_VECTOR0_EVENT_ERR, 221ca1d7669SSalil Mehta HCLGE_VECTOR0_EVENT_OTHER, 222ca1d7669SSalil Mehta }; 223ca1d7669SSalil Mehta 22446a3df9fSSalil #define HCLGE_MPF_ENBALE 1 22546a3df9fSSalil 22646a3df9fSSalil enum HCLGE_MAC_SPEED { 2275d497936SPeng Li HCLGE_MAC_SPEED_UNKNOWN = 0, /* unknown */ 22846a3df9fSSalil HCLGE_MAC_SPEED_10M = 10, /* 10 Mbps */ 22946a3df9fSSalil HCLGE_MAC_SPEED_100M = 100, /* 100 Mbps */ 23046a3df9fSSalil HCLGE_MAC_SPEED_1G = 1000, /* 1000 Mbps = 1 Gbps */ 23146a3df9fSSalil HCLGE_MAC_SPEED_10G = 10000, /* 10000 Mbps = 10 Gbps */ 23246a3df9fSSalil HCLGE_MAC_SPEED_25G = 25000, /* 25000 Mbps = 25 Gbps */ 23346a3df9fSSalil HCLGE_MAC_SPEED_40G = 40000, /* 40000 Mbps = 40 Gbps */ 23446a3df9fSSalil HCLGE_MAC_SPEED_50G = 50000, /* 50000 Mbps = 50 Gbps */ 23546a3df9fSSalil HCLGE_MAC_SPEED_100G = 100000 /* 100000 Mbps = 100 Gbps */ 23646a3df9fSSalil }; 23746a3df9fSSalil 23846a3df9fSSalil enum HCLGE_MAC_DUPLEX { 23946a3df9fSSalil HCLGE_MAC_HALF, 24046a3df9fSSalil HCLGE_MAC_FULL 24146a3df9fSSalil }; 24246a3df9fSSalil 24388d10bd6SJian Shen #define QUERY_SFP_SPEED 0 24488d10bd6SJian Shen #define QUERY_ACTIVE_SPEED 1 24588d10bd6SJian Shen 24646a3df9fSSalil struct hclge_mac { 24746a3df9fSSalil u8 phy_addr; 24846a3df9fSSalil u8 flag; 24988d10bd6SJian Shen u8 media_type; /* port media type, e.g. fibre/copper/backplane */ 25046a3df9fSSalil u8 mac_addr[ETH_ALEN]; 25146a3df9fSSalil u8 autoneg; 25246a3df9fSSalil u8 duplex; 25388d10bd6SJian Shen u8 support_autoneg; 25488d10bd6SJian Shen u8 speed_type; /* 0: sfp speed, 1: active speed */ 25546a3df9fSSalil u32 speed; 25688d10bd6SJian Shen u32 speed_ability; /* speed ability supported by current media */ 25788d10bd6SJian Shen u32 module_type; /* sub media type, e.g. kr/cr/sr/lr */ 2587e6ec914SJian Shen u32 fec_mode; /* active fec mode */ 2597e6ec914SJian Shen u32 user_fec_mode; 2607e6ec914SJian Shen u32 fec_ability; 26146a3df9fSSalil int link; /* store the link status of mac & phy (if phy exit) */ 26246a3df9fSSalil struct phy_device *phydev; 26346a3df9fSSalil struct mii_bus *mdio_bus; 26446a3df9fSSalil phy_interface_t phy_if; 2650979aa0bSFuyun Liang __ETHTOOL_DECLARE_LINK_MODE_MASK(supported); 2660979aa0bSFuyun Liang __ETHTOOL_DECLARE_LINK_MODE_MASK(advertising); 26746a3df9fSSalil }; 26846a3df9fSSalil 26946a3df9fSSalil struct hclge_hw { 27046a3df9fSSalil void __iomem *io_base; 27146a3df9fSSalil struct hclge_mac mac; 27246a3df9fSSalil int num_vec; 27346a3df9fSSalil struct hclge_cmq cmq; 27446a3df9fSSalil }; 27546a3df9fSSalil 27646a3df9fSSalil /* TQP stats */ 27746a3df9fSSalil struct hlcge_tqp_stats { 27846a3df9fSSalil /* query_tqp_tx_queue_statistics ,opcode id: 0x0B03 */ 27946a3df9fSSalil u64 rcb_tx_ring_pktnum_rcd; /* 32bit */ 28046a3df9fSSalil /* query_tqp_rx_queue_statistics ,opcode id: 0x0B13 */ 28146a3df9fSSalil u64 rcb_rx_ring_pktnum_rcd; /* 32bit */ 28246a3df9fSSalil }; 28346a3df9fSSalil 28446a3df9fSSalil struct hclge_tqp { 285fdace1bcSJian Shen /* copy of device pointer from pci_dev, 286fdace1bcSJian Shen * used when perform DMA mapping 287fdace1bcSJian Shen */ 288fdace1bcSJian Shen struct device *dev; 28946a3df9fSSalil struct hnae3_queue q; 29046a3df9fSSalil struct hlcge_tqp_stats tqp_stats; 29146a3df9fSSalil u16 index; /* Global index in a NIC controller */ 29246a3df9fSSalil 29346a3df9fSSalil bool alloced; 29446a3df9fSSalil }; 29546a3df9fSSalil 29646a3df9fSSalil enum hclge_fc_mode { 29746a3df9fSSalil HCLGE_FC_NONE, 29846a3df9fSSalil HCLGE_FC_RX_PAUSE, 29946a3df9fSSalil HCLGE_FC_TX_PAUSE, 30046a3df9fSSalil HCLGE_FC_FULL, 30146a3df9fSSalil HCLGE_FC_PFC, 30246a3df9fSSalil HCLGE_FC_DEFAULT 30346a3df9fSSalil }; 30446a3df9fSSalil 30546a3df9fSSalil #define HCLGE_PG_NUM 4 30646a3df9fSSalil #define HCLGE_SCH_MODE_SP 0 30746a3df9fSSalil #define HCLGE_SCH_MODE_DWRR 1 30846a3df9fSSalil struct hclge_pg_info { 30946a3df9fSSalil u8 pg_id; 31046a3df9fSSalil u8 pg_sch_mode; /* 0: sp; 1: dwrr */ 31146a3df9fSSalil u8 tc_bit_map; 31246a3df9fSSalil u32 bw_limit; 31346a3df9fSSalil u8 tc_dwrr[HNAE3_MAX_TC]; 31446a3df9fSSalil }; 31546a3df9fSSalil 31646a3df9fSSalil struct hclge_tc_info { 31746a3df9fSSalil u8 tc_id; 31846a3df9fSSalil u8 tc_sch_mode; /* 0: sp; 1: dwrr */ 31946a3df9fSSalil u8 pgid; 32046a3df9fSSalil u32 bw_limit; 32146a3df9fSSalil }; 32246a3df9fSSalil 32346a3df9fSSalil struct hclge_cfg { 32446a3df9fSSalil u8 vmdq_vport_num; 32546a3df9fSSalil u8 tc_num; 32646a3df9fSSalil u16 tqp_desc_num; 32746a3df9fSSalil u16 rx_buf_len; 3280e7a40cdSPeng Li u16 rss_size_max; 32946a3df9fSSalil u8 phy_addr; 33046a3df9fSSalil u8 media_type; 33146a3df9fSSalil u8 mac_addr[ETH_ALEN]; 33246a3df9fSSalil u8 default_speed; 33346a3df9fSSalil u32 numa_node_map; 3340979aa0bSFuyun Liang u8 speed_ability; 33539932473SJian Shen u16 umv_space; 33646a3df9fSSalil }; 33746a3df9fSSalil 33846a3df9fSSalil struct hclge_tm_info { 33946a3df9fSSalil u8 num_tc; 34046a3df9fSSalil u8 num_pg; /* It must be 1 if vNET-Base schd */ 34146a3df9fSSalil u8 pg_dwrr[HCLGE_PG_NUM]; 342c5795c53SYunsheng Lin u8 prio_tc[HNAE3_MAX_USER_PRIO]; 34346a3df9fSSalil struct hclge_pg_info pg_info[HCLGE_PG_NUM]; 34446a3df9fSSalil struct hclge_tc_info tc_info[HNAE3_MAX_TC]; 34546a3df9fSSalil enum hclge_fc_mode fc_mode; 34646a3df9fSSalil u8 hw_pfc_map; /* Allow for packet drop or not on this TC */ 347d3ad430aSYunsheng Lin u8 pfc_en; /* PFC enabled or not for user priority */ 34846a3df9fSSalil }; 34946a3df9fSSalil 35046a3df9fSSalil struct hclge_comm_stats_str { 35146a3df9fSSalil char desc[ETH_GSTRING_LEN]; 35246a3df9fSSalil unsigned long offset; 35346a3df9fSSalil }; 35446a3df9fSSalil 35546a3df9fSSalil /* mac stats ,opcode id: 0x0032 */ 35646a3df9fSSalil struct hclge_mac_stats { 35746a3df9fSSalil u64 mac_tx_mac_pause_num; 35846a3df9fSSalil u64 mac_rx_mac_pause_num; 35946a3df9fSSalil u64 mac_tx_pfc_pri0_pkt_num; 36046a3df9fSSalil u64 mac_tx_pfc_pri1_pkt_num; 36146a3df9fSSalil u64 mac_tx_pfc_pri2_pkt_num; 36246a3df9fSSalil u64 mac_tx_pfc_pri3_pkt_num; 36346a3df9fSSalil u64 mac_tx_pfc_pri4_pkt_num; 36446a3df9fSSalil u64 mac_tx_pfc_pri5_pkt_num; 36546a3df9fSSalil u64 mac_tx_pfc_pri6_pkt_num; 36646a3df9fSSalil u64 mac_tx_pfc_pri7_pkt_num; 36746a3df9fSSalil u64 mac_rx_pfc_pri0_pkt_num; 36846a3df9fSSalil u64 mac_rx_pfc_pri1_pkt_num; 36946a3df9fSSalil u64 mac_rx_pfc_pri2_pkt_num; 37046a3df9fSSalil u64 mac_rx_pfc_pri3_pkt_num; 37146a3df9fSSalil u64 mac_rx_pfc_pri4_pkt_num; 37246a3df9fSSalil u64 mac_rx_pfc_pri5_pkt_num; 37346a3df9fSSalil u64 mac_rx_pfc_pri6_pkt_num; 37446a3df9fSSalil u64 mac_rx_pfc_pri7_pkt_num; 37546a3df9fSSalil u64 mac_tx_total_pkt_num; 37646a3df9fSSalil u64 mac_tx_total_oct_num; 37746a3df9fSSalil u64 mac_tx_good_pkt_num; 37846a3df9fSSalil u64 mac_tx_bad_pkt_num; 37946a3df9fSSalil u64 mac_tx_good_oct_num; 38046a3df9fSSalil u64 mac_tx_bad_oct_num; 38146a3df9fSSalil u64 mac_tx_uni_pkt_num; 38246a3df9fSSalil u64 mac_tx_multi_pkt_num; 38346a3df9fSSalil u64 mac_tx_broad_pkt_num; 38446a3df9fSSalil u64 mac_tx_undersize_pkt_num; 385200a88c6SJian Shen u64 mac_tx_oversize_pkt_num; 38646a3df9fSSalil u64 mac_tx_64_oct_pkt_num; 38746a3df9fSSalil u64 mac_tx_65_127_oct_pkt_num; 38846a3df9fSSalil u64 mac_tx_128_255_oct_pkt_num; 38946a3df9fSSalil u64 mac_tx_256_511_oct_pkt_num; 39046a3df9fSSalil u64 mac_tx_512_1023_oct_pkt_num; 39146a3df9fSSalil u64 mac_tx_1024_1518_oct_pkt_num; 39291f384f6SJian Shen u64 mac_tx_1519_2047_oct_pkt_num; 39391f384f6SJian Shen u64 mac_tx_2048_4095_oct_pkt_num; 39491f384f6SJian Shen u64 mac_tx_4096_8191_oct_pkt_num; 395dbecc779SXi Wang u64 rsv0; 396dbecc779SXi Wang u64 mac_tx_8192_9216_oct_pkt_num; 397dbecc779SXi Wang u64 mac_tx_9217_12287_oct_pkt_num; 39891f384f6SJian Shen u64 mac_tx_12288_16383_oct_pkt_num; 39991f384f6SJian Shen u64 mac_tx_1519_max_good_oct_pkt_num; 40091f384f6SJian Shen u64 mac_tx_1519_max_bad_oct_pkt_num; 40191f384f6SJian Shen 40246a3df9fSSalil u64 mac_rx_total_pkt_num; 40346a3df9fSSalil u64 mac_rx_total_oct_num; 40446a3df9fSSalil u64 mac_rx_good_pkt_num; 40546a3df9fSSalil u64 mac_rx_bad_pkt_num; 40646a3df9fSSalil u64 mac_rx_good_oct_num; 40746a3df9fSSalil u64 mac_rx_bad_oct_num; 40846a3df9fSSalil u64 mac_rx_uni_pkt_num; 40946a3df9fSSalil u64 mac_rx_multi_pkt_num; 41046a3df9fSSalil u64 mac_rx_broad_pkt_num; 41146a3df9fSSalil u64 mac_rx_undersize_pkt_num; 412200a88c6SJian Shen u64 mac_rx_oversize_pkt_num; 41346a3df9fSSalil u64 mac_rx_64_oct_pkt_num; 41446a3df9fSSalil u64 mac_rx_65_127_oct_pkt_num; 41546a3df9fSSalil u64 mac_rx_128_255_oct_pkt_num; 41646a3df9fSSalil u64 mac_rx_256_511_oct_pkt_num; 41746a3df9fSSalil u64 mac_rx_512_1023_oct_pkt_num; 41846a3df9fSSalil u64 mac_rx_1024_1518_oct_pkt_num; 41991f384f6SJian Shen u64 mac_rx_1519_2047_oct_pkt_num; 42091f384f6SJian Shen u64 mac_rx_2048_4095_oct_pkt_num; 42191f384f6SJian Shen u64 mac_rx_4096_8191_oct_pkt_num; 422dbecc779SXi Wang u64 rsv1; 423dbecc779SXi Wang u64 mac_rx_8192_9216_oct_pkt_num; 424dbecc779SXi Wang u64 mac_rx_9217_12287_oct_pkt_num; 42591f384f6SJian Shen u64 mac_rx_12288_16383_oct_pkt_num; 42691f384f6SJian Shen u64 mac_rx_1519_max_good_oct_pkt_num; 42791f384f6SJian Shen u64 mac_rx_1519_max_bad_oct_pkt_num; 42846a3df9fSSalil 429a6c51c26SJian Shen u64 mac_tx_fragment_pkt_num; 430a6c51c26SJian Shen u64 mac_tx_undermin_pkt_num; 431a6c51c26SJian Shen u64 mac_tx_jabber_pkt_num; 432a6c51c26SJian Shen u64 mac_tx_err_all_pkt_num; 433a6c51c26SJian Shen u64 mac_tx_from_app_good_pkt_num; 434a6c51c26SJian Shen u64 mac_tx_from_app_bad_pkt_num; 435a6c51c26SJian Shen u64 mac_rx_fragment_pkt_num; 436a6c51c26SJian Shen u64 mac_rx_undermin_pkt_num; 437a6c51c26SJian Shen u64 mac_rx_jabber_pkt_num; 438a6c51c26SJian Shen u64 mac_rx_fcs_err_pkt_num; 439a6c51c26SJian Shen u64 mac_rx_send_app_good_pkt_num; 440a6c51c26SJian Shen u64 mac_rx_send_app_bad_pkt_num; 441d174ea75Sliuzhongzhu u64 mac_tx_pfc_pause_pkt_num; 442d174ea75Sliuzhongzhu u64 mac_rx_pfc_pause_pkt_num; 443d174ea75Sliuzhongzhu u64 mac_tx_ctrl_pkt_num; 444d174ea75Sliuzhongzhu u64 mac_rx_ctrl_pkt_num; 44546a3df9fSSalil }; 44646a3df9fSSalil 447c5f65480SJian Shen #define HCLGE_STATS_TIMER_INTERVAL (60 * 5) 44846a3df9fSSalil struct hclge_hw_stats { 44946a3df9fSSalil struct hclge_mac_stats mac_stats; 450c5f65480SJian Shen u32 stats_timer; 45146a3df9fSSalil }; 45246a3df9fSSalil 4535f6ea83fSPeng Li struct hclge_vlan_type_cfg { 4545f6ea83fSPeng Li u16 rx_ot_fst_vlan_type; 4555f6ea83fSPeng Li u16 rx_ot_sec_vlan_type; 4565f6ea83fSPeng Li u16 rx_in_fst_vlan_type; 4575f6ea83fSPeng Li u16 rx_in_sec_vlan_type; 4585f6ea83fSPeng Li u16 tx_ot_vlan_type; 4595f6ea83fSPeng Li u16 tx_in_vlan_type; 4605f6ea83fSPeng Li }; 4615f6ea83fSPeng Li 462d695964dSJian Shen enum HCLGE_FD_MODE { 463d695964dSJian Shen HCLGE_FD_MODE_DEPTH_2K_WIDTH_400B_STAGE_1, 464d695964dSJian Shen HCLGE_FD_MODE_DEPTH_1K_WIDTH_400B_STAGE_2, 465d695964dSJian Shen HCLGE_FD_MODE_DEPTH_4K_WIDTH_200B_STAGE_1, 466d695964dSJian Shen HCLGE_FD_MODE_DEPTH_2K_WIDTH_200B_STAGE_2, 467d695964dSJian Shen }; 468d695964dSJian Shen 469d695964dSJian Shen enum HCLGE_FD_KEY_TYPE { 470d695964dSJian Shen HCLGE_FD_KEY_BASE_ON_PTYPE, 471d695964dSJian Shen HCLGE_FD_KEY_BASE_ON_TUPLE, 472d695964dSJian Shen }; 473d695964dSJian Shen 474d695964dSJian Shen enum HCLGE_FD_STAGE { 475d695964dSJian Shen HCLGE_FD_STAGE_1, 476d695964dSJian Shen HCLGE_FD_STAGE_2, 477e91e388cSJian Shen MAX_STAGE_NUM, 478d695964dSJian Shen }; 479d695964dSJian Shen 480d695964dSJian Shen /* OUTER_XXX indicates tuples in tunnel header of tunnel packet 481d695964dSJian Shen * INNER_XXX indicate tuples in tunneled header of tunnel packet or 482d695964dSJian Shen * tuples of non-tunnel packet 483d695964dSJian Shen */ 484d695964dSJian Shen enum HCLGE_FD_TUPLE { 485d695964dSJian Shen OUTER_DST_MAC, 486d695964dSJian Shen OUTER_SRC_MAC, 487d695964dSJian Shen OUTER_VLAN_TAG_FST, 488d695964dSJian Shen OUTER_VLAN_TAG_SEC, 489d695964dSJian Shen OUTER_ETH_TYPE, 490d695964dSJian Shen OUTER_L2_RSV, 491d695964dSJian Shen OUTER_IP_TOS, 492d695964dSJian Shen OUTER_IP_PROTO, 493d695964dSJian Shen OUTER_SRC_IP, 494d695964dSJian Shen OUTER_DST_IP, 495d695964dSJian Shen OUTER_L3_RSV, 496d695964dSJian Shen OUTER_SRC_PORT, 497d695964dSJian Shen OUTER_DST_PORT, 498d695964dSJian Shen OUTER_L4_RSV, 499d695964dSJian Shen OUTER_TUN_VNI, 500d695964dSJian Shen OUTER_TUN_FLOW_ID, 501d695964dSJian Shen INNER_DST_MAC, 502d695964dSJian Shen INNER_SRC_MAC, 503d695964dSJian Shen INNER_VLAN_TAG_FST, 504d695964dSJian Shen INNER_VLAN_TAG_SEC, 505d695964dSJian Shen INNER_ETH_TYPE, 506d695964dSJian Shen INNER_L2_RSV, 507d695964dSJian Shen INNER_IP_TOS, 508d695964dSJian Shen INNER_IP_PROTO, 509d695964dSJian Shen INNER_SRC_IP, 510d695964dSJian Shen INNER_DST_IP, 511d695964dSJian Shen INNER_L3_RSV, 512d695964dSJian Shen INNER_SRC_PORT, 513d695964dSJian Shen INNER_DST_PORT, 514d695964dSJian Shen INNER_L4_RSV, 515d695964dSJian Shen MAX_TUPLE, 516d695964dSJian Shen }; 517d695964dSJian Shen 518d695964dSJian Shen enum HCLGE_FD_META_DATA { 519d695964dSJian Shen PACKET_TYPE_ID, 520d695964dSJian Shen IP_FRAGEMENT, 521d695964dSJian Shen ROCE_TYPE, 522d695964dSJian Shen NEXT_KEY, 523d695964dSJian Shen VLAN_NUMBER, 524d695964dSJian Shen SRC_VPORT, 525d695964dSJian Shen DST_VPORT, 526d695964dSJian Shen TUNNEL_PACKET, 527d695964dSJian Shen MAX_META_DATA, 528d695964dSJian Shen }; 529d695964dSJian Shen 530d695964dSJian Shen struct key_info { 531d695964dSJian Shen u8 key_type; 532e91e388cSJian Shen u8 key_length; /* use bit as unit */ 533d695964dSJian Shen }; 534d695964dSJian Shen 535d695964dSJian Shen static const struct key_info meta_data_key_info[] = { 536d695964dSJian Shen { PACKET_TYPE_ID, 6}, 537d695964dSJian Shen { IP_FRAGEMENT, 1}, 538d695964dSJian Shen { ROCE_TYPE, 1}, 539d695964dSJian Shen { NEXT_KEY, 5}, 540d695964dSJian Shen { VLAN_NUMBER, 2}, 541d695964dSJian Shen { SRC_VPORT, 12}, 542d695964dSJian Shen { DST_VPORT, 12}, 543d695964dSJian Shen { TUNNEL_PACKET, 1}, 544d695964dSJian Shen }; 545d695964dSJian Shen 546d695964dSJian Shen static const struct key_info tuple_key_info[] = { 547d695964dSJian Shen { OUTER_DST_MAC, 48}, 548d695964dSJian Shen { OUTER_SRC_MAC, 48}, 549d695964dSJian Shen { OUTER_VLAN_TAG_FST, 16}, 550d695964dSJian Shen { OUTER_VLAN_TAG_SEC, 16}, 551d695964dSJian Shen { OUTER_ETH_TYPE, 16}, 552d695964dSJian Shen { OUTER_L2_RSV, 16}, 553d695964dSJian Shen { OUTER_IP_TOS, 8}, 554d695964dSJian Shen { OUTER_IP_PROTO, 8}, 555d695964dSJian Shen { OUTER_SRC_IP, 32}, 556d695964dSJian Shen { OUTER_DST_IP, 32}, 557d695964dSJian Shen { OUTER_L3_RSV, 16}, 558d695964dSJian Shen { OUTER_SRC_PORT, 16}, 559d695964dSJian Shen { OUTER_DST_PORT, 16}, 560d695964dSJian Shen { OUTER_L4_RSV, 32}, 561d695964dSJian Shen { OUTER_TUN_VNI, 24}, 562d695964dSJian Shen { OUTER_TUN_FLOW_ID, 8}, 563d695964dSJian Shen { INNER_DST_MAC, 48}, 564d695964dSJian Shen { INNER_SRC_MAC, 48}, 565d695964dSJian Shen { INNER_VLAN_TAG_FST, 16}, 566d695964dSJian Shen { INNER_VLAN_TAG_SEC, 16}, 567d695964dSJian Shen { INNER_ETH_TYPE, 16}, 568d695964dSJian Shen { INNER_L2_RSV, 16}, 569d695964dSJian Shen { INNER_IP_TOS, 8}, 570d695964dSJian Shen { INNER_IP_PROTO, 8}, 571d695964dSJian Shen { INNER_SRC_IP, 32}, 572d695964dSJian Shen { INNER_DST_IP, 32}, 573d695964dSJian Shen { INNER_L3_RSV, 16}, 574d695964dSJian Shen { INNER_SRC_PORT, 16}, 575d695964dSJian Shen { INNER_DST_PORT, 16}, 576d695964dSJian Shen { INNER_L4_RSV, 32}, 577d695964dSJian Shen }; 578d695964dSJian Shen 579d695964dSJian Shen #define MAX_KEY_LENGTH 400 580d695964dSJian Shen #define MAX_KEY_DWORDS DIV_ROUND_UP(MAX_KEY_LENGTH / 8, 4) 581d695964dSJian Shen #define MAX_KEY_BYTES (MAX_KEY_DWORDS * 4) 582d695964dSJian Shen #define MAX_META_DATA_LENGTH 32 583d695964dSJian Shen 58444122887SJian Shen /* assigned by firmware, the real filter number for each pf may be less */ 58544122887SJian Shen #define MAX_FD_FILTER_NUM 4096 586d93ed94fSJian Shen #define HCLGE_FD_ARFS_EXPIRE_TIMER_INTERVAL 5 58744122887SJian Shen 58844122887SJian Shen enum HCLGE_FD_ACTIVE_RULE_TYPE { 58944122887SJian Shen HCLGE_FD_RULE_NONE, 59044122887SJian Shen HCLGE_FD_ARFS_ACTIVE, 59144122887SJian Shen HCLGE_FD_EP_ACTIVE, 59244122887SJian Shen }; 59344122887SJian Shen 594d695964dSJian Shen enum HCLGE_FD_PACKET_TYPE { 595d695964dSJian Shen NIC_PACKET, 596d695964dSJian Shen ROCE_PACKET, 597d695964dSJian Shen }; 598d695964dSJian Shen 59911732868SJian Shen enum HCLGE_FD_ACTION { 60011732868SJian Shen HCLGE_FD_ACTION_ACCEPT_PACKET, 60111732868SJian Shen HCLGE_FD_ACTION_DROP_PACKET, 60211732868SJian Shen }; 60311732868SJian Shen 604d695964dSJian Shen struct hclge_fd_key_cfg { 605d695964dSJian Shen u8 key_sel; 606d695964dSJian Shen u8 inner_sipv6_word_en; 607d695964dSJian Shen u8 inner_dipv6_word_en; 608d695964dSJian Shen u8 outer_sipv6_word_en; 609d695964dSJian Shen u8 outer_dipv6_word_en; 610d695964dSJian Shen u32 tuple_active; 611d695964dSJian Shen u32 meta_data_active; 612d695964dSJian Shen }; 613d695964dSJian Shen 614d695964dSJian Shen struct hclge_fd_cfg { 615d695964dSJian Shen u8 fd_mode; 616e91e388cSJian Shen u16 max_key_length; /* use bit as unit */ 617d695964dSJian Shen u32 proto_support; 618e91e388cSJian Shen u32 rule_num[MAX_STAGE_NUM]; /* rule entry number */ 619e91e388cSJian Shen u16 cnt_num[MAX_STAGE_NUM]; /* rule hit counter number */ 620e91e388cSJian Shen struct hclge_fd_key_cfg key_cfg[MAX_STAGE_NUM]; 621d695964dSJian Shen }; 622d695964dSJian Shen 623e91e388cSJian Shen #define IPV4_INDEX 3 624e91e388cSJian Shen #define IPV6_SIZE 4 62511732868SJian Shen struct hclge_fd_rule_tuples { 626e91e388cSJian Shen u8 src_mac[ETH_ALEN]; 627e91e388cSJian Shen u8 dst_mac[ETH_ALEN]; 628e91e388cSJian Shen /* Be compatible for ip address of both ipv4 and ipv6. 629e91e388cSJian Shen * For ipv4 address, we store it in src/dst_ip[3]. 630e91e388cSJian Shen */ 631e91e388cSJian Shen u32 src_ip[IPV6_SIZE]; 632e91e388cSJian Shen u32 dst_ip[IPV6_SIZE]; 63311732868SJian Shen u16 src_port; 63411732868SJian Shen u16 dst_port; 63511732868SJian Shen u16 vlan_tag1; 63611732868SJian Shen u16 ether_proto; 63711732868SJian Shen u8 ip_tos; 63811732868SJian Shen u8 ip_proto; 63911732868SJian Shen }; 64011732868SJian Shen 64111732868SJian Shen struct hclge_fd_rule { 64211732868SJian Shen struct hlist_node rule_node; 64311732868SJian Shen struct hclge_fd_rule_tuples tuples; 64411732868SJian Shen struct hclge_fd_rule_tuples tuples_mask; 64511732868SJian Shen u32 unused_tuple; 64611732868SJian Shen u32 flow_type; 64711732868SJian Shen u8 action; 64811732868SJian Shen u16 vf_id; 64911732868SJian Shen u16 queue_id; 65011732868SJian Shen u16 location; 651d93ed94fSJian Shen u16 flow_id; /* only used for arfs */ 65244122887SJian Shen enum HCLGE_FD_ACTIVE_RULE_TYPE rule_type; 65311732868SJian Shen }; 65411732868SJian Shen 65511732868SJian Shen struct hclge_fd_ad_data { 65611732868SJian Shen u16 ad_id; 65711732868SJian Shen u8 drop_packet; 65811732868SJian Shen u8 forward_to_direct_queue; 65911732868SJian Shen u16 queue_id; 66011732868SJian Shen u8 use_counter; 66111732868SJian Shen u8 counter_id; 66211732868SJian Shen u8 use_next_stage; 66311732868SJian Shen u8 write_rule_id_to_bd; 66411732868SJian Shen u8 next_input_key; 66511732868SJian Shen u16 rule_id; 66611732868SJian Shen }; 66711732868SJian Shen 6686dd86902Sliuzhongzhu struct hclge_vport_mac_addr_cfg { 6696dd86902Sliuzhongzhu struct list_head node; 6706dd86902Sliuzhongzhu int hd_tbl_status; 6716dd86902Sliuzhongzhu u8 mac_addr[ETH_ALEN]; 6726dd86902Sliuzhongzhu }; 6736dd86902Sliuzhongzhu 6746dd86902Sliuzhongzhu enum HCLGE_MAC_ADDR_TYPE { 6756dd86902Sliuzhongzhu HCLGE_MAC_ADDR_UC, 6766dd86902Sliuzhongzhu HCLGE_MAC_ADDR_MC 6776dd86902Sliuzhongzhu }; 6786dd86902Sliuzhongzhu 679c6075b19Sliuzhongzhu struct hclge_vport_vlan_cfg { 680c6075b19Sliuzhongzhu struct list_head node; 681c6075b19Sliuzhongzhu int hd_tbl_status; 682c6075b19Sliuzhongzhu u16 vlan_id; 683c6075b19Sliuzhongzhu }; 684c6075b19Sliuzhongzhu 685f02eb82dSHuazhong Tan struct hclge_rst_stats { 686f02eb82dSHuazhong Tan u32 reset_done_cnt; /* the number of reset has completed */ 687f02eb82dSHuazhong Tan u32 hw_reset_done_cnt; /* the number of HW reset has completed */ 688f02eb82dSHuazhong Tan u32 pf_rst_cnt; /* the number of PF reset */ 689f02eb82dSHuazhong Tan u32 flr_rst_cnt; /* the number of FLR */ 690f02eb82dSHuazhong Tan u32 core_rst_cnt; /* the number of CORE reset */ 691f02eb82dSHuazhong Tan u32 global_rst_cnt; /* the number of GLOBAL */ 692f02eb82dSHuazhong Tan u32 imp_rst_cnt; /* the number of IMP reset */ 693f02eb82dSHuazhong Tan u32 reset_cnt; /* the number of reset */ 694f02eb82dSHuazhong Tan }; 695f02eb82dSHuazhong Tan 696a6345787SWeihang Li /* time and register status when mac tunnel interruption occur */ 697a6345787SWeihang Li struct hclge_mac_tnl_stats { 698a6345787SWeihang Li u64 time; 699a6345787SWeihang Li u32 status; 700a6345787SWeihang Li }; 701a6345787SWeihang Li 702b37ce587SYufeng Mo #define HCLGE_RESET_INTERVAL (10 * HZ) 703b37ce587SYufeng Mo 704ebaf1908SWeihang Li #pragma pack(1) 705ebaf1908SWeihang Li struct hclge_vf_vlan_cfg { 706ebaf1908SWeihang Li u8 mbx_cmd; 707ebaf1908SWeihang Li u8 subcode; 708ebaf1908SWeihang Li u8 is_kill; 709ebaf1908SWeihang Li u16 vlan; 710ebaf1908SWeihang Li u16 proto; 711ebaf1908SWeihang Li }; 712ebaf1908SWeihang Li 713ebaf1908SWeihang Li #pragma pack() 714ebaf1908SWeihang Li 71511732868SJian Shen /* For each bit of TCAM entry, it uses a pair of 'x' and 71611732868SJian Shen * 'y' to indicate which value to match, like below: 71711732868SJian Shen * ---------------------------------- 71811732868SJian Shen * | bit x | bit y | search value | 71911732868SJian Shen * ---------------------------------- 72011732868SJian Shen * | 0 | 0 | always hit | 72111732868SJian Shen * ---------------------------------- 72211732868SJian Shen * | 1 | 0 | match '0' | 72311732868SJian Shen * ---------------------------------- 72411732868SJian Shen * | 0 | 1 | match '1' | 72511732868SJian Shen * ---------------------------------- 72611732868SJian Shen * | 1 | 1 | invalid | 72711732868SJian Shen * ---------------------------------- 72811732868SJian Shen * Then for input key(k) and mask(v), we can calculate the value by 72911732868SJian Shen * the formulae: 73011732868SJian Shen * x = (~k) & v 73111732868SJian Shen * y = (k ^ ~v) & k 73211732868SJian Shen */ 73311732868SJian Shen #define calc_x(x, k, v) ((x) = (~(k) & (v))) 73411732868SJian Shen #define calc_y(y, k, v) \ 73511732868SJian Shen do { \ 73611732868SJian Shen const typeof(k) _k_ = (k); \ 73711732868SJian Shen const typeof(v) _v_ = (v); \ 73811732868SJian Shen (y) = (_k_ ^ ~_v_) & (_k_); \ 73911732868SJian Shen } while (0) 74011732868SJian Shen 741a6345787SWeihang Li #define HCLGE_MAC_TNL_LOG_SIZE 8 742dc8131d8SYunsheng Lin #define HCLGE_VPORT_NUM 256 74346a3df9fSSalil struct hclge_dev { 74446a3df9fSSalil struct pci_dev *pdev; 74546a3df9fSSalil struct hnae3_ae_dev *ae_dev; 74646a3df9fSSalil struct hclge_hw hw; 747466b0c00SLipeng struct hclge_misc_vector misc_vector; 74846a3df9fSSalil struct hclge_hw_stats hw_stats; 74946a3df9fSSalil unsigned long state; 7506b9a97eeSHuazhong Tan unsigned long flr_state; 7510742ed7cSHuazhong Tan unsigned long last_reset_time; 75246a3df9fSSalil 7534ed340abSLipeng enum hnae3_reset_type reset_type; 7540742ed7cSHuazhong Tan enum hnae3_reset_type reset_level; 755720bd583SHuazhong Tan unsigned long default_reset_request; 756cb1b9f77SSalil Mehta unsigned long reset_request; /* reset has been requested */ 757ca1d7669SSalil Mehta unsigned long reset_pending; /* client rst is pending to be served */ 758f02eb82dSHuazhong Tan struct hclge_rst_stats rst_stats; 75965e41e7eSHuazhong Tan u32 reset_fail_cnt; 76046a3df9fSSalil u32 fw_version; 76146a3df9fSSalil u16 num_vmdq_vport; /* Num vmdq vport this PF has set up */ 76246a3df9fSSalil u16 num_tqps; /* Num task queue pairs of this PF */ 76346a3df9fSSalil u16 num_req_vfs; /* Num VFs requested for this PF */ 76446a3df9fSSalil 765fdace1bcSJian Shen u16 base_tqp_pid; /* Base task tqp physical id of this PF */ 76646a3df9fSSalil u16 alloc_rss_size; /* Allocated RSS task queue */ 76746a3df9fSSalil u16 rss_size_max; /* HW defined max RSS task queue */ 76846a3df9fSSalil 769fdace1bcSJian Shen u16 fdir_pf_filter_count; /* Num of guaranteed filters for this PF */ 77046a3df9fSSalil u16 num_alloc_vport; /* Num vports this driver supports */ 77146a3df9fSSalil u32 numa_node_mask; 77246a3df9fSSalil u16 rx_buf_len; 773c0425944SPeng Li u16 num_tx_desc; /* desc num of per tx queue */ 774c0425944SPeng Li u16 num_rx_desc; /* desc num of per rx queue */ 77546a3df9fSSalil u8 hw_tc_map; 77646a3df9fSSalil u8 tc_num_last_time; 77746a3df9fSSalil enum hclge_fc_mode fc_mode_last_time; 7785d497936SPeng Li u8 support_sfp_query; 77946a3df9fSSalil 78046a3df9fSSalil #define HCLGE_FLAG_TC_BASE_SCH_MODE 1 78146a3df9fSSalil #define HCLGE_FLAG_VNET_BASE_SCH_MODE 2 78246a3df9fSSalil u8 tx_sch_mode; 783cacde272SYunsheng Lin u8 tc_max; 784cacde272SYunsheng Lin u8 pfc_max; 78546a3df9fSSalil 78646a3df9fSSalil u8 default_up; 787cacde272SYunsheng Lin u8 dcbx_cap; 78846a3df9fSSalil struct hclge_tm_info tm_info; 78946a3df9fSSalil 79046a3df9fSSalil u16 num_msi; 79146a3df9fSSalil u16 num_msi_left; 79246a3df9fSSalil u16 num_msi_used; 793375dd5e4SJian Shen u16 roce_base_msix_offset; 79446a3df9fSSalil u32 base_msi_vector; 79546a3df9fSSalil u16 *vector_status; 796887c3820SSalil Mehta int *vector_irq; 797887c3820SSalil Mehta u16 num_roce_msi; /* Num of roce vectors for this PF */ 798887c3820SSalil Mehta int roce_base_vector; 79946a3df9fSSalil 80046a3df9fSSalil u16 pending_udp_bitmap; 80146a3df9fSSalil 80246a3df9fSSalil u16 rx_itr_default; 80346a3df9fSSalil u16 tx_itr_default; 80446a3df9fSSalil 80546a3df9fSSalil u16 adminq_work_limit; /* Num of admin receive queue desc to process */ 80646a3df9fSSalil unsigned long service_timer_period; 80746a3df9fSSalil unsigned long service_timer_previous; 80846a3df9fSSalil struct timer_list service_timer; 80965e41e7eSHuazhong Tan struct timer_list reset_timer; 81046a3df9fSSalil struct work_struct service_task; 811cb1b9f77SSalil Mehta struct work_struct rst_service_task; 812c1a81619SSalil Mehta struct work_struct mbx_service_task; 81346a3df9fSSalil 81446a3df9fSSalil bool cur_promisc; 81546a3df9fSSalil int num_alloc_vfs; /* Actual number of VFs allocated */ 81646a3df9fSSalil 81746a3df9fSSalil struct hclge_tqp *htqp; 81846a3df9fSSalil struct hclge_vport *vport; 81946a3df9fSSalil 82046a3df9fSSalil struct dentry *hclge_dbgfs; 82146a3df9fSSalil 82246a3df9fSSalil struct hnae3_client *nic_client; 82346a3df9fSSalil struct hnae3_client *roce_client; 82446a3df9fSSalil 825887c3820SSalil Mehta #define HCLGE_FLAG_MAIN BIT(0) 826887c3820SSalil Mehta #define HCLGE_FLAG_DCB_CAPABLE BIT(1) 827887c3820SSalil Mehta #define HCLGE_FLAG_DCB_ENABLE BIT(2) 828887c3820SSalil Mehta #define HCLGE_FLAG_MQPRIO_ENABLE BIT(3) 82946a3df9fSSalil u32 flag; 83046a3df9fSSalil 83146a3df9fSSalil u32 pkt_buf_size; /* Total pf buf size for tx/rx */ 832368686beSYunsheng Lin u32 tx_buf_size; /* Tx buffer size for each TC */ 833368686beSYunsheng Lin u32 dv_buf_size; /* Dv buffer size for each TC */ 834368686beSYunsheng Lin 83546a3df9fSSalil u32 mps; /* Max packet size */ 836818f1675SYunsheng Lin /* vport_lock protect resource shared by vports */ 837818f1675SYunsheng Lin struct mutex vport_lock; 83846a3df9fSSalil 8395f6ea83fSPeng Li struct hclge_vlan_type_cfg vlan_type_cfg; 840716aaac1SJian Shen 841dc8131d8SYunsheng Lin unsigned long vlan_table[VLAN_N_VID][BITS_TO_LONGS(HCLGE_VPORT_NUM)]; 84281a9255eSJian Shen unsigned long vf_vlan_full[BITS_TO_LONGS(HCLGE_VPORT_NUM)]; 843d695964dSJian Shen 844d695964dSJian Shen struct hclge_fd_cfg fd_cfg; 845dd74f815SJian Shen struct hlist_head fd_rule_list; 84644122887SJian Shen spinlock_t fd_rule_lock; /* protect fd_rule_list and fd_bmap */ 847dd74f815SJian Shen u16 hclge_fd_rule_num; 848d93ed94fSJian Shen u16 fd_arfs_expire_timer; 84944122887SJian Shen unsigned long fd_bmap[BITS_TO_LONGS(MAX_FD_FILTER_NUM)]; 85044122887SJian Shen enum HCLGE_FD_ACTIVE_RULE_TYPE fd_active_type; 8519abeb7d8SJian Shen u8 fd_en; 85239932473SJian Shen 85339932473SJian Shen u16 wanted_umv_size; 85439932473SJian Shen /* max available unicast mac vlan space */ 85539932473SJian Shen u16 max_umv_size; 85639932473SJian Shen /* private unicast mac vlan space, it's same for PF and its VFs */ 85739932473SJian Shen u16 priv_umv_size; 85839932473SJian Shen /* unicast mac vlan space shared by PF and its VFs */ 85939932473SJian Shen u16 share_umv_size; 86039932473SJian Shen struct mutex umv_mutex; /* protect share_umv_size */ 8616dd86902Sliuzhongzhu 8626dd86902Sliuzhongzhu struct mutex vport_cfg_mutex; /* Protect stored vf table */ 863a6345787SWeihang Li 864a6345787SWeihang Li DECLARE_KFIFO(mac_tnl_log, struct hclge_mac_tnl_stats, 865a6345787SWeihang Li HCLGE_MAC_TNL_LOG_SIZE); 8665f6ea83fSPeng Li }; 8675f6ea83fSPeng Li 8685f6ea83fSPeng Li /* VPort level vlan tag configuration for TX direction */ 8695f6ea83fSPeng Li struct hclge_tx_vtag_cfg { 870dcb35cceSPeng Li bool accept_tag1; /* Whether accept tag1 packet from host */ 871dcb35cceSPeng Li bool accept_untag1; /* Whether accept untag1 packet from host */ 872dcb35cceSPeng Li bool accept_tag2; 873dcb35cceSPeng Li bool accept_untag2; 8745f6ea83fSPeng Li bool insert_tag1_en; /* Whether insert inner vlan tag */ 8755f6ea83fSPeng Li bool insert_tag2_en; /* Whether insert outer vlan tag */ 8765f6ea83fSPeng Li u16 default_tag1; /* The default inner vlan tag to insert */ 8775f6ea83fSPeng Li u16 default_tag2; /* The default outer vlan tag to insert */ 8785f6ea83fSPeng Li }; 8795f6ea83fSPeng Li 8805f6ea83fSPeng Li /* VPort level vlan tag configuration for RX direction */ 8815f6ea83fSPeng Li struct hclge_rx_vtag_cfg { 882741fca16SJian Shen u8 rx_vlan_offload_en; /* Whether enable rx vlan offload */ 883741fca16SJian Shen u8 strip_tag1_en; /* Whether strip inner vlan tag */ 884741fca16SJian Shen u8 strip_tag2_en; /* Whether strip outer vlan tag */ 885741fca16SJian Shen u8 vlan1_vlan_prionly; /* Inner VLAN Tag up to descriptor Enable */ 886741fca16SJian Shen u8 vlan2_vlan_prionly; /* Outer VLAN Tag up to descriptor Enable */ 88746a3df9fSSalil }; 88846a3df9fSSalil 8896f2af429SYunsheng Lin struct hclge_rss_tuple_cfg { 8906f2af429SYunsheng Lin u8 ipv4_tcp_en; 8916f2af429SYunsheng Lin u8 ipv4_udp_en; 8926f2af429SYunsheng Lin u8 ipv4_sctp_en; 8936f2af429SYunsheng Lin u8 ipv4_fragment_en; 8946f2af429SYunsheng Lin u8 ipv6_tcp_en; 8956f2af429SYunsheng Lin u8 ipv6_udp_en; 8966f2af429SYunsheng Lin u8 ipv6_sctp_en; 8976f2af429SYunsheng Lin u8 ipv6_fragment_en; 8986f2af429SYunsheng Lin }; 8996f2af429SYunsheng Lin 900a6d818e3SYunsheng Lin enum HCLGE_VPORT_STATE { 901a6d818e3SYunsheng Lin HCLGE_VPORT_STATE_ALIVE, 902a6d818e3SYunsheng Lin HCLGE_VPORT_STATE_MAX 903a6d818e3SYunsheng Lin }; 904a6d818e3SYunsheng Lin 905741fca16SJian Shen struct hclge_vlan_info { 906741fca16SJian Shen u16 vlan_proto; /* so far support 802.1Q only */ 907741fca16SJian Shen u16 qos; 908741fca16SJian Shen u16 vlan_tag; 909741fca16SJian Shen }; 910741fca16SJian Shen 911741fca16SJian Shen struct hclge_port_base_vlan_config { 912741fca16SJian Shen u16 state; 913741fca16SJian Shen struct hclge_vlan_info vlan_info; 914741fca16SJian Shen }; 915741fca16SJian Shen 91646a3df9fSSalil struct hclge_vport { 91746a3df9fSSalil u16 alloc_tqps; /* Allocated Tx/Rx queues */ 91846a3df9fSSalil 91946a3df9fSSalil u8 rss_hash_key[HCLGE_RSS_KEY_SIZE]; /* User configured hash keys */ 92046a3df9fSSalil /* User configured lookup table entries */ 92146a3df9fSSalil u8 rss_indirection_tbl[HCLGE_RSS_IND_TBL_SIZE]; 92289523cfaSYunsheng Lin int rss_algo; /* User configured hash algorithm */ 9236f2af429SYunsheng Lin /* User configured rss tuple sets */ 9246f2af429SYunsheng Lin struct hclge_rss_tuple_cfg rss_tuple_sets; 92589523cfaSYunsheng Lin 92668ece54eSYunsheng Lin u16 alloc_rss_size; 92746a3df9fSSalil 92846a3df9fSSalil u16 qs_offset; 9292566f106SYunsheng Lin u32 bw_limit; /* VSI BW Limit (0 = disabled) */ 93046a3df9fSSalil u8 dwrr; 93146a3df9fSSalil 932*fe4144d4SJian Shen unsigned long vlan_del_fail_bmap[BITS_TO_LONGS(VLAN_N_VID)]; 933741fca16SJian Shen struct hclge_port_base_vlan_config port_base_vlan_cfg; 9345f6ea83fSPeng Li struct hclge_tx_vtag_cfg txvlan_cfg; 9355f6ea83fSPeng Li struct hclge_rx_vtag_cfg rxvlan_cfg; 9365f6ea83fSPeng Li 93739932473SJian Shen u16 used_umv_num; 93839932473SJian Shen 939ebaf1908SWeihang Li u16 vport_id; 94046a3df9fSSalil struct hclge_dev *back; /* Back reference to associated dev */ 94146a3df9fSSalil struct hnae3_handle nic; 94246a3df9fSSalil struct hnae3_handle roce; 943a6d818e3SYunsheng Lin 944a6d818e3SYunsheng Lin unsigned long state; 945a6d818e3SYunsheng Lin unsigned long last_active_jiffies; 946818f1675SYunsheng Lin u32 mps; /* Max packet size */ 9476dd86902Sliuzhongzhu 9486dd86902Sliuzhongzhu struct list_head uc_mac_list; /* Store VF unicast table */ 9496dd86902Sliuzhongzhu struct list_head mc_mac_list; /* Store VF multicast table */ 950c6075b19Sliuzhongzhu struct list_head vlan_list; /* Store VF vlan table */ 95146a3df9fSSalil }; 95246a3df9fSSalil 95346a3df9fSSalil void hclge_promisc_param_init(struct hclge_promisc_param *param, bool en_uc, 95446a3df9fSSalil bool en_mc, bool en_bc, int vport_id); 95546a3df9fSSalil 95646a3df9fSSalil int hclge_add_uc_addr_common(struct hclge_vport *vport, 95746a3df9fSSalil const unsigned char *addr); 95846a3df9fSSalil int hclge_rm_uc_addr_common(struct hclge_vport *vport, 95946a3df9fSSalil const unsigned char *addr); 96046a3df9fSSalil int hclge_add_mc_addr_common(struct hclge_vport *vport, 96146a3df9fSSalil const unsigned char *addr); 96246a3df9fSSalil int hclge_rm_mc_addr_common(struct hclge_vport *vport, 96346a3df9fSSalil const unsigned char *addr); 96446a3df9fSSalil 96546a3df9fSSalil struct hclge_vport *hclge_get_vport(struct hnae3_handle *handle); 96684e095d6SSalil Mehta int hclge_bind_ring_with_vector(struct hclge_vport *vport, 96784e095d6SSalil Mehta int vector_id, bool en, 96846a3df9fSSalil struct hnae3_ring_chain_node *ring_chain); 96984e095d6SSalil Mehta 97046a3df9fSSalil static inline int hclge_get_queue_id(struct hnae3_queue *queue) 97146a3df9fSSalil { 97246a3df9fSSalil struct hclge_tqp *tqp = container_of(queue, struct hclge_tqp, q); 97346a3df9fSSalil 97446a3df9fSSalil return tqp->index; 97546a3df9fSSalil } 97646a3df9fSSalil 9776dd22bbcSHuazhong Tan static inline bool hclge_is_reset_pending(struct hclge_dev *hdev) 9786dd22bbcSHuazhong Tan { 9796dd22bbcSHuazhong Tan return !!hdev->reset_pending; 9806dd22bbcSHuazhong Tan } 9816dd22bbcSHuazhong Tan 982dea846e8SHuazhong Tan int hclge_inform_reset_assert_to_vf(struct hclge_vport *vport); 98346a3df9fSSalil int hclge_cfg_mac_speed_dup(struct hclge_dev *hdev, int speed, u8 duplex); 984dc8131d8SYunsheng Lin int hclge_set_vlan_filter(struct hnae3_handle *handle, __be16 proto, 985dc8131d8SYunsheng Lin u16 vlan_id, bool is_kill); 986b2641e2aSYunsheng Lin int hclge_en_hw_strip_rxvtag(struct hnae3_handle *handle, bool enable); 98777f255c1SYunsheng Lin 98877f255c1SYunsheng Lin int hclge_buffer_alloc(struct hclge_dev *hdev); 98977f255c1SYunsheng Lin int hclge_rss_init_hw(struct hclge_dev *hdev); 990268f5dfaSYunsheng Lin void hclge_rss_indir_init_cfg(struct hclge_dev *hdev); 991dde1a86eSSalil Mehta 992aa5c4f17SHuazhong Tan int hclge_inform_reset_assert_to_vf(struct hclge_vport *vport); 993dde1a86eSSalil Mehta void hclge_mbx_handler(struct hclge_dev *hdev); 9947fa6be4fSHuazhong Tan int hclge_reset_tqp(struct hnae3_handle *handle, u16 queue_id); 9951a426f8bSPeng Li void hclge_reset_vf_queue(struct hclge_vport *vport, u16 queue_id); 9961770a7a3SPeng Li int hclge_cfg_flowctrl(struct hclge_dev *hdev); 9972bfbd35dSSalil Mehta int hclge_func_reset_cmd(struct hclge_dev *hdev, int func_id); 998a6d818e3SYunsheng Lin int hclge_vport_start(struct hclge_vport *vport); 999a6d818e3SYunsheng Lin void hclge_vport_stop(struct hclge_vport *vport); 1000818f1675SYunsheng Lin int hclge_set_vport_mtu(struct hclge_vport *vport, int new_mtu); 1001ebaf1908SWeihang Li int hclge_dbg_run_cmd(struct hnae3_handle *handle, const char *cmd_buf); 10020c29d191Sliuzhongzhu u16 hclge_covert_handle_qid_global(struct hnae3_handle *handle, u16 queue_id); 1003af013903SHuazhong Tan int hclge_notify_client(struct hclge_dev *hdev, 1004af013903SHuazhong Tan enum hnae3_reset_notify_type type); 10056dd86902Sliuzhongzhu void hclge_add_vport_mac_table(struct hclge_vport *vport, const u8 *mac_addr, 10066dd86902Sliuzhongzhu enum HCLGE_MAC_ADDR_TYPE mac_type); 10076dd86902Sliuzhongzhu void hclge_rm_vport_mac_table(struct hclge_vport *vport, const u8 *mac_addr, 10086dd86902Sliuzhongzhu bool is_write_tbl, 10096dd86902Sliuzhongzhu enum HCLGE_MAC_ADDR_TYPE mac_type); 10106dd86902Sliuzhongzhu void hclge_rm_vport_all_mac_table(struct hclge_vport *vport, bool is_del_list, 10116dd86902Sliuzhongzhu enum HCLGE_MAC_ADDR_TYPE mac_type); 10126dd86902Sliuzhongzhu void hclge_uninit_vport_mac_table(struct hclge_dev *hdev); 1013c6075b19Sliuzhongzhu void hclge_rm_vport_all_vlan_table(struct hclge_vport *vport, bool is_del_list); 1014c6075b19Sliuzhongzhu void hclge_uninit_vport_vlan_table(struct hclge_dev *hdev); 101521e043cdSJian Shen int hclge_update_port_base_vlan_cfg(struct hclge_vport *vport, u16 state, 101621e043cdSJian Shen struct hclge_vlan_info *vlan_info); 101792f11ea1SJian Shen int hclge_push_vf_port_base_vlan_info(struct hclge_vport *vport, u8 vfid, 101892f11ea1SJian Shen u16 state, u16 vlan_tag, u16 qos, 101992f11ea1SJian Shen u16 vlan_proto); 102046a3df9fSSalil #endif 1021