12ef17216SNishad Kamdar /* SPDX-License-Identifier: GPL-2.0+ */ 2d71d8381SJian Shen // Copyright (c) 2016-2017 Hisilicon Limited. 346a3df9fSSalil 446a3df9fSSalil #ifndef __HCLGE_MAIN_H 546a3df9fSSalil #define __HCLGE_MAIN_H 646a3df9fSSalil #include <linux/fs.h> 746a3df9fSSalil #include <linux/types.h> 846a3df9fSSalil #include <linux/phy.h> 9dc8131d8SYunsheng Lin #include <linux/if_vlan.h> 10a6345787SWeihang Li #include <linux/kfifo.h> 11b741269bSYufeng Mo #include <net/devlink.h> 12dc8131d8SYunsheng Lin 1346a3df9fSSalil #include "hclge_cmd.h" 140bf5eb78SHuazhong Tan #include "hclge_ptp.h" 1546a3df9fSSalil #include "hnae3.h" 1646a3df9fSSalil 173c7624d8SXi Wang #define HCLGE_MOD_VERSION "1.0" 1846a3df9fSSalil #define HCLGE_DRIVER_NAME "hclge" 1946a3df9fSSalil 2039932473SJian Shen #define HCLGE_MAX_PF_NUM 8 2139932473SJian Shen 22693e4415SGuoJia Liao #define HCLGE_VF_VPORT_START_NUM 1 23693e4415SGuoJia Liao 24d174ea75Sliuzhongzhu #define HCLGE_RD_FIRST_STATS_NUM 2 25d174ea75Sliuzhongzhu #define HCLGE_RD_OTHER_STATS_NUM 4 26d174ea75Sliuzhongzhu 2746a3df9fSSalil #define HCLGE_INVALID_VPORT 0xffff 2846a3df9fSSalil 2946a3df9fSSalil #define HCLGE_PF_CFG_BLOCK_SIZE 32 3046a3df9fSSalil #define HCLGE_PF_CFG_DESC_NUM \ 3146a3df9fSSalil (HCLGE_PF_CFG_BLOCK_SIZE / HCLGE_CFG_RD_LEN_BYTES) 3246a3df9fSSalil 3346a3df9fSSalil #define HCLGE_VECTOR_REG_BASE 0x20000 343a6863e4SYufeng Mo #define HCLGE_VECTOR_EXT_REG_BASE 0x30000 35466b0c00SLipeng #define HCLGE_MISC_VECTOR_REG_BASE 0x20400 3646a3df9fSSalil 3746a3df9fSSalil #define HCLGE_VECTOR_REG_OFFSET 0x4 383a6863e4SYufeng Mo #define HCLGE_VECTOR_REG_OFFSET_H 0x1000 3946a3df9fSSalil #define HCLGE_VECTOR_VF_OFFSET 0x100000 4046a3df9fSSalil 415a24b1fdSPeng Li #define HCLGE_NIC_CSQ_BASEADDR_L_REG 0x27000 425a24b1fdSPeng Li #define HCLGE_NIC_CSQ_BASEADDR_H_REG 0x27004 435a24b1fdSPeng Li #define HCLGE_NIC_CSQ_DEPTH_REG 0x27008 445a24b1fdSPeng Li #define HCLGE_NIC_CSQ_TAIL_REG 0x27010 455a24b1fdSPeng Li #define HCLGE_NIC_CSQ_HEAD_REG 0x27014 465a24b1fdSPeng Li #define HCLGE_NIC_CRQ_BASEADDR_L_REG 0x27018 475a24b1fdSPeng Li #define HCLGE_NIC_CRQ_BASEADDR_H_REG 0x2701C 485a24b1fdSPeng Li #define HCLGE_NIC_CRQ_DEPTH_REG 0x27020 495a24b1fdSPeng Li #define HCLGE_NIC_CRQ_TAIL_REG 0x27024 505a24b1fdSPeng Li #define HCLGE_NIC_CRQ_HEAD_REG 0x27028 515a24b1fdSPeng Li 52ea4750caSJian Shen #define HCLGE_CMDQ_INTR_STS_REG 0x27104 53ea4750caSJian Shen #define HCLGE_CMDQ_INTR_EN_REG 0x27108 54ea4750caSJian Shen #define HCLGE_CMDQ_INTR_GEN_REG 0x2710C 55ea4750caSJian Shen 56ea4750caSJian Shen /* bar registers for common func */ 57ea4750caSJian Shen #define HCLGE_GRO_EN_REG 0x28000 5879664077SHuazhong Tan #define HCLGE_RXD_ADV_LAYOUT_EN_REG 0x28008 59ea4750caSJian Shen 60ea4750caSJian Shen /* bar registers for rcb */ 61ea4750caSJian Shen #define HCLGE_RING_RX_ADDR_L_REG 0x80000 62ea4750caSJian Shen #define HCLGE_RING_RX_ADDR_H_REG 0x80004 63ea4750caSJian Shen #define HCLGE_RING_RX_BD_NUM_REG 0x80008 64ea4750caSJian Shen #define HCLGE_RING_RX_BD_LENGTH_REG 0x8000C 65ea4750caSJian Shen #define HCLGE_RING_RX_MERGE_EN_REG 0x80014 66ea4750caSJian Shen #define HCLGE_RING_RX_TAIL_REG 0x80018 67ea4750caSJian Shen #define HCLGE_RING_RX_HEAD_REG 0x8001C 68ea4750caSJian Shen #define HCLGE_RING_RX_FBD_NUM_REG 0x80020 69ea4750caSJian Shen #define HCLGE_RING_RX_OFFSET_REG 0x80024 70ea4750caSJian Shen #define HCLGE_RING_RX_FBD_OFFSET_REG 0x80028 71ea4750caSJian Shen #define HCLGE_RING_RX_STASH_REG 0x80030 72ea4750caSJian Shen #define HCLGE_RING_RX_BD_ERR_REG 0x80034 73ea4750caSJian Shen #define HCLGE_RING_TX_ADDR_L_REG 0x80040 74ea4750caSJian Shen #define HCLGE_RING_TX_ADDR_H_REG 0x80044 75ea4750caSJian Shen #define HCLGE_RING_TX_BD_NUM_REG 0x80048 76ea4750caSJian Shen #define HCLGE_RING_TX_PRIORITY_REG 0x8004C 77ea4750caSJian Shen #define HCLGE_RING_TX_TC_REG 0x80050 78ea4750caSJian Shen #define HCLGE_RING_TX_MERGE_EN_REG 0x80054 79ea4750caSJian Shen #define HCLGE_RING_TX_TAIL_REG 0x80058 80ea4750caSJian Shen #define HCLGE_RING_TX_HEAD_REG 0x8005C 81ea4750caSJian Shen #define HCLGE_RING_TX_FBD_NUM_REG 0x80060 82ea4750caSJian Shen #define HCLGE_RING_TX_OFFSET_REG 0x80064 83ea4750caSJian Shen #define HCLGE_RING_TX_EBD_NUM_REG 0x80068 84ea4750caSJian Shen #define HCLGE_RING_TX_EBD_OFFSET_REG 0x80070 85ea4750caSJian Shen #define HCLGE_RING_TX_BD_ERR_REG 0x80074 86ea4750caSJian Shen #define HCLGE_RING_EN_REG 0x80090 87ea4750caSJian Shen 88ea4750caSJian Shen /* bar registers for tqp interrupt */ 89ea4750caSJian Shen #define HCLGE_TQP_INTR_CTRL_REG 0x20000 90ea4750caSJian Shen #define HCLGE_TQP_INTR_GL0_REG 0x20100 91ea4750caSJian Shen #define HCLGE_TQP_INTR_GL1_REG 0x20200 92ea4750caSJian Shen #define HCLGE_TQP_INTR_GL2_REG 0x20300 93ea4750caSJian Shen #define HCLGE_TQP_INTR_RL_REG 0x20900 94ea4750caSJian Shen 9546a3df9fSSalil #define HCLGE_RSS_IND_TBL_SIZE 512 965392902dSYunsheng Lin #define HCLGE_RSS_SET_BITMAP_MSK GENMASK(15, 0) 9746a3df9fSSalil #define HCLGE_RSS_KEY_SIZE 40 9846a3df9fSSalil #define HCLGE_RSS_HASH_ALGO_TOEPLITZ 0 9946a3df9fSSalil #define HCLGE_RSS_HASH_ALGO_SIMPLE 1 10046a3df9fSSalil #define HCLGE_RSS_HASH_ALGO_SYMMETRIC 2 101c79301d8SJian Shen #define HCLGE_RSS_HASH_ALGO_MASK GENMASK(3, 0) 10246a3df9fSSalil 103f7db940aSLipeng #define HCLGE_RSS_INPUT_TUPLE_OTHER GENMASK(3, 0) 104f7db940aSLipeng #define HCLGE_RSS_INPUT_TUPLE_SCTP GENMASK(4, 0) 105f7db940aSLipeng #define HCLGE_D_PORT_BIT BIT(0) 106f7db940aSLipeng #define HCLGE_S_PORT_BIT BIT(1) 107f7db940aSLipeng #define HCLGE_D_IP_BIT BIT(2) 108f7db940aSLipeng #define HCLGE_S_IP_BIT BIT(3) 109f7db940aSLipeng #define HCLGE_V_TAG_BIT BIT(4) 110ab6e32d2SJian Shen #define HCLGE_RSS_INPUT_TUPLE_SCTP_NO_PORT \ 111ab6e32d2SJian Shen (HCLGE_D_IP_BIT | HCLGE_S_IP_BIT | HCLGE_V_TAG_BIT) 112f7db940aSLipeng 11346a3df9fSSalil #define HCLGE_RSS_TC_SIZE_0 1 11446a3df9fSSalil #define HCLGE_RSS_TC_SIZE_1 2 11546a3df9fSSalil #define HCLGE_RSS_TC_SIZE_2 4 11646a3df9fSSalil #define HCLGE_RSS_TC_SIZE_3 8 11746a3df9fSSalil #define HCLGE_RSS_TC_SIZE_4 16 11846a3df9fSSalil #define HCLGE_RSS_TC_SIZE_5 32 11946a3df9fSSalil #define HCLGE_RSS_TC_SIZE_6 64 12046a3df9fSSalil #define HCLGE_RSS_TC_SIZE_7 128 12146a3df9fSSalil 12239932473SJian Shen #define HCLGE_UMV_TBL_SIZE 3072 12339932473SJian Shen #define HCLGE_DEFAULT_UMV_SPACE_PER_PF \ 12439932473SJian Shen (HCLGE_UMV_TBL_SIZE / HCLGE_MAX_PF_NUM) 12539932473SJian Shen 126e8df45c2SZhongzhu Liu #define HCLGE_TQP_RESET_TRY_TIMES 200 12746a3df9fSSalil 12846a3df9fSSalil #define HCLGE_PHY_PAGE_MDIX 0 12946a3df9fSSalil #define HCLGE_PHY_PAGE_COPPER 0 13046a3df9fSSalil 13146a3df9fSSalil /* Page Selection Reg. */ 13246a3df9fSSalil #define HCLGE_PHY_PAGE_REG 22 13346a3df9fSSalil 13446a3df9fSSalil /* Copper Specific Control Register */ 13546a3df9fSSalil #define HCLGE_PHY_CSC_REG 16 13646a3df9fSSalil 13746a3df9fSSalil /* Copper Specific Status Register */ 13846a3df9fSSalil #define HCLGE_PHY_CSS_REG 17 13946a3df9fSSalil 140a10829c4SJian Shen #define HCLGE_PHY_MDIX_CTRL_S 5 1415392902dSYunsheng Lin #define HCLGE_PHY_MDIX_CTRL_M GENMASK(6, 5) 14246a3df9fSSalil 143a10829c4SJian Shen #define HCLGE_PHY_MDIX_STATUS_B 6 144a10829c4SJian Shen #define HCLGE_PHY_SPEED_DUP_RESOLVE_B 11 14546a3df9fSSalil 1469027d043SGuojia Liao #define HCLGE_GET_DFX_REG_TYPE_CNT 4 1479027d043SGuojia Liao 1485f6ea83fSPeng Li /* Factor used to calculate offset and bitmap of VF num */ 1495f6ea83fSPeng Li #define HCLGE_VF_NUM_PER_CMD 64 1505f6ea83fSPeng Li 1513f094bd1SGuangbin Huang #define HCLGE_MAX_QSET_NUM 1024 1523f094bd1SGuangbin Huang 1531a7ff828SJiaran Zhang #define HCLGE_DBG_RESET_INFO_LEN 1024 1541a7ff828SJiaran Zhang 15511732868SJian Shen enum HLCGE_PORT_TYPE { 15611732868SJian Shen HOST_PORT, 15711732868SJian Shen NETWORK_PORT 15811732868SJian Shen }; 15911732868SJian Shen 160dd2956eaSYufeng Mo #define PF_VPORT_ID 0 161dd2956eaSYufeng Mo 16211732868SJian Shen #define HCLGE_PF_ID_S 0 16311732868SJian Shen #define HCLGE_PF_ID_M GENMASK(2, 0) 16411732868SJian Shen #define HCLGE_VF_ID_S 3 16511732868SJian Shen #define HCLGE_VF_ID_M GENMASK(10, 3) 16611732868SJian Shen #define HCLGE_PORT_TYPE_B 11 16711732868SJian Shen #define HCLGE_NETWORK_PORT_ID_S 0 16811732868SJian Shen #define HCLGE_NETWORK_PORT_ID_M GENMASK(3, 0) 16911732868SJian Shen 1704ed340abSLipeng /* Reset related Registers */ 1716dd22bbcSHuazhong Tan #define HCLGE_PF_OTHER_INT_REG 0x20600 1724ed340abSLipeng #define HCLGE_MISC_RESET_STS_REG 0x20700 1739ca8d1a7SHuazhong Tan #define HCLGE_MISC_VECTOR_INT_STS 0x20800 1744ed340abSLipeng #define HCLGE_GLOBAL_RESET_REG 0x20A00 175f8a91784SJian Shen #define HCLGE_GLOBAL_RESET_BIT 0 176f8a91784SJian Shen #define HCLGE_CORE_RESET_BIT 1 17765e41e7eSHuazhong Tan #define HCLGE_IMP_RESET_BIT 2 17874e78d6bSHuazhong Tan #define HCLGE_RESET_INT_M GENMASK(7, 5) 1794ed340abSLipeng #define HCLGE_FUN_RST_ING 0x20C00 1804ed340abSLipeng #define HCLGE_FUN_RST_ING_B 0 1814ed340abSLipeng 1824ed340abSLipeng /* Vector0 register bits define */ 1830bf5eb78SHuazhong Tan #define HCLGE_VECTOR0_REG_PTP_INT_B 0 1844ed340abSLipeng #define HCLGE_VECTOR0_GLOBALRESET_INT_B 5 1854ed340abSLipeng #define HCLGE_VECTOR0_CORERESET_INT_B 6 1864ed340abSLipeng #define HCLGE_VECTOR0_IMPRESET_INT_B 7 1874ed340abSLipeng 188c1a81619SSalil Mehta /* Vector0 interrupt CMDQ event source register(RW) */ 189c1a81619SSalil Mehta #define HCLGE_VECTOR0_CMDQ_SRC_REG 0x27100 190c1a81619SSalil Mehta /* CMDQ register bits for RX event(=MBX event) */ 191c1a81619SSalil Mehta #define HCLGE_VECTOR0_RX_CMDQ_INT_B 1 192c1a81619SSalil Mehta 1936dd22bbcSHuazhong Tan #define HCLGE_VECTOR0_IMP_RESET_INT_B 1 194a83d2961SWeihang Li #define HCLGE_VECTOR0_IMP_CMDQ_ERR_B 4U 195a83d2961SWeihang Li #define HCLGE_VECTOR0_IMP_RD_POISON_B 5U 19617f59244SYufeng Mo #define HCLGE_VECTOR0_ALL_MSIX_ERR_B 6U 197ddccc5e3SYufeng Mo #define HCLGE_TRIGGER_IMP_RESET_B 7U 1986dd22bbcSHuazhong Tan 1992866ccb2SFuyun Liang #define HCLGE_MAC_DEFAULT_FRAME \ 200a0b43717SYunsheng Lin (ETH_HLEN + ETH_FCS_LEN + 2 * VLAN_HLEN + ETH_DATA_LEN) 2012866ccb2SFuyun Liang #define HCLGE_MAC_MIN_FRAME 64 2022866ccb2SFuyun Liang #define HCLGE_MAC_MAX_FRAME 9728 2032866ccb2SFuyun Liang 2040979aa0bSFuyun Liang #define HCLGE_SUPPORT_1G_BIT BIT(0) 2050979aa0bSFuyun Liang #define HCLGE_SUPPORT_10G_BIT BIT(1) 2060979aa0bSFuyun Liang #define HCLGE_SUPPORT_25G_BIT BIT(2) 2070979aa0bSFuyun Liang #define HCLGE_SUPPORT_50G_BIT BIT(3) 2080979aa0bSFuyun Liang #define HCLGE_SUPPORT_100G_BIT BIT(4) 20988d10bd6SJian Shen /* to be compatible with exsit board */ 21088d10bd6SJian Shen #define HCLGE_SUPPORT_40G_BIT BIT(5) 211f18635d5SJian Shen #define HCLGE_SUPPORT_100M_BIT BIT(6) 212f18635d5SJian Shen #define HCLGE_SUPPORT_10M_BIT BIT(7) 213ae6f010cSGuangbin Huang #define HCLGE_SUPPORT_200G_BIT BIT(8) 214f18635d5SJian Shen #define HCLGE_SUPPORT_GE \ 215f18635d5SJian Shen (HCLGE_SUPPORT_1G_BIT | HCLGE_SUPPORT_100M_BIT | HCLGE_SUPPORT_10M_BIT) 2160979aa0bSFuyun Liang 21746a3df9fSSalil enum HCLGE_DEV_STATE { 21846a3df9fSSalil HCLGE_STATE_REINITING, 21946a3df9fSSalil HCLGE_STATE_DOWN, 22046a3df9fSSalil HCLGE_STATE_DISABLED, 22146a3df9fSSalil HCLGE_STATE_REMOVING, 222bd9109c9SHuazhong Tan HCLGE_STATE_NIC_REGISTERED, 2232a0bfc36SHuazhong Tan HCLGE_STATE_ROCE_REGISTERED, 22446a3df9fSSalil HCLGE_STATE_SERVICE_INITED, 225cb1b9f77SSalil Mehta HCLGE_STATE_RST_SERVICE_SCHED, 226cb1b9f77SSalil Mehta HCLGE_STATE_RST_HANDLING, 227c1a81619SSalil Mehta HCLGE_STATE_MBX_SERVICE_SCHED, 22846a3df9fSSalil HCLGE_STATE_MBX_HANDLING, 229d991452dSJiaran Zhang HCLGE_STATE_ERR_SERVICE_SCHED, 230c5f65480SJian Shen HCLGE_STATE_STATISTICS_UPDATING, 2311c6dfe6fSYunsheng Lin HCLGE_STATE_LINK_UPDATING, 232d5432455SGuojia Liao HCLGE_STATE_RST_FAIL, 233fc4243b8SJian Shen HCLGE_STATE_FD_TBL_CHANGED, 234fc4243b8SJian Shen HCLGE_STATE_FD_CLEAR_ALL, 23567b0e142SJian Shen HCLGE_STATE_FD_USER_DEF_CHANGED, 2360bf5eb78SHuazhong Tan HCLGE_STATE_PTP_EN, 2370bf5eb78SHuazhong Tan HCLGE_STATE_PTP_TX_HANDLING, 23846a3df9fSSalil HCLGE_STATE_MAX 23946a3df9fSSalil }; 24046a3df9fSSalil 241ca1d7669SSalil Mehta enum hclge_evt_cause { 242ca1d7669SSalil Mehta HCLGE_VECTOR0_EVENT_RST, 243ca1d7669SSalil Mehta HCLGE_VECTOR0_EVENT_MBX, 244f6162d44SSalil Mehta HCLGE_VECTOR0_EVENT_ERR, 2450bf5eb78SHuazhong Tan HCLGE_VECTOR0_EVENT_PTP, 246ca1d7669SSalil Mehta HCLGE_VECTOR0_EVENT_OTHER, 247ca1d7669SSalil Mehta }; 248ca1d7669SSalil Mehta 24946a3df9fSSalil enum HCLGE_MAC_SPEED { 2505d497936SPeng Li HCLGE_MAC_SPEED_UNKNOWN = 0, /* unknown */ 25146a3df9fSSalil HCLGE_MAC_SPEED_10M = 10, /* 10 Mbps */ 25246a3df9fSSalil HCLGE_MAC_SPEED_100M = 100, /* 100 Mbps */ 25346a3df9fSSalil HCLGE_MAC_SPEED_1G = 1000, /* 1000 Mbps = 1 Gbps */ 25446a3df9fSSalil HCLGE_MAC_SPEED_10G = 10000, /* 10000 Mbps = 10 Gbps */ 25546a3df9fSSalil HCLGE_MAC_SPEED_25G = 25000, /* 25000 Mbps = 25 Gbps */ 25646a3df9fSSalil HCLGE_MAC_SPEED_40G = 40000, /* 40000 Mbps = 40 Gbps */ 25746a3df9fSSalil HCLGE_MAC_SPEED_50G = 50000, /* 50000 Mbps = 50 Gbps */ 258ae6f010cSGuangbin Huang HCLGE_MAC_SPEED_100G = 100000, /* 100000 Mbps = 100 Gbps */ 259ae6f010cSGuangbin Huang HCLGE_MAC_SPEED_200G = 200000 /* 200000 Mbps = 200 Gbps */ 26046a3df9fSSalil }; 26146a3df9fSSalil 26246a3df9fSSalil enum HCLGE_MAC_DUPLEX { 26346a3df9fSSalil HCLGE_MAC_HALF, 26446a3df9fSSalil HCLGE_MAC_FULL 26546a3df9fSSalil }; 26646a3df9fSSalil 26788d10bd6SJian Shen #define QUERY_SFP_SPEED 0 26888d10bd6SJian Shen #define QUERY_ACTIVE_SPEED 1 26988d10bd6SJian Shen 27046a3df9fSSalil struct hclge_mac { 271ded45d40SYufeng Mo u8 mac_id; 27246a3df9fSSalil u8 phy_addr; 27346a3df9fSSalil u8 flag; 27488d10bd6SJian Shen u8 media_type; /* port media type, e.g. fibre/copper/backplane */ 27546a3df9fSSalil u8 mac_addr[ETH_ALEN]; 27646a3df9fSSalil u8 autoneg; 27746a3df9fSSalil u8 duplex; 27888d10bd6SJian Shen u8 support_autoneg; 27988d10bd6SJian Shen u8 speed_type; /* 0: sfp speed, 1: active speed */ 28046a3df9fSSalil u32 speed; 281ee9e4424SYonglong Liu u32 max_speed; 28288d10bd6SJian Shen u32 speed_ability; /* speed ability supported by current media */ 28388d10bd6SJian Shen u32 module_type; /* sub media type, e.g. kr/cr/sr/lr */ 2847e6ec914SJian Shen u32 fec_mode; /* active fec mode */ 2857e6ec914SJian Shen u32 user_fec_mode; 2867e6ec914SJian Shen u32 fec_ability; 287a3a0ff01SGuangbin Huang int link; /* store the link status of mac & phy (if phy exists) */ 28846a3df9fSSalil struct phy_device *phydev; 28946a3df9fSSalil struct mii_bus *mdio_bus; 29046a3df9fSSalil phy_interface_t phy_if; 2910979aa0bSFuyun Liang __ETHTOOL_DECLARE_LINK_MODE_MASK(supported); 2920979aa0bSFuyun Liang __ETHTOOL_DECLARE_LINK_MODE_MASK(advertising); 29346a3df9fSSalil }; 29446a3df9fSSalil 29546a3df9fSSalil struct hclge_hw { 296*eaa5607dSJie Wang struct hclge_comm_hw hw; 29746a3df9fSSalil struct hclge_mac mac; 29846a3df9fSSalil int num_vec; 29946a3df9fSSalil }; 30046a3df9fSSalil 30146a3df9fSSalil /* TQP stats */ 30246a3df9fSSalil struct hlcge_tqp_stats { 30346a3df9fSSalil /* query_tqp_tx_queue_statistics ,opcode id: 0x0B03 */ 30446a3df9fSSalil u64 rcb_tx_ring_pktnum_rcd; /* 32bit */ 30546a3df9fSSalil /* query_tqp_rx_queue_statistics ,opcode id: 0x0B13 */ 30646a3df9fSSalil u64 rcb_rx_ring_pktnum_rcd; /* 32bit */ 30746a3df9fSSalil }; 30846a3df9fSSalil 30946a3df9fSSalil struct hclge_tqp { 310fdace1bcSJian Shen /* copy of device pointer from pci_dev, 311fdace1bcSJian Shen * used when perform DMA mapping 312fdace1bcSJian Shen */ 313fdace1bcSJian Shen struct device *dev; 31446a3df9fSSalil struct hnae3_queue q; 31546a3df9fSSalil struct hlcge_tqp_stats tqp_stats; 31646a3df9fSSalil u16 index; /* Global index in a NIC controller */ 31746a3df9fSSalil 31846a3df9fSSalil bool alloced; 31946a3df9fSSalil }; 32046a3df9fSSalil 32146a3df9fSSalil enum hclge_fc_mode { 32246a3df9fSSalil HCLGE_FC_NONE, 32346a3df9fSSalil HCLGE_FC_RX_PAUSE, 32446a3df9fSSalil HCLGE_FC_TX_PAUSE, 32546a3df9fSSalil HCLGE_FC_FULL, 32646a3df9fSSalil HCLGE_FC_PFC, 32746a3df9fSSalil HCLGE_FC_DEFAULT 32846a3df9fSSalil }; 32946a3df9fSSalil 3300ca821daSJian Shen #define HCLGE_FILTER_TYPE_VF 0 3310ca821daSJian Shen #define HCLGE_FILTER_TYPE_PORT 1 3320ca821daSJian Shen #define HCLGE_FILTER_FE_EGRESS_V1_B BIT(0) 3330ca821daSJian Shen #define HCLGE_FILTER_FE_NIC_INGRESS_B BIT(0) 3340ca821daSJian Shen #define HCLGE_FILTER_FE_NIC_EGRESS_B BIT(1) 3350ca821daSJian Shen #define HCLGE_FILTER_FE_ROCE_INGRESS_B BIT(2) 3360ca821daSJian Shen #define HCLGE_FILTER_FE_ROCE_EGRESS_B BIT(3) 3370ca821daSJian Shen #define HCLGE_FILTER_FE_EGRESS (HCLGE_FILTER_FE_NIC_EGRESS_B \ 3380ca821daSJian Shen | HCLGE_FILTER_FE_ROCE_EGRESS_B) 3390ca821daSJian Shen #define HCLGE_FILTER_FE_INGRESS (HCLGE_FILTER_FE_NIC_INGRESS_B \ 3400ca821daSJian Shen | HCLGE_FILTER_FE_ROCE_INGRESS_B) 3410ca821daSJian Shen 3422ba30662SJian Shen enum hclge_vlan_fltr_cap { 3432ba30662SJian Shen HCLGE_VLAN_FLTR_DEF, 3442ba30662SJian Shen HCLGE_VLAN_FLTR_CAN_MDF, 3452ba30662SJian Shen }; 346ed8fb4b2SJian Shen enum hclge_link_fail_code { 347ed8fb4b2SJian Shen HCLGE_LF_NORMAL, 348ed8fb4b2SJian Shen HCLGE_LF_REF_CLOCK_LOST, 349ed8fb4b2SJian Shen HCLGE_LF_XSFP_TX_DISABLE, 350ed8fb4b2SJian Shen HCLGE_LF_XSFP_ABSENT, 351ed8fb4b2SJian Shen }; 352ed8fb4b2SJian Shen 353fac24df7SJian Shen #define HCLGE_LINK_STATUS_DOWN 0 354fac24df7SJian Shen #define HCLGE_LINK_STATUS_UP 1 355fac24df7SJian Shen 35646a3df9fSSalil #define HCLGE_PG_NUM 4 35746a3df9fSSalil #define HCLGE_SCH_MODE_SP 0 35846a3df9fSSalil #define HCLGE_SCH_MODE_DWRR 1 35946a3df9fSSalil struct hclge_pg_info { 36046a3df9fSSalil u8 pg_id; 36146a3df9fSSalil u8 pg_sch_mode; /* 0: sp; 1: dwrr */ 36246a3df9fSSalil u8 tc_bit_map; 36346a3df9fSSalil u32 bw_limit; 36446a3df9fSSalil u8 tc_dwrr[HNAE3_MAX_TC]; 36546a3df9fSSalil }; 36646a3df9fSSalil 36746a3df9fSSalil struct hclge_tc_info { 36846a3df9fSSalil u8 tc_id; 36946a3df9fSSalil u8 tc_sch_mode; /* 0: sp; 1: dwrr */ 37046a3df9fSSalil u8 pgid; 37146a3df9fSSalil u32 bw_limit; 37246a3df9fSSalil }; 37346a3df9fSSalil 37446a3df9fSSalil struct hclge_cfg { 37546a3df9fSSalil u8 tc_num; 3762ba30662SJian Shen u8 vlan_fliter_cap; 37746a3df9fSSalil u16 tqp_desc_num; 37846a3df9fSSalil u16 rx_buf_len; 379f1c2e66dSGuojia Liao u16 vf_rss_size_max; 380f1c2e66dSGuojia Liao u16 pf_rss_size_max; 38146a3df9fSSalil u8 phy_addr; 38246a3df9fSSalil u8 media_type; 38346a3df9fSSalil u8 mac_addr[ETH_ALEN]; 38446a3df9fSSalil u8 default_speed; 38546a3df9fSSalil u32 numa_node_map; 3861a00197bSHuazhong Tan u32 tx_spare_buf_size; 387ae6f010cSGuangbin Huang u16 speed_ability; 38839932473SJian Shen u16 umv_space; 38946a3df9fSSalil }; 39046a3df9fSSalil 39146a3df9fSSalil struct hclge_tm_info { 39246a3df9fSSalil u8 num_tc; 39346a3df9fSSalil u8 num_pg; /* It must be 1 if vNET-Base schd */ 39446a3df9fSSalil u8 pg_dwrr[HCLGE_PG_NUM]; 395c5795c53SYunsheng Lin u8 prio_tc[HNAE3_MAX_USER_PRIO]; 39646a3df9fSSalil struct hclge_pg_info pg_info[HCLGE_PG_NUM]; 39746a3df9fSSalil struct hclge_tc_info tc_info[HNAE3_MAX_TC]; 39846a3df9fSSalil enum hclge_fc_mode fc_mode; 39946a3df9fSSalil u8 hw_pfc_map; /* Allow for packet drop or not on this TC */ 400d3ad430aSYunsheng Lin u8 pfc_en; /* PFC enabled or not for user priority */ 40146a3df9fSSalil }; 40246a3df9fSSalil 403c8af2887SGuangbin Huang /* max number of mac statistics on each version */ 4041122eac1SGuangbin Huang #define HCLGE_MAC_STATS_MAX_NUM_V1 87 405c8af2887SGuangbin Huang #define HCLGE_MAC_STATS_MAX_NUM_V2 105 406c8af2887SGuangbin Huang 40746a3df9fSSalil struct hclge_comm_stats_str { 40846a3df9fSSalil char desc[ETH_GSTRING_LEN]; 409c8af2887SGuangbin Huang u32 stats_num; 41046a3df9fSSalil unsigned long offset; 41146a3df9fSSalil }; 41246a3df9fSSalil 41346a3df9fSSalil /* mac stats ,opcode id: 0x0032 */ 41446a3df9fSSalil struct hclge_mac_stats { 41546a3df9fSSalil u64 mac_tx_mac_pause_num; 41646a3df9fSSalil u64 mac_rx_mac_pause_num; 4170bd7e894SGuangbin Huang u64 rsv0; 41846a3df9fSSalil u64 mac_tx_pfc_pri0_pkt_num; 41946a3df9fSSalil u64 mac_tx_pfc_pri1_pkt_num; 42046a3df9fSSalil u64 mac_tx_pfc_pri2_pkt_num; 42146a3df9fSSalil u64 mac_tx_pfc_pri3_pkt_num; 42246a3df9fSSalil u64 mac_tx_pfc_pri4_pkt_num; 42346a3df9fSSalil u64 mac_tx_pfc_pri5_pkt_num; 42446a3df9fSSalil u64 mac_tx_pfc_pri6_pkt_num; 42546a3df9fSSalil u64 mac_tx_pfc_pri7_pkt_num; 42646a3df9fSSalil u64 mac_rx_pfc_pri0_pkt_num; 42746a3df9fSSalil u64 mac_rx_pfc_pri1_pkt_num; 42846a3df9fSSalil u64 mac_rx_pfc_pri2_pkt_num; 42946a3df9fSSalil u64 mac_rx_pfc_pri3_pkt_num; 43046a3df9fSSalil u64 mac_rx_pfc_pri4_pkt_num; 43146a3df9fSSalil u64 mac_rx_pfc_pri5_pkt_num; 43246a3df9fSSalil u64 mac_rx_pfc_pri6_pkt_num; 43346a3df9fSSalil u64 mac_rx_pfc_pri7_pkt_num; 43446a3df9fSSalil u64 mac_tx_total_pkt_num; 43546a3df9fSSalil u64 mac_tx_total_oct_num; 43646a3df9fSSalil u64 mac_tx_good_pkt_num; 43746a3df9fSSalil u64 mac_tx_bad_pkt_num; 43846a3df9fSSalil u64 mac_tx_good_oct_num; 43946a3df9fSSalil u64 mac_tx_bad_oct_num; 44046a3df9fSSalil u64 mac_tx_uni_pkt_num; 44146a3df9fSSalil u64 mac_tx_multi_pkt_num; 44246a3df9fSSalil u64 mac_tx_broad_pkt_num; 44346a3df9fSSalil u64 mac_tx_undersize_pkt_num; 444200a88c6SJian Shen u64 mac_tx_oversize_pkt_num; 44546a3df9fSSalil u64 mac_tx_64_oct_pkt_num; 44646a3df9fSSalil u64 mac_tx_65_127_oct_pkt_num; 44746a3df9fSSalil u64 mac_tx_128_255_oct_pkt_num; 44846a3df9fSSalil u64 mac_tx_256_511_oct_pkt_num; 44946a3df9fSSalil u64 mac_tx_512_1023_oct_pkt_num; 45046a3df9fSSalil u64 mac_tx_1024_1518_oct_pkt_num; 45191f384f6SJian Shen u64 mac_tx_1519_2047_oct_pkt_num; 45291f384f6SJian Shen u64 mac_tx_2048_4095_oct_pkt_num; 45391f384f6SJian Shen u64 mac_tx_4096_8191_oct_pkt_num; 4540bd7e894SGuangbin Huang u64 rsv1; 455dbecc779SXi Wang u64 mac_tx_8192_9216_oct_pkt_num; 456dbecc779SXi Wang u64 mac_tx_9217_12287_oct_pkt_num; 45791f384f6SJian Shen u64 mac_tx_12288_16383_oct_pkt_num; 45891f384f6SJian Shen u64 mac_tx_1519_max_good_oct_pkt_num; 45991f384f6SJian Shen u64 mac_tx_1519_max_bad_oct_pkt_num; 46091f384f6SJian Shen 46146a3df9fSSalil u64 mac_rx_total_pkt_num; 46246a3df9fSSalil u64 mac_rx_total_oct_num; 46346a3df9fSSalil u64 mac_rx_good_pkt_num; 46446a3df9fSSalil u64 mac_rx_bad_pkt_num; 46546a3df9fSSalil u64 mac_rx_good_oct_num; 46646a3df9fSSalil u64 mac_rx_bad_oct_num; 46746a3df9fSSalil u64 mac_rx_uni_pkt_num; 46846a3df9fSSalil u64 mac_rx_multi_pkt_num; 46946a3df9fSSalil u64 mac_rx_broad_pkt_num; 47046a3df9fSSalil u64 mac_rx_undersize_pkt_num; 471200a88c6SJian Shen u64 mac_rx_oversize_pkt_num; 47246a3df9fSSalil u64 mac_rx_64_oct_pkt_num; 47346a3df9fSSalil u64 mac_rx_65_127_oct_pkt_num; 47446a3df9fSSalil u64 mac_rx_128_255_oct_pkt_num; 47546a3df9fSSalil u64 mac_rx_256_511_oct_pkt_num; 47646a3df9fSSalil u64 mac_rx_512_1023_oct_pkt_num; 47746a3df9fSSalil u64 mac_rx_1024_1518_oct_pkt_num; 47891f384f6SJian Shen u64 mac_rx_1519_2047_oct_pkt_num; 47991f384f6SJian Shen u64 mac_rx_2048_4095_oct_pkt_num; 48091f384f6SJian Shen u64 mac_rx_4096_8191_oct_pkt_num; 4810bd7e894SGuangbin Huang u64 rsv2; 482dbecc779SXi Wang u64 mac_rx_8192_9216_oct_pkt_num; 483dbecc779SXi Wang u64 mac_rx_9217_12287_oct_pkt_num; 48491f384f6SJian Shen u64 mac_rx_12288_16383_oct_pkt_num; 48591f384f6SJian Shen u64 mac_rx_1519_max_good_oct_pkt_num; 48691f384f6SJian Shen u64 mac_rx_1519_max_bad_oct_pkt_num; 48746a3df9fSSalil 488a6c51c26SJian Shen u64 mac_tx_fragment_pkt_num; 489a6c51c26SJian Shen u64 mac_tx_undermin_pkt_num; 490a6c51c26SJian Shen u64 mac_tx_jabber_pkt_num; 491a6c51c26SJian Shen u64 mac_tx_err_all_pkt_num; 492a6c51c26SJian Shen u64 mac_tx_from_app_good_pkt_num; 493a6c51c26SJian Shen u64 mac_tx_from_app_bad_pkt_num; 494a6c51c26SJian Shen u64 mac_rx_fragment_pkt_num; 495a6c51c26SJian Shen u64 mac_rx_undermin_pkt_num; 496a6c51c26SJian Shen u64 mac_rx_jabber_pkt_num; 497a6c51c26SJian Shen u64 mac_rx_fcs_err_pkt_num; 498a6c51c26SJian Shen u64 mac_rx_send_app_good_pkt_num; 499a6c51c26SJian Shen u64 mac_rx_send_app_bad_pkt_num; 500d174ea75Sliuzhongzhu u64 mac_tx_pfc_pause_pkt_num; 501d174ea75Sliuzhongzhu u64 mac_rx_pfc_pause_pkt_num; 502d174ea75Sliuzhongzhu u64 mac_tx_ctrl_pkt_num; 503d174ea75Sliuzhongzhu u64 mac_rx_ctrl_pkt_num; 504c8af2887SGuangbin Huang 505c8af2887SGuangbin Huang /* duration of pfc */ 506c8af2887SGuangbin Huang u64 mac_tx_pfc_pri0_xoff_time; 507c8af2887SGuangbin Huang u64 mac_tx_pfc_pri1_xoff_time; 508c8af2887SGuangbin Huang u64 mac_tx_pfc_pri2_xoff_time; 509c8af2887SGuangbin Huang u64 mac_tx_pfc_pri3_xoff_time; 510c8af2887SGuangbin Huang u64 mac_tx_pfc_pri4_xoff_time; 511c8af2887SGuangbin Huang u64 mac_tx_pfc_pri5_xoff_time; 512c8af2887SGuangbin Huang u64 mac_tx_pfc_pri6_xoff_time; 513c8af2887SGuangbin Huang u64 mac_tx_pfc_pri7_xoff_time; 514c8af2887SGuangbin Huang u64 mac_rx_pfc_pri0_xoff_time; 515c8af2887SGuangbin Huang u64 mac_rx_pfc_pri1_xoff_time; 516c8af2887SGuangbin Huang u64 mac_rx_pfc_pri2_xoff_time; 517c8af2887SGuangbin Huang u64 mac_rx_pfc_pri3_xoff_time; 518c8af2887SGuangbin Huang u64 mac_rx_pfc_pri4_xoff_time; 519c8af2887SGuangbin Huang u64 mac_rx_pfc_pri5_xoff_time; 520c8af2887SGuangbin Huang u64 mac_rx_pfc_pri6_xoff_time; 521c8af2887SGuangbin Huang u64 mac_rx_pfc_pri7_xoff_time; 522c8af2887SGuangbin Huang 523c8af2887SGuangbin Huang /* duration of pause */ 524c8af2887SGuangbin Huang u64 mac_tx_pause_xoff_time; 525c8af2887SGuangbin Huang u64 mac_rx_pause_xoff_time; 52646a3df9fSSalil }; 52746a3df9fSSalil 5281c6dfe6fSYunsheng Lin #define HCLGE_STATS_TIMER_INTERVAL 300UL 52946a3df9fSSalil 5305f6ea83fSPeng Li struct hclge_vlan_type_cfg { 5315f6ea83fSPeng Li u16 rx_ot_fst_vlan_type; 5325f6ea83fSPeng Li u16 rx_ot_sec_vlan_type; 5335f6ea83fSPeng Li u16 rx_in_fst_vlan_type; 5345f6ea83fSPeng Li u16 rx_in_sec_vlan_type; 5355f6ea83fSPeng Li u16 tx_ot_vlan_type; 5365f6ea83fSPeng Li u16 tx_in_vlan_type; 5375f6ea83fSPeng Li }; 5385f6ea83fSPeng Li 539d695964dSJian Shen enum HCLGE_FD_MODE { 540d695964dSJian Shen HCLGE_FD_MODE_DEPTH_2K_WIDTH_400B_STAGE_1, 541d695964dSJian Shen HCLGE_FD_MODE_DEPTH_1K_WIDTH_400B_STAGE_2, 542d695964dSJian Shen HCLGE_FD_MODE_DEPTH_4K_WIDTH_200B_STAGE_1, 543d695964dSJian Shen HCLGE_FD_MODE_DEPTH_2K_WIDTH_200B_STAGE_2, 544d695964dSJian Shen }; 545d695964dSJian Shen 546d695964dSJian Shen enum HCLGE_FD_KEY_TYPE { 547d695964dSJian Shen HCLGE_FD_KEY_BASE_ON_PTYPE, 548d695964dSJian Shen HCLGE_FD_KEY_BASE_ON_TUPLE, 549d695964dSJian Shen }; 550d695964dSJian Shen 551d695964dSJian Shen enum HCLGE_FD_STAGE { 552d695964dSJian Shen HCLGE_FD_STAGE_1, 553d695964dSJian Shen HCLGE_FD_STAGE_2, 554e91e388cSJian Shen MAX_STAGE_NUM, 555d695964dSJian Shen }; 556d695964dSJian Shen 557d695964dSJian Shen /* OUTER_XXX indicates tuples in tunnel header of tunnel packet 558d695964dSJian Shen * INNER_XXX indicate tuples in tunneled header of tunnel packet or 559d695964dSJian Shen * tuples of non-tunnel packet 560d695964dSJian Shen */ 561d695964dSJian Shen enum HCLGE_FD_TUPLE { 562d695964dSJian Shen OUTER_DST_MAC, 563d695964dSJian Shen OUTER_SRC_MAC, 564d695964dSJian Shen OUTER_VLAN_TAG_FST, 565d695964dSJian Shen OUTER_VLAN_TAG_SEC, 566d695964dSJian Shen OUTER_ETH_TYPE, 567d695964dSJian Shen OUTER_L2_RSV, 568d695964dSJian Shen OUTER_IP_TOS, 569d695964dSJian Shen OUTER_IP_PROTO, 570d695964dSJian Shen OUTER_SRC_IP, 571d695964dSJian Shen OUTER_DST_IP, 572d695964dSJian Shen OUTER_L3_RSV, 573d695964dSJian Shen OUTER_SRC_PORT, 574d695964dSJian Shen OUTER_DST_PORT, 575d695964dSJian Shen OUTER_L4_RSV, 576d695964dSJian Shen OUTER_TUN_VNI, 577d695964dSJian Shen OUTER_TUN_FLOW_ID, 578d695964dSJian Shen INNER_DST_MAC, 579d695964dSJian Shen INNER_SRC_MAC, 580d695964dSJian Shen INNER_VLAN_TAG_FST, 581d695964dSJian Shen INNER_VLAN_TAG_SEC, 582d695964dSJian Shen INNER_ETH_TYPE, 583d695964dSJian Shen INNER_L2_RSV, 584d695964dSJian Shen INNER_IP_TOS, 585d695964dSJian Shen INNER_IP_PROTO, 586d695964dSJian Shen INNER_SRC_IP, 587d695964dSJian Shen INNER_DST_IP, 588d695964dSJian Shen INNER_L3_RSV, 589d695964dSJian Shen INNER_SRC_PORT, 590d695964dSJian Shen INNER_DST_PORT, 591d695964dSJian Shen INNER_L4_RSV, 592d695964dSJian Shen MAX_TUPLE, 593d695964dSJian Shen }; 594d695964dSJian Shen 59567b0e142SJian Shen #define HCLGE_FD_TUPLE_USER_DEF_TUPLES \ 59667b0e142SJian Shen (BIT(INNER_L2_RSV) | BIT(INNER_L3_RSV) | BIT(INNER_L4_RSV)) 59767b0e142SJian Shen 598d695964dSJian Shen enum HCLGE_FD_META_DATA { 599d695964dSJian Shen PACKET_TYPE_ID, 600d695964dSJian Shen IP_FRAGEMENT, 601d695964dSJian Shen ROCE_TYPE, 602d695964dSJian Shen NEXT_KEY, 603d695964dSJian Shen VLAN_NUMBER, 604d695964dSJian Shen SRC_VPORT, 605d695964dSJian Shen DST_VPORT, 606d695964dSJian Shen TUNNEL_PACKET, 607d695964dSJian Shen MAX_META_DATA, 608d695964dSJian Shen }; 609d695964dSJian Shen 610fb72699dSJian Shen enum HCLGE_FD_KEY_OPT { 611fb72699dSJian Shen KEY_OPT_U8, 612fb72699dSJian Shen KEY_OPT_LE16, 613fb72699dSJian Shen KEY_OPT_LE32, 614fb72699dSJian Shen KEY_OPT_MAC, 615fb72699dSJian Shen KEY_OPT_IP, 616fb72699dSJian Shen KEY_OPT_VNI, 617fb72699dSJian Shen }; 618fb72699dSJian Shen 619d695964dSJian Shen struct key_info { 620d695964dSJian Shen u8 key_type; 621e91e388cSJian Shen u8 key_length; /* use bit as unit */ 622fb72699dSJian Shen enum HCLGE_FD_KEY_OPT key_opt; 623fb72699dSJian Shen int offset; 624fb72699dSJian Shen int moffset; 625d695964dSJian Shen }; 626d695964dSJian Shen 627d695964dSJian Shen #define MAX_KEY_LENGTH 400 628d695964dSJian Shen #define MAX_KEY_DWORDS DIV_ROUND_UP(MAX_KEY_LENGTH / 8, 4) 629d695964dSJian Shen #define MAX_KEY_BYTES (MAX_KEY_DWORDS * 4) 630d695964dSJian Shen #define MAX_META_DATA_LENGTH 32 631d695964dSJian Shen 63267b0e142SJian Shen #define HCLGE_FD_MAX_USER_DEF_OFFSET 9000 63367b0e142SJian Shen #define HCLGE_FD_USER_DEF_DATA GENMASK(15, 0) 63467b0e142SJian Shen #define HCLGE_FD_USER_DEF_OFFSET GENMASK(15, 0) 63567b0e142SJian Shen #define HCLGE_FD_USER_DEF_OFFSET_UNMASK GENMASK(15, 0) 63667b0e142SJian Shen 63744122887SJian Shen /* assigned by firmware, the real filter number for each pf may be less */ 63844122887SJian Shen #define MAX_FD_FILTER_NUM 4096 6391c6dfe6fSYunsheng Lin #define HCLGE_ARFS_EXPIRE_INTERVAL 5UL 64044122887SJian Shen 641*eaa5607dSJie Wang #define hclge_read_dev(a, reg) \ 642*eaa5607dSJie Wang hclge_comm_read_reg((a)->hw.io_base, reg) 643*eaa5607dSJie Wang #define hclge_write_dev(a, reg, value) \ 644*eaa5607dSJie Wang hclge_comm_write_reg((a)->hw.io_base, reg, value) 645*eaa5607dSJie Wang 64644122887SJian Shen enum HCLGE_FD_ACTIVE_RULE_TYPE { 64744122887SJian Shen HCLGE_FD_RULE_NONE, 64844122887SJian Shen HCLGE_FD_ARFS_ACTIVE, 64944122887SJian Shen HCLGE_FD_EP_ACTIVE, 6500205ec04SJian Shen HCLGE_FD_TC_FLOWER_ACTIVE, 65144122887SJian Shen }; 65244122887SJian Shen 653d695964dSJian Shen enum HCLGE_FD_PACKET_TYPE { 654d695964dSJian Shen NIC_PACKET, 655d695964dSJian Shen ROCE_PACKET, 656d695964dSJian Shen }; 657d695964dSJian Shen 65811732868SJian Shen enum HCLGE_FD_ACTION { 6590f993fe2SJian Shen HCLGE_FD_ACTION_SELECT_QUEUE, 66011732868SJian Shen HCLGE_FD_ACTION_DROP_PACKET, 6610f993fe2SJian Shen HCLGE_FD_ACTION_SELECT_TC, 66211732868SJian Shen }; 66311732868SJian Shen 664fc4243b8SJian Shen enum HCLGE_FD_NODE_STATE { 665fc4243b8SJian Shen HCLGE_FD_TO_ADD, 666fc4243b8SJian Shen HCLGE_FD_TO_DEL, 667fc4243b8SJian Shen HCLGE_FD_ACTIVE, 668fc4243b8SJian Shen HCLGE_FD_DELETED, 669fc4243b8SJian Shen }; 670fc4243b8SJian Shen 67167b0e142SJian Shen enum HCLGE_FD_USER_DEF_LAYER { 67267b0e142SJian Shen HCLGE_FD_USER_DEF_NONE, 67367b0e142SJian Shen HCLGE_FD_USER_DEF_L2, 67467b0e142SJian Shen HCLGE_FD_USER_DEF_L3, 67567b0e142SJian Shen HCLGE_FD_USER_DEF_L4, 67667b0e142SJian Shen }; 67767b0e142SJian Shen 67867b0e142SJian Shen #define HCLGE_FD_USER_DEF_LAYER_NUM 3 67967b0e142SJian Shen struct hclge_fd_user_def_cfg { 68067b0e142SJian Shen u16 ref_cnt; 68167b0e142SJian Shen u16 offset; 68267b0e142SJian Shen }; 68367b0e142SJian Shen 68467b0e142SJian Shen struct hclge_fd_user_def_info { 68567b0e142SJian Shen enum HCLGE_FD_USER_DEF_LAYER layer; 68667b0e142SJian Shen u16 data; 68767b0e142SJian Shen u16 data_mask; 68867b0e142SJian Shen u16 offset; 68967b0e142SJian Shen }; 69067b0e142SJian Shen 691d695964dSJian Shen struct hclge_fd_key_cfg { 692d695964dSJian Shen u8 key_sel; 693d695964dSJian Shen u8 inner_sipv6_word_en; 694d695964dSJian Shen u8 inner_dipv6_word_en; 695d695964dSJian Shen u8 outer_sipv6_word_en; 696d695964dSJian Shen u8 outer_dipv6_word_en; 697d695964dSJian Shen u32 tuple_active; 698d695964dSJian Shen u32 meta_data_active; 699d695964dSJian Shen }; 700d695964dSJian Shen 701d695964dSJian Shen struct hclge_fd_cfg { 702d695964dSJian Shen u8 fd_mode; 703e91e388cSJian Shen u16 max_key_length; /* use bit as unit */ 704e91e388cSJian Shen u32 rule_num[MAX_STAGE_NUM]; /* rule entry number */ 705e91e388cSJian Shen u16 cnt_num[MAX_STAGE_NUM]; /* rule hit counter number */ 706e91e388cSJian Shen struct hclge_fd_key_cfg key_cfg[MAX_STAGE_NUM]; 70767b0e142SJian Shen struct hclge_fd_user_def_cfg user_def_cfg[HCLGE_FD_USER_DEF_LAYER_NUM]; 708d695964dSJian Shen }; 709d695964dSJian Shen 710e91e388cSJian Shen #define IPV4_INDEX 3 711e91e388cSJian Shen #define IPV6_SIZE 4 71211732868SJian Shen struct hclge_fd_rule_tuples { 713e91e388cSJian Shen u8 src_mac[ETH_ALEN]; 714e91e388cSJian Shen u8 dst_mac[ETH_ALEN]; 715e91e388cSJian Shen /* Be compatible for ip address of both ipv4 and ipv6. 716e91e388cSJian Shen * For ipv4 address, we store it in src/dst_ip[3]. 717e91e388cSJian Shen */ 718e91e388cSJian Shen u32 src_ip[IPV6_SIZE]; 719e91e388cSJian Shen u32 dst_ip[IPV6_SIZE]; 72011732868SJian Shen u16 src_port; 72111732868SJian Shen u16 dst_port; 72211732868SJian Shen u16 vlan_tag1; 72311732868SJian Shen u16 ether_proto; 72467b0e142SJian Shen u16 l2_user_def; 72567b0e142SJian Shen u16 l3_user_def; 72667b0e142SJian Shen u32 l4_user_def; 72711732868SJian Shen u8 ip_tos; 72811732868SJian Shen u8 ip_proto; 72911732868SJian Shen }; 73011732868SJian Shen 73111732868SJian Shen struct hclge_fd_rule { 73211732868SJian Shen struct hlist_node rule_node; 73311732868SJian Shen struct hclge_fd_rule_tuples tuples; 73411732868SJian Shen struct hclge_fd_rule_tuples tuples_mask; 73511732868SJian Shen u32 unused_tuple; 73611732868SJian Shen u32 flow_type; 7370205ec04SJian Shen union { 7380205ec04SJian Shen struct { 7390205ec04SJian Shen unsigned long cookie; 7400f993fe2SJian Shen u8 tc; 7410205ec04SJian Shen } cls_flower; 7420205ec04SJian Shen struct { 743d93ed94fSJian Shen u16 flow_id; /* only used for arfs */ 7440205ec04SJian Shen } arfs; 74567b0e142SJian Shen struct { 74667b0e142SJian Shen struct hclge_fd_user_def_info user_def; 74767b0e142SJian Shen } ep; 7480205ec04SJian Shen }; 7490205ec04SJian Shen u16 queue_id; 7500205ec04SJian Shen u16 vf_id; 7510205ec04SJian Shen u16 location; 75244122887SJian Shen enum HCLGE_FD_ACTIVE_RULE_TYPE rule_type; 753fc4243b8SJian Shen enum HCLGE_FD_NODE_STATE state; 7540205ec04SJian Shen u8 action; 75511732868SJian Shen }; 75611732868SJian Shen 75711732868SJian Shen struct hclge_fd_ad_data { 75811732868SJian Shen u16 ad_id; 75911732868SJian Shen u8 drop_packet; 76011732868SJian Shen u8 forward_to_direct_queue; 76111732868SJian Shen u16 queue_id; 76211732868SJian Shen u8 use_counter; 76311732868SJian Shen u8 counter_id; 76411732868SJian Shen u8 use_next_stage; 76511732868SJian Shen u8 write_rule_id_to_bd; 76611732868SJian Shen u8 next_input_key; 76711732868SJian Shen u16 rule_id; 7680f993fe2SJian Shen u16 tc_size; 7690f993fe2SJian Shen u8 override_tc; 77011732868SJian Shen }; 77111732868SJian Shen 772ee4bcd3bSJian Shen enum HCLGE_MAC_NODE_STATE { 773ee4bcd3bSJian Shen HCLGE_MAC_TO_ADD, 774ee4bcd3bSJian Shen HCLGE_MAC_TO_DEL, 775ee4bcd3bSJian Shen HCLGE_MAC_ACTIVE 776ee4bcd3bSJian Shen }; 777ee4bcd3bSJian Shen 778ee4bcd3bSJian Shen struct hclge_mac_node { 7796dd86902Sliuzhongzhu struct list_head node; 780ee4bcd3bSJian Shen enum HCLGE_MAC_NODE_STATE state; 7816dd86902Sliuzhongzhu u8 mac_addr[ETH_ALEN]; 7826dd86902Sliuzhongzhu }; 7836dd86902Sliuzhongzhu 7846dd86902Sliuzhongzhu enum HCLGE_MAC_ADDR_TYPE { 7856dd86902Sliuzhongzhu HCLGE_MAC_ADDR_UC, 7866dd86902Sliuzhongzhu HCLGE_MAC_ADDR_MC 7876dd86902Sliuzhongzhu }; 7886dd86902Sliuzhongzhu 789c6075b19Sliuzhongzhu struct hclge_vport_vlan_cfg { 790c6075b19Sliuzhongzhu struct list_head node; 791c6075b19Sliuzhongzhu int hd_tbl_status; 792c6075b19Sliuzhongzhu u16 vlan_id; 793c6075b19Sliuzhongzhu }; 794c6075b19Sliuzhongzhu 795f02eb82dSHuazhong Tan struct hclge_rst_stats { 796f02eb82dSHuazhong Tan u32 reset_done_cnt; /* the number of reset has completed */ 797f02eb82dSHuazhong Tan u32 hw_reset_done_cnt; /* the number of HW reset has completed */ 798f02eb82dSHuazhong Tan u32 pf_rst_cnt; /* the number of PF reset */ 799f02eb82dSHuazhong Tan u32 flr_rst_cnt; /* the number of FLR */ 800f02eb82dSHuazhong Tan u32 global_rst_cnt; /* the number of GLOBAL */ 801f02eb82dSHuazhong Tan u32 imp_rst_cnt; /* the number of IMP reset */ 802f02eb82dSHuazhong Tan u32 reset_cnt; /* the number of reset */ 8030ecf1f7bSHuazhong Tan u32 reset_fail_cnt; /* the number of reset fail */ 804f02eb82dSHuazhong Tan }; 805f02eb82dSHuazhong Tan 806a6345787SWeihang Li /* time and register status when mac tunnel interruption occur */ 807a6345787SWeihang Li struct hclge_mac_tnl_stats { 808a6345787SWeihang Li u64 time; 809a6345787SWeihang Li u32 status; 810a6345787SWeihang Li }; 811a6345787SWeihang Li 812b37ce587SYufeng Mo #define HCLGE_RESET_INTERVAL (10 * HZ) 8137cf9c069SHuazhong Tan #define HCLGE_WAIT_RESET_DONE 100 814b37ce587SYufeng Mo 815ebaf1908SWeihang Li #pragma pack(1) 816ebaf1908SWeihang Li struct hclge_vf_vlan_cfg { 817ebaf1908SWeihang Li u8 mbx_cmd; 818ebaf1908SWeihang Li u8 subcode; 819060e9accSJian Shen union { 820060e9accSJian Shen struct { 821ebaf1908SWeihang Li u8 is_kill; 822ebaf1908SWeihang Li u16 vlan; 823ebaf1908SWeihang Li u16 proto; 824ebaf1908SWeihang Li }; 825060e9accSJian Shen u8 enable; 826060e9accSJian Shen }; 827060e9accSJian Shen }; 828ebaf1908SWeihang Li 829ebaf1908SWeihang Li #pragma pack() 830ebaf1908SWeihang Li 83111732868SJian Shen /* For each bit of TCAM entry, it uses a pair of 'x' and 83211732868SJian Shen * 'y' to indicate which value to match, like below: 83311732868SJian Shen * ---------------------------------- 83411732868SJian Shen * | bit x | bit y | search value | 83511732868SJian Shen * ---------------------------------- 83611732868SJian Shen * | 0 | 0 | always hit | 83711732868SJian Shen * ---------------------------------- 83811732868SJian Shen * | 1 | 0 | match '0' | 83911732868SJian Shen * ---------------------------------- 84011732868SJian Shen * | 0 | 1 | match '1' | 84111732868SJian Shen * ---------------------------------- 84211732868SJian Shen * | 1 | 1 | invalid | 84311732868SJian Shen * ---------------------------------- 84411732868SJian Shen * Then for input key(k) and mask(v), we can calculate the value by 84511732868SJian Shen * the formulae: 84611732868SJian Shen * x = (~k) & v 84711732868SJian Shen * y = (k ^ ~v) & k 84811732868SJian Shen */ 8499393eb50SYufeng Mo #define calc_x(x, k, v) (x = ~(k) & (v)) 85011732868SJian Shen #define calc_y(y, k, v) \ 85111732868SJian Shen do { \ 85211732868SJian Shen const typeof(k) _k_ = (k); \ 85311732868SJian Shen const typeof(v) _v_ = (v); \ 85411732868SJian Shen (y) = (_k_ ^ ~_v_) & (_k_); \ 85511732868SJian Shen } while (0) 85611732868SJian Shen 8570b653a81SJie Wang #define HCLGE_MAC_STATS_FIELD_OFF(f) (offsetof(struct hclge_mac_stats, f)) 8580b653a81SJie Wang #define HCLGE_STATS_READ(p, offset) (*(u64 *)((u8 *)(p) + (offset))) 8590b653a81SJie Wang 860a6345787SWeihang Li #define HCLGE_MAC_TNL_LOG_SIZE 8 861dc8131d8SYunsheng Lin #define HCLGE_VPORT_NUM 256 86246a3df9fSSalil struct hclge_dev { 86346a3df9fSSalil struct pci_dev *pdev; 86446a3df9fSSalil struct hnae3_ae_dev *ae_dev; 86546a3df9fSSalil struct hclge_hw hw; 866466b0c00SLipeng struct hclge_misc_vector misc_vector; 8671c6dfe6fSYunsheng Lin struct hclge_mac_stats mac_stats; 86846a3df9fSSalil unsigned long state; 8696b9a97eeSHuazhong Tan unsigned long flr_state; 8700742ed7cSHuazhong Tan unsigned long last_reset_time; 87146a3df9fSSalil 8724ed340abSLipeng enum hnae3_reset_type reset_type; 8730742ed7cSHuazhong Tan enum hnae3_reset_type reset_level; 874720bd583SHuazhong Tan unsigned long default_reset_request; 875cb1b9f77SSalil Mehta unsigned long reset_request; /* reset has been requested */ 876ca1d7669SSalil Mehta unsigned long reset_pending; /* client rst is pending to be served */ 877f02eb82dSHuazhong Tan struct hclge_rst_stats rst_stats; 8788627bdedSHuazhong Tan struct semaphore reset_sem; /* protect reset process */ 87946a3df9fSSalil u32 fw_version; 88046a3df9fSSalil u16 num_tqps; /* Num task queue pairs of this PF */ 88146a3df9fSSalil u16 num_req_vfs; /* Num VFs requested for this PF */ 88246a3df9fSSalil 883fdace1bcSJian Shen u16 base_tqp_pid; /* Base task tqp physical id of this PF */ 88446a3df9fSSalil u16 alloc_rss_size; /* Allocated RSS task queue */ 885f1c2e66dSGuojia Liao u16 vf_rss_size_max; /* HW defined VF max RSS task queue */ 886f1c2e66dSGuojia Liao u16 pf_rss_size_max; /* HW defined PF max RSS task queue */ 8871a00197bSHuazhong Tan u32 tx_spare_buf_size; /* HW defined TX spare buffer size */ 88846a3df9fSSalil 889fdace1bcSJian Shen u16 fdir_pf_filter_count; /* Num of guaranteed filters for this PF */ 89046a3df9fSSalil u16 num_alloc_vport; /* Num vports this driver supports */ 89146a3df9fSSalil u32 numa_node_mask; 89246a3df9fSSalil u16 rx_buf_len; 893c0425944SPeng Li u16 num_tx_desc; /* desc num of per tx queue */ 894c0425944SPeng Li u16 num_rx_desc; /* desc num of per rx queue */ 89546a3df9fSSalil u8 hw_tc_map; 89646a3df9fSSalil enum hclge_fc_mode fc_mode_last_time; 8975d497936SPeng Li u8 support_sfp_query; 89846a3df9fSSalil 89946a3df9fSSalil #define HCLGE_FLAG_TC_BASE_SCH_MODE 1 90046a3df9fSSalil #define HCLGE_FLAG_VNET_BASE_SCH_MODE 2 90146a3df9fSSalil u8 tx_sch_mode; 902cacde272SYunsheng Lin u8 tc_max; 903cacde272SYunsheng Lin u8 pfc_max; 90446a3df9fSSalil 90546a3df9fSSalil u8 default_up; 906cacde272SYunsheng Lin u8 dcbx_cap; 90746a3df9fSSalil struct hclge_tm_info tm_info; 90846a3df9fSSalil 90946a3df9fSSalil u16 num_msi; 91046a3df9fSSalil u16 num_msi_left; 91146a3df9fSSalil u16 num_msi_used; 91246a3df9fSSalil u16 *vector_status; 913887c3820SSalil Mehta int *vector_irq; 914580a05f9SYonglong Liu u16 num_nic_msi; /* Num of nic vectors for this PF */ 915887c3820SSalil Mehta u16 num_roce_msi; /* Num of roce vectors for this PF */ 91646a3df9fSSalil 91746a3df9fSSalil unsigned long service_timer_period; 91846a3df9fSSalil unsigned long service_timer_previous; 91965e41e7eSHuazhong Tan struct timer_list reset_timer; 9207be1b9f3SYunsheng Lin struct delayed_work service_task; 92146a3df9fSSalil 92246a3df9fSSalil bool cur_promisc; 92346a3df9fSSalil int num_alloc_vfs; /* Actual number of VFs allocated */ 92446a3df9fSSalil 92546a3df9fSSalil struct hclge_tqp *htqp; 92646a3df9fSSalil struct hclge_vport *vport; 92746a3df9fSSalil 92846a3df9fSSalil struct dentry *hclge_dbgfs; 92946a3df9fSSalil 93046a3df9fSSalil struct hnae3_client *nic_client; 93146a3df9fSSalil struct hnae3_client *roce_client; 93246a3df9fSSalil 933887c3820SSalil Mehta #define HCLGE_FLAG_MAIN BIT(0) 934887c3820SSalil Mehta #define HCLGE_FLAG_DCB_CAPABLE BIT(1) 935887c3820SSalil Mehta #define HCLGE_FLAG_DCB_ENABLE BIT(2) 936887c3820SSalil Mehta #define HCLGE_FLAG_MQPRIO_ENABLE BIT(3) 93746a3df9fSSalil u32 flag; 93846a3df9fSSalil 93946a3df9fSSalil u32 pkt_buf_size; /* Total pf buf size for tx/rx */ 940368686beSYunsheng Lin u32 tx_buf_size; /* Tx buffer size for each TC */ 941368686beSYunsheng Lin u32 dv_buf_size; /* Dv buffer size for each TC */ 942368686beSYunsheng Lin 94346a3df9fSSalil u32 mps; /* Max packet size */ 944818f1675SYunsheng Lin /* vport_lock protect resource shared by vports */ 945818f1675SYunsheng Lin struct mutex vport_lock; 94646a3df9fSSalil 9475f6ea83fSPeng Li struct hclge_vlan_type_cfg vlan_type_cfg; 948716aaac1SJian Shen 949dc8131d8SYunsheng Lin unsigned long vlan_table[VLAN_N_VID][BITS_TO_LONGS(HCLGE_VPORT_NUM)]; 95081a9255eSJian Shen unsigned long vf_vlan_full[BITS_TO_LONGS(HCLGE_VPORT_NUM)]; 951d695964dSJian Shen 952ee4bcd3bSJian Shen unsigned long vport_config_block[BITS_TO_LONGS(HCLGE_VPORT_NUM)]; 953ee4bcd3bSJian Shen 954d695964dSJian Shen struct hclge_fd_cfg fd_cfg; 955dd74f815SJian Shen struct hlist_head fd_rule_list; 95644122887SJian Shen spinlock_t fd_rule_lock; /* protect fd_rule_list and fd_bmap */ 957dd74f815SJian Shen u16 hclge_fd_rule_num; 9581c6dfe6fSYunsheng Lin unsigned long serv_processed_cnt; 9591c6dfe6fSYunsheng Lin unsigned long last_serv_processed; 960d9069dabSYufeng Mo unsigned long last_rst_scheduled; 961d9069dabSYufeng Mo unsigned long last_mbx_scheduled; 96244122887SJian Shen unsigned long fd_bmap[BITS_TO_LONGS(MAX_FD_FILTER_NUM)]; 96344122887SJian Shen enum HCLGE_FD_ACTIVE_RULE_TYPE fd_active_type; 9649abeb7d8SJian Shen u8 fd_en; 9653462207dSYufeng Mo bool gro_en; 96639932473SJian Shen 96739932473SJian Shen u16 wanted_umv_size; 96839932473SJian Shen /* max available unicast mac vlan space */ 96939932473SJian Shen u16 max_umv_size; 97039932473SJian Shen /* private unicast mac vlan space, it's same for PF and its VFs */ 97139932473SJian Shen u16 priv_umv_size; 97239932473SJian Shen /* unicast mac vlan space shared by PF and its VFs */ 97339932473SJian Shen u16 share_umv_size; 9745c56ff48SGuangbin Huang /* multicast mac address number used by PF and its VFs */ 9755c56ff48SGuangbin Huang u16 used_mc_mac_num; 9766dd86902Sliuzhongzhu 977a6345787SWeihang Li DECLARE_KFIFO(mac_tnl_log, struct hclge_mac_tnl_stats, 978a6345787SWeihang Li HCLGE_MAC_TNL_LOG_SIZE); 97908125454SYunsheng Lin 98008125454SYunsheng Lin /* affinity mask and notify for misc interrupt */ 98108125454SYunsheng Lin cpumask_t affinity_mask; 9820bf5eb78SHuazhong Tan struct hclge_ptp *ptp; 983b741269bSYufeng Mo struct devlink *devlink; 9845f6ea83fSPeng Li }; 9855f6ea83fSPeng Li 9865f6ea83fSPeng Li /* VPort level vlan tag configuration for TX direction */ 9875f6ea83fSPeng Li struct hclge_tx_vtag_cfg { 988dcb35cceSPeng Li bool accept_tag1; /* Whether accept tag1 packet from host */ 989dcb35cceSPeng Li bool accept_untag1; /* Whether accept untag1 packet from host */ 990dcb35cceSPeng Li bool accept_tag2; 991dcb35cceSPeng Li bool accept_untag2; 9925f6ea83fSPeng Li bool insert_tag1_en; /* Whether insert inner vlan tag */ 9935f6ea83fSPeng Li bool insert_tag2_en; /* Whether insert outer vlan tag */ 9945f6ea83fSPeng Li u16 default_tag1; /* The default inner vlan tag to insert */ 9955f6ea83fSPeng Li u16 default_tag2; /* The default outer vlan tag to insert */ 996592b0179SGuojia Liao bool tag_shift_mode_en; 9975f6ea83fSPeng Li }; 9985f6ea83fSPeng Li 9995f6ea83fSPeng Li /* VPort level vlan tag configuration for RX direction */ 10005f6ea83fSPeng Li struct hclge_rx_vtag_cfg { 1001592b0179SGuojia Liao bool rx_vlan_offload_en; /* Whether enable rx vlan offload */ 1002592b0179SGuojia Liao bool strip_tag1_en; /* Whether strip inner vlan tag */ 1003592b0179SGuojia Liao bool strip_tag2_en; /* Whether strip outer vlan tag */ 1004592b0179SGuojia Liao bool vlan1_vlan_prionly; /* Inner vlan tag up to descriptor enable */ 1005592b0179SGuojia Liao bool vlan2_vlan_prionly; /* Outer vlan tag up to descriptor enable */ 1006592b0179SGuojia Liao bool strip_tag1_discard_en; /* Inner vlan tag discard for BD enable */ 1007592b0179SGuojia Liao bool strip_tag2_discard_en; /* Outer vlan tag discard for BD enable */ 100846a3df9fSSalil }; 100946a3df9fSSalil 10106f2af429SYunsheng Lin struct hclge_rss_tuple_cfg { 10116f2af429SYunsheng Lin u8 ipv4_tcp_en; 10126f2af429SYunsheng Lin u8 ipv4_udp_en; 10136f2af429SYunsheng Lin u8 ipv4_sctp_en; 10146f2af429SYunsheng Lin u8 ipv4_fragment_en; 10156f2af429SYunsheng Lin u8 ipv6_tcp_en; 10166f2af429SYunsheng Lin u8 ipv6_udp_en; 10176f2af429SYunsheng Lin u8 ipv6_sctp_en; 10186f2af429SYunsheng Lin u8 ipv6_fragment_en; 10196f2af429SYunsheng Lin }; 10206f2af429SYunsheng Lin 1021a6d818e3SYunsheng Lin enum HCLGE_VPORT_STATE { 1022a6d818e3SYunsheng Lin HCLGE_VPORT_STATE_ALIVE, 1023ee4bcd3bSJian Shen HCLGE_VPORT_STATE_MAC_TBL_CHANGE, 10241e6e7610SJian Shen HCLGE_VPORT_STATE_PROMISC_CHANGE, 10252ba30662SJian Shen HCLGE_VPORT_STATE_VLAN_FLTR_CHANGE, 1026a6d818e3SYunsheng Lin HCLGE_VPORT_STATE_MAX 1027a6d818e3SYunsheng Lin }; 1028a6d818e3SYunsheng Lin 1029741fca16SJian Shen struct hclge_vlan_info { 1030741fca16SJian Shen u16 vlan_proto; /* so far support 802.1Q only */ 1031741fca16SJian Shen u16 qos; 1032741fca16SJian Shen u16 vlan_tag; 1033741fca16SJian Shen }; 1034741fca16SJian Shen 1035741fca16SJian Shen struct hclge_port_base_vlan_config { 1036741fca16SJian Shen u16 state; 1037741fca16SJian Shen struct hclge_vlan_info vlan_info; 1038741fca16SJian Shen }; 1039741fca16SJian Shen 10406430f744SYufeng Mo struct hclge_vf_info { 10416430f744SYufeng Mo int link_state; 10426430f744SYufeng Mo u8 mac[ETH_ALEN]; 104322044f95SJian Shen u32 spoofchk; 1044ee9e4424SYonglong Liu u32 max_tx_rate; 1045e196ec75SJian Shen u32 trusted; 10461e6e7610SJian Shen u8 request_uc_en; 10471e6e7610SJian Shen u8 request_mc_en; 10481e6e7610SJian Shen u8 request_bc_en; 10496430f744SYufeng Mo }; 10506430f744SYufeng Mo 105146a3df9fSSalil struct hclge_vport { 105246a3df9fSSalil u16 alloc_tqps; /* Allocated Tx/Rx queues */ 105346a3df9fSSalil 105446a3df9fSSalil u8 rss_hash_key[HCLGE_RSS_KEY_SIZE]; /* User configured hash keys */ 105546a3df9fSSalil /* User configured lookup table entries */ 105687ce161eSGuangbin Huang u16 *rss_indirection_tbl; 105789523cfaSYunsheng Lin int rss_algo; /* User configured hash algorithm */ 10586f2af429SYunsheng Lin /* User configured rss tuple sets */ 10596f2af429SYunsheng Lin struct hclge_rss_tuple_cfg rss_tuple_sets; 106089523cfaSYunsheng Lin 106168ece54eSYunsheng Lin u16 alloc_rss_size; 106246a3df9fSSalil 106346a3df9fSSalil u16 qs_offset; 10642566f106SYunsheng Lin u32 bw_limit; /* VSI BW Limit (0 = disabled) */ 106546a3df9fSSalil u8 dwrr; 106646a3df9fSSalil 10672ba30662SJian Shen bool req_vlan_fltr_en; 10682ba30662SJian Shen bool cur_vlan_fltr_en; 1069fe4144d4SJian Shen unsigned long vlan_del_fail_bmap[BITS_TO_LONGS(VLAN_N_VID)]; 1070741fca16SJian Shen struct hclge_port_base_vlan_config port_base_vlan_cfg; 10715f6ea83fSPeng Li struct hclge_tx_vtag_cfg txvlan_cfg; 10725f6ea83fSPeng Li struct hclge_rx_vtag_cfg rxvlan_cfg; 10735f6ea83fSPeng Li 107439932473SJian Shen u16 used_umv_num; 107539932473SJian Shen 1076ebaf1908SWeihang Li u16 vport_id; 107746a3df9fSSalil struct hclge_dev *back; /* Back reference to associated dev */ 107846a3df9fSSalil struct hnae3_handle nic; 107946a3df9fSSalil struct hnae3_handle roce; 1080a6d818e3SYunsheng Lin 1081a6d818e3SYunsheng Lin unsigned long state; 1082a6d818e3SYunsheng Lin unsigned long last_active_jiffies; 1083818f1675SYunsheng Lin u32 mps; /* Max packet size */ 10846430f744SYufeng Mo struct hclge_vf_info vf_info; 10856dd86902Sliuzhongzhu 1086c631c696SJian Shen u8 overflow_promisc_flags; 1087c631c696SJian Shen u8 last_promisc_flags; 1088c631c696SJian Shen 1089ee4bcd3bSJian Shen spinlock_t mac_list_lock; /* protect mac address need to add/detele */ 10906dd86902Sliuzhongzhu struct list_head uc_mac_list; /* Store VF unicast table */ 10916dd86902Sliuzhongzhu struct list_head mc_mac_list; /* Store VF multicast table */ 1092c6075b19Sliuzhongzhu struct list_head vlan_list; /* Store VF vlan table */ 109346a3df9fSSalil }; 109446a3df9fSSalil 1095aec35aecSGuangbin Huang struct hclge_speed_bit_map { 1096aec35aecSGuangbin Huang u32 speed; 1097aec35aecSGuangbin Huang u32 speed_bit; 1098aec35aecSGuangbin Huang }; 1099aec35aecSGuangbin Huang 1100e46da6a3SGuangbin Huang struct hclge_mac_speed_map { 1101e46da6a3SGuangbin Huang u32 speed_drv; /* speed defined in driver */ 1102e46da6a3SGuangbin Huang u32 speed_fw; /* speed defined in firmware */ 1103e46da6a3SGuangbin Huang }; 1104e46da6a3SGuangbin Huang 1105e196ec75SJian Shen int hclge_set_vport_promisc_mode(struct hclge_vport *vport, bool en_uc_pmc, 1106e196ec75SJian Shen bool en_mc_pmc, bool en_bc_pmc); 110746a3df9fSSalil int hclge_add_uc_addr_common(struct hclge_vport *vport, 110846a3df9fSSalil const unsigned char *addr); 110946a3df9fSSalil int hclge_rm_uc_addr_common(struct hclge_vport *vport, 111046a3df9fSSalil const unsigned char *addr); 111146a3df9fSSalil int hclge_add_mc_addr_common(struct hclge_vport *vport, 111246a3df9fSSalil const unsigned char *addr); 111346a3df9fSSalil int hclge_rm_mc_addr_common(struct hclge_vport *vport, 111446a3df9fSSalil const unsigned char *addr); 111546a3df9fSSalil 111646a3df9fSSalil struct hclge_vport *hclge_get_vport(struct hnae3_handle *handle); 111784e095d6SSalil Mehta int hclge_bind_ring_with_vector(struct hclge_vport *vport, 111884e095d6SSalil Mehta int vector_id, bool en, 111946a3df9fSSalil struct hnae3_ring_chain_node *ring_chain); 112084e095d6SSalil Mehta 112146a3df9fSSalil static inline int hclge_get_queue_id(struct hnae3_queue *queue) 112246a3df9fSSalil { 112346a3df9fSSalil struct hclge_tqp *tqp = container_of(queue, struct hclge_tqp, q); 112446a3df9fSSalil 112546a3df9fSSalil return tqp->index; 112646a3df9fSSalil } 112746a3df9fSSalil 11286dd22bbcSHuazhong Tan static inline bool hclge_is_reset_pending(struct hclge_dev *hdev) 11296dd22bbcSHuazhong Tan { 11306dd22bbcSHuazhong Tan return !!hdev->reset_pending; 11316dd22bbcSHuazhong Tan } 11326dd22bbcSHuazhong Tan 1133dea846e8SHuazhong Tan int hclge_inform_reset_assert_to_vf(struct hclge_vport *vport); 113446a3df9fSSalil int hclge_cfg_mac_speed_dup(struct hclge_dev *hdev, int speed, u8 duplex); 1135dc8131d8SYunsheng Lin int hclge_set_vlan_filter(struct hnae3_handle *handle, __be16 proto, 1136dc8131d8SYunsheng Lin u16 vlan_id, bool is_kill); 1137b2641e2aSYunsheng Lin int hclge_en_hw_strip_rxvtag(struct hnae3_handle *handle, bool enable); 113877f255c1SYunsheng Lin 113977f255c1SYunsheng Lin int hclge_buffer_alloc(struct hclge_dev *hdev); 114077f255c1SYunsheng Lin int hclge_rss_init_hw(struct hclge_dev *hdev); 1141268f5dfaSYunsheng Lin void hclge_rss_indir_init_cfg(struct hclge_dev *hdev); 1142dde1a86eSSalil Mehta 1143dde1a86eSSalil Mehta void hclge_mbx_handler(struct hclge_dev *hdev); 11448fa86551SYufeng Mo int hclge_reset_tqp(struct hnae3_handle *handle); 11451770a7a3SPeng Li int hclge_cfg_flowctrl(struct hclge_dev *hdev); 11462bfbd35dSSalil Mehta int hclge_func_reset_cmd(struct hclge_dev *hdev, int func_id); 1147a6d818e3SYunsheng Lin int hclge_vport_start(struct hclge_vport *vport); 1148a6d818e3SYunsheng Lin void hclge_vport_stop(struct hclge_vport *vport); 1149818f1675SYunsheng Lin int hclge_set_vport_mtu(struct hclge_vport *vport, int new_mtu); 11505e69ea7eSYufeng Mo int hclge_dbg_read_cmd(struct hnae3_handle *handle, enum hnae3_dbg_cmd cmd, 115104987ca1SGuangbin Huang char *buf, int len); 11520c29d191Sliuzhongzhu u16 hclge_covert_handle_qid_global(struct hnae3_handle *handle, u16 queue_id); 1153af013903SHuazhong Tan int hclge_notify_client(struct hclge_dev *hdev, 1154af013903SHuazhong Tan enum hnae3_reset_notify_type type); 1155ee4bcd3bSJian Shen int hclge_update_mac_list(struct hclge_vport *vport, 1156ee4bcd3bSJian Shen enum HCLGE_MAC_NODE_STATE state, 1157ee4bcd3bSJian Shen enum HCLGE_MAC_ADDR_TYPE mac_type, 1158ee4bcd3bSJian Shen const unsigned char *addr); 1159ee4bcd3bSJian Shen int hclge_update_mac_node_for_dev_addr(struct hclge_vport *vport, 1160ee4bcd3bSJian Shen const u8 *old_addr, const u8 *new_addr); 11616dd86902Sliuzhongzhu void hclge_rm_vport_all_mac_table(struct hclge_vport *vport, bool is_del_list, 11626dd86902Sliuzhongzhu enum HCLGE_MAC_ADDR_TYPE mac_type); 1163c6075b19Sliuzhongzhu void hclge_rm_vport_all_vlan_table(struct hclge_vport *vport, bool is_del_list); 1164c6075b19Sliuzhongzhu void hclge_uninit_vport_vlan_table(struct hclge_dev *hdev); 1165ee4bcd3bSJian Shen void hclge_restore_mac_table_common(struct hclge_vport *vport); 1166039ba863SJian Shen void hclge_restore_vport_vlan_table(struct hclge_vport *vport); 116721e043cdSJian Shen int hclge_update_port_base_vlan_cfg(struct hclge_vport *vport, u16 state, 116821e043cdSJian Shen struct hclge_vlan_info *vlan_info); 116992f11ea1SJian Shen int hclge_push_vf_port_base_vlan_info(struct hclge_vport *vport, u8 vfid, 1170f2dbf0edSJian Shen u16 state, 1171f2dbf0edSJian Shen struct hclge_vlan_info *vlan_info); 1172ed8fb4b2SJian Shen void hclge_task_schedule(struct hclge_dev *hdev, unsigned long delay_time); 1173ddb54554SGuangbin Huang int hclge_query_bd_num_cmd_send(struct hclge_dev *hdev, 1174ddb54554SGuangbin Huang struct hclge_desc *desc); 1175a83d2961SWeihang Li void hclge_report_hw_error(struct hclge_dev *hdev, 1176a83d2961SWeihang Li enum hnae3_hw_error_type type); 1177e196ec75SJian Shen void hclge_inform_vf_promisc_info(struct hclge_vport *vport); 11781a7ff828SJiaran Zhang int hclge_dbg_dump_rst_info(struct hclge_dev *hdev, char *buf, int len); 117918b6e31fSGuangbin Huang int hclge_push_vf_link_status(struct hclge_vport *vport); 1180fa6a262aSJian Shen int hclge_enable_vport_vlan_filter(struct hclge_vport *vport, bool request_en); 11810b653a81SJie Wang int hclge_mac_update_stats(struct hclge_dev *hdev); 118246a3df9fSSalil #endif 1183