xref: /linux/drivers/net/ethernet/hisilicon/hns3/hns3pf/hclge_main.h (revision 8be4d31cb8aaeea27bde4b7ddb26e28a89062ebf)
12ef17216SNishad Kamdar /* SPDX-License-Identifier: GPL-2.0+ */
2d71d8381SJian Shen // Copyright (c) 2016-2017 Hisilicon Limited.
346a3df9fSSalil 
446a3df9fSSalil #ifndef __HCLGE_MAIN_H
546a3df9fSSalil #define __HCLGE_MAIN_H
646a3df9fSSalil #include <linux/fs.h>
746a3df9fSSalil #include <linux/types.h>
846a3df9fSSalil #include <linux/phy.h>
9dc8131d8SYunsheng Lin #include <linux/if_vlan.h>
10a6345787SWeihang Li #include <linux/kfifo.h>
11c7be6e70SSimon Horman 
12b741269bSYufeng Mo #include <net/devlink.h>
13c7be6e70SSimon Horman #include <net/ipv6.h>
14dc8131d8SYunsheng Lin 
1546a3df9fSSalil #include "hclge_cmd.h"
160bf5eb78SHuazhong Tan #include "hclge_ptp.h"
1746a3df9fSSalil #include "hnae3.h"
187347255eSJie Wang #include "hclge_comm_rss.h"
19add7645cSJie Wang #include "hclge_comm_tqp_stats.h"
2046a3df9fSSalil 
213c7624d8SXi Wang #define HCLGE_MOD_VERSION "1.0"
2246a3df9fSSalil #define HCLGE_DRIVER_NAME "hclge"
2346a3df9fSSalil 
2439932473SJian Shen #define HCLGE_MAX_PF_NUM		8
2539932473SJian Shen 
26693e4415SGuoJia Liao #define HCLGE_VF_VPORT_START_NUM	1
27693e4415SGuoJia Liao 
28d174ea75Sliuzhongzhu #define HCLGE_RD_FIRST_STATS_NUM        2
29d174ea75Sliuzhongzhu #define HCLGE_RD_OTHER_STATS_NUM        4
30d174ea75Sliuzhongzhu 
3146a3df9fSSalil #define HCLGE_INVALID_VPORT 0xffff
3246a3df9fSSalil 
3346a3df9fSSalil #define HCLGE_PF_CFG_BLOCK_SIZE		32
3446a3df9fSSalil #define HCLGE_PF_CFG_DESC_NUM \
3546a3df9fSSalil 	(HCLGE_PF_CFG_BLOCK_SIZE / HCLGE_CFG_RD_LEN_BYTES)
3646a3df9fSSalil 
3746a3df9fSSalil #define HCLGE_VECTOR_REG_BASE		0x20000
383a6863e4SYufeng Mo #define HCLGE_VECTOR_EXT_REG_BASE	0x30000
39466b0c00SLipeng #define HCLGE_MISC_VECTOR_REG_BASE	0x20400
4046a3df9fSSalil 
4146a3df9fSSalil #define HCLGE_VECTOR_REG_OFFSET		0x4
423a6863e4SYufeng Mo #define HCLGE_VECTOR_REG_OFFSET_H	0x1000
4346a3df9fSSalil #define HCLGE_VECTOR_VF_OFFSET		0x100000
4446a3df9fSSalil 
455a24b1fdSPeng Li #define HCLGE_NIC_CSQ_DEPTH_REG		0x27008
46ea4750caSJian Shen 
47ea4750caSJian Shen /* bar registers for common func */
48ea4750caSJian Shen #define HCLGE_GRO_EN_REG		0x28000
4979664077SHuazhong Tan #define HCLGE_RXD_ADV_LAYOUT_EN_REG	0x28008
50ea4750caSJian Shen 
51ea4750caSJian Shen /* bar registers for rcb */
52ea4750caSJian Shen #define HCLGE_RING_RX_ADDR_L_REG	0x80000
53ea4750caSJian Shen #define HCLGE_RING_RX_ADDR_H_REG	0x80004
54ea4750caSJian Shen #define HCLGE_RING_RX_BD_NUM_REG	0x80008
55ea4750caSJian Shen #define HCLGE_RING_RX_BD_LENGTH_REG	0x8000C
56ea4750caSJian Shen #define HCLGE_RING_RX_MERGE_EN_REG	0x80014
57ea4750caSJian Shen #define HCLGE_RING_RX_TAIL_REG		0x80018
58ea4750caSJian Shen #define HCLGE_RING_RX_HEAD_REG		0x8001C
59ea4750caSJian Shen #define HCLGE_RING_RX_FBD_NUM_REG	0x80020
60ea4750caSJian Shen #define HCLGE_RING_RX_OFFSET_REG	0x80024
61ea4750caSJian Shen #define HCLGE_RING_RX_FBD_OFFSET_REG	0x80028
62ea4750caSJian Shen #define HCLGE_RING_RX_STASH_REG		0x80030
63ea4750caSJian Shen #define HCLGE_RING_RX_BD_ERR_REG	0x80034
64ea4750caSJian Shen #define HCLGE_RING_TX_ADDR_L_REG	0x80040
65ea4750caSJian Shen #define HCLGE_RING_TX_ADDR_H_REG	0x80044
66ea4750caSJian Shen #define HCLGE_RING_TX_BD_NUM_REG	0x80048
67ea4750caSJian Shen #define HCLGE_RING_TX_PRIORITY_REG	0x8004C
68ea4750caSJian Shen #define HCLGE_RING_TX_TC_REG		0x80050
69ea4750caSJian Shen #define HCLGE_RING_TX_MERGE_EN_REG	0x80054
70ea4750caSJian Shen #define HCLGE_RING_TX_TAIL_REG		0x80058
71ea4750caSJian Shen #define HCLGE_RING_TX_HEAD_REG		0x8005C
72ea4750caSJian Shen #define HCLGE_RING_TX_FBD_NUM_REG	0x80060
73ea4750caSJian Shen #define HCLGE_RING_TX_OFFSET_REG	0x80064
74ea4750caSJian Shen #define HCLGE_RING_TX_EBD_NUM_REG	0x80068
75ea4750caSJian Shen #define HCLGE_RING_TX_EBD_OFFSET_REG	0x80070
76ea4750caSJian Shen #define HCLGE_RING_TX_BD_ERR_REG	0x80074
77ea4750caSJian Shen #define HCLGE_RING_EN_REG		0x80090
78ea4750caSJian Shen 
79ea4750caSJian Shen /* bar registers for tqp interrupt */
80ea4750caSJian Shen #define HCLGE_TQP_INTR_CTRL_REG		0x20000
81ea4750caSJian Shen #define HCLGE_TQP_INTR_GL0_REG		0x20100
82ea4750caSJian Shen #define HCLGE_TQP_INTR_GL1_REG		0x20200
83ea4750caSJian Shen #define HCLGE_TQP_INTR_GL2_REG		0x20300
84ea4750caSJian Shen #define HCLGE_TQP_INTR_RL_REG		0x20900
85ea4750caSJian Shen 
8646a3df9fSSalil #define HCLGE_RSS_IND_TBL_SIZE		512
87f7db940aSLipeng 
8846a3df9fSSalil #define HCLGE_RSS_TC_SIZE_0		1
8946a3df9fSSalil #define HCLGE_RSS_TC_SIZE_1		2
9046a3df9fSSalil #define HCLGE_RSS_TC_SIZE_2		4
9146a3df9fSSalil #define HCLGE_RSS_TC_SIZE_3		8
9246a3df9fSSalil #define HCLGE_RSS_TC_SIZE_4		16
9346a3df9fSSalil #define HCLGE_RSS_TC_SIZE_5		32
9446a3df9fSSalil #define HCLGE_RSS_TC_SIZE_6		64
9546a3df9fSSalil #define HCLGE_RSS_TC_SIZE_7		128
9646a3df9fSSalil 
9739932473SJian Shen #define HCLGE_UMV_TBL_SIZE		3072
9839932473SJian Shen #define HCLGE_DEFAULT_UMV_SPACE_PER_PF \
9939932473SJian Shen 	(HCLGE_UMV_TBL_SIZE / HCLGE_MAX_PF_NUM)
10039932473SJian Shen 
101e8df45c2SZhongzhu Liu #define HCLGE_TQP_RESET_TRY_TIMES	200
10246a3df9fSSalil 
10346a3df9fSSalil #define HCLGE_PHY_PAGE_MDIX		0
10446a3df9fSSalil #define HCLGE_PHY_PAGE_COPPER		0
10546a3df9fSSalil 
10646a3df9fSSalil /* Page Selection Reg. */
10746a3df9fSSalil #define HCLGE_PHY_PAGE_REG		22
10846a3df9fSSalil 
10946a3df9fSSalil /* Copper Specific Control Register */
11046a3df9fSSalil #define HCLGE_PHY_CSC_REG		16
11146a3df9fSSalil 
11246a3df9fSSalil /* Copper Specific Status Register */
11346a3df9fSSalil #define HCLGE_PHY_CSS_REG		17
11446a3df9fSSalil 
115a10829c4SJian Shen #define HCLGE_PHY_MDIX_CTRL_S		5
1165392902dSYunsheng Lin #define HCLGE_PHY_MDIX_CTRL_M		GENMASK(6, 5)
11746a3df9fSSalil 
118a10829c4SJian Shen #define HCLGE_PHY_MDIX_STATUS_B		6
119a10829c4SJian Shen #define HCLGE_PHY_SPEED_DUP_RESOLVE_B	11
12046a3df9fSSalil 
1219027d043SGuojia Liao #define HCLGE_GET_DFX_REG_TYPE_CNT	4
1229027d043SGuojia Liao 
1235f6ea83fSPeng Li /* Factor used to calculate offset and bitmap of VF num */
1245f6ea83fSPeng Li #define HCLGE_VF_NUM_PER_CMD           64
1255f6ea83fSPeng Li 
1263f094bd1SGuangbin Huang #define HCLGE_MAX_QSET_NUM		1024
1273f094bd1SGuangbin Huang 
1281a7ff828SJiaran Zhang #define HCLGE_DBG_RESET_INFO_LEN	1024
1291a7ff828SJiaran Zhang 
13011732868SJian Shen enum HLCGE_PORT_TYPE {
13111732868SJian Shen 	HOST_PORT,
13211732868SJian Shen 	NETWORK_PORT
13311732868SJian Shen };
13411732868SJian Shen 
135dd2956eaSYufeng Mo #define PF_VPORT_ID			0
136dd2956eaSYufeng Mo 
13711732868SJian Shen #define HCLGE_PF_ID_S			0
13811732868SJian Shen #define HCLGE_PF_ID_M			GENMASK(2, 0)
13911732868SJian Shen #define HCLGE_VF_ID_S			3
14011732868SJian Shen #define HCLGE_VF_ID_M			GENMASK(10, 3)
14111732868SJian Shen #define HCLGE_PORT_TYPE_B		11
14211732868SJian Shen #define HCLGE_NETWORK_PORT_ID_S		0
14311732868SJian Shen #define HCLGE_NETWORK_PORT_ID_M		GENMASK(3, 0)
14411732868SJian Shen 
1454ed340abSLipeng /* Reset related Registers */
1466dd22bbcSHuazhong Tan #define HCLGE_PF_OTHER_INT_REG		0x20600
1474ed340abSLipeng #define HCLGE_MISC_RESET_STS_REG	0x20700
1489ca8d1a7SHuazhong Tan #define HCLGE_MISC_VECTOR_INT_STS	0x20800
1494ed340abSLipeng #define HCLGE_GLOBAL_RESET_REG		0x20A00
150f8a91784SJian Shen #define HCLGE_GLOBAL_RESET_BIT		0
151f8a91784SJian Shen #define HCLGE_CORE_RESET_BIT		1
15265e41e7eSHuazhong Tan #define HCLGE_IMP_RESET_BIT		2
15374e78d6bSHuazhong Tan #define HCLGE_RESET_INT_M		GENMASK(7, 5)
1544ed340abSLipeng #define HCLGE_FUN_RST_ING		0x20C00
1554ed340abSLipeng #define HCLGE_FUN_RST_ING_B		0
1564ed340abSLipeng 
1574ed340abSLipeng /* Vector0 register bits define */
1580bf5eb78SHuazhong Tan #define HCLGE_VECTOR0_REG_PTP_INT_B	0
1594ed340abSLipeng #define HCLGE_VECTOR0_GLOBALRESET_INT_B	5
1604ed340abSLipeng #define HCLGE_VECTOR0_CORERESET_INT_B	6
1614ed340abSLipeng #define HCLGE_VECTOR0_IMPRESET_INT_B	7
1624ed340abSLipeng 
163c1a81619SSalil Mehta /* Vector0 interrupt CMDQ event source register(RW) */
164c1a81619SSalil Mehta #define HCLGE_VECTOR0_CMDQ_SRC_REG	0x27100
165c1a81619SSalil Mehta /* CMDQ register bits for RX event(=MBX event) */
166c1a81619SSalil Mehta #define HCLGE_VECTOR0_RX_CMDQ_INT_B	1
167c1a81619SSalil Mehta 
1686dd22bbcSHuazhong Tan #define HCLGE_VECTOR0_IMP_RESET_INT_B	1
169a83d2961SWeihang Li #define HCLGE_VECTOR0_IMP_CMDQ_ERR_B	4U
170a83d2961SWeihang Li #define HCLGE_VECTOR0_IMP_RD_POISON_B	5U
17117f59244SYufeng Mo #define HCLGE_VECTOR0_ALL_MSIX_ERR_B	6U
172ddccc5e3SYufeng Mo #define HCLGE_TRIGGER_IMP_RESET_B	7U
1736dd22bbcSHuazhong Tan 
17487a9b2fdSYufeng Mo #define HCLGE_TQP_MEM_SIZE		0x10000
17587a9b2fdSYufeng Mo #define HCLGE_MEM_BAR			4
17687a9b2fdSYufeng Mo /* in the bar4, the first half is for roce, and the second half is for nic */
17787a9b2fdSYufeng Mo #define HCLGE_NIC_MEM_OFFSET(hdev)	\
17887a9b2fdSYufeng Mo 	(pci_resource_len((hdev)->pdev, HCLGE_MEM_BAR) >> 1)
17987a9b2fdSYufeng Mo #define HCLGE_TQP_MEM_OFFSET(hdev, i)	\
18087a9b2fdSYufeng Mo 	(HCLGE_NIC_MEM_OFFSET(hdev) + HCLGE_TQP_MEM_SIZE * (i))
18187a9b2fdSYufeng Mo 
1822866ccb2SFuyun Liang #define HCLGE_MAC_DEFAULT_FRAME \
183a0b43717SYunsheng Lin 	(ETH_HLEN + ETH_FCS_LEN + 2 * VLAN_HLEN + ETH_DATA_LEN)
1842866ccb2SFuyun Liang #define HCLGE_MAC_MIN_FRAME		64
1852866ccb2SFuyun Liang #define HCLGE_MAC_MAX_FRAME		9728
1862866ccb2SFuyun Liang 
1870979aa0bSFuyun Liang #define HCLGE_SUPPORT_1G_BIT		BIT(0)
1880979aa0bSFuyun Liang #define HCLGE_SUPPORT_10G_BIT		BIT(1)
1890979aa0bSFuyun Liang #define HCLGE_SUPPORT_25G_BIT		BIT(2)
1908ee2843fSHao Chen #define HCLGE_SUPPORT_50G_R2_BIT	BIT(3)
1918ee2843fSHao Chen #define HCLGE_SUPPORT_100G_R4_BIT	BIT(4)
19288d10bd6SJian Shen /* to be compatible with exsit board */
19388d10bd6SJian Shen #define HCLGE_SUPPORT_40G_BIT		BIT(5)
194f18635d5SJian Shen #define HCLGE_SUPPORT_100M_BIT		BIT(6)
195f18635d5SJian Shen #define HCLGE_SUPPORT_10M_BIT		BIT(7)
196dd1f65f0SHao Lan #define HCLGE_SUPPORT_200G_R4_EXT_BIT	BIT(8)
1978ee2843fSHao Chen #define HCLGE_SUPPORT_50G_R1_BIT	BIT(9)
1988ee2843fSHao Chen #define HCLGE_SUPPORT_100G_R2_BIT	BIT(10)
199dd1f65f0SHao Lan #define HCLGE_SUPPORT_200G_R4_BIT	BIT(11)
2008ee2843fSHao Chen 
201f18635d5SJian Shen #define HCLGE_SUPPORT_GE \
202f18635d5SJian Shen 	(HCLGE_SUPPORT_1G_BIT | HCLGE_SUPPORT_100M_BIT | HCLGE_SUPPORT_10M_BIT)
2038ee2843fSHao Chen #define HCLGE_SUPPORT_50G_BITS \
2048ee2843fSHao Chen 	(HCLGE_SUPPORT_50G_R2_BIT | HCLGE_SUPPORT_50G_R1_BIT)
2058ee2843fSHao Chen #define HCLGE_SUPPORT_100G_BITS \
2068ee2843fSHao Chen 	(HCLGE_SUPPORT_100G_R4_BIT | HCLGE_SUPPORT_100G_R2_BIT)
207dd1f65f0SHao Lan #define HCLGE_SUPPORT_200G_BITS \
208dd1f65f0SHao Lan 	(HCLGE_SUPPORT_200G_R4_EXT_BIT | HCLGE_SUPPORT_200G_R4_BIT)
2090979aa0bSFuyun Liang 
21046a3df9fSSalil enum HCLGE_DEV_STATE {
21146a3df9fSSalil 	HCLGE_STATE_REINITING,
21246a3df9fSSalil 	HCLGE_STATE_DOWN,
21346a3df9fSSalil 	HCLGE_STATE_DISABLED,
21446a3df9fSSalil 	HCLGE_STATE_REMOVING,
215bd9109c9SHuazhong Tan 	HCLGE_STATE_NIC_REGISTERED,
2162a0bfc36SHuazhong Tan 	HCLGE_STATE_ROCE_REGISTERED,
21746a3df9fSSalil 	HCLGE_STATE_SERVICE_INITED,
218cb1b9f77SSalil Mehta 	HCLGE_STATE_RST_SERVICE_SCHED,
219cb1b9f77SSalil Mehta 	HCLGE_STATE_RST_HANDLING,
220c1a81619SSalil Mehta 	HCLGE_STATE_MBX_SERVICE_SCHED,
22146a3df9fSSalil 	HCLGE_STATE_MBX_HANDLING,
222d991452dSJiaran Zhang 	HCLGE_STATE_ERR_SERVICE_SCHED,
223c5f65480SJian Shen 	HCLGE_STATE_STATISTICS_UPDATING,
2241c6dfe6fSYunsheng Lin 	HCLGE_STATE_LINK_UPDATING,
225d5432455SGuojia Liao 	HCLGE_STATE_RST_FAIL,
226fc4243b8SJian Shen 	HCLGE_STATE_FD_TBL_CHANGED,
227fc4243b8SJian Shen 	HCLGE_STATE_FD_CLEAR_ALL,
22867b0e142SJian Shen 	HCLGE_STATE_FD_USER_DEF_CHANGED,
2290bf5eb78SHuazhong Tan 	HCLGE_STATE_PTP_EN,
2300bf5eb78SHuazhong Tan 	HCLGE_STATE_PTP_TX_HANDLING,
2312cb343b9SHao Lan 	HCLGE_STATE_FEC_STATS_UPDATING,
23246a3df9fSSalil 	HCLGE_STATE_MAX
23346a3df9fSSalil };
23446a3df9fSSalil 
235ca1d7669SSalil Mehta enum hclge_evt_cause {
236ca1d7669SSalil Mehta 	HCLGE_VECTOR0_EVENT_RST,
237ca1d7669SSalil Mehta 	HCLGE_VECTOR0_EVENT_MBX,
238f6162d44SSalil Mehta 	HCLGE_VECTOR0_EVENT_ERR,
2390bf5eb78SHuazhong Tan 	HCLGE_VECTOR0_EVENT_PTP,
240ca1d7669SSalil Mehta 	HCLGE_VECTOR0_EVENT_OTHER,
241ca1d7669SSalil Mehta };
242ca1d7669SSalil Mehta 
24346a3df9fSSalil enum HCLGE_MAC_SPEED {
2445d497936SPeng Li 	HCLGE_MAC_SPEED_UNKNOWN = 0,		/* unknown */
24546a3df9fSSalil 	HCLGE_MAC_SPEED_10M	= 10,		/* 10 Mbps */
24646a3df9fSSalil 	HCLGE_MAC_SPEED_100M	= 100,		/* 100 Mbps */
24746a3df9fSSalil 	HCLGE_MAC_SPEED_1G	= 1000,		/* 1000 Mbps   = 1 Gbps */
24846a3df9fSSalil 	HCLGE_MAC_SPEED_10G	= 10000,	/* 10000 Mbps  = 10 Gbps */
24946a3df9fSSalil 	HCLGE_MAC_SPEED_25G	= 25000,	/* 25000 Mbps  = 25 Gbps */
25046a3df9fSSalil 	HCLGE_MAC_SPEED_40G	= 40000,	/* 40000 Mbps  = 40 Gbps */
25146a3df9fSSalil 	HCLGE_MAC_SPEED_50G	= 50000,	/* 50000 Mbps  = 50 Gbps */
252ae6f010cSGuangbin Huang 	HCLGE_MAC_SPEED_100G	= 100000,	/* 100000 Mbps = 100 Gbps */
253ae6f010cSGuangbin Huang 	HCLGE_MAC_SPEED_200G	= 200000	/* 200000 Mbps = 200 Gbps */
25446a3df9fSSalil };
25546a3df9fSSalil 
25646a3df9fSSalil enum HCLGE_MAC_DUPLEX {
25746a3df9fSSalil 	HCLGE_MAC_HALF,
25846a3df9fSSalil 	HCLGE_MAC_FULL
25946a3df9fSSalil };
26046a3df9fSSalil 
2610448825bSHao Lan /* hilink version */
2620448825bSHao Lan enum hclge_hilink_version {
2630448825bSHao Lan 	HCLGE_HILINK_H32 = 0,
2640448825bSHao Lan 	HCLGE_HILINK_H60 = 1,
2650448825bSHao Lan };
2660448825bSHao Lan 
26788d10bd6SJian Shen #define QUERY_SFP_SPEED		0
26888d10bd6SJian Shen #define QUERY_ACTIVE_SPEED	1
26988d10bd6SJian Shen 
2703b064f54SHao Lan struct hclge_wol_info {
2713b064f54SHao Lan 	u32 wol_support_mode; /* store the wake on lan info */
2723b064f54SHao Lan 	u32 wol_current_mode;
2733b064f54SHao Lan 	u8 wol_sopass[SOPASS_MAX];
2743b064f54SHao Lan 	u8 wol_sopass_size;
2753b064f54SHao Lan };
2763b064f54SHao Lan 
27746a3df9fSSalil struct hclge_mac {
278ded45d40SYufeng Mo 	u8 mac_id;
27946a3df9fSSalil 	u8 phy_addr;
28046a3df9fSSalil 	u8 flag;
28188d10bd6SJian Shen 	u8 media_type;	/* port media type, e.g. fibre/copper/backplane */
28246a3df9fSSalil 	u8 mac_addr[ETH_ALEN];
28346a3df9fSSalil 	u8 autoneg;
28405eb60e9SPeiyang Wang 	u8 req_autoneg;
28546a3df9fSSalil 	u8 duplex;
28605eb60e9SPeiyang Wang 	u8 req_duplex;
28788d10bd6SJian Shen 	u8 support_autoneg;
28888d10bd6SJian Shen 	u8 speed_type;	/* 0: sfp speed, 1: active speed */
2890f032f93SHao Chen 	u8 lane_num;
29046a3df9fSSalil 	u32 speed;
29105eb60e9SPeiyang Wang 	u32 req_speed;
292ee9e4424SYonglong Liu 	u32 max_speed;
29388d10bd6SJian Shen 	u32 speed_ability; /* speed ability supported by current media */
29488d10bd6SJian Shen 	u32 module_type; /* sub media type, e.g. kr/cr/sr/lr */
2957e6ec914SJian Shen 	u32 fec_mode; /* active fec mode */
2967e6ec914SJian Shen 	u32 user_fec_mode;
2977e6ec914SJian Shen 	u32 fec_ability;
298a3a0ff01SGuangbin Huang 	int link;	/* store the link status of mac & phy (if phy exists) */
2993b064f54SHao Lan 	struct hclge_wol_info wol;
30046a3df9fSSalil 	struct phy_device *phydev;
30146a3df9fSSalil 	struct mii_bus *mdio_bus;
30246a3df9fSSalil 	phy_interface_t phy_if;
3030979aa0bSFuyun Liang 	__ETHTOOL_DECLARE_LINK_MODE_MASK(supported);
3040979aa0bSFuyun Liang 	__ETHTOOL_DECLARE_LINK_MODE_MASK(advertising);
30546a3df9fSSalil };
30646a3df9fSSalil 
30746a3df9fSSalil struct hclge_hw {
308eaa5607dSJie Wang 	struct hclge_comm_hw hw;
30946a3df9fSSalil 	struct hclge_mac mac;
31046a3df9fSSalil 	int num_vec;
31146a3df9fSSalil };
31246a3df9fSSalil 
31346a3df9fSSalil enum hclge_fc_mode {
31446a3df9fSSalil 	HCLGE_FC_NONE,
31546a3df9fSSalil 	HCLGE_FC_RX_PAUSE,
31646a3df9fSSalil 	HCLGE_FC_TX_PAUSE,
31746a3df9fSSalil 	HCLGE_FC_FULL,
31846a3df9fSSalil 	HCLGE_FC_PFC,
31946a3df9fSSalil 	HCLGE_FC_DEFAULT
32046a3df9fSSalil };
32146a3df9fSSalil 
3220ca821daSJian Shen #define HCLGE_FILTER_TYPE_VF		0
3230ca821daSJian Shen #define HCLGE_FILTER_TYPE_PORT		1
3240ca821daSJian Shen #define HCLGE_FILTER_FE_EGRESS_V1_B	BIT(0)
3250ca821daSJian Shen #define HCLGE_FILTER_FE_NIC_INGRESS_B	BIT(0)
3260ca821daSJian Shen #define HCLGE_FILTER_FE_NIC_EGRESS_B	BIT(1)
3270ca821daSJian Shen #define HCLGE_FILTER_FE_ROCE_INGRESS_B	BIT(2)
3280ca821daSJian Shen #define HCLGE_FILTER_FE_ROCE_EGRESS_B	BIT(3)
3290ca821daSJian Shen #define HCLGE_FILTER_FE_EGRESS		(HCLGE_FILTER_FE_NIC_EGRESS_B \
3300ca821daSJian Shen 					| HCLGE_FILTER_FE_ROCE_EGRESS_B)
3310ca821daSJian Shen #define HCLGE_FILTER_FE_INGRESS		(HCLGE_FILTER_FE_NIC_INGRESS_B \
3320ca821daSJian Shen 					| HCLGE_FILTER_FE_ROCE_INGRESS_B)
3330ca821daSJian Shen 
3342ba30662SJian Shen enum hclge_vlan_fltr_cap {
3352ba30662SJian Shen 	HCLGE_VLAN_FLTR_DEF,
3362ba30662SJian Shen 	HCLGE_VLAN_FLTR_CAN_MDF,
3372ba30662SJian Shen };
338ed8fb4b2SJian Shen enum hclge_link_fail_code {
339ed8fb4b2SJian Shen 	HCLGE_LF_NORMAL,
340ed8fb4b2SJian Shen 	HCLGE_LF_REF_CLOCK_LOST,
341ed8fb4b2SJian Shen 	HCLGE_LF_XSFP_TX_DISABLE,
342ed8fb4b2SJian Shen 	HCLGE_LF_XSFP_ABSENT,
343ed8fb4b2SJian Shen };
344ed8fb4b2SJian Shen 
345fac24df7SJian Shen #define HCLGE_LINK_STATUS_DOWN 0
346fac24df7SJian Shen #define HCLGE_LINK_STATUS_UP   1
347fac24df7SJian Shen 
34846a3df9fSSalil #define HCLGE_PG_NUM		4
34946a3df9fSSalil #define HCLGE_SCH_MODE_SP	0
35046a3df9fSSalil #define HCLGE_SCH_MODE_DWRR	1
35146a3df9fSSalil struct hclge_pg_info {
35246a3df9fSSalil 	u8 pg_id;
35346a3df9fSSalil 	u8 pg_sch_mode;		/* 0: sp; 1: dwrr */
35446a3df9fSSalil 	u8 tc_bit_map;
35546a3df9fSSalil 	u32 bw_limit;
35646a3df9fSSalil 	u8 tc_dwrr[HNAE3_MAX_TC];
35746a3df9fSSalil };
35846a3df9fSSalil 
35946a3df9fSSalil struct hclge_tc_info {
36046a3df9fSSalil 	u8 tc_id;
36146a3df9fSSalil 	u8 tc_sch_mode;		/* 0: sp; 1: dwrr */
36246a3df9fSSalil 	u8 pgid;
36346a3df9fSSalil 	u32 bw_limit;
36446a3df9fSSalil };
36546a3df9fSSalil 
36646a3df9fSSalil struct hclge_cfg {
36746a3df9fSSalil 	u8 tc_num;
3682ba30662SJian Shen 	u8 vlan_fliter_cap;
36946a3df9fSSalil 	u16 tqp_desc_num;
37046a3df9fSSalil 	u16 rx_buf_len;
371f1c2e66dSGuojia Liao 	u16 vf_rss_size_max;
372f1c2e66dSGuojia Liao 	u16 pf_rss_size_max;
37346a3df9fSSalil 	u8 phy_addr;
37446a3df9fSSalil 	u8 media_type;
37546a3df9fSSalil 	u8 mac_addr[ETH_ALEN];
37646a3df9fSSalil 	u8 default_speed;
37746a3df9fSSalil 	u32 numa_node_map;
3781a00197bSHuazhong Tan 	u32 tx_spare_buf_size;
379ae6f010cSGuangbin Huang 	u16 speed_ability;
38039932473SJian Shen 	u16 umv_space;
38146a3df9fSSalil };
38246a3df9fSSalil 
38346a3df9fSSalil struct hclge_tm_info {
38446a3df9fSSalil 	u8 num_tc;
38546a3df9fSSalil 	u8 num_pg;      /* It must be 1 if vNET-Base schd */
38646a3df9fSSalil 	u8 pg_dwrr[HCLGE_PG_NUM];
387c5795c53SYunsheng Lin 	u8 prio_tc[HNAE3_MAX_USER_PRIO];
38846a3df9fSSalil 	struct hclge_pg_info pg_info[HCLGE_PG_NUM];
38946a3df9fSSalil 	struct hclge_tc_info tc_info[HNAE3_MAX_TC];
39046a3df9fSSalil 	enum hclge_fc_mode fc_mode;
39146a3df9fSSalil 	u8 hw_pfc_map; /* Allow for packet drop or not on this TC */
392d3ad430aSYunsheng Lin 	u8 pfc_en;	/* PFC enabled or not for user priority */
39346a3df9fSSalil };
39446a3df9fSSalil 
395c8af2887SGuangbin Huang /* max number of mac statistics on each version */
3961122eac1SGuangbin Huang #define HCLGE_MAC_STATS_MAX_NUM_V1		87
397c8af2887SGuangbin Huang #define HCLGE_MAC_STATS_MAX_NUM_V2		105
398c8af2887SGuangbin Huang 
39946a3df9fSSalil struct hclge_comm_stats_str {
40046a3df9fSSalil 	char desc[ETH_GSTRING_LEN];
401c8af2887SGuangbin Huang 	u32 stats_num;
40246a3df9fSSalil 	unsigned long offset;
40346a3df9fSSalil };
40446a3df9fSSalil 
40546a3df9fSSalil /* mac stats ,opcode id: 0x0032 */
40646a3df9fSSalil struct hclge_mac_stats {
40746a3df9fSSalil 	u64 mac_tx_mac_pause_num;
40846a3df9fSSalil 	u64 mac_rx_mac_pause_num;
4090bd7e894SGuangbin Huang 	u64 rsv0;
41046a3df9fSSalil 	u64 mac_tx_pfc_pri0_pkt_num;
41146a3df9fSSalil 	u64 mac_tx_pfc_pri1_pkt_num;
41246a3df9fSSalil 	u64 mac_tx_pfc_pri2_pkt_num;
41346a3df9fSSalil 	u64 mac_tx_pfc_pri3_pkt_num;
41446a3df9fSSalil 	u64 mac_tx_pfc_pri4_pkt_num;
41546a3df9fSSalil 	u64 mac_tx_pfc_pri5_pkt_num;
41646a3df9fSSalil 	u64 mac_tx_pfc_pri6_pkt_num;
41746a3df9fSSalil 	u64 mac_tx_pfc_pri7_pkt_num;
41846a3df9fSSalil 	u64 mac_rx_pfc_pri0_pkt_num;
41946a3df9fSSalil 	u64 mac_rx_pfc_pri1_pkt_num;
42046a3df9fSSalil 	u64 mac_rx_pfc_pri2_pkt_num;
42146a3df9fSSalil 	u64 mac_rx_pfc_pri3_pkt_num;
42246a3df9fSSalil 	u64 mac_rx_pfc_pri4_pkt_num;
42346a3df9fSSalil 	u64 mac_rx_pfc_pri5_pkt_num;
42446a3df9fSSalil 	u64 mac_rx_pfc_pri6_pkt_num;
42546a3df9fSSalil 	u64 mac_rx_pfc_pri7_pkt_num;
42646a3df9fSSalil 	u64 mac_tx_total_pkt_num;
42746a3df9fSSalil 	u64 mac_tx_total_oct_num;
42846a3df9fSSalil 	u64 mac_tx_good_pkt_num;
42946a3df9fSSalil 	u64 mac_tx_bad_pkt_num;
43046a3df9fSSalil 	u64 mac_tx_good_oct_num;
43146a3df9fSSalil 	u64 mac_tx_bad_oct_num;
43246a3df9fSSalil 	u64 mac_tx_uni_pkt_num;
43346a3df9fSSalil 	u64 mac_tx_multi_pkt_num;
43446a3df9fSSalil 	u64 mac_tx_broad_pkt_num;
43546a3df9fSSalil 	u64 mac_tx_undersize_pkt_num;
436200a88c6SJian Shen 	u64 mac_tx_oversize_pkt_num;
43746a3df9fSSalil 	u64 mac_tx_64_oct_pkt_num;
43846a3df9fSSalil 	u64 mac_tx_65_127_oct_pkt_num;
43946a3df9fSSalil 	u64 mac_tx_128_255_oct_pkt_num;
44046a3df9fSSalil 	u64 mac_tx_256_511_oct_pkt_num;
44146a3df9fSSalil 	u64 mac_tx_512_1023_oct_pkt_num;
44246a3df9fSSalil 	u64 mac_tx_1024_1518_oct_pkt_num;
44391f384f6SJian Shen 	u64 mac_tx_1519_2047_oct_pkt_num;
44491f384f6SJian Shen 	u64 mac_tx_2048_4095_oct_pkt_num;
44591f384f6SJian Shen 	u64 mac_tx_4096_8191_oct_pkt_num;
4460bd7e894SGuangbin Huang 	u64 rsv1;
447dbecc779SXi Wang 	u64 mac_tx_8192_9216_oct_pkt_num;
448dbecc779SXi Wang 	u64 mac_tx_9217_12287_oct_pkt_num;
44991f384f6SJian Shen 	u64 mac_tx_12288_16383_oct_pkt_num;
45091f384f6SJian Shen 	u64 mac_tx_1519_max_good_oct_pkt_num;
45191f384f6SJian Shen 	u64 mac_tx_1519_max_bad_oct_pkt_num;
45291f384f6SJian Shen 
45346a3df9fSSalil 	u64 mac_rx_total_pkt_num;
45446a3df9fSSalil 	u64 mac_rx_total_oct_num;
45546a3df9fSSalil 	u64 mac_rx_good_pkt_num;
45646a3df9fSSalil 	u64 mac_rx_bad_pkt_num;
45746a3df9fSSalil 	u64 mac_rx_good_oct_num;
45846a3df9fSSalil 	u64 mac_rx_bad_oct_num;
45946a3df9fSSalil 	u64 mac_rx_uni_pkt_num;
46046a3df9fSSalil 	u64 mac_rx_multi_pkt_num;
46146a3df9fSSalil 	u64 mac_rx_broad_pkt_num;
46246a3df9fSSalil 	u64 mac_rx_undersize_pkt_num;
463200a88c6SJian Shen 	u64 mac_rx_oversize_pkt_num;
46446a3df9fSSalil 	u64 mac_rx_64_oct_pkt_num;
46546a3df9fSSalil 	u64 mac_rx_65_127_oct_pkt_num;
46646a3df9fSSalil 	u64 mac_rx_128_255_oct_pkt_num;
46746a3df9fSSalil 	u64 mac_rx_256_511_oct_pkt_num;
46846a3df9fSSalil 	u64 mac_rx_512_1023_oct_pkt_num;
46946a3df9fSSalil 	u64 mac_rx_1024_1518_oct_pkt_num;
47091f384f6SJian Shen 	u64 mac_rx_1519_2047_oct_pkt_num;
47191f384f6SJian Shen 	u64 mac_rx_2048_4095_oct_pkt_num;
47291f384f6SJian Shen 	u64 mac_rx_4096_8191_oct_pkt_num;
4730bd7e894SGuangbin Huang 	u64 rsv2;
474dbecc779SXi Wang 	u64 mac_rx_8192_9216_oct_pkt_num;
475dbecc779SXi Wang 	u64 mac_rx_9217_12287_oct_pkt_num;
47691f384f6SJian Shen 	u64 mac_rx_12288_16383_oct_pkt_num;
47791f384f6SJian Shen 	u64 mac_rx_1519_max_good_oct_pkt_num;
47891f384f6SJian Shen 	u64 mac_rx_1519_max_bad_oct_pkt_num;
47946a3df9fSSalil 
480a6c51c26SJian Shen 	u64 mac_tx_fragment_pkt_num;
481a6c51c26SJian Shen 	u64 mac_tx_undermin_pkt_num;
482a6c51c26SJian Shen 	u64 mac_tx_jabber_pkt_num;
483a6c51c26SJian Shen 	u64 mac_tx_err_all_pkt_num;
484a6c51c26SJian Shen 	u64 mac_tx_from_app_good_pkt_num;
485a6c51c26SJian Shen 	u64 mac_tx_from_app_bad_pkt_num;
486a6c51c26SJian Shen 	u64 mac_rx_fragment_pkt_num;
487a6c51c26SJian Shen 	u64 mac_rx_undermin_pkt_num;
488a6c51c26SJian Shen 	u64 mac_rx_jabber_pkt_num;
489a6c51c26SJian Shen 	u64 mac_rx_fcs_err_pkt_num;
490a6c51c26SJian Shen 	u64 mac_rx_send_app_good_pkt_num;
491a6c51c26SJian Shen 	u64 mac_rx_send_app_bad_pkt_num;
492d174ea75Sliuzhongzhu 	u64 mac_tx_pfc_pause_pkt_num;
493d174ea75Sliuzhongzhu 	u64 mac_rx_pfc_pause_pkt_num;
494d174ea75Sliuzhongzhu 	u64 mac_tx_ctrl_pkt_num;
495d174ea75Sliuzhongzhu 	u64 mac_rx_ctrl_pkt_num;
496c8af2887SGuangbin Huang 
497c8af2887SGuangbin Huang 	/* duration of pfc */
498c8af2887SGuangbin Huang 	u64 mac_tx_pfc_pri0_xoff_time;
499c8af2887SGuangbin Huang 	u64 mac_tx_pfc_pri1_xoff_time;
500c8af2887SGuangbin Huang 	u64 mac_tx_pfc_pri2_xoff_time;
501c8af2887SGuangbin Huang 	u64 mac_tx_pfc_pri3_xoff_time;
502c8af2887SGuangbin Huang 	u64 mac_tx_pfc_pri4_xoff_time;
503c8af2887SGuangbin Huang 	u64 mac_tx_pfc_pri5_xoff_time;
504c8af2887SGuangbin Huang 	u64 mac_tx_pfc_pri6_xoff_time;
505c8af2887SGuangbin Huang 	u64 mac_tx_pfc_pri7_xoff_time;
506c8af2887SGuangbin Huang 	u64 mac_rx_pfc_pri0_xoff_time;
507c8af2887SGuangbin Huang 	u64 mac_rx_pfc_pri1_xoff_time;
508c8af2887SGuangbin Huang 	u64 mac_rx_pfc_pri2_xoff_time;
509c8af2887SGuangbin Huang 	u64 mac_rx_pfc_pri3_xoff_time;
510c8af2887SGuangbin Huang 	u64 mac_rx_pfc_pri4_xoff_time;
511c8af2887SGuangbin Huang 	u64 mac_rx_pfc_pri5_xoff_time;
512c8af2887SGuangbin Huang 	u64 mac_rx_pfc_pri6_xoff_time;
513c8af2887SGuangbin Huang 	u64 mac_rx_pfc_pri7_xoff_time;
514c8af2887SGuangbin Huang 
515c8af2887SGuangbin Huang 	/* duration of pause */
516c8af2887SGuangbin Huang 	u64 mac_tx_pause_xoff_time;
517c8af2887SGuangbin Huang 	u64 mac_rx_pause_xoff_time;
51846a3df9fSSalil };
51946a3df9fSSalil 
5201c6dfe6fSYunsheng Lin #define HCLGE_STATS_TIMER_INTERVAL	300UL
52146a3df9fSSalil 
5222cb343b9SHao Lan /* fec stats ,opcode id: 0x0316 */
5232cb343b9SHao Lan #define HCLGE_FEC_STATS_MAX_LANES	8
5242cb343b9SHao Lan struct hclge_fec_stats {
5252cb343b9SHao Lan 	/* fec rs mode total stats */
5262cb343b9SHao Lan 	u64 rs_corr_blocks;
5272cb343b9SHao Lan 	u64 rs_uncorr_blocks;
5282cb343b9SHao Lan 	u64 rs_error_blocks;
5292cb343b9SHao Lan 	/* fec base-r mode per lanes stats */
5302cb343b9SHao Lan 	u64 base_r_lane_num;
5312cb343b9SHao Lan 	u64 base_r_corr_blocks;
5322cb343b9SHao Lan 	u64 base_r_uncorr_blocks;
5332cb343b9SHao Lan 	union {
5342cb343b9SHao Lan 		struct {
5352cb343b9SHao Lan 			u64 base_r_corr_per_lanes[HCLGE_FEC_STATS_MAX_LANES];
5362cb343b9SHao Lan 			u64 base_r_uncorr_per_lanes[HCLGE_FEC_STATS_MAX_LANES];
5372cb343b9SHao Lan 		};
5382cb343b9SHao Lan 		u64 per_lanes[HCLGE_FEC_STATS_MAX_LANES * 2];
5392cb343b9SHao Lan 	};
5402cb343b9SHao Lan };
5412cb343b9SHao Lan 
5425f6ea83fSPeng Li struct hclge_vlan_type_cfg {
5435f6ea83fSPeng Li 	u16 rx_ot_fst_vlan_type;
5445f6ea83fSPeng Li 	u16 rx_ot_sec_vlan_type;
5455f6ea83fSPeng Li 	u16 rx_in_fst_vlan_type;
5465f6ea83fSPeng Li 	u16 rx_in_sec_vlan_type;
5475f6ea83fSPeng Li 	u16 tx_ot_vlan_type;
5485f6ea83fSPeng Li 	u16 tx_in_vlan_type;
5495f6ea83fSPeng Li };
5505f6ea83fSPeng Li 
551d695964dSJian Shen enum HCLGE_FD_MODE {
552d695964dSJian Shen 	HCLGE_FD_MODE_DEPTH_2K_WIDTH_400B_STAGE_1,
553d695964dSJian Shen 	HCLGE_FD_MODE_DEPTH_1K_WIDTH_400B_STAGE_2,
554d695964dSJian Shen 	HCLGE_FD_MODE_DEPTH_4K_WIDTH_200B_STAGE_1,
555d695964dSJian Shen 	HCLGE_FD_MODE_DEPTH_2K_WIDTH_200B_STAGE_2,
556d695964dSJian Shen };
557d695964dSJian Shen 
558d695964dSJian Shen enum HCLGE_FD_KEY_TYPE {
559d695964dSJian Shen 	HCLGE_FD_KEY_BASE_ON_PTYPE,
560d695964dSJian Shen 	HCLGE_FD_KEY_BASE_ON_TUPLE,
561d695964dSJian Shen };
562d695964dSJian Shen 
563d695964dSJian Shen enum HCLGE_FD_STAGE {
564d695964dSJian Shen 	HCLGE_FD_STAGE_1,
565d695964dSJian Shen 	HCLGE_FD_STAGE_2,
566e91e388cSJian Shen 	MAX_STAGE_NUM,
567d695964dSJian Shen };
568d695964dSJian Shen 
569d695964dSJian Shen /* OUTER_XXX indicates tuples in tunnel header of tunnel packet
570d695964dSJian Shen  * INNER_XXX indicate tuples in tunneled header of tunnel packet or
571d695964dSJian Shen  *           tuples of non-tunnel packet
572d695964dSJian Shen  */
573d695964dSJian Shen enum HCLGE_FD_TUPLE {
574d695964dSJian Shen 	OUTER_DST_MAC,
575d695964dSJian Shen 	OUTER_SRC_MAC,
576d695964dSJian Shen 	OUTER_VLAN_TAG_FST,
577d695964dSJian Shen 	OUTER_VLAN_TAG_SEC,
578d695964dSJian Shen 	OUTER_ETH_TYPE,
579d695964dSJian Shen 	OUTER_L2_RSV,
580d695964dSJian Shen 	OUTER_IP_TOS,
581d695964dSJian Shen 	OUTER_IP_PROTO,
582d695964dSJian Shen 	OUTER_SRC_IP,
583d695964dSJian Shen 	OUTER_DST_IP,
584d695964dSJian Shen 	OUTER_L3_RSV,
585d695964dSJian Shen 	OUTER_SRC_PORT,
586d695964dSJian Shen 	OUTER_DST_PORT,
587d695964dSJian Shen 	OUTER_L4_RSV,
588d695964dSJian Shen 	OUTER_TUN_VNI,
589d695964dSJian Shen 	OUTER_TUN_FLOW_ID,
590d695964dSJian Shen 	INNER_DST_MAC,
591d695964dSJian Shen 	INNER_SRC_MAC,
592d695964dSJian Shen 	INNER_VLAN_TAG_FST,
593d695964dSJian Shen 	INNER_VLAN_TAG_SEC,
594d695964dSJian Shen 	INNER_ETH_TYPE,
595d695964dSJian Shen 	INNER_L2_RSV,
596d695964dSJian Shen 	INNER_IP_TOS,
597d695964dSJian Shen 	INNER_IP_PROTO,
598d695964dSJian Shen 	INNER_SRC_IP,
599d695964dSJian Shen 	INNER_DST_IP,
600d695964dSJian Shen 	INNER_L3_RSV,
601d695964dSJian Shen 	INNER_SRC_PORT,
602d695964dSJian Shen 	INNER_DST_PORT,
603d695964dSJian Shen 	INNER_L4_RSV,
604d695964dSJian Shen 	MAX_TUPLE,
605d695964dSJian Shen };
606d695964dSJian Shen 
60767b0e142SJian Shen #define HCLGE_FD_TUPLE_USER_DEF_TUPLES \
60867b0e142SJian Shen 	(BIT(INNER_L2_RSV) | BIT(INNER_L3_RSV) | BIT(INNER_L4_RSV))
60967b0e142SJian Shen 
610d695964dSJian Shen enum HCLGE_FD_META_DATA {
611d695964dSJian Shen 	PACKET_TYPE_ID,
612d695964dSJian Shen 	IP_FRAGEMENT,
613d695964dSJian Shen 	ROCE_TYPE,
614d695964dSJian Shen 	NEXT_KEY,
615d695964dSJian Shen 	VLAN_NUMBER,
616d695964dSJian Shen 	SRC_VPORT,
617d695964dSJian Shen 	DST_VPORT,
618d695964dSJian Shen 	TUNNEL_PACKET,
619d695964dSJian Shen 	MAX_META_DATA,
620d695964dSJian Shen };
621d695964dSJian Shen 
622fb72699dSJian Shen enum HCLGE_FD_KEY_OPT {
623fb72699dSJian Shen 	KEY_OPT_U8,
624fb72699dSJian Shen 	KEY_OPT_LE16,
625fb72699dSJian Shen 	KEY_OPT_LE32,
626fb72699dSJian Shen 	KEY_OPT_MAC,
627fb72699dSJian Shen 	KEY_OPT_IP,
628fb72699dSJian Shen 	KEY_OPT_VNI,
629fb72699dSJian Shen };
630fb72699dSJian Shen 
631d695964dSJian Shen struct key_info {
632d695964dSJian Shen 	u8 key_type;
633e91e388cSJian Shen 	u8 key_length; /* use bit as unit */
634fb72699dSJian Shen 	enum HCLGE_FD_KEY_OPT key_opt;
635fb72699dSJian Shen 	int offset;
636fb72699dSJian Shen 	int moffset;
637d695964dSJian Shen };
638d695964dSJian Shen 
639d695964dSJian Shen #define MAX_KEY_LENGTH	400
640d695964dSJian Shen #define MAX_KEY_DWORDS	DIV_ROUND_UP(MAX_KEY_LENGTH / 8, 4)
641d695964dSJian Shen #define MAX_KEY_BYTES	(MAX_KEY_DWORDS * 4)
642d695964dSJian Shen #define MAX_META_DATA_LENGTH	32
643d695964dSJian Shen 
64467b0e142SJian Shen #define HCLGE_FD_MAX_USER_DEF_OFFSET	9000
64567b0e142SJian Shen #define HCLGE_FD_USER_DEF_DATA		GENMASK(15, 0)
64667b0e142SJian Shen #define HCLGE_FD_USER_DEF_OFFSET	GENMASK(15, 0)
64767b0e142SJian Shen #define HCLGE_FD_USER_DEF_OFFSET_UNMASK	GENMASK(15, 0)
64867b0e142SJian Shen 
64944122887SJian Shen /* assigned by firmware, the real filter number for each pf may be less */
65044122887SJian Shen #define MAX_FD_FILTER_NUM	4096
6511c6dfe6fSYunsheng Lin #define HCLGE_ARFS_EXPIRE_INTERVAL	5UL
65244122887SJian Shen 
653eaa5607dSJie Wang #define hclge_read_dev(a, reg) \
654eaa5607dSJie Wang 	hclge_comm_read_reg((a)->hw.io_base, reg)
655eaa5607dSJie Wang #define hclge_write_dev(a, reg, value) \
656eaa5607dSJie Wang 	hclge_comm_write_reg((a)->hw.io_base, reg, value)
657eaa5607dSJie Wang 
65844122887SJian Shen enum HCLGE_FD_ACTIVE_RULE_TYPE {
65944122887SJian Shen 	HCLGE_FD_RULE_NONE,
66044122887SJian Shen 	HCLGE_FD_ARFS_ACTIVE,
66144122887SJian Shen 	HCLGE_FD_EP_ACTIVE,
6620205ec04SJian Shen 	HCLGE_FD_TC_FLOWER_ACTIVE,
66344122887SJian Shen };
66444122887SJian Shen 
665d695964dSJian Shen enum HCLGE_FD_PACKET_TYPE {
666d695964dSJian Shen 	NIC_PACKET,
667d695964dSJian Shen 	ROCE_PACKET,
668d695964dSJian Shen };
669d695964dSJian Shen 
67011732868SJian Shen enum HCLGE_FD_ACTION {
6710f993fe2SJian Shen 	HCLGE_FD_ACTION_SELECT_QUEUE,
67211732868SJian Shen 	HCLGE_FD_ACTION_DROP_PACKET,
6730f993fe2SJian Shen 	HCLGE_FD_ACTION_SELECT_TC,
67411732868SJian Shen };
67511732868SJian Shen 
676fc4243b8SJian Shen enum HCLGE_FD_NODE_STATE {
677fc4243b8SJian Shen 	HCLGE_FD_TO_ADD,
678fc4243b8SJian Shen 	HCLGE_FD_TO_DEL,
679fc4243b8SJian Shen 	HCLGE_FD_ACTIVE,
680fc4243b8SJian Shen 	HCLGE_FD_DELETED,
681fc4243b8SJian Shen };
682fc4243b8SJian Shen 
68367b0e142SJian Shen enum HCLGE_FD_USER_DEF_LAYER {
68467b0e142SJian Shen 	HCLGE_FD_USER_DEF_NONE,
68567b0e142SJian Shen 	HCLGE_FD_USER_DEF_L2,
68667b0e142SJian Shen 	HCLGE_FD_USER_DEF_L3,
68767b0e142SJian Shen 	HCLGE_FD_USER_DEF_L4,
68867b0e142SJian Shen };
68967b0e142SJian Shen 
69067b0e142SJian Shen #define HCLGE_FD_USER_DEF_LAYER_NUM 3
69167b0e142SJian Shen struct hclge_fd_user_def_cfg {
69267b0e142SJian Shen 	u16 ref_cnt;
69367b0e142SJian Shen 	u16 offset;
69467b0e142SJian Shen };
69567b0e142SJian Shen 
69667b0e142SJian Shen struct hclge_fd_user_def_info {
69767b0e142SJian Shen 	enum HCLGE_FD_USER_DEF_LAYER layer;
69867b0e142SJian Shen 	u16 data;
69967b0e142SJian Shen 	u16 data_mask;
70067b0e142SJian Shen 	u16 offset;
70167b0e142SJian Shen };
70267b0e142SJian Shen 
703d695964dSJian Shen struct hclge_fd_key_cfg {
704d695964dSJian Shen 	u8 key_sel;
705d695964dSJian Shen 	u8 inner_sipv6_word_en;
706d695964dSJian Shen 	u8 inner_dipv6_word_en;
707d695964dSJian Shen 	u8 outer_sipv6_word_en;
708d695964dSJian Shen 	u8 outer_dipv6_word_en;
709d695964dSJian Shen 	u32 tuple_active;
710d695964dSJian Shen 	u32 meta_data_active;
711d695964dSJian Shen };
712d695964dSJian Shen 
713d695964dSJian Shen struct hclge_fd_cfg {
714d695964dSJian Shen 	u8 fd_mode;
715e91e388cSJian Shen 	u16 max_key_length; /* use bit as unit */
716e91e388cSJian Shen 	u32 rule_num[MAX_STAGE_NUM]; /* rule entry number */
717e91e388cSJian Shen 	u16 cnt_num[MAX_STAGE_NUM]; /* rule hit counter number */
718e91e388cSJian Shen 	struct hclge_fd_key_cfg key_cfg[MAX_STAGE_NUM];
71967b0e142SJian Shen 	struct hclge_fd_user_def_cfg user_def_cfg[HCLGE_FD_USER_DEF_LAYER_NUM];
720d695964dSJian Shen };
721d695964dSJian Shen 
722e91e388cSJian Shen #define IPV4_INDEX	3
723c7be6e70SSimon Horman 
72411732868SJian Shen struct hclge_fd_rule_tuples {
725e91e388cSJian Shen 	u8 src_mac[ETH_ALEN];
726e91e388cSJian Shen 	u8 dst_mac[ETH_ALEN];
727e91e388cSJian Shen 	/* Be compatible for ip address of both ipv4 and ipv6.
728e91e388cSJian Shen 	 * For ipv4 address, we store it in src/dst_ip[3].
729e91e388cSJian Shen 	 */
730c7be6e70SSimon Horman 	u32 src_ip[IPV6_ADDR_WORDS];
731c7be6e70SSimon Horman 	u32 dst_ip[IPV6_ADDR_WORDS];
73211732868SJian Shen 	u16 src_port;
73311732868SJian Shen 	u16 dst_port;
73411732868SJian Shen 	u16 vlan_tag1;
73511732868SJian Shen 	u16 ether_proto;
73667b0e142SJian Shen 	u16 l2_user_def;
73767b0e142SJian Shen 	u16 l3_user_def;
73867b0e142SJian Shen 	u32 l4_user_def;
73911732868SJian Shen 	u8 ip_tos;
74011732868SJian Shen 	u8 ip_proto;
74111732868SJian Shen };
74211732868SJian Shen 
74311732868SJian Shen struct hclge_fd_rule {
74411732868SJian Shen 	struct hlist_node rule_node;
74511732868SJian Shen 	struct hclge_fd_rule_tuples tuples;
74611732868SJian Shen 	struct hclge_fd_rule_tuples tuples_mask;
74711732868SJian Shen 	u32 unused_tuple;
74811732868SJian Shen 	u32 flow_type;
7490205ec04SJian Shen 	union {
7500205ec04SJian Shen 		struct {
7510205ec04SJian Shen 			unsigned long cookie;
7520f993fe2SJian Shen 			u8 tc;
7530205ec04SJian Shen 		} cls_flower;
7540205ec04SJian Shen 		struct {
755d93ed94fSJian Shen 			u16 flow_id; /* only used for arfs */
7560205ec04SJian Shen 		} arfs;
75767b0e142SJian Shen 		struct {
75867b0e142SJian Shen 			struct hclge_fd_user_def_info user_def;
75967b0e142SJian Shen 		} ep;
7600205ec04SJian Shen 	};
7610205ec04SJian Shen 	u16 queue_id;
7620205ec04SJian Shen 	u16 vf_id;
7630205ec04SJian Shen 	u16 location;
76444122887SJian Shen 	enum HCLGE_FD_ACTIVE_RULE_TYPE rule_type;
765fc4243b8SJian Shen 	enum HCLGE_FD_NODE_STATE state;
7660205ec04SJian Shen 	u8 action;
76711732868SJian Shen };
76811732868SJian Shen 
76911732868SJian Shen struct hclge_fd_ad_data {
77011732868SJian Shen 	u16 ad_id;
77111732868SJian Shen 	u8 drop_packet;
77211732868SJian Shen 	u8 forward_to_direct_queue;
77311732868SJian Shen 	u16 queue_id;
77411732868SJian Shen 	u8 use_counter;
77511732868SJian Shen 	u8 counter_id;
77611732868SJian Shen 	u8 use_next_stage;
77711732868SJian Shen 	u8 write_rule_id_to_bd;
77811732868SJian Shen 	u8 next_input_key;
77911732868SJian Shen 	u16 rule_id;
7800f993fe2SJian Shen 	u16 tc_size;
7810f993fe2SJian Shen 	u8 override_tc;
78211732868SJian Shen };
78311732868SJian Shen 
784ee4bcd3bSJian Shen enum HCLGE_MAC_NODE_STATE {
785ee4bcd3bSJian Shen 	HCLGE_MAC_TO_ADD,
786ee4bcd3bSJian Shen 	HCLGE_MAC_TO_DEL,
787ee4bcd3bSJian Shen 	HCLGE_MAC_ACTIVE
788ee4bcd3bSJian Shen };
789ee4bcd3bSJian Shen 
790ee4bcd3bSJian Shen struct hclge_mac_node {
7916dd86902Sliuzhongzhu 	struct list_head node;
792ee4bcd3bSJian Shen 	enum HCLGE_MAC_NODE_STATE state;
7936dd86902Sliuzhongzhu 	u8 mac_addr[ETH_ALEN];
7946dd86902Sliuzhongzhu };
7956dd86902Sliuzhongzhu 
7966dd86902Sliuzhongzhu enum HCLGE_MAC_ADDR_TYPE {
7976dd86902Sliuzhongzhu 	HCLGE_MAC_ADDR_UC,
7986dd86902Sliuzhongzhu 	HCLGE_MAC_ADDR_MC
7996dd86902Sliuzhongzhu };
8006dd86902Sliuzhongzhu 
801c6075b19Sliuzhongzhu struct hclge_vport_vlan_cfg {
802c6075b19Sliuzhongzhu 	struct list_head node;
803c6075b19Sliuzhongzhu 	int hd_tbl_status;
804c6075b19Sliuzhongzhu 	u16 vlan_id;
805c6075b19Sliuzhongzhu };
806c6075b19Sliuzhongzhu 
807f02eb82dSHuazhong Tan struct hclge_rst_stats {
808f02eb82dSHuazhong Tan 	u32 reset_done_cnt;	/* the number of reset has completed */
809f02eb82dSHuazhong Tan 	u32 hw_reset_done_cnt;	/* the number of HW reset has completed */
810f02eb82dSHuazhong Tan 	u32 pf_rst_cnt;		/* the number of PF reset */
811f02eb82dSHuazhong Tan 	u32 flr_rst_cnt;	/* the number of FLR */
812f02eb82dSHuazhong Tan 	u32 global_rst_cnt;	/* the number of GLOBAL */
813f02eb82dSHuazhong Tan 	u32 imp_rst_cnt;	/* the number of IMP reset */
814f02eb82dSHuazhong Tan 	u32 reset_cnt;		/* the number of reset */
8150ecf1f7bSHuazhong Tan 	u32 reset_fail_cnt;	/* the number of reset fail */
816f02eb82dSHuazhong Tan };
817f02eb82dSHuazhong Tan 
818a6345787SWeihang Li /* time and register status when mac tunnel interruption occur */
819a6345787SWeihang Li struct hclge_mac_tnl_stats {
820a6345787SWeihang Li 	u64 time;
821a6345787SWeihang Li 	u32 status;
822a6345787SWeihang Li };
823a6345787SWeihang Li 
824b37ce587SYufeng Mo #define HCLGE_RESET_INTERVAL	(10 * HZ)
8257cf9c069SHuazhong Tan #define HCLGE_WAIT_RESET_DONE	100
826b37ce587SYufeng Mo 
827ebaf1908SWeihang Li #pragma pack(1)
828ebaf1908SWeihang Li struct hclge_vf_vlan_cfg {
829ebaf1908SWeihang Li 	u8 mbx_cmd;
830ebaf1908SWeihang Li 	u8 subcode;
831060e9accSJian Shen 	union {
832060e9accSJian Shen 		struct {
833ebaf1908SWeihang Li 			u8 is_kill;
834416eedb6SJie Wang 			__le16 vlan;
835416eedb6SJie Wang 			__le16 proto;
836ebaf1908SWeihang Li 		};
837060e9accSJian Shen 		u8 enable;
838060e9accSJian Shen 	};
839060e9accSJian Shen };
840ebaf1908SWeihang Li 
841ebaf1908SWeihang Li #pragma pack()
842ebaf1908SWeihang Li 
84311732868SJian Shen /* For each bit of TCAM entry, it uses a pair of 'x' and
84411732868SJian Shen  * 'y' to indicate which value to match, like below:
84511732868SJian Shen  * ----------------------------------
84611732868SJian Shen  * | bit x | bit y |  search value  |
84711732868SJian Shen  * ----------------------------------
84811732868SJian Shen  * |   0   |   0   |   always hit   |
84911732868SJian Shen  * ----------------------------------
85011732868SJian Shen  * |   1   |   0   |   match '0'    |
85111732868SJian Shen  * ----------------------------------
85211732868SJian Shen  * |   0   |   1   |   match '1'    |
85311732868SJian Shen  * ----------------------------------
85411732868SJian Shen  * |   1   |   1   |   invalid      |
85511732868SJian Shen  * ----------------------------------
85611732868SJian Shen  * Then for input key(k) and mask(v), we can calculate the value by
85711732868SJian Shen  * the formulae:
85811732868SJian Shen  *	x = (~k) & v
8599b476494SJian Shen  *	y = k & v
86011732868SJian Shen  */
8619b476494SJian Shen #define calc_x(x, k, v) ((x) = ~(k) & (v))
8629b476494SJian Shen #define calc_y(y, k, v) ((y) = (k) & (v))
86311732868SJian Shen 
8640b653a81SJie Wang #define HCLGE_MAC_STATS_FIELD_OFF(f) (offsetof(struct hclge_mac_stats, f))
8650b653a81SJie Wang #define HCLGE_STATS_READ(p, offset) (*(u64 *)((u8 *)(p) + (offset)))
8660b653a81SJie Wang 
867a6345787SWeihang Li #define HCLGE_MAC_TNL_LOG_SIZE	8
868dc8131d8SYunsheng Lin #define HCLGE_VPORT_NUM 256
86946a3df9fSSalil struct hclge_dev {
87046a3df9fSSalil 	struct pci_dev *pdev;
87146a3df9fSSalil 	struct hnae3_ae_dev *ae_dev;
87246a3df9fSSalil 	struct hclge_hw hw;
873466b0c00SLipeng 	struct hclge_misc_vector misc_vector;
8741c6dfe6fSYunsheng Lin 	struct hclge_mac_stats mac_stats;
8752cb343b9SHao Lan 	struct hclge_fec_stats fec_stats;
87646a3df9fSSalil 	unsigned long state;
8776b9a97eeSHuazhong Tan 	unsigned long flr_state;
8780742ed7cSHuazhong Tan 	unsigned long last_reset_time;
87946a3df9fSSalil 
8804ed340abSLipeng 	enum hnae3_reset_type reset_type;
8810742ed7cSHuazhong Tan 	enum hnae3_reset_type reset_level;
882720bd583SHuazhong Tan 	unsigned long default_reset_request;
883cb1b9f77SSalil Mehta 	unsigned long reset_request;	/* reset has been requested */
884ca1d7669SSalil Mehta 	unsigned long reset_pending;	/* client rst is pending to be served */
885f02eb82dSHuazhong Tan 	struct hclge_rst_stats rst_stats;
8868627bdedSHuazhong Tan 	struct semaphore reset_sem;	/* protect reset process */
88746a3df9fSSalil 	u32 fw_version;
88846a3df9fSSalil 	u16 num_tqps;			/* Num task queue pairs of this PF */
88946a3df9fSSalil 	u16 num_req_vfs;		/* Num VFs requested for this PF */
89046a3df9fSSalil 
891fdace1bcSJian Shen 	u16 base_tqp_pid;	/* Base task tqp physical id of this PF */
89246a3df9fSSalil 	u16 alloc_rss_size;		/* Allocated RSS task queue */
893f1c2e66dSGuojia Liao 	u16 vf_rss_size_max;		/* HW defined VF max RSS task queue */
894f1c2e66dSGuojia Liao 	u16 pf_rss_size_max;		/* HW defined PF max RSS task queue */
8951a00197bSHuazhong Tan 	u32 tx_spare_buf_size;		/* HW defined TX spare buffer size */
89646a3df9fSSalil 
897fdace1bcSJian Shen 	u16 fdir_pf_filter_count; /* Num of guaranteed filters for this PF */
89846a3df9fSSalil 	u16 num_alloc_vport;		/* Num vports this driver supports */
8996639a7b9SPeiyang Wang 	nodemask_t numa_node_mask;
90046a3df9fSSalil 	u16 rx_buf_len;
901c0425944SPeng Li 	u16 num_tx_desc;		/* desc num of per tx queue */
902c0425944SPeng Li 	u16 num_rx_desc;		/* desc num of per rx queue */
90346a3df9fSSalil 	u8 hw_tc_map;
90446a3df9fSSalil 	enum hclge_fc_mode fc_mode_last_time;
9055d497936SPeng Li 	u8 support_sfp_query;
90646a3df9fSSalil 
90746a3df9fSSalil #define HCLGE_FLAG_TC_BASE_SCH_MODE		1
90846a3df9fSSalil #define HCLGE_FLAG_VNET_BASE_SCH_MODE		2
90946a3df9fSSalil 	u8 tx_sch_mode;
910cacde272SYunsheng Lin 	u8 tc_max;
911cacde272SYunsheng Lin 	u8 pfc_max;
91246a3df9fSSalil 
91346a3df9fSSalil 	u8 default_up;
914cacde272SYunsheng Lin 	u8 dcbx_cap;
91546a3df9fSSalil 	struct hclge_tm_info tm_info;
91646a3df9fSSalil 
91746a3df9fSSalil 	u16 num_msi;
91846a3df9fSSalil 	u16 num_msi_left;
91946a3df9fSSalil 	u16 num_msi_used;
92046a3df9fSSalil 	u16 *vector_status;
921887c3820SSalil Mehta 	int *vector_irq;
922580a05f9SYonglong Liu 	u16 num_nic_msi;	/* Num of nic vectors for this PF */
923887c3820SSalil Mehta 	u16 num_roce_msi;	/* Num of roce vectors for this PF */
92446a3df9fSSalil 
92546a3df9fSSalil 	unsigned long service_timer_period;
92646a3df9fSSalil 	unsigned long service_timer_previous;
92765e41e7eSHuazhong Tan 	struct timer_list reset_timer;
9287be1b9f3SYunsheng Lin 	struct delayed_work service_task;
92946a3df9fSSalil 
93046a3df9fSSalil 	bool cur_promisc;
93146a3df9fSSalil 	int num_alloc_vfs;	/* Actual number of VFs allocated */
93246a3df9fSSalil 
933add7645cSJie Wang 	struct hclge_comm_tqp *htqp;
93446a3df9fSSalil 	struct hclge_vport *vport;
93546a3df9fSSalil 
93646a3df9fSSalil 	struct dentry *hclge_dbgfs;
93746a3df9fSSalil 
93846a3df9fSSalil 	struct hnae3_client *nic_client;
93946a3df9fSSalil 	struct hnae3_client *roce_client;
94046a3df9fSSalil 
941887c3820SSalil Mehta #define HCLGE_FLAG_MAIN			BIT(0)
942887c3820SSalil Mehta #define HCLGE_FLAG_DCB_CAPABLE		BIT(1)
94346a3df9fSSalil 	u32 flag;
94446a3df9fSSalil 
94546a3df9fSSalil 	u32 pkt_buf_size; /* Total pf buf size for tx/rx */
946368686beSYunsheng Lin 	u32 tx_buf_size; /* Tx buffer size for each TC */
947368686beSYunsheng Lin 	u32 dv_buf_size; /* Dv buffer size for each TC */
948368686beSYunsheng Lin 
94946a3df9fSSalil 	u32 mps; /* Max packet size */
950818f1675SYunsheng Lin 	/* vport_lock protect resource shared by vports */
951818f1675SYunsheng Lin 	struct mutex vport_lock;
95246a3df9fSSalil 
9535f6ea83fSPeng Li 	struct hclge_vlan_type_cfg vlan_type_cfg;
954716aaac1SJian Shen 
955dc8131d8SYunsheng Lin 	unsigned long vlan_table[VLAN_N_VID][BITS_TO_LONGS(HCLGE_VPORT_NUM)];
95681a9255eSJian Shen 	unsigned long vf_vlan_full[BITS_TO_LONGS(HCLGE_VPORT_NUM)];
957d695964dSJian Shen 
958ee4bcd3bSJian Shen 	unsigned long vport_config_block[BITS_TO_LONGS(HCLGE_VPORT_NUM)];
959ee4bcd3bSJian Shen 
960d695964dSJian Shen 	struct hclge_fd_cfg fd_cfg;
961dd74f815SJian Shen 	struct hlist_head fd_rule_list;
96244122887SJian Shen 	spinlock_t fd_rule_lock; /* protect fd_rule_list and fd_bmap */
963dd74f815SJian Shen 	u16 hclge_fd_rule_num;
9641c6dfe6fSYunsheng Lin 	unsigned long serv_processed_cnt;
9651c6dfe6fSYunsheng Lin 	unsigned long last_serv_processed;
966d9069dabSYufeng Mo 	unsigned long last_rst_scheduled;
967d9069dabSYufeng Mo 	unsigned long last_mbx_scheduled;
96844122887SJian Shen 	unsigned long fd_bmap[BITS_TO_LONGS(MAX_FD_FILTER_NUM)];
96944122887SJian Shen 	enum HCLGE_FD_ACTIVE_RULE_TYPE fd_active_type;
9709abeb7d8SJian Shen 	u8 fd_en;
9713462207dSYufeng Mo 	bool gro_en;
97239932473SJian Shen 
97339932473SJian Shen 	u16 wanted_umv_size;
97439932473SJian Shen 	/* max available unicast mac vlan space */
97539932473SJian Shen 	u16 max_umv_size;
97639932473SJian Shen 	/* private unicast mac vlan space, it's same for PF and its VFs */
97739932473SJian Shen 	u16 priv_umv_size;
97839932473SJian Shen 	/* unicast mac vlan space shared by PF and its VFs */
97939932473SJian Shen 	u16 share_umv_size;
9805c56ff48SGuangbin Huang 	/* multicast mac address number used by PF and its VFs */
9815c56ff48SGuangbin Huang 	u16 used_mc_mac_num;
9826dd86902Sliuzhongzhu 
983a6345787SWeihang Li 	DECLARE_KFIFO(mac_tnl_log, struct hclge_mac_tnl_stats,
984a6345787SWeihang Li 		      HCLGE_MAC_TNL_LOG_SIZE);
98508125454SYunsheng Lin 
9860bf5eb78SHuazhong Tan 	struct hclge_ptp *ptp;
987b741269bSYufeng Mo 	struct devlink *devlink;
9887347255eSJie Wang 	struct hclge_comm_rss_cfg rss_cfg;
9895f6ea83fSPeng Li };
9905f6ea83fSPeng Li 
9915f6ea83fSPeng Li /* VPort level vlan tag configuration for TX direction */
9925f6ea83fSPeng Li struct hclge_tx_vtag_cfg {
993dcb35cceSPeng Li 	bool accept_tag1;	/* Whether accept tag1 packet from host */
994dcb35cceSPeng Li 	bool accept_untag1;	/* Whether accept untag1 packet from host */
995dcb35cceSPeng Li 	bool accept_tag2;
996dcb35cceSPeng Li 	bool accept_untag2;
9975f6ea83fSPeng Li 	bool insert_tag1_en;	/* Whether insert inner vlan tag */
9985f6ea83fSPeng Li 	bool insert_tag2_en;	/* Whether insert outer vlan tag */
9995f6ea83fSPeng Li 	u16  default_tag1;	/* The default inner vlan tag to insert */
10005f6ea83fSPeng Li 	u16  default_tag2;	/* The default outer vlan tag to insert */
1001592b0179SGuojia Liao 	bool tag_shift_mode_en;
10025f6ea83fSPeng Li };
10035f6ea83fSPeng Li 
10045f6ea83fSPeng Li /* VPort level vlan tag configuration for RX direction */
10055f6ea83fSPeng Li struct hclge_rx_vtag_cfg {
1006592b0179SGuojia Liao 	bool rx_vlan_offload_en; /* Whether enable rx vlan offload */
1007592b0179SGuojia Liao 	bool strip_tag1_en;	 /* Whether strip inner vlan tag */
1008592b0179SGuojia Liao 	bool strip_tag2_en;	 /* Whether strip outer vlan tag */
1009592b0179SGuojia Liao 	bool vlan1_vlan_prionly; /* Inner vlan tag up to descriptor enable */
1010592b0179SGuojia Liao 	bool vlan2_vlan_prionly; /* Outer vlan tag up to descriptor enable */
1011592b0179SGuojia Liao 	bool strip_tag1_discard_en; /* Inner vlan tag discard for BD enable */
1012592b0179SGuojia Liao 	bool strip_tag2_discard_en; /* Outer vlan tag discard for BD enable */
101346a3df9fSSalil };
101446a3df9fSSalil 
1015a6d818e3SYunsheng Lin enum HCLGE_VPORT_STATE {
1016a6d818e3SYunsheng Lin 	HCLGE_VPORT_STATE_ALIVE,
1017ee4bcd3bSJian Shen 	HCLGE_VPORT_STATE_MAC_TBL_CHANGE,
10181e6e7610SJian Shen 	HCLGE_VPORT_STATE_PROMISC_CHANGE,
10192ba30662SJian Shen 	HCLGE_VPORT_STATE_VLAN_FLTR_CHANGE,
1020fec73521SJian Shen 	HCLGE_VPORT_STATE_INITED,
1021a6d818e3SYunsheng Lin 	HCLGE_VPORT_STATE_MAX
1022a6d818e3SYunsheng Lin };
1023a6d818e3SYunsheng Lin 
1024fec73521SJian Shen enum HCLGE_VPORT_NEED_NOTIFY {
1025fec73521SJian Shen 	HCLGE_VPORT_NEED_NOTIFY_RESET,
1026fec73521SJian Shen 	HCLGE_VPORT_NEED_NOTIFY_VF_VLAN,
1027fec73521SJian Shen };
1028fec73521SJian Shen 
1029741fca16SJian Shen struct hclge_vlan_info {
1030741fca16SJian Shen 	u16 vlan_proto; /* so far support 802.1Q only */
1031741fca16SJian Shen 	u16 qos;
1032741fca16SJian Shen 	u16 vlan_tag;
1033741fca16SJian Shen };
1034741fca16SJian Shen 
1035741fca16SJian Shen struct hclge_port_base_vlan_config {
1036741fca16SJian Shen 	u16 state;
1037c0f46de3SJian Shen 	bool tbl_sta;
1038741fca16SJian Shen 	struct hclge_vlan_info vlan_info;
1039c0f46de3SJian Shen 	struct hclge_vlan_info old_vlan_info;
1040741fca16SJian Shen };
1041741fca16SJian Shen 
10426430f744SYufeng Mo struct hclge_vf_info {
10436430f744SYufeng Mo 	int link_state;
10446430f744SYufeng Mo 	u8 mac[ETH_ALEN];
104522044f95SJian Shen 	u32 spoofchk;
1046ee9e4424SYonglong Liu 	u32 max_tx_rate;
1047e196ec75SJian Shen 	u32 trusted;
10481e6e7610SJian Shen 	u8 request_uc_en;
10491e6e7610SJian Shen 	u8 request_mc_en;
10501e6e7610SJian Shen 	u8 request_bc_en;
10516430f744SYufeng Mo };
10526430f744SYufeng Mo 
105346a3df9fSSalil struct hclge_vport {
105446a3df9fSSalil 	u16 alloc_tqps;	/* Allocated Tx/Rx queues */
105546a3df9fSSalil 
105646a3df9fSSalil 	u16 qs_offset;
10572566f106SYunsheng Lin 	u32 bw_limit;		/* VSI BW Limit (0 = disabled) */
105846a3df9fSSalil 	u8  dwrr;
105946a3df9fSSalil 
10602ba30662SJian Shen 	bool req_vlan_fltr_en;
10612ba30662SJian Shen 	bool cur_vlan_fltr_en;
1062fe4144d4SJian Shen 	unsigned long vlan_del_fail_bmap[BITS_TO_LONGS(VLAN_N_VID)];
1063741fca16SJian Shen 	struct hclge_port_base_vlan_config port_base_vlan_cfg;
10645f6ea83fSPeng Li 	struct hclge_tx_vtag_cfg  txvlan_cfg;
10655f6ea83fSPeng Li 	struct hclge_rx_vtag_cfg  rxvlan_cfg;
10665f6ea83fSPeng Li 
106739932473SJian Shen 	u16 used_umv_num;
106839932473SJian Shen 
1069ebaf1908SWeihang Li 	u16 vport_id;
107046a3df9fSSalil 	struct hclge_dev *back;  /* Back reference to associated dev */
107146a3df9fSSalil 	struct hnae3_handle nic;
107246a3df9fSSalil 	struct hnae3_handle roce;
1073a6d818e3SYunsheng Lin 
1074a6d818e3SYunsheng Lin 	unsigned long state;
1075fec73521SJian Shen 	unsigned long need_notify;
1076a6d818e3SYunsheng Lin 	unsigned long last_active_jiffies;
1077818f1675SYunsheng Lin 	u32 mps; /* Max packet size */
10786430f744SYufeng Mo 	struct hclge_vf_info vf_info;
10796dd86902Sliuzhongzhu 
1080c631c696SJian Shen 	u8 overflow_promisc_flags;
1081c631c696SJian Shen 	u8 last_promisc_flags;
1082c631c696SJian Shen 
1083ee4bcd3bSJian Shen 	spinlock_t mac_list_lock; /* protect mac address need to add/detele */
10846dd86902Sliuzhongzhu 	struct list_head uc_mac_list;   /* Store VF unicast table */
10856dd86902Sliuzhongzhu 	struct list_head mc_mac_list;   /* Store VF multicast table */
10861932a624SJian Shen 
1087c6075b19Sliuzhongzhu 	struct list_head vlan_list;     /* Store VF vlan table */
108846a3df9fSSalil };
108946a3df9fSSalil 
1090aec35aecSGuangbin Huang struct hclge_speed_bit_map {
1091aec35aecSGuangbin Huang 	u32 speed;
1092aec35aecSGuangbin Huang 	u32 speed_bit;
1093aec35aecSGuangbin Huang };
1094aec35aecSGuangbin Huang 
1095e46da6a3SGuangbin Huang struct hclge_mac_speed_map {
1096e46da6a3SGuangbin Huang 	u32 speed_drv; /* speed defined in driver */
1097e46da6a3SGuangbin Huang 	u32 speed_fw; /* speed defined in firmware */
1098e46da6a3SGuangbin Huang };
1099e46da6a3SGuangbin Huang 
11008ee2843fSHao Chen struct hclge_link_mode_bmap {
11018ee2843fSHao Chen 	u16 support_bit;
11028ee2843fSHao Chen 	enum ethtool_link_mode_bit_indices link_mode;
11038ee2843fSHao Chen };
11048ee2843fSHao Chen 
1105e196ec75SJian Shen int hclge_set_vport_promisc_mode(struct hclge_vport *vport, bool en_uc_pmc,
1106e196ec75SJian Shen 				 bool en_mc_pmc, bool en_bc_pmc);
110746a3df9fSSalil int hclge_add_uc_addr_common(struct hclge_vport *vport,
110846a3df9fSSalil 			     const unsigned char *addr);
110946a3df9fSSalil int hclge_rm_uc_addr_common(struct hclge_vport *vport,
111046a3df9fSSalil 			    const unsigned char *addr);
111146a3df9fSSalil int hclge_add_mc_addr_common(struct hclge_vport *vport,
111246a3df9fSSalil 			     const unsigned char *addr);
111346a3df9fSSalil int hclge_rm_mc_addr_common(struct hclge_vport *vport,
111446a3df9fSSalil 			    const unsigned char *addr);
111546a3df9fSSalil 
111646a3df9fSSalil struct hclge_vport *hclge_get_vport(struct hnae3_handle *handle);
111784e095d6SSalil Mehta int hclge_bind_ring_with_vector(struct hclge_vport *vport,
111884e095d6SSalil Mehta 				int vector_id, bool en,
111946a3df9fSSalil 				struct hnae3_ring_chain_node *ring_chain);
112084e095d6SSalil Mehta 
hclge_get_queue_id(struct hnae3_queue * queue)112146a3df9fSSalil static inline int hclge_get_queue_id(struct hnae3_queue *queue)
112246a3df9fSSalil {
1123add7645cSJie Wang 	struct hclge_comm_tqp *tqp =
1124add7645cSJie Wang 			container_of(queue, struct hclge_comm_tqp, q);
112546a3df9fSSalil 
112646a3df9fSSalil 	return tqp->index;
112746a3df9fSSalil }
112846a3df9fSSalil 
1129dea846e8SHuazhong Tan int hclge_inform_reset_assert_to_vf(struct hclge_vport *vport);
11300f032f93SHao Chen int hclge_cfg_mac_speed_dup(struct hclge_dev *hdev, int speed, u8 duplex, u8 lane_num);
1131dc8131d8SYunsheng Lin int hclge_set_vlan_filter(struct hnae3_handle *handle, __be16 proto,
1132dc8131d8SYunsheng Lin 			  u16 vlan_id, bool is_kill);
1133b2641e2aSYunsheng Lin int hclge_en_hw_strip_rxvtag(struct hnae3_handle *handle, bool enable);
113477f255c1SYunsheng Lin 
113577f255c1SYunsheng Lin int hclge_buffer_alloc(struct hclge_dev *hdev);
113677f255c1SYunsheng Lin int hclge_rss_init_hw(struct hclge_dev *hdev);
1137dde1a86eSSalil Mehta 
1138dde1a86eSSalil Mehta void hclge_mbx_handler(struct hclge_dev *hdev);
11398fa86551SYufeng Mo int hclge_reset_tqp(struct hnae3_handle *handle);
11401770a7a3SPeng Li int hclge_cfg_flowctrl(struct hclge_dev *hdev);
11412bfbd35dSSalil Mehta int hclge_func_reset_cmd(struct hclge_dev *hdev, int func_id);
1142a6d818e3SYunsheng Lin int hclge_vport_start(struct hclge_vport *vport);
1143a6d818e3SYunsheng Lin void hclge_vport_stop(struct hclge_vport *vport);
1144818f1675SYunsheng Lin int hclge_set_vport_mtu(struct hclge_vport *vport, int new_mtu);
1145*08a6476eSJian Shen int hclge_dbg_get_read_func(struct hnae3_handle *handle, enum hnae3_dbg_cmd cmd,
1146*08a6476eSJian Shen 			    read_func *func);
11470c29d191Sliuzhongzhu u16 hclge_covert_handle_qid_global(struct hnae3_handle *handle, u16 queue_id);
1148af013903SHuazhong Tan int hclge_notify_client(struct hclge_dev *hdev,
1149af013903SHuazhong Tan 			enum hnae3_reset_notify_type type);
1150ee4bcd3bSJian Shen int hclge_update_mac_list(struct hclge_vport *vport,
1151ee4bcd3bSJian Shen 			  enum HCLGE_MAC_NODE_STATE state,
1152ee4bcd3bSJian Shen 			  enum HCLGE_MAC_ADDR_TYPE mac_type,
1153ee4bcd3bSJian Shen 			  const unsigned char *addr);
1154ee4bcd3bSJian Shen int hclge_update_mac_node_for_dev_addr(struct hclge_vport *vport,
1155ee4bcd3bSJian Shen 				       const u8 *old_addr, const u8 *new_addr);
11566dd86902Sliuzhongzhu void hclge_rm_vport_all_mac_table(struct hclge_vport *vport, bool is_del_list,
11576dd86902Sliuzhongzhu 				  enum HCLGE_MAC_ADDR_TYPE mac_type);
1158c6075b19Sliuzhongzhu void hclge_rm_vport_all_vlan_table(struct hclge_vport *vport, bool is_del_list);
1159c6075b19Sliuzhongzhu void hclge_uninit_vport_vlan_table(struct hclge_dev *hdev);
1160ee4bcd3bSJian Shen void hclge_restore_mac_table_common(struct hclge_vport *vport);
1161c0f46de3SJian Shen void hclge_restore_vport_port_base_vlan_config(struct hclge_dev *hdev);
1162039ba863SJian Shen void hclge_restore_vport_vlan_table(struct hclge_vport *vport);
116321e043cdSJian Shen int hclge_update_port_base_vlan_cfg(struct hclge_vport *vport, u16 state,
116421e043cdSJian Shen 				    struct hclge_vlan_info *vlan_info);
116592f11ea1SJian Shen int hclge_push_vf_port_base_vlan_info(struct hclge_vport *vport, u8 vfid,
1166f2dbf0edSJian Shen 				      u16 state,
1167f2dbf0edSJian Shen 				      struct hclge_vlan_info *vlan_info);
1168ed8fb4b2SJian Shen void hclge_task_schedule(struct hclge_dev *hdev, unsigned long delay_time);
1169a83d2961SWeihang Li void hclge_report_hw_error(struct hclge_dev *hdev,
1170a83d2961SWeihang Li 			   enum hnae3_hw_error_type type);
11711a7ff828SJiaran Zhang int hclge_dbg_dump_rst_info(struct hclge_dev *hdev, char *buf, int len);
117218b6e31fSGuangbin Huang int hclge_push_vf_link_status(struct hclge_vport *vport);
1173fa6a262aSJian Shen int hclge_enable_vport_vlan_filter(struct hclge_vport *vport, bool request_en);
11740b653a81SJie Wang int hclge_mac_update_stats(struct hclge_dev *hdev);
11758a45c4f9SJie Wang struct hclge_vport *hclge_get_vf_vport(struct hclge_dev *hdev, int vf);
11768a45c4f9SJie Wang int hclge_inform_vf_reset(struct hclge_vport *vport, u16 reset_type);
1177a1e5de0dSHao Chen int hclge_query_scc_version(struct hclge_dev *hdev, u32 *scc_version);
117846a3df9fSSalil #endif
1179