xref: /linux/drivers/net/ethernet/hisilicon/hns3/hns3pf/hclge_err.h (revision a83d29618b1cd9176ad33fc415f5e033fd6a45a2)
15a9f0eacSShiju Jose /* SPDX-License-Identifier: GPL-2.0+ */
25a9f0eacSShiju Jose /*  Copyright (c) 2016-2017 Hisilicon Limited. */
35a9f0eacSShiju Jose 
45a9f0eacSShiju Jose #ifndef __HCLGE_ERR_H
55a9f0eacSShiju Jose #define __HCLGE_ERR_H
65a9f0eacSShiju Jose 
75a9f0eacSShiju Jose #include "hclge_main.h"
8*a83d2961SWeihang Li #include "hnae3.h"
95a9f0eacSShiju Jose 
10987b4ae7SWeihang Li #define HCLGE_MPF_RAS_INT_MIN_BD_NUM	10
11987b4ae7SWeihang Li #define HCLGE_PF_RAS_INT_MIN_BD_NUM	4
12987b4ae7SWeihang Li #define HCLGE_MPF_MSIX_INT_MIN_BD_NUM	10
13987b4ae7SWeihang Li #define HCLGE_PF_MSIX_INT_MIN_BD_NUM	4
14987b4ae7SWeihang Li 
155a9f0eacSShiju Jose #define HCLGE_RAS_PF_OTHER_INT_STS_REG   0x20B00
165a9f0eacSShiju Jose #define HCLGE_RAS_REG_NFE_MASK   0xFF00
17630ba007SShiju Jose #define HCLGE_RAS_REG_ROCEE_ERR_MASK   0x3000000
185a9f0eacSShiju Jose 
19f6162d44SSalil Mehta #define HCLGE_VECTOR0_PF_OTHER_INT_STS_REG   0x20800
20f6162d44SSalil Mehta #define HCLGE_VECTOR0_REG_MSIX_MASK   0x1FF00
21f6162d44SSalil Mehta 
226d67ee9aSShiju Jose #define HCLGE_IMP_TCM_ECC_ERR_INT_EN	0xFFFF0000
236d67ee9aSShiju Jose #define HCLGE_IMP_TCM_ECC_ERR_INT_EN_MASK	0xFFFF0000
246d67ee9aSShiju Jose #define HCLGE_IMP_ITCM4_ECC_ERR_INT_EN	0x300
256d67ee9aSShiju Jose #define HCLGE_IMP_ITCM4_ECC_ERR_INT_EN_MASK	0x300
266d67ee9aSShiju Jose #define HCLGE_CMDQ_NIC_ECC_ERR_INT_EN	0xFFFF
276d67ee9aSShiju Jose #define HCLGE_CMDQ_NIC_ECC_ERR_INT_EN_MASK	0xFFFF
286d67ee9aSShiju Jose #define HCLGE_CMDQ_ROCEE_ECC_ERR_INT_EN	0xFFFF0000
296d67ee9aSShiju Jose #define HCLGE_CMDQ_ROCEE_ECC_ERR_INT_EN_MASK	0xFFFF0000
306d67ee9aSShiju Jose #define HCLGE_IMP_RD_POISON_ERR_INT_EN	0x0100
316d67ee9aSShiju Jose #define HCLGE_IMP_RD_POISON_ERR_INT_EN_MASK	0x0100
326d67ee9aSShiju Jose #define HCLGE_TQP_ECC_ERR_INT_EN	0x0FFF
336d67ee9aSShiju Jose #define HCLGE_TQP_ECC_ERR_INT_EN_MASK	0x0FFF
34332fbf57SShiju Jose #define HCLGE_MSIX_SRAM_ECC_ERR_INT_EN_MASK	0x0F000000
35332fbf57SShiju Jose #define HCLGE_MSIX_SRAM_ECC_ERR_INT_EN	0x0F000000
36bf1faf94SShiju Jose #define HCLGE_IGU_ERR_INT_EN	0x0000066F
37bf1faf94SShiju Jose #define HCLGE_IGU_ERR_INT_EN_MASK	0x000F
38bf1faf94SShiju Jose #define HCLGE_IGU_TNL_ERR_INT_EN    0x0002AABF
39bf1faf94SShiju Jose #define HCLGE_IGU_TNL_ERR_INT_EN_MASK  0x003F
40da2d072aSShiju Jose #define HCLGE_PPP_MPF_ECC_ERR_INT0_EN	0xFFFFFFFF
41da2d072aSShiju Jose #define HCLGE_PPP_MPF_ECC_ERR_INT0_EN_MASK	0xFFFFFFFF
42da2d072aSShiju Jose #define HCLGE_PPP_MPF_ECC_ERR_INT1_EN	0xFFFFFFFF
43da2d072aSShiju Jose #define HCLGE_PPP_MPF_ECC_ERR_INT1_EN_MASK	0xFFFFFFFF
44da2d072aSShiju Jose #define HCLGE_PPP_PF_ERR_INT_EN	0x0003
45da2d072aSShiju Jose #define HCLGE_PPP_PF_ERR_INT_EN_MASK	0x0003
46da2d072aSShiju Jose #define HCLGE_PPP_MPF_ECC_ERR_INT2_EN	0x003F
47da2d072aSShiju Jose #define HCLGE_PPP_MPF_ECC_ERR_INT2_EN_MASK	0x003F
48da2d072aSShiju Jose #define HCLGE_PPP_MPF_ECC_ERR_INT3_EN	0x003F
49da2d072aSShiju Jose #define HCLGE_PPP_MPF_ECC_ERR_INT3_EN_MASK	0x003F
5001865a50SShiju Jose #define HCLGE_TM_SCH_ECC_ERR_INT_EN	0x3
5101865a50SShiju Jose #define HCLGE_TM_QCN_MEM_ERR_INT_EN	0xFFFFFF
52bf1faf94SShiju Jose #define HCLGE_NCSI_ERR_INT_EN	0x3
53bf1faf94SShiju Jose #define HCLGE_NCSI_ERR_INT_TYPE	0x9
54d1f55d6bSWeihang Li #define HCLGE_MAC_COMMON_ERR_INT_EN		0x107FF
55d1f55d6bSWeihang Li #define HCLGE_MAC_COMMON_ERR_INT_EN_MASK	0x107FF
566aa5d07dSWeihang Li #define HCLGE_MAC_TNL_INT_EN			GENMASK(9, 0)
576aa5d07dSWeihang Li #define HCLGE_MAC_TNL_INT_EN_MASK		GENMASK(9, 0)
586aa5d07dSWeihang Li #define HCLGE_MAC_TNL_INT_CLR			GENMASK(9, 0)
59f69b10b3SShiju Jose #define HCLGE_PPU_MPF_ABNORMAL_INT0_EN		GENMASK(31, 0)
60f69b10b3SShiju Jose #define HCLGE_PPU_MPF_ABNORMAL_INT0_EN_MASK	GENMASK(31, 0)
61f69b10b3SShiju Jose #define HCLGE_PPU_MPF_ABNORMAL_INT1_EN		GENMASK(31, 0)
62f69b10b3SShiju Jose #define HCLGE_PPU_MPF_ABNORMAL_INT1_EN_MASK	GENMASK(31, 0)
63f69b10b3SShiju Jose #define HCLGE_PPU_MPF_ABNORMAL_INT2_EN		0x3FFF3FFF
64f69b10b3SShiju Jose #define HCLGE_PPU_MPF_ABNORMAL_INT2_EN_MASK	0x3FFF3FFF
65f69b10b3SShiju Jose #define HCLGE_PPU_MPF_ABNORMAL_INT2_EN2		0xB
66f69b10b3SShiju Jose #define HCLGE_PPU_MPF_ABNORMAL_INT2_EN2_MASK	0xB
67f69b10b3SShiju Jose #define HCLGE_PPU_MPF_ABNORMAL_INT3_EN		GENMASK(7, 0)
68f69b10b3SShiju Jose #define HCLGE_PPU_MPF_ABNORMAL_INT3_EN_MASK	GENMASK(23, 16)
69f69b10b3SShiju Jose #define HCLGE_PPU_PF_ABNORMAL_INT_EN		GENMASK(5, 0)
70f69b10b3SShiju Jose #define HCLGE_PPU_PF_ABNORMAL_INT_EN_MASK	GENMASK(5, 0)
71c3529177SShiju Jose #define HCLGE_SSU_1BIT_ECC_ERR_INT_EN		GENMASK(31, 0)
72c3529177SShiju Jose #define HCLGE_SSU_1BIT_ECC_ERR_INT_EN_MASK	GENMASK(31, 0)
73c3529177SShiju Jose #define HCLGE_SSU_MULTI_BIT_ECC_ERR_INT_EN	GENMASK(31, 0)
74c3529177SShiju Jose #define HCLGE_SSU_MULTI_BIT_ECC_ERR_INT_EN_MASK	GENMASK(31, 0)
75c3529177SShiju Jose #define HCLGE_SSU_BIT32_ECC_ERR_INT_EN		0x0101
76c3529177SShiju Jose #define HCLGE_SSU_BIT32_ECC_ERR_INT_EN_MASK	0x0101
77c3529177SShiju Jose #define HCLGE_SSU_COMMON_INT_EN			GENMASK(9, 0)
78c3529177SShiju Jose #define HCLGE_SSU_COMMON_INT_EN_MASK		GENMASK(9, 0)
79c3529177SShiju Jose #define HCLGE_SSU_PORT_BASED_ERR_INT_EN		0x0BFF
80c3529177SShiju Jose #define HCLGE_SSU_PORT_BASED_ERR_INT_EN_MASK	0x0BFF0000
81c3529177SShiju Jose #define HCLGE_SSU_FIFO_OVERFLOW_ERR_INT_EN	GENMASK(23, 0)
82c3529177SShiju Jose #define HCLGE_SSU_FIFO_OVERFLOW_ERR_INT_EN_MASK	GENMASK(23, 0)
836d67ee9aSShiju Jose 
84c3529177SShiju Jose #define HCLGE_SSU_COMMON_ERR_INT_MASK	GENMASK(9, 0)
85c3529177SShiju Jose #define HCLGE_SSU_PORT_INT_MSIX_MASK	0x7BFF
86332fbf57SShiju Jose #define HCLGE_IGU_INT_MASK		GENMASK(3, 0)
87332fbf57SShiju Jose #define HCLGE_IGU_EGU_TNL_INT_MASK	GENMASK(5, 0)
88332fbf57SShiju Jose #define HCLGE_PPP_MPF_INT_ST3_MASK	GENMASK(5, 0)
89f69b10b3SShiju Jose #define HCLGE_PPU_MPF_INT_ST3_MASK	GENMASK(7, 0)
909f65e5efSWeihang Li #define HCLGE_PPU_MPF_INT_ST2_MSIX_MASK	BIT(29)
91747fc3f3SWeihang Li #define HCLGE_PPU_PF_INT_RAS_MASK	0x18
920cd86182SWeihang Li #define HCLGE_PPU_PF_INT_MSIX_MASK	0x26
930cd86182SWeihang Li #define HCLGE_PPU_PF_OVER_8BD_ERR_MASK	0x01
94332fbf57SShiju Jose #define HCLGE_QCN_FIFO_INT_MASK		GENMASK(17, 0)
95332fbf57SShiju Jose #define HCLGE_QCN_ECC_INT_MASK		GENMASK(21, 0)
96332fbf57SShiju Jose #define HCLGE_NCSI_ECC_INT_MASK		GENMASK(1, 0)
97332fbf57SShiju Jose 
98630ba007SShiju Jose #define HCLGE_ROCEE_RAS_NFE_INT_EN		0xF
99630ba007SShiju Jose #define HCLGE_ROCEE_RAS_CE_INT_EN		0x1
100630ba007SShiju Jose #define HCLGE_ROCEE_RAS_NFE_INT_EN_MASK		0xF
101630ba007SShiju Jose #define HCLGE_ROCEE_RAS_CE_INT_EN_MASK		0x1
102630ba007SShiju Jose #define HCLGE_ROCEE_RERR_INT_MASK		BIT(0)
103630ba007SShiju Jose #define HCLGE_ROCEE_BERR_INT_MASK		BIT(1)
104238882c8SXiaofei Tan #define HCLGE_ROCEE_AXI_ERR_INT_MASK		GENMASK(1, 0)
105630ba007SShiju Jose #define HCLGE_ROCEE_ECC_INT_MASK		BIT(2)
106630ba007SShiju Jose #define HCLGE_ROCEE_OVF_INT_MASK		BIT(3)
107630ba007SShiju Jose #define HCLGE_ROCEE_OVF_ERR_INT_MASK		0x10000
108630ba007SShiju Jose #define HCLGE_ROCEE_OVF_ERR_TYPE_MASK		0x3F
109630ba007SShiju Jose 
1105a9f0eacSShiju Jose enum hclge_err_int_type {
1115a9f0eacSShiju Jose 	HCLGE_ERR_INT_MSIX = 0,
1125a9f0eacSShiju Jose 	HCLGE_ERR_INT_RAS_CE = 1,
1135a9f0eacSShiju Jose 	HCLGE_ERR_INT_RAS_NFE = 2,
1145a9f0eacSShiju Jose 	HCLGE_ERR_INT_RAS_FE = 3,
1155a9f0eacSShiju Jose };
1165a9f0eacSShiju Jose 
1175a9f0eacSShiju Jose struct hclge_hw_blk {
1185a9f0eacSShiju Jose 	u32 msk;
1195a9f0eacSShiju Jose 	const char *name;
12098da4027SShiju Jose 	int (*config_err_int)(struct hclge_dev *hdev, bool en);
1215a9f0eacSShiju Jose };
1225a9f0eacSShiju Jose 
1236d67ee9aSShiju Jose struct hclge_hw_error {
1246d67ee9aSShiju Jose 	u32 int_msk;
1256d67ee9aSShiju Jose 	const char *msg;
126c41e672dSWeihang Li 	enum hnae3_reset_type reset_level;
1276d67ee9aSShiju Jose };
1286d67ee9aSShiju Jose 
129a6345787SWeihang Li int hclge_config_mac_tnl_int(struct hclge_dev *hdev, bool en);
13000ea6e5fSWeihang Li int hclge_config_nic_hw_error(struct hclge_dev *hdev, bool state);
13100ea6e5fSWeihang Li int hclge_config_rocee_ras_interrupt(struct hclge_dev *hdev, bool en);
132e4193e24SShiju Jose void hclge_handle_all_hns_hw_errors(struct hnae3_ae_dev *ae_dev);
133381c356eSShiju Jose pci_ers_result_t hclge_handle_hw_ras_error(struct hnae3_ae_dev *ae_dev);
134f6162d44SSalil Mehta int hclge_handle_hw_msix_error(struct hclge_dev *hdev,
135f6162d44SSalil Mehta 			       unsigned long *reset_requests);
1365a9f0eacSShiju Jose #endif
137