1f21fb3edSRaghu Vatsavayi /********************************************************************** 2f21fb3edSRaghu Vatsavayi * Author: Cavium, Inc. 3f21fb3edSRaghu Vatsavayi * 4f21fb3edSRaghu Vatsavayi * Contact: support@cavium.com 5f21fb3edSRaghu Vatsavayi * Please include "LiquidIO" in the subject. 6f21fb3edSRaghu Vatsavayi * 750579d3dSRaghu Vatsavayi * Copyright (c) 2003-2016 Cavium, Inc. 8f21fb3edSRaghu Vatsavayi * 9f21fb3edSRaghu Vatsavayi * This file is free software; you can redistribute it and/or modify 10f21fb3edSRaghu Vatsavayi * it under the terms of the GNU General Public License, Version 2, as 11f21fb3edSRaghu Vatsavayi * published by the Free Software Foundation. 12f21fb3edSRaghu Vatsavayi * 13f21fb3edSRaghu Vatsavayi * This file is distributed in the hope that it will be useful, but 14f21fb3edSRaghu Vatsavayi * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty 15f21fb3edSRaghu Vatsavayi * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or 1650579d3dSRaghu Vatsavayi * NONINFRINGEMENT. See the GNU General Public License for more details. 1750579d3dSRaghu Vatsavayi ***********************************************************************/ 18f21fb3edSRaghu Vatsavayi /*! \file liquidio_common.h 19f21fb3edSRaghu Vatsavayi * \brief Common: Structures and macros used in PCI-NIC package by core and 20f21fb3edSRaghu Vatsavayi * host driver. 21f21fb3edSRaghu Vatsavayi */ 22f21fb3edSRaghu Vatsavayi 23f21fb3edSRaghu Vatsavayi #ifndef __LIQUIDIO_COMMON_H__ 24f21fb3edSRaghu Vatsavayi #define __LIQUIDIO_COMMON_H__ 25f21fb3edSRaghu Vatsavayi 26f21fb3edSRaghu Vatsavayi #include "octeon_config.h" 27f21fb3edSRaghu Vatsavayi 28d3d7e6c6SRaghu Vatsavayi #define LIQUIDIO_PACKAGE "" 2983101ce3SRaghu Vatsavayi #define LIQUIDIO_BASE_MAJOR_VERSION 1 30*25c5f715SFelix Manlunas #define LIQUIDIO_BASE_MINOR_VERSION 7 31*25c5f715SFelix Manlunas #define LIQUIDIO_BASE_MICRO_VERSION 0 3283101ce3SRaghu Vatsavayi #define LIQUIDIO_BASE_VERSION __stringify(LIQUIDIO_BASE_MAJOR_VERSION) "." \ 3383101ce3SRaghu Vatsavayi __stringify(LIQUIDIO_BASE_MINOR_VERSION) 3483101ce3SRaghu Vatsavayi #define LIQUIDIO_MICRO_VERSION "." __stringify(LIQUIDIO_BASE_MICRO_VERSION) 3583101ce3SRaghu Vatsavayi #define LIQUIDIO_VERSION LIQUIDIO_PACKAGE \ 3683101ce3SRaghu Vatsavayi __stringify(LIQUIDIO_BASE_MAJOR_VERSION) "." \ 3783101ce3SRaghu Vatsavayi __stringify(LIQUIDIO_BASE_MINOR_VERSION) \ 3883101ce3SRaghu Vatsavayi "." __stringify(LIQUIDIO_BASE_MICRO_VERSION) 3983101ce3SRaghu Vatsavayi 4083101ce3SRaghu Vatsavayi struct lio_version { 4183101ce3SRaghu Vatsavayi u16 major; 4283101ce3SRaghu Vatsavayi u16 minor; 4383101ce3SRaghu Vatsavayi u16 micro; 4483101ce3SRaghu Vatsavayi u16 reserved; 4583101ce3SRaghu Vatsavayi }; 46a2c64b67SRaghu Vatsavayi 47f21fb3edSRaghu Vatsavayi #define CONTROL_IQ 0 48f21fb3edSRaghu Vatsavayi /** Tag types used by Octeon cores in its work. */ 49f21fb3edSRaghu Vatsavayi enum octeon_tag_type { 50f21fb3edSRaghu Vatsavayi ORDERED_TAG = 0, 51f21fb3edSRaghu Vatsavayi ATOMIC_TAG = 1, 52f21fb3edSRaghu Vatsavayi NULL_TAG = 2, 53f21fb3edSRaghu Vatsavayi NULL_NULL_TAG = 3 54f21fb3edSRaghu Vatsavayi }; 55f21fb3edSRaghu Vatsavayi 56f21fb3edSRaghu Vatsavayi /* pre-defined host->NIC tag values */ 57f21fb3edSRaghu Vatsavayi #define LIO_CONTROL (0x11111110) 58f21fb3edSRaghu Vatsavayi #define LIO_DATA(i) (0x11111111 + (i)) 59f21fb3edSRaghu Vatsavayi 60f21fb3edSRaghu Vatsavayi /* Opcodes used by host driver/apps to perform operations on the core. 61f21fb3edSRaghu Vatsavayi * These are used to identify the major subsystem that the operation 62f21fb3edSRaghu Vatsavayi * is for. 63f21fb3edSRaghu Vatsavayi */ 64f21fb3edSRaghu Vatsavayi #define OPCODE_CORE 0 /* used for generic core operations */ 65f21fb3edSRaghu Vatsavayi #define OPCODE_NIC 1 /* used for NIC operations */ 66f21fb3edSRaghu Vatsavayi /* Subcodes are used by host driver/apps to identify the sub-operation 67f21fb3edSRaghu Vatsavayi * for the core. They only need to by unique for a given subsystem. 68f21fb3edSRaghu Vatsavayi */ 6997a25326SRaghu Vatsavayi #define OPCODE_SUBCODE(op, sub) ((((op) & 0x0f) << 8) | ((sub) & 0x7f)) 70f21fb3edSRaghu Vatsavayi 71f21fb3edSRaghu Vatsavayi /** OPCODE_CORE subcodes. For future use. */ 72f21fb3edSRaghu Vatsavayi 73f21fb3edSRaghu Vatsavayi /** OPCODE_NIC subcodes */ 74f21fb3edSRaghu Vatsavayi 75f21fb3edSRaghu Vatsavayi /* This subcode is sent by core PCI driver to indicate cores are ready. */ 76f21fb3edSRaghu Vatsavayi #define OPCODE_NIC_CORE_DRV_ACTIVE 0x01 77f21fb3edSRaghu Vatsavayi #define OPCODE_NIC_NW_DATA 0x02 /* network packet data */ 78f21fb3edSRaghu Vatsavayi #define OPCODE_NIC_CMD 0x03 79f21fb3edSRaghu Vatsavayi #define OPCODE_NIC_INFO 0x04 80f21fb3edSRaghu Vatsavayi #define OPCODE_NIC_PORT_STATS 0x05 81f21fb3edSRaghu Vatsavayi #define OPCODE_NIC_MDIO45 0x06 82f21fb3edSRaghu Vatsavayi #define OPCODE_NIC_TIMESTAMP 0x07 83f21fb3edSRaghu Vatsavayi #define OPCODE_NIC_INTRMOD_CFG 0x08 84f21fb3edSRaghu Vatsavayi #define OPCODE_NIC_IF_CFG 0x09 8586dea55bSRaghu Vatsavayi #define OPCODE_NIC_VF_DRV_NOTICE 0x0A 8650c0add5SPrasad Kanneganti #define OPCODE_NIC_INTRMOD_PARAMS 0x0B 87907aaa6bSVeerasenareddy Burru #define OPCODE_NIC_SYNC_OCTEON_TIME 0x14 8886dea55bSRaghu Vatsavayi #define VF_DRV_LOADED 1 8986dea55bSRaghu Vatsavayi #define VF_DRV_REMOVED -1 9086dea55bSRaghu Vatsavayi #define VF_DRV_MACADDR_CHANGED 2 91f21fb3edSRaghu Vatsavayi 921f233f32SVijaya Mohan Guvva #define OPCODE_NIC_VF_REP_PKT 0x15 931f233f32SVijaya Mohan Guvva #define OPCODE_NIC_VF_REP_CMD 0x16 941f233f32SVijaya Mohan Guvva 95f21fb3edSRaghu Vatsavayi #define CORE_DRV_TEST_SCATTER_OP 0xFFF5 96f21fb3edSRaghu Vatsavayi 97f21fb3edSRaghu Vatsavayi /* Application codes advertised by the core driver initialization packet. */ 98f21fb3edSRaghu Vatsavayi #define CVM_DRV_APP_START 0x0 99f21fb3edSRaghu Vatsavayi #define CVM_DRV_NO_APP 0 100f21fb3edSRaghu Vatsavayi #define CVM_DRV_APP_COUNT 0x2 101f21fb3edSRaghu Vatsavayi #define CVM_DRV_BASE_APP (CVM_DRV_APP_START + 0x0) 102f21fb3edSRaghu Vatsavayi #define CVM_DRV_NIC_APP (CVM_DRV_APP_START + 0x1) 103f21fb3edSRaghu Vatsavayi #define CVM_DRV_INVALID_APP (CVM_DRV_APP_START + 0x2) 104f21fb3edSRaghu Vatsavayi #define CVM_DRV_APP_END (CVM_DRV_INVALID_APP - 1) 105f21fb3edSRaghu Vatsavayi 106de28c99dSPrasad Kanneganti #define BYTES_PER_DHLEN_UNIT 8 107cdb478e5SSatanand Burla #define MAX_REG_CNT 2000000U 1080c88a761SRick Farrington #define INTRNAMSIZ 32 1090c88a761SRick Farrington #define IRQ_NAME_OFF(i) ((i) * INTRNAMSIZ) 1100c88a761SRick Farrington #define MAX_IOQ_INTERRUPTS_PER_PF (64 * 2) 1110c88a761SRick Farrington #define MAX_IOQ_INTERRUPTS_PER_VF (8 * 2) 1120c88a761SRick Farrington 113b2854772SFelix Manlunas #define SCR2_BIT_FW_LOADED 63 114de28c99dSPrasad Kanneganti 115907aaa6bSVeerasenareddy Burru /* App specific capabilities from firmware to pf driver */ 116907aaa6bSVeerasenareddy Burru #define LIQUIDIO_TIME_SYNC_CAP 0x1 117d4be8ebeSVijaya Mohan Guvva #define LIQUIDIO_SWITCHDEV_CAP 0x2 118907aaa6bSVeerasenareddy Burru 11997a25326SRaghu Vatsavayi static inline u32 incr_index(u32 index, u32 count, u32 max) 12097a25326SRaghu Vatsavayi { 12197a25326SRaghu Vatsavayi if ((index + count) >= max) 12297a25326SRaghu Vatsavayi index = index + count - max; 12397a25326SRaghu Vatsavayi else 12497a25326SRaghu Vatsavayi index += count; 125f21fb3edSRaghu Vatsavayi 12697a25326SRaghu Vatsavayi return index; 12797a25326SRaghu Vatsavayi } 128f21fb3edSRaghu Vatsavayi 129f21fb3edSRaghu Vatsavayi #define OCT_BOARD_NAME 32 130f21fb3edSRaghu Vatsavayi #define OCT_SERIAL_LEN 64 131f21fb3edSRaghu Vatsavayi 132f21fb3edSRaghu Vatsavayi /* Structure used by core driver to send indication that the Octeon 133f21fb3edSRaghu Vatsavayi * application is ready. 134f21fb3edSRaghu Vatsavayi */ 135f21fb3edSRaghu Vatsavayi struct octeon_core_setup { 136f21fb3edSRaghu Vatsavayi u64 corefreq; 137f21fb3edSRaghu Vatsavayi 138f21fb3edSRaghu Vatsavayi char boardname[OCT_BOARD_NAME]; 139f21fb3edSRaghu Vatsavayi 140f21fb3edSRaghu Vatsavayi char board_serial_number[OCT_SERIAL_LEN]; 141f21fb3edSRaghu Vatsavayi 142f21fb3edSRaghu Vatsavayi u64 board_rev_major; 143f21fb3edSRaghu Vatsavayi 144f21fb3edSRaghu Vatsavayi u64 board_rev_minor; 145f21fb3edSRaghu Vatsavayi 146f21fb3edSRaghu Vatsavayi }; 147f21fb3edSRaghu Vatsavayi 148f21fb3edSRaghu Vatsavayi /*--------------------------- SCATTER GATHER ENTRY -----------------------*/ 149f21fb3edSRaghu Vatsavayi 150f21fb3edSRaghu Vatsavayi /* The Scatter-Gather List Entry. The scatter or gather component used with 151f21fb3edSRaghu Vatsavayi * a Octeon input instruction has this format. 152f21fb3edSRaghu Vatsavayi */ 153f21fb3edSRaghu Vatsavayi struct octeon_sg_entry { 154f21fb3edSRaghu Vatsavayi /** The first 64 bit gives the size of data in each dptr.*/ 155f21fb3edSRaghu Vatsavayi union { 156f21fb3edSRaghu Vatsavayi u16 size[4]; 157f21fb3edSRaghu Vatsavayi u64 size64; 158f21fb3edSRaghu Vatsavayi } u; 159f21fb3edSRaghu Vatsavayi 160f21fb3edSRaghu Vatsavayi /** The 4 dptr pointers for this entry. */ 161f21fb3edSRaghu Vatsavayi u64 ptr[4]; 162f21fb3edSRaghu Vatsavayi 163f21fb3edSRaghu Vatsavayi }; 164f21fb3edSRaghu Vatsavayi 165f21fb3edSRaghu Vatsavayi #define OCT_SG_ENTRY_SIZE (sizeof(struct octeon_sg_entry)) 166f21fb3edSRaghu Vatsavayi 167f21fb3edSRaghu Vatsavayi /* \brief Add size to gather list 168f21fb3edSRaghu Vatsavayi * @param sg_entry scatter/gather entry 169f21fb3edSRaghu Vatsavayi * @param size size to add 170f21fb3edSRaghu Vatsavayi * @param pos position to add it. 171f21fb3edSRaghu Vatsavayi */ 172f21fb3edSRaghu Vatsavayi static inline void add_sg_size(struct octeon_sg_entry *sg_entry, 173f21fb3edSRaghu Vatsavayi u16 size, 174f21fb3edSRaghu Vatsavayi u32 pos) 175f21fb3edSRaghu Vatsavayi { 176f21fb3edSRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD 177f21fb3edSRaghu Vatsavayi sg_entry->u.size[pos] = size; 178f21fb3edSRaghu Vatsavayi #else 179f21fb3edSRaghu Vatsavayi sg_entry->u.size[3 - pos] = size; 180f21fb3edSRaghu Vatsavayi #endif 181f21fb3edSRaghu Vatsavayi } 182f21fb3edSRaghu Vatsavayi 183f21fb3edSRaghu Vatsavayi /*------------------------- End Scatter/Gather ---------------------------*/ 184f21fb3edSRaghu Vatsavayi 185c4ee5d81SPrasad Kanneganti #define OCTNET_FRM_LENGTH_SIZE 8 186c4ee5d81SPrasad Kanneganti 187f21fb3edSRaghu Vatsavayi #define OCTNET_FRM_PTP_HEADER_SIZE 8 188f21fb3edSRaghu Vatsavayi 189a5b37888SRaghu Vatsavayi #define OCTNET_FRM_HEADER_SIZE 22 /* VLAN + Ethernet */ 190a5b37888SRaghu Vatsavayi 191a5b37888SRaghu Vatsavayi #define OCTNET_MIN_FRM_SIZE 64 192a5b37888SRaghu Vatsavayi 193f21fb3edSRaghu Vatsavayi #define OCTNET_MAX_FRM_SIZE (16000 + OCTNET_FRM_HEADER_SIZE) 194f21fb3edSRaghu Vatsavayi 195f21fb3edSRaghu Vatsavayi #define OCTNET_DEFAULT_FRM_SIZE (1500 + OCTNET_FRM_HEADER_SIZE) 196f21fb3edSRaghu Vatsavayi 197f21fb3edSRaghu Vatsavayi /** NIC Commands are sent using this Octeon Input Queue */ 198f21fb3edSRaghu Vatsavayi #define OCTNET_CMD_Q 0 199f21fb3edSRaghu Vatsavayi 200f21fb3edSRaghu Vatsavayi /* NIC Command types */ 201f21fb3edSRaghu Vatsavayi #define OCTNET_CMD_CHANGE_MTU 0x1 202f21fb3edSRaghu Vatsavayi #define OCTNET_CMD_CHANGE_MACADDR 0x2 203f21fb3edSRaghu Vatsavayi #define OCTNET_CMD_CHANGE_DEVFLAGS 0x3 204f21fb3edSRaghu Vatsavayi #define OCTNET_CMD_RX_CTL 0x4 205f21fb3edSRaghu Vatsavayi 206f21fb3edSRaghu Vatsavayi #define OCTNET_CMD_SET_MULTI_LIST 0x5 207f21fb3edSRaghu Vatsavayi #define OCTNET_CMD_CLEAR_STATS 0x6 208f21fb3edSRaghu Vatsavayi 209f21fb3edSRaghu Vatsavayi /* command for setting the speed, duplex & autoneg */ 210f21fb3edSRaghu Vatsavayi #define OCTNET_CMD_SET_SETTINGS 0x7 211f21fb3edSRaghu Vatsavayi #define OCTNET_CMD_SET_FLOW_CTL 0x8 212f21fb3edSRaghu Vatsavayi 213f21fb3edSRaghu Vatsavayi #define OCTNET_CMD_MDIO_READ_WRITE 0x9 214f21fb3edSRaghu Vatsavayi #define OCTNET_CMD_GPIO_ACCESS 0xA 215f21fb3edSRaghu Vatsavayi #define OCTNET_CMD_LRO_ENABLE 0xB 216f21fb3edSRaghu Vatsavayi #define OCTNET_CMD_LRO_DISABLE 0xC 217f21fb3edSRaghu Vatsavayi #define OCTNET_CMD_SET_RSS 0xD 218f21fb3edSRaghu Vatsavayi #define OCTNET_CMD_WRITE_SA 0xE 219f21fb3edSRaghu Vatsavayi #define OCTNET_CMD_DELETE_SA 0xF 220f21fb3edSRaghu Vatsavayi #define OCTNET_CMD_UPDATE_SA 0x12 221f21fb3edSRaghu Vatsavayi 222f21fb3edSRaghu Vatsavayi #define OCTNET_CMD_TNL_RX_CSUM_CTL 0x10 223f21fb3edSRaghu Vatsavayi #define OCTNET_CMD_TNL_TX_CSUM_CTL 0x11 224f21fb3edSRaghu Vatsavayi #define OCTNET_CMD_IPSECV2_AH_ESP_CTL 0x13 225f21fb3edSRaghu Vatsavayi #define OCTNET_CMD_VERBOSE_ENABLE 0x14 226f21fb3edSRaghu Vatsavayi #define OCTNET_CMD_VERBOSE_DISABLE 0x15 227f21fb3edSRaghu Vatsavayi 228836d57e5SPrasad Kanneganti #define OCTNET_CMD_VLAN_FILTER_CTL 0x16 22963245f25SRaghu Vatsavayi #define OCTNET_CMD_ADD_VLAN_FILTER 0x17 23063245f25SRaghu Vatsavayi #define OCTNET_CMD_DEL_VLAN_FILTER 0x18 23101fb237aSRaghu Vatsavayi #define OCTNET_CMD_VXLAN_PORT_CONFIG 0x19 232dc3abcbeSRaghu Vatsavayi 233dc3abcbeSRaghu Vatsavayi #define OCTNET_CMD_ID_ACTIVE 0x1a 234dc3abcbeSRaghu Vatsavayi 23550f7f94bSRaghu Vatsavayi #define OCTNET_CMD_SET_UC_LIST 0x1b 23686dea55bSRaghu Vatsavayi #define OCTNET_CMD_SET_VF_LINKSTATE 0x1c 237a82457f1SIntiyaz Basha 238a82457f1SIntiyaz Basha #define OCTNET_CMD_QUEUE_COUNT_CTL 0x1f 239a82457f1SIntiyaz Basha 24001fb237aSRaghu Vatsavayi #define OCTNET_CMD_VXLAN_PORT_ADD 0x0 24101fb237aSRaghu Vatsavayi #define OCTNET_CMD_VXLAN_PORT_DEL 0x1 24201fb237aSRaghu Vatsavayi #define OCTNET_CMD_RXCSUM_ENABLE 0x0 24301fb237aSRaghu Vatsavayi #define OCTNET_CMD_RXCSUM_DISABLE 0x1 24401fb237aSRaghu Vatsavayi #define OCTNET_CMD_TXCSUM_ENABLE 0x0 24501fb237aSRaghu Vatsavayi #define OCTNET_CMD_TXCSUM_DISABLE 0x1 246836d57e5SPrasad Kanneganti #define OCTNET_CMD_VLAN_FILTER_ENABLE 0x1 247836d57e5SPrasad Kanneganti #define OCTNET_CMD_VLAN_FILTER_DISABLE 0x0 24863245f25SRaghu Vatsavayi 249ad530a1dSVeerasenareddy Burru #define LIO_CMD_WAIT_TM 100 250ad530a1dSVeerasenareddy Burru 251f21fb3edSRaghu Vatsavayi /* RX(packets coming from wire) Checksum verification flags */ 252f21fb3edSRaghu Vatsavayi /* TCP/UDP csum */ 253f21fb3edSRaghu Vatsavayi #define CNNIC_L4SUM_VERIFIED 0x1 254f21fb3edSRaghu Vatsavayi #define CNNIC_IPSUM_VERIFIED 0x2 255f21fb3edSRaghu Vatsavayi #define CNNIC_TUN_CSUM_VERIFIED 0x4 256f21fb3edSRaghu Vatsavayi #define CNNIC_CSUM_VERIFIED (CNNIC_IPSUM_VERIFIED | CNNIC_L4SUM_VERIFIED) 257f21fb3edSRaghu Vatsavayi 258f21fb3edSRaghu Vatsavayi /*LROIPV4 and LROIPV6 Flags*/ 259f21fb3edSRaghu Vatsavayi #define OCTNIC_LROIPV4 0x1 260f21fb3edSRaghu Vatsavayi #define OCTNIC_LROIPV6 0x2 261f21fb3edSRaghu Vatsavayi 262f21fb3edSRaghu Vatsavayi /* Interface flags communicated between host driver and core app. */ 263f21fb3edSRaghu Vatsavayi enum octnet_ifflags { 264f21fb3edSRaghu Vatsavayi OCTNET_IFFLAG_PROMISC = 0x01, 265f21fb3edSRaghu Vatsavayi OCTNET_IFFLAG_ALLMULTI = 0x02, 266f21fb3edSRaghu Vatsavayi OCTNET_IFFLAG_MULTICAST = 0x04, 267f21fb3edSRaghu Vatsavayi OCTNET_IFFLAG_BROADCAST = 0x08, 268f21fb3edSRaghu Vatsavayi OCTNET_IFFLAG_UNICAST = 0x10 269f21fb3edSRaghu Vatsavayi }; 270f21fb3edSRaghu Vatsavayi 271f21fb3edSRaghu Vatsavayi /* wqe 272f21fb3edSRaghu Vatsavayi * --------------- 0 273f21fb3edSRaghu Vatsavayi * | wqe word0-3 | 274f21fb3edSRaghu Vatsavayi * --------------- 32 275f21fb3edSRaghu Vatsavayi * | PCI IH | 276f21fb3edSRaghu Vatsavayi * --------------- 40 277f21fb3edSRaghu Vatsavayi * | RPTR | 278f21fb3edSRaghu Vatsavayi * --------------- 48 279f21fb3edSRaghu Vatsavayi * | PCI IRH | 280f21fb3edSRaghu Vatsavayi * --------------- 56 281f21fb3edSRaghu Vatsavayi * | OCT_NET_CMD | 282f21fb3edSRaghu Vatsavayi * --------------- 64 283f21fb3edSRaghu Vatsavayi * | Addtl 8-BData | 284f21fb3edSRaghu Vatsavayi * | | 285f21fb3edSRaghu Vatsavayi * --------------- 286f21fb3edSRaghu Vatsavayi */ 287f21fb3edSRaghu Vatsavayi 288f21fb3edSRaghu Vatsavayi union octnet_cmd { 289f21fb3edSRaghu Vatsavayi u64 u64; 290f21fb3edSRaghu Vatsavayi 291f21fb3edSRaghu Vatsavayi struct { 292f21fb3edSRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD 293f21fb3edSRaghu Vatsavayi u64 cmd:5; 294f21fb3edSRaghu Vatsavayi 295f21fb3edSRaghu Vatsavayi u64 more:6; /* How many udd words follow the command */ 296f21fb3edSRaghu Vatsavayi 2970cece6c5SRaghu Vatsavayi u64 reserved:29; 298f21fb3edSRaghu Vatsavayi 2990cece6c5SRaghu Vatsavayi u64 param1:16; 300f21fb3edSRaghu Vatsavayi 3010cece6c5SRaghu Vatsavayi u64 param2:8; 302f21fb3edSRaghu Vatsavayi 303f21fb3edSRaghu Vatsavayi #else 304f21fb3edSRaghu Vatsavayi 3050cece6c5SRaghu Vatsavayi u64 param2:8; 306f21fb3edSRaghu Vatsavayi 3070cece6c5SRaghu Vatsavayi u64 param1:16; 308f21fb3edSRaghu Vatsavayi 3090cece6c5SRaghu Vatsavayi u64 reserved:29; 310f21fb3edSRaghu Vatsavayi 311f21fb3edSRaghu Vatsavayi u64 more:6; 312f21fb3edSRaghu Vatsavayi 313f21fb3edSRaghu Vatsavayi u64 cmd:5; 314f21fb3edSRaghu Vatsavayi 315f21fb3edSRaghu Vatsavayi #endif 316f21fb3edSRaghu Vatsavayi } s; 317f21fb3edSRaghu Vatsavayi 318f21fb3edSRaghu Vatsavayi }; 319f21fb3edSRaghu Vatsavayi 320f21fb3edSRaghu Vatsavayi #define OCTNET_CMD_SIZE (sizeof(union octnet_cmd)) 321f21fb3edSRaghu Vatsavayi 3225b823514SRaghu Vatsavayi /*pkiih3 + irh + ossp[0] + ossp[1] + rdp + rptr = 40 bytes */ 3235b823514SRaghu Vatsavayi #define LIO_SOFTCMDRESP_IH2 40 3245b823514SRaghu Vatsavayi #define LIO_SOFTCMDRESP_IH3 (40 + 8) 3255b823514SRaghu Vatsavayi 3265b823514SRaghu Vatsavayi #define LIO_PCICMD_O2 24 3275b823514SRaghu Vatsavayi #define LIO_PCICMD_O3 (24 + 8) 3285b823514SRaghu Vatsavayi 329a2c64b67SRaghu Vatsavayi /* Instruction Header(DPI) - for OCTEON-III models */ 3306a885b60SRaghu Vatsavayi struct octeon_instr_ih3 { 3316a885b60SRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD 3326a885b60SRaghu Vatsavayi 3336a885b60SRaghu Vatsavayi /** Reserved3 */ 3346a885b60SRaghu Vatsavayi u64 reserved3:1; 3356a885b60SRaghu Vatsavayi 3366a885b60SRaghu Vatsavayi /** Gather indicator 1=gather*/ 3376a885b60SRaghu Vatsavayi u64 gather:1; 3386a885b60SRaghu Vatsavayi 3396a885b60SRaghu Vatsavayi /** Data length OR no. of entries in gather list */ 3406a885b60SRaghu Vatsavayi u64 dlengsz:14; 3416a885b60SRaghu Vatsavayi 3426a885b60SRaghu Vatsavayi /** Front Data size */ 3436a885b60SRaghu Vatsavayi u64 fsz:6; 3446a885b60SRaghu Vatsavayi 3456a885b60SRaghu Vatsavayi /** Reserved2 */ 3466a885b60SRaghu Vatsavayi u64 reserved2:4; 3476a885b60SRaghu Vatsavayi 3486a885b60SRaghu Vatsavayi /** PKI port kind - PKIND */ 3496a885b60SRaghu Vatsavayi u64 pkind:6; 3506a885b60SRaghu Vatsavayi 3516a885b60SRaghu Vatsavayi /** Reserved1 */ 3526a885b60SRaghu Vatsavayi u64 reserved1:32; 3536a885b60SRaghu Vatsavayi 3546a885b60SRaghu Vatsavayi #else 3556a885b60SRaghu Vatsavayi /** Reserved1 */ 3566a885b60SRaghu Vatsavayi u64 reserved1:32; 3576a885b60SRaghu Vatsavayi 3586a885b60SRaghu Vatsavayi /** PKI port kind - PKIND */ 3596a885b60SRaghu Vatsavayi u64 pkind:6; 3606a885b60SRaghu Vatsavayi 3616a885b60SRaghu Vatsavayi /** Reserved2 */ 3626a885b60SRaghu Vatsavayi u64 reserved2:4; 3636a885b60SRaghu Vatsavayi 3646a885b60SRaghu Vatsavayi /** Front Data size */ 3656a885b60SRaghu Vatsavayi u64 fsz:6; 3666a885b60SRaghu Vatsavayi 3676a885b60SRaghu Vatsavayi /** Data length OR no. of entries in gather list */ 3686a885b60SRaghu Vatsavayi u64 dlengsz:14; 3696a885b60SRaghu Vatsavayi 3706a885b60SRaghu Vatsavayi /** Gather indicator 1=gather*/ 3716a885b60SRaghu Vatsavayi u64 gather:1; 3726a885b60SRaghu Vatsavayi 3736a885b60SRaghu Vatsavayi /** Reserved3 */ 3746a885b60SRaghu Vatsavayi u64 reserved3:1; 3756a885b60SRaghu Vatsavayi 3766a885b60SRaghu Vatsavayi #endif 3776a885b60SRaghu Vatsavayi }; 3786a885b60SRaghu Vatsavayi 379a2c64b67SRaghu Vatsavayi /* Optional PKI Instruction Header(PKI IH) - for OCTEON-III models */ 3806a885b60SRaghu Vatsavayi /** BIG ENDIAN format. */ 3816a885b60SRaghu Vatsavayi struct octeon_instr_pki_ih3 { 3826a885b60SRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD 3836a885b60SRaghu Vatsavayi 3846a885b60SRaghu Vatsavayi /** Wider bit */ 3856a885b60SRaghu Vatsavayi u64 w:1; 3866a885b60SRaghu Vatsavayi 3876a885b60SRaghu Vatsavayi /** Raw mode indicator 1 = RAW */ 3886a885b60SRaghu Vatsavayi u64 raw:1; 3896a885b60SRaghu Vatsavayi 3906a885b60SRaghu Vatsavayi /** Use Tag */ 3916a885b60SRaghu Vatsavayi u64 utag:1; 3926a885b60SRaghu Vatsavayi 3936a885b60SRaghu Vatsavayi /** Use QPG */ 3946a885b60SRaghu Vatsavayi u64 uqpg:1; 3956a885b60SRaghu Vatsavayi 3966a885b60SRaghu Vatsavayi /** Reserved2 */ 3976a885b60SRaghu Vatsavayi u64 reserved2:1; 3986a885b60SRaghu Vatsavayi 3996a885b60SRaghu Vatsavayi /** Parse Mode */ 4006a885b60SRaghu Vatsavayi u64 pm:3; 4016a885b60SRaghu Vatsavayi 4026a885b60SRaghu Vatsavayi /** Skip Length */ 4036a885b60SRaghu Vatsavayi u64 sl:8; 4046a885b60SRaghu Vatsavayi 4056a885b60SRaghu Vatsavayi /** Use Tag Type */ 4066a885b60SRaghu Vatsavayi u64 utt:1; 4076a885b60SRaghu Vatsavayi 4086a885b60SRaghu Vatsavayi /** Tag type */ 4096a885b60SRaghu Vatsavayi u64 tagtype:2; 4106a885b60SRaghu Vatsavayi 4116a885b60SRaghu Vatsavayi /** Reserved1 */ 4126a885b60SRaghu Vatsavayi u64 reserved1:2; 4136a885b60SRaghu Vatsavayi 4146a885b60SRaghu Vatsavayi /** QPG Value */ 4156a885b60SRaghu Vatsavayi u64 qpg:11; 4166a885b60SRaghu Vatsavayi 4176a885b60SRaghu Vatsavayi /** Tag Value */ 4186a885b60SRaghu Vatsavayi u64 tag:32; 4196a885b60SRaghu Vatsavayi 4206a885b60SRaghu Vatsavayi #else 4216a885b60SRaghu Vatsavayi 4226a885b60SRaghu Vatsavayi /** Tag Value */ 4236a885b60SRaghu Vatsavayi u64 tag:32; 4246a885b60SRaghu Vatsavayi 4256a885b60SRaghu Vatsavayi /** QPG Value */ 4266a885b60SRaghu Vatsavayi u64 qpg:11; 4276a885b60SRaghu Vatsavayi 4286a885b60SRaghu Vatsavayi /** Reserved1 */ 4296a885b60SRaghu Vatsavayi u64 reserved1:2; 4306a885b60SRaghu Vatsavayi 4316a885b60SRaghu Vatsavayi /** Tag type */ 4326a885b60SRaghu Vatsavayi u64 tagtype:2; 4336a885b60SRaghu Vatsavayi 4346a885b60SRaghu Vatsavayi /** Use Tag Type */ 4356a885b60SRaghu Vatsavayi u64 utt:1; 4366a885b60SRaghu Vatsavayi 4376a885b60SRaghu Vatsavayi /** Skip Length */ 4386a885b60SRaghu Vatsavayi u64 sl:8; 4396a885b60SRaghu Vatsavayi 4406a885b60SRaghu Vatsavayi /** Parse Mode */ 4416a885b60SRaghu Vatsavayi u64 pm:3; 4426a885b60SRaghu Vatsavayi 4436a885b60SRaghu Vatsavayi /** Reserved2 */ 4446a885b60SRaghu Vatsavayi u64 reserved2:1; 4456a885b60SRaghu Vatsavayi 4466a885b60SRaghu Vatsavayi /** Use QPG */ 4476a885b60SRaghu Vatsavayi u64 uqpg:1; 4486a885b60SRaghu Vatsavayi 4496a885b60SRaghu Vatsavayi /** Use Tag */ 4506a885b60SRaghu Vatsavayi u64 utag:1; 4516a885b60SRaghu Vatsavayi 4526a885b60SRaghu Vatsavayi /** Raw mode indicator 1 = RAW */ 4536a885b60SRaghu Vatsavayi u64 raw:1; 4546a885b60SRaghu Vatsavayi 4556a885b60SRaghu Vatsavayi /** Wider bit */ 4566a885b60SRaghu Vatsavayi u64 w:1; 4576a885b60SRaghu Vatsavayi #endif 4586a885b60SRaghu Vatsavayi 4596a885b60SRaghu Vatsavayi }; 4606a885b60SRaghu Vatsavayi 461f21fb3edSRaghu Vatsavayi /** Instruction Header */ 4626a885b60SRaghu Vatsavayi struct octeon_instr_ih2 { 463f21fb3edSRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD 464f21fb3edSRaghu Vatsavayi /** Raw mode indicator 1 = RAW */ 465f21fb3edSRaghu Vatsavayi u64 raw:1; 466f21fb3edSRaghu Vatsavayi 467f21fb3edSRaghu Vatsavayi /** Gather indicator 1=gather*/ 468f21fb3edSRaghu Vatsavayi u64 gather:1; 469f21fb3edSRaghu Vatsavayi 470f21fb3edSRaghu Vatsavayi /** Data length OR no. of entries in gather list */ 471f21fb3edSRaghu Vatsavayi u64 dlengsz:14; 472f21fb3edSRaghu Vatsavayi 473f21fb3edSRaghu Vatsavayi /** Front Data size */ 474f21fb3edSRaghu Vatsavayi u64 fsz:6; 475f21fb3edSRaghu Vatsavayi 476f21fb3edSRaghu Vatsavayi /** Packet Order / Work Unit selection (1 of 8)*/ 477f21fb3edSRaghu Vatsavayi u64 qos:3; 478f21fb3edSRaghu Vatsavayi 479f21fb3edSRaghu Vatsavayi /** Core group selection (1 of 16) */ 480f21fb3edSRaghu Vatsavayi u64 grp:4; 481f21fb3edSRaghu Vatsavayi 482f21fb3edSRaghu Vatsavayi /** Short Raw Packet Indicator 1=short raw pkt */ 483f21fb3edSRaghu Vatsavayi u64 rs:1; 484f21fb3edSRaghu Vatsavayi 485f21fb3edSRaghu Vatsavayi /** Tag type */ 486f21fb3edSRaghu Vatsavayi u64 tagtype:2; 487f21fb3edSRaghu Vatsavayi 488f21fb3edSRaghu Vatsavayi /** Tag Value */ 489f21fb3edSRaghu Vatsavayi u64 tag:32; 490f21fb3edSRaghu Vatsavayi #else 491f21fb3edSRaghu Vatsavayi /** Tag Value */ 492f21fb3edSRaghu Vatsavayi u64 tag:32; 493f21fb3edSRaghu Vatsavayi 494f21fb3edSRaghu Vatsavayi /** Tag type */ 495f21fb3edSRaghu Vatsavayi u64 tagtype:2; 496f21fb3edSRaghu Vatsavayi 497f21fb3edSRaghu Vatsavayi /** Short Raw Packet Indicator 1=short raw pkt */ 498f21fb3edSRaghu Vatsavayi u64 rs:1; 499f21fb3edSRaghu Vatsavayi 500f21fb3edSRaghu Vatsavayi /** Core group selection (1 of 16) */ 501f21fb3edSRaghu Vatsavayi u64 grp:4; 502f21fb3edSRaghu Vatsavayi 503f21fb3edSRaghu Vatsavayi /** Packet Order / Work Unit selection (1 of 8)*/ 504f21fb3edSRaghu Vatsavayi u64 qos:3; 505f21fb3edSRaghu Vatsavayi 506f21fb3edSRaghu Vatsavayi /** Front Data size */ 507f21fb3edSRaghu Vatsavayi u64 fsz:6; 508f21fb3edSRaghu Vatsavayi 509f21fb3edSRaghu Vatsavayi /** Data length OR no. of entries in gather list */ 510f21fb3edSRaghu Vatsavayi u64 dlengsz:14; 511f21fb3edSRaghu Vatsavayi 512f21fb3edSRaghu Vatsavayi /** Gather indicator 1=gather*/ 513f21fb3edSRaghu Vatsavayi u64 gather:1; 514f21fb3edSRaghu Vatsavayi 515f21fb3edSRaghu Vatsavayi /** Raw mode indicator 1 = RAW */ 516f21fb3edSRaghu Vatsavayi u64 raw:1; 517f21fb3edSRaghu Vatsavayi #endif 518f21fb3edSRaghu Vatsavayi }; 519f21fb3edSRaghu Vatsavayi 520f21fb3edSRaghu Vatsavayi /** Input Request Header */ 521f21fb3edSRaghu Vatsavayi struct octeon_instr_irh { 522f21fb3edSRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD 523f21fb3edSRaghu Vatsavayi u64 opcode:4; 524f21fb3edSRaghu Vatsavayi u64 rflag:1; 525f21fb3edSRaghu Vatsavayi u64 subcode:7; 5260da0b77cSRaghu Vatsavayi u64 vlan:12; 5270da0b77cSRaghu Vatsavayi u64 priority:3; 5280da0b77cSRaghu Vatsavayi u64 reserved:5; 529f21fb3edSRaghu Vatsavayi u64 ossp:32; /* opcode/subcode specific parameters */ 530f21fb3edSRaghu Vatsavayi #else 531f21fb3edSRaghu Vatsavayi u64 ossp:32; /* opcode/subcode specific parameters */ 5320da0b77cSRaghu Vatsavayi u64 reserved:5; 5330da0b77cSRaghu Vatsavayi u64 priority:3; 5340da0b77cSRaghu Vatsavayi u64 vlan:12; 535f21fb3edSRaghu Vatsavayi u64 subcode:7; 536f21fb3edSRaghu Vatsavayi u64 rflag:1; 537f21fb3edSRaghu Vatsavayi u64 opcode:4; 538f21fb3edSRaghu Vatsavayi #endif 539f21fb3edSRaghu Vatsavayi }; 540f21fb3edSRaghu Vatsavayi 541f21fb3edSRaghu Vatsavayi /** Return Data Parameters */ 542f21fb3edSRaghu Vatsavayi struct octeon_instr_rdp { 543f21fb3edSRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD 544f21fb3edSRaghu Vatsavayi u64 reserved:49; 545f21fb3edSRaghu Vatsavayi u64 pcie_port:3; 546f21fb3edSRaghu Vatsavayi u64 rlen:12; 547f21fb3edSRaghu Vatsavayi #else 548f21fb3edSRaghu Vatsavayi u64 rlen:12; 549f21fb3edSRaghu Vatsavayi u64 pcie_port:3; 550f21fb3edSRaghu Vatsavayi u64 reserved:49; 551f21fb3edSRaghu Vatsavayi #endif 552f21fb3edSRaghu Vatsavayi }; 553f21fb3edSRaghu Vatsavayi 554f21fb3edSRaghu Vatsavayi /** Receive Header */ 555f21fb3edSRaghu Vatsavayi union octeon_rh { 556f21fb3edSRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD 557f21fb3edSRaghu Vatsavayi u64 u64; 558f21fb3edSRaghu Vatsavayi struct { 559f21fb3edSRaghu Vatsavayi u64 opcode:4; 560f21fb3edSRaghu Vatsavayi u64 subcode:8; 561f21fb3edSRaghu Vatsavayi u64 len:3; /** additional 64-bit words */ 5620da0b77cSRaghu Vatsavayi u64 reserved:17; 563f21fb3edSRaghu Vatsavayi u64 ossp:32; /** opcode/subcode specific parameters */ 564f21fb3edSRaghu Vatsavayi } r; 565f21fb3edSRaghu Vatsavayi struct { 566f21fb3edSRaghu Vatsavayi u64 opcode:4; 567f21fb3edSRaghu Vatsavayi u64 subcode:8; 568f21fb3edSRaghu Vatsavayi u64 len:3; /** additional 64-bit words */ 5690da0b77cSRaghu Vatsavayi u64 extra:28; 5700da0b77cSRaghu Vatsavayi u64 vlan:12; 5710da0b77cSRaghu Vatsavayi u64 priority:3; 572f21fb3edSRaghu Vatsavayi u64 csum_verified:3; /** checksum verified. */ 573f21fb3edSRaghu Vatsavayi u64 has_hwtstamp:1; /** Has hardware timestamp. 1 = yes. */ 57401fb237aSRaghu Vatsavayi u64 encap_on:1; 5759fbc48f6SRaghu Vatsavayi u64 has_hash:1; /** Has hash (rth or rss). 1 = yes. */ 576f21fb3edSRaghu Vatsavayi } r_dh; 577f21fb3edSRaghu Vatsavayi struct { 578f21fb3edSRaghu Vatsavayi u64 opcode:4; 579f21fb3edSRaghu Vatsavayi u64 subcode:8; 580f21fb3edSRaghu Vatsavayi u64 len:3; /** additional 64-bit words */ 5810da0b77cSRaghu Vatsavayi u64 reserved:11; 582f21fb3edSRaghu Vatsavayi u64 num_gmx_ports:8; 5830da0b77cSRaghu Vatsavayi u64 max_nic_ports:10; 584f21fb3edSRaghu Vatsavayi u64 app_cap_flags:4; 5859fbc48f6SRaghu Vatsavayi u64 app_mode:8; 5869fbc48f6SRaghu Vatsavayi u64 pkind:8; 587f21fb3edSRaghu Vatsavayi } r_core_drv_init; 588f21fb3edSRaghu Vatsavayi struct { 589f21fb3edSRaghu Vatsavayi u64 opcode:4; 590f21fb3edSRaghu Vatsavayi u64 subcode:8; 591f21fb3edSRaghu Vatsavayi u64 len:3; /** additional 64-bit words */ 5920cece6c5SRaghu Vatsavayi u64 reserved:8; 593f21fb3edSRaghu Vatsavayi u64 extra:25; 5940cece6c5SRaghu Vatsavayi u64 gmxport:16; 595f21fb3edSRaghu Vatsavayi } r_nic_info; 596f21fb3edSRaghu Vatsavayi #else 597f21fb3edSRaghu Vatsavayi u64 u64; 598f21fb3edSRaghu Vatsavayi struct { 599f21fb3edSRaghu Vatsavayi u64 ossp:32; /** opcode/subcode specific parameters */ 6000da0b77cSRaghu Vatsavayi u64 reserved:17; 601f21fb3edSRaghu Vatsavayi u64 len:3; /** additional 64-bit words */ 602f21fb3edSRaghu Vatsavayi u64 subcode:8; 603f21fb3edSRaghu Vatsavayi u64 opcode:4; 604f21fb3edSRaghu Vatsavayi } r; 605f21fb3edSRaghu Vatsavayi struct { 6069fbc48f6SRaghu Vatsavayi u64 has_hash:1; /** Has hash (rth or rss). 1 = yes. */ 60701fb237aSRaghu Vatsavayi u64 encap_on:1; 608f21fb3edSRaghu Vatsavayi u64 has_hwtstamp:1; /** 1 = has hwtstamp */ 609f21fb3edSRaghu Vatsavayi u64 csum_verified:3; /** checksum verified. */ 6100da0b77cSRaghu Vatsavayi u64 priority:3; 6110da0b77cSRaghu Vatsavayi u64 vlan:12; 6120da0b77cSRaghu Vatsavayi u64 extra:28; 613f21fb3edSRaghu Vatsavayi u64 len:3; /** additional 64-bit words */ 614f21fb3edSRaghu Vatsavayi u64 subcode:8; 615f21fb3edSRaghu Vatsavayi u64 opcode:4; 616f21fb3edSRaghu Vatsavayi } r_dh; 617f21fb3edSRaghu Vatsavayi struct { 6189fbc48f6SRaghu Vatsavayi u64 pkind:8; 6199fbc48f6SRaghu Vatsavayi u64 app_mode:8; 620f21fb3edSRaghu Vatsavayi u64 app_cap_flags:4; 6210da0b77cSRaghu Vatsavayi u64 max_nic_ports:10; 622f21fb3edSRaghu Vatsavayi u64 num_gmx_ports:8; 6230da0b77cSRaghu Vatsavayi u64 reserved:11; 624f21fb3edSRaghu Vatsavayi u64 len:3; /** additional 64-bit words */ 625f21fb3edSRaghu Vatsavayi u64 subcode:8; 626f21fb3edSRaghu Vatsavayi u64 opcode:4; 627f21fb3edSRaghu Vatsavayi } r_core_drv_init; 628f21fb3edSRaghu Vatsavayi struct { 6290cece6c5SRaghu Vatsavayi u64 gmxport:16; 630f21fb3edSRaghu Vatsavayi u64 extra:25; 6310cece6c5SRaghu Vatsavayi u64 reserved:8; 632f21fb3edSRaghu Vatsavayi u64 len:3; /** additional 64-bit words */ 633f21fb3edSRaghu Vatsavayi u64 subcode:8; 634f21fb3edSRaghu Vatsavayi u64 opcode:4; 635f21fb3edSRaghu Vatsavayi } r_nic_info; 636f21fb3edSRaghu Vatsavayi #endif 637f21fb3edSRaghu Vatsavayi }; 638f21fb3edSRaghu Vatsavayi 639f21fb3edSRaghu Vatsavayi #define OCT_RH_SIZE (sizeof(union octeon_rh)) 640f21fb3edSRaghu Vatsavayi 641f21fb3edSRaghu Vatsavayi union octnic_packet_params { 642f21fb3edSRaghu Vatsavayi u32 u32; 643f21fb3edSRaghu Vatsavayi struct { 644f21fb3edSRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD 6450cece6c5SRaghu Vatsavayi u32 reserved:24; 6467275ebfcSRaghu Vatsavayi u32 ip_csum:1; /* Perform IP header checksum(s) */ 6477275ebfcSRaghu Vatsavayi /* Perform Outer transport header checksum */ 6487275ebfcSRaghu Vatsavayi u32 transport_csum:1; 6497275ebfcSRaghu Vatsavayi /* Find tunnel, and perform transport csum. */ 650f21fb3edSRaghu Vatsavayi u32 tnl_csum:1; 6517275ebfcSRaghu Vatsavayi u32 tsflag:1; /* Timestamp this packet */ 6527275ebfcSRaghu Vatsavayi u32 ipsec_ops:4; /* IPsec operation */ 653f21fb3edSRaghu Vatsavayi #else 654f21fb3edSRaghu Vatsavayi u32 ipsec_ops:4; 6557275ebfcSRaghu Vatsavayi u32 tsflag:1; 656f21fb3edSRaghu Vatsavayi u32 tnl_csum:1; 6577275ebfcSRaghu Vatsavayi u32 transport_csum:1; 6587275ebfcSRaghu Vatsavayi u32 ip_csum:1; 6590cece6c5SRaghu Vatsavayi u32 reserved:24; 660f21fb3edSRaghu Vatsavayi #endif 661f21fb3edSRaghu Vatsavayi } s; 662f21fb3edSRaghu Vatsavayi }; 663f21fb3edSRaghu Vatsavayi 664f21fb3edSRaghu Vatsavayi /** Status of a RGMII Link on Octeon as seen by core driver. */ 665f21fb3edSRaghu Vatsavayi union oct_link_status { 666f21fb3edSRaghu Vatsavayi u64 u64; 667f21fb3edSRaghu Vatsavayi 668f21fb3edSRaghu Vatsavayi struct { 669f21fb3edSRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD 670f21fb3edSRaghu Vatsavayi u64 duplex:8; 671f21fb3edSRaghu Vatsavayi u64 mtu:16; 672f21fb3edSRaghu Vatsavayi u64 speed:16; 6730cece6c5SRaghu Vatsavayi u64 link_up:1; 674f21fb3edSRaghu Vatsavayi u64 autoneg:1; 6759eb60844SRaghu Vatsavayi u64 if_mode:5; 676f21fb3edSRaghu Vatsavayi u64 pause:1; 6779fbc48f6SRaghu Vatsavayi u64 flashing:1; 6789fbc48f6SRaghu Vatsavayi u64 reserved:15; 679f21fb3edSRaghu Vatsavayi #else 6809fbc48f6SRaghu Vatsavayi u64 reserved:15; 6819fbc48f6SRaghu Vatsavayi u64 flashing:1; 682f21fb3edSRaghu Vatsavayi u64 pause:1; 6839eb60844SRaghu Vatsavayi u64 if_mode:5; 684f21fb3edSRaghu Vatsavayi u64 autoneg:1; 6850cece6c5SRaghu Vatsavayi u64 link_up:1; 686f21fb3edSRaghu Vatsavayi u64 speed:16; 687f21fb3edSRaghu Vatsavayi u64 mtu:16; 688f21fb3edSRaghu Vatsavayi u64 duplex:8; 689f21fb3edSRaghu Vatsavayi #endif 690f21fb3edSRaghu Vatsavayi } s; 691f21fb3edSRaghu Vatsavayi }; 692f21fb3edSRaghu Vatsavayi 69326236fa9SRaghu Vatsavayi /** The txpciq info passed to host from the firmware */ 69426236fa9SRaghu Vatsavayi 69526236fa9SRaghu Vatsavayi union oct_txpciq { 69626236fa9SRaghu Vatsavayi u64 u64; 69726236fa9SRaghu Vatsavayi 69826236fa9SRaghu Vatsavayi struct { 69926236fa9SRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD 70026236fa9SRaghu Vatsavayi u64 q_no:8; 70126236fa9SRaghu Vatsavayi u64 port:8; 70226236fa9SRaghu Vatsavayi u64 pkind:6; 70326236fa9SRaghu Vatsavayi u64 use_qpg:1; 70426236fa9SRaghu Vatsavayi u64 qpg:11; 70526236fa9SRaghu Vatsavayi u64 reserved:30; 70626236fa9SRaghu Vatsavayi #else 70726236fa9SRaghu Vatsavayi u64 reserved:30; 70826236fa9SRaghu Vatsavayi u64 qpg:11; 70926236fa9SRaghu Vatsavayi u64 use_qpg:1; 71026236fa9SRaghu Vatsavayi u64 pkind:6; 71126236fa9SRaghu Vatsavayi u64 port:8; 71226236fa9SRaghu Vatsavayi u64 q_no:8; 71326236fa9SRaghu Vatsavayi #endif 71426236fa9SRaghu Vatsavayi } s; 71526236fa9SRaghu Vatsavayi }; 71626236fa9SRaghu Vatsavayi 71726236fa9SRaghu Vatsavayi /** The rxpciq info passed to host from the firmware */ 71826236fa9SRaghu Vatsavayi 71926236fa9SRaghu Vatsavayi union oct_rxpciq { 72026236fa9SRaghu Vatsavayi u64 u64; 72126236fa9SRaghu Vatsavayi 72226236fa9SRaghu Vatsavayi struct { 72326236fa9SRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD 72426236fa9SRaghu Vatsavayi u64 q_no:8; 72526236fa9SRaghu Vatsavayi u64 reserved:56; 72626236fa9SRaghu Vatsavayi #else 72726236fa9SRaghu Vatsavayi u64 reserved:56; 72826236fa9SRaghu Vatsavayi u64 q_no:8; 72926236fa9SRaghu Vatsavayi #endif 73026236fa9SRaghu Vatsavayi } s; 73126236fa9SRaghu Vatsavayi }; 73226236fa9SRaghu Vatsavayi 733f21fb3edSRaghu Vatsavayi /** Information for a OCTEON ethernet interface shared between core & host. */ 734f21fb3edSRaghu Vatsavayi struct oct_link_info { 735f21fb3edSRaghu Vatsavayi union oct_link_status link; 736f21fb3edSRaghu Vatsavayi u64 hw_addr; 737f21fb3edSRaghu Vatsavayi 738f21fb3edSRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD 7390cece6c5SRaghu Vatsavayi u64 gmxport:16; 7408c978d05SRaghu Vatsavayi u64 macaddr_is_admin_asgnd:1; 7418c978d05SRaghu Vatsavayi u64 rsvd:31; 7420cece6c5SRaghu Vatsavayi u64 num_txpciq:8; 7430cece6c5SRaghu Vatsavayi u64 num_rxpciq:8; 744f21fb3edSRaghu Vatsavayi #else 7450cece6c5SRaghu Vatsavayi u64 num_rxpciq:8; 7460cece6c5SRaghu Vatsavayi u64 num_txpciq:8; 7478c978d05SRaghu Vatsavayi u64 rsvd:31; 7488c978d05SRaghu Vatsavayi u64 macaddr_is_admin_asgnd:1; 7490cece6c5SRaghu Vatsavayi u64 gmxport:16; 750f21fb3edSRaghu Vatsavayi #endif 751f21fb3edSRaghu Vatsavayi 75226236fa9SRaghu Vatsavayi union oct_txpciq txpciq[MAX_IOQS_PER_NICIF]; 75326236fa9SRaghu Vatsavayi union oct_rxpciq rxpciq[MAX_IOQS_PER_NICIF]; 754f21fb3edSRaghu Vatsavayi }; 755f21fb3edSRaghu Vatsavayi 756f21fb3edSRaghu Vatsavayi #define OCT_LINK_INFO_SIZE (sizeof(struct oct_link_info)) 757f21fb3edSRaghu Vatsavayi 758f21fb3edSRaghu Vatsavayi struct liquidio_if_cfg_info { 759f21fb3edSRaghu Vatsavayi u64 iqmask; /** mask for IQs enabled for the port */ 760f21fb3edSRaghu Vatsavayi u64 oqmask; /** mask for OQs enabled for the port */ 761f21fb3edSRaghu Vatsavayi struct oct_link_info linfo; /** initial link information */ 762d3d7e6c6SRaghu Vatsavayi char liquidio_firmware_version[32]; 763f21fb3edSRaghu Vatsavayi }; 764f21fb3edSRaghu Vatsavayi 765f21fb3edSRaghu Vatsavayi /** Stats for each NIC port in RX direction. */ 766f21fb3edSRaghu Vatsavayi struct nic_rx_stats { 767f21fb3edSRaghu Vatsavayi /* link-level stats */ 768f21fb3edSRaghu Vatsavayi u64 total_rcvd; 769f21fb3edSRaghu Vatsavayi u64 bytes_rcvd; 770f21fb3edSRaghu Vatsavayi u64 total_bcst; 771f21fb3edSRaghu Vatsavayi u64 total_mcst; 772f21fb3edSRaghu Vatsavayi u64 runts; 773f21fb3edSRaghu Vatsavayi u64 ctl_rcvd; 774f21fb3edSRaghu Vatsavayi u64 fifo_err; /* Accounts for over/under-run of buffers */ 775f21fb3edSRaghu Vatsavayi u64 dmac_drop; 776f21fb3edSRaghu Vatsavayi u64 fcs_err; 777f21fb3edSRaghu Vatsavayi u64 jabber_err; 778f21fb3edSRaghu Vatsavayi u64 l2_err; 779f21fb3edSRaghu Vatsavayi u64 frame_err; 780f21fb3edSRaghu Vatsavayi 781f21fb3edSRaghu Vatsavayi /* firmware stats */ 782f21fb3edSRaghu Vatsavayi u64 fw_total_rcvd; 783f21fb3edSRaghu Vatsavayi u64 fw_total_fwd; 784a847135aSFelix Manlunas u64 fw_total_fwd_bytes; 785f21fb3edSRaghu Vatsavayi u64 fw_err_pko; 786f21fb3edSRaghu Vatsavayi u64 fw_err_link; 787f21fb3edSRaghu Vatsavayi u64 fw_err_drop; 78801fb237aSRaghu Vatsavayi u64 fw_rx_vxlan; 78901fb237aSRaghu Vatsavayi u64 fw_rx_vxlan_err; 7901f164717SRaghu Vatsavayi 7911f164717SRaghu Vatsavayi /* LRO */ 792f21fb3edSRaghu Vatsavayi u64 fw_lro_pkts; /* Number of packets that are LROed */ 793f21fb3edSRaghu Vatsavayi u64 fw_lro_octs; /* Number of octets that are LROed */ 794f21fb3edSRaghu Vatsavayi u64 fw_total_lro; /* Number of LRO packets formed */ 795f21fb3edSRaghu Vatsavayi u64 fw_lro_aborts; /* Number of times lRO of packet aborted */ 7961f164717SRaghu Vatsavayi u64 fw_lro_aborts_port; 7971f164717SRaghu Vatsavayi u64 fw_lro_aborts_seq; 7981f164717SRaghu Vatsavayi u64 fw_lro_aborts_tsval; 7991f164717SRaghu Vatsavayi u64 fw_lro_aborts_timer; 800f21fb3edSRaghu Vatsavayi /* intrmod: packet forward rate */ 801f21fb3edSRaghu Vatsavayi u64 fwd_rate; 802f21fb3edSRaghu Vatsavayi }; 803f21fb3edSRaghu Vatsavayi 804f21fb3edSRaghu Vatsavayi /** Stats for each NIC port in RX direction. */ 805f21fb3edSRaghu Vatsavayi struct nic_tx_stats { 806f21fb3edSRaghu Vatsavayi /* link-level stats */ 807f21fb3edSRaghu Vatsavayi u64 total_pkts_sent; 808f21fb3edSRaghu Vatsavayi u64 total_bytes_sent; 809f21fb3edSRaghu Vatsavayi u64 mcast_pkts_sent; 810f21fb3edSRaghu Vatsavayi u64 bcast_pkts_sent; 811f21fb3edSRaghu Vatsavayi u64 ctl_sent; 812f21fb3edSRaghu Vatsavayi u64 one_collision_sent; /* Packets sent after one collision*/ 813f21fb3edSRaghu Vatsavayi u64 multi_collision_sent; /* Packets sent after multiple collision*/ 814f21fb3edSRaghu Vatsavayi u64 max_collision_fail; /* Packets not sent due to max collisions */ 815f21fb3edSRaghu Vatsavayi u64 max_deferral_fail; /* Packets not sent due to max deferrals */ 816f21fb3edSRaghu Vatsavayi u64 fifo_err; /* Accounts for over/under-run of buffers */ 817f21fb3edSRaghu Vatsavayi u64 runts; 818f21fb3edSRaghu Vatsavayi u64 total_collisions; /* Total number of collisions detected */ 819f21fb3edSRaghu Vatsavayi 820f21fb3edSRaghu Vatsavayi /* firmware stats */ 821f21fb3edSRaghu Vatsavayi u64 fw_total_sent; 822f21fb3edSRaghu Vatsavayi u64 fw_total_fwd; 8231f164717SRaghu Vatsavayi u64 fw_total_fwd_bytes; 824f21fb3edSRaghu Vatsavayi u64 fw_err_pko; 825f21fb3edSRaghu Vatsavayi u64 fw_err_link; 826f21fb3edSRaghu Vatsavayi u64 fw_err_drop; 8271f164717SRaghu Vatsavayi u64 fw_err_tso; 8281f164717SRaghu Vatsavayi u64 fw_tso; /* number of tso requests */ 8291f164717SRaghu Vatsavayi u64 fw_tso_fwd; /* number of packets segmented in tso */ 83001fb237aSRaghu Vatsavayi u64 fw_tx_vxlan; 831741912c5SRick Farrington u64 fw_err_pki; 832f21fb3edSRaghu Vatsavayi }; 833f21fb3edSRaghu Vatsavayi 834f21fb3edSRaghu Vatsavayi struct oct_link_stats { 835f21fb3edSRaghu Vatsavayi struct nic_rx_stats fromwire; 836f21fb3edSRaghu Vatsavayi struct nic_tx_stats fromhost; 837f21fb3edSRaghu Vatsavayi 838f21fb3edSRaghu Vatsavayi }; 839f21fb3edSRaghu Vatsavayi 84097a25326SRaghu Vatsavayi static inline int opcode_slow_path(union octeon_rh *rh) 84197a25326SRaghu Vatsavayi { 84297a25326SRaghu Vatsavayi u16 subcode1, subcode2; 84397a25326SRaghu Vatsavayi 84497a25326SRaghu Vatsavayi subcode1 = OPCODE_SUBCODE((rh)->r.opcode, (rh)->r.subcode); 84597a25326SRaghu Vatsavayi subcode2 = OPCODE_SUBCODE(OPCODE_NIC, OPCODE_NIC_NW_DATA); 84697a25326SRaghu Vatsavayi 84797a25326SRaghu Vatsavayi return (subcode2 != subcode1); 84897a25326SRaghu Vatsavayi } 84997a25326SRaghu Vatsavayi 850f21fb3edSRaghu Vatsavayi #define LIO68XX_LED_CTRL_ADDR 0x3501 851f21fb3edSRaghu Vatsavayi #define LIO68XX_LED_CTRL_CFGON 0x1f 852f21fb3edSRaghu Vatsavayi #define LIO68XX_LED_CTRL_CFGOFF 0x100 853f21fb3edSRaghu Vatsavayi #define LIO68XX_LED_BEACON_ADDR 0x3508 854f21fb3edSRaghu Vatsavayi #define LIO68XX_LED_BEACON_CFGON 0x47fd 855f21fb3edSRaghu Vatsavayi #define LIO68XX_LED_BEACON_CFGOFF 0x11fc 856f21fb3edSRaghu Vatsavayi #define VITESSE_PHY_GPIO_DRIVEON 0x1 857f21fb3edSRaghu Vatsavayi #define VITESSE_PHY_GPIO_CFG 0x8 858f21fb3edSRaghu Vatsavayi #define VITESSE_PHY_GPIO_DRIVEOFF 0x4 859f21fb3edSRaghu Vatsavayi #define VITESSE_PHY_GPIO_HIGH 0x2 860f21fb3edSRaghu Vatsavayi #define VITESSE_PHY_GPIO_LOW 0x3 861dc3abcbeSRaghu Vatsavayi #define LED_IDENTIFICATION_ON 0x1 862dc3abcbeSRaghu Vatsavayi #define LED_IDENTIFICATION_OFF 0x0 863f21fb3edSRaghu Vatsavayi 864f21fb3edSRaghu Vatsavayi struct oct_mdio_cmd { 865f21fb3edSRaghu Vatsavayi u64 op; 866f21fb3edSRaghu Vatsavayi u64 mdio_addr; 867f21fb3edSRaghu Vatsavayi u64 value1; 868f21fb3edSRaghu Vatsavayi u64 value2; 869f21fb3edSRaghu Vatsavayi u64 value3; 870f21fb3edSRaghu Vatsavayi }; 871f21fb3edSRaghu Vatsavayi 872f21fb3edSRaghu Vatsavayi #define OCT_LINK_STATS_SIZE (sizeof(struct oct_link_stats)) 873f21fb3edSRaghu Vatsavayi 874f21fb3edSRaghu Vatsavayi struct oct_intrmod_cfg { 87578e6a9b4SRaghu Vatsavayi u64 rx_enable; 87678e6a9b4SRaghu Vatsavayi u64 tx_enable; 87778e6a9b4SRaghu Vatsavayi u64 check_intrvl; 87878e6a9b4SRaghu Vatsavayi u64 maxpkt_ratethr; 87978e6a9b4SRaghu Vatsavayi u64 minpkt_ratethr; 88078e6a9b4SRaghu Vatsavayi u64 rx_maxcnt_trigger; 88178e6a9b4SRaghu Vatsavayi u64 rx_mincnt_trigger; 88278e6a9b4SRaghu Vatsavayi u64 rx_maxtmr_trigger; 88378e6a9b4SRaghu Vatsavayi u64 rx_mintmr_trigger; 88478e6a9b4SRaghu Vatsavayi u64 tx_mincnt_trigger; 88578e6a9b4SRaghu Vatsavayi u64 tx_maxcnt_trigger; 88678e6a9b4SRaghu Vatsavayi u64 rx_frames; 88778e6a9b4SRaghu Vatsavayi u64 tx_frames; 88878e6a9b4SRaghu Vatsavayi u64 rx_usecs; 889f21fb3edSRaghu Vatsavayi }; 890f21fb3edSRaghu Vatsavayi 891f21fb3edSRaghu Vatsavayi #define BASE_QUEUE_NOT_REQUESTED 65535 892f21fb3edSRaghu Vatsavayi 893f21fb3edSRaghu Vatsavayi union oct_nic_if_cfg { 894f21fb3edSRaghu Vatsavayi u64 u64; 895f21fb3edSRaghu Vatsavayi struct { 896f21fb3edSRaghu Vatsavayi #ifdef __BIG_ENDIAN_BITFIELD 897f21fb3edSRaghu Vatsavayi u64 base_queue:16; 898f21fb3edSRaghu Vatsavayi u64 num_iqueues:16; 899f21fb3edSRaghu Vatsavayi u64 num_oqueues:16; 900f21fb3edSRaghu Vatsavayi u64 gmx_port_id:8; 9019fbc48f6SRaghu Vatsavayi u64 vf_id:8; 902f21fb3edSRaghu Vatsavayi #else 9039fbc48f6SRaghu Vatsavayi u64 vf_id:8; 904f21fb3edSRaghu Vatsavayi u64 gmx_port_id:8; 905f21fb3edSRaghu Vatsavayi u64 num_oqueues:16; 906f21fb3edSRaghu Vatsavayi u64 num_iqueues:16; 907f21fb3edSRaghu Vatsavayi u64 base_queue:16; 908f21fb3edSRaghu Vatsavayi #endif 909f21fb3edSRaghu Vatsavayi } s; 910f21fb3edSRaghu Vatsavayi }; 911f21fb3edSRaghu Vatsavayi 912907aaa6bSVeerasenareddy Burru struct lio_time { 913907aaa6bSVeerasenareddy Burru s64 sec; /* seconds */ 914907aaa6bSVeerasenareddy Burru s64 nsec; /* nanoseconds */ 915907aaa6bSVeerasenareddy Burru }; 9161f233f32SVijaya Mohan Guvva 9171f233f32SVijaya Mohan Guvva struct lio_vf_rep_stats { 9181f233f32SVijaya Mohan Guvva u64 tx_packets; 9191f233f32SVijaya Mohan Guvva u64 tx_bytes; 9201f233f32SVijaya Mohan Guvva u64 tx_dropped; 9211f233f32SVijaya Mohan Guvva 9221f233f32SVijaya Mohan Guvva u64 rx_packets; 9231f233f32SVijaya Mohan Guvva u64 rx_bytes; 9241f233f32SVijaya Mohan Guvva u64 rx_dropped; 9251f233f32SVijaya Mohan Guvva }; 9261f233f32SVijaya Mohan Guvva 9271f233f32SVijaya Mohan Guvva enum lio_vf_rep_req_type { 9281f233f32SVijaya Mohan Guvva LIO_VF_REP_REQ_NONE, 9291f233f32SVijaya Mohan Guvva LIO_VF_REP_REQ_STATE, 9301f233f32SVijaya Mohan Guvva LIO_VF_REP_REQ_MTU, 931e20f4696SVijaya Mohan Guvva LIO_VF_REP_REQ_STATS, 932e20f4696SVijaya Mohan Guvva LIO_VF_REP_REQ_DEVNAME 9331f233f32SVijaya Mohan Guvva }; 9341f233f32SVijaya Mohan Guvva 9351f233f32SVijaya Mohan Guvva enum { 9361f233f32SVijaya Mohan Guvva LIO_VF_REP_STATE_DOWN, 9371f233f32SVijaya Mohan Guvva LIO_VF_REP_STATE_UP 9381f233f32SVijaya Mohan Guvva }; 9391f233f32SVijaya Mohan Guvva 940e20f4696SVijaya Mohan Guvva #define LIO_IF_NAME_SIZE 16 9411f233f32SVijaya Mohan Guvva struct lio_vf_rep_req { 9421f233f32SVijaya Mohan Guvva u8 req_type; 9431f233f32SVijaya Mohan Guvva u8 ifidx; 9441f233f32SVijaya Mohan Guvva u8 rsvd[6]; 9451f233f32SVijaya Mohan Guvva 9461f233f32SVijaya Mohan Guvva union { 947e20f4696SVijaya Mohan Guvva struct lio_vf_rep_name { 948e20f4696SVijaya Mohan Guvva char name[LIO_IF_NAME_SIZE]; 949e20f4696SVijaya Mohan Guvva } rep_name; 950e20f4696SVijaya Mohan Guvva 9511f233f32SVijaya Mohan Guvva struct lio_vf_rep_mtu { 9521f233f32SVijaya Mohan Guvva u32 mtu; 9531f233f32SVijaya Mohan Guvva u32 rsvd; 9541f233f32SVijaya Mohan Guvva } rep_mtu; 9551f233f32SVijaya Mohan Guvva 9561f233f32SVijaya Mohan Guvva struct lio_vf_rep_state { 9571f233f32SVijaya Mohan Guvva u8 state; 9581f233f32SVijaya Mohan Guvva u8 rsvd[7]; 9591f233f32SVijaya Mohan Guvva } rep_state; 9601f233f32SVijaya Mohan Guvva }; 9611f233f32SVijaya Mohan Guvva }; 9621f233f32SVijaya Mohan Guvva 9631f233f32SVijaya Mohan Guvva struct lio_vf_rep_resp { 9641f233f32SVijaya Mohan Guvva u64 rh; 9651f233f32SVijaya Mohan Guvva u8 status; 9661f233f32SVijaya Mohan Guvva u8 rsvd[7]; 9671f233f32SVijaya Mohan Guvva }; 968f21fb3edSRaghu Vatsavayi #endif 969