1*52fa7bf9SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */ 2a9602490SRasesh Mody /* 32732ba56SRasesh Mody * Linux network driver for QLogic BR-series Converged Network Adapter. 4a9602490SRasesh Mody */ 5a9602490SRasesh Mody /* 62732ba56SRasesh Mody * Copyright (c) 2005-2014 Brocade Communications Systems, Inc. 72732ba56SRasesh Mody * Copyright (c) 2014-2015 QLogic Corporation 8a9602490SRasesh Mody * All rights reserved 92732ba56SRasesh Mody * www.qlogic.com 10a9602490SRasesh Mody */ 11a9602490SRasesh Mody 12a9602490SRasesh Mody /* 132732ba56SRasesh Mody * bfi_reg.h ASIC register defines for all QLogic BR-series adapter ASICs 14a9602490SRasesh Mody */ 15a9602490SRasesh Mody 16a9602490SRasesh Mody #ifndef __BFI_REG_H__ 17a9602490SRasesh Mody #define __BFI_REG_H__ 18a9602490SRasesh Mody 19a9602490SRasesh Mody #define HOSTFN0_INT_STATUS 0x00014000 /* cb/ct */ 20a9602490SRasesh Mody #define HOSTFN1_INT_STATUS 0x00014100 /* cb/ct */ 21a9602490SRasesh Mody #define HOSTFN2_INT_STATUS 0x00014300 /* ct */ 22a9602490SRasesh Mody #define HOSTFN3_INT_STATUS 0x00014400 /* ct */ 23a9602490SRasesh Mody #define HOSTFN0_INT_MSK 0x00014004 /* cb/ct */ 24a9602490SRasesh Mody #define HOSTFN1_INT_MSK 0x00014104 /* cb/ct */ 25a9602490SRasesh Mody #define HOSTFN2_INT_MSK 0x00014304 /* ct */ 26a9602490SRasesh Mody #define HOSTFN3_INT_MSK 0x00014404 /* ct */ 27a9602490SRasesh Mody 28a9602490SRasesh Mody #define HOST_PAGE_NUM_FN0 0x00014008 /* cb/ct */ 29a9602490SRasesh Mody #define HOST_PAGE_NUM_FN1 0x00014108 /* cb/ct */ 30a9602490SRasesh Mody #define HOST_PAGE_NUM_FN2 0x00014308 /* ct */ 31a9602490SRasesh Mody #define HOST_PAGE_NUM_FN3 0x00014408 /* ct */ 32a9602490SRasesh Mody 33a9602490SRasesh Mody #define APP_PLL_LCLK_CTL_REG 0x00014204 /* cb/ct */ 34a9602490SRasesh Mody #define __P_LCLK_PLL_LOCK 0x80000000 35a9602490SRasesh Mody #define __APP_PLL_LCLK_SRAM_USE_100MHZ 0x00100000 36a9602490SRasesh Mody #define __APP_PLL_LCLK_RESET_TIMER_MK 0x000e0000 37a9602490SRasesh Mody #define __APP_PLL_LCLK_RESET_TIMER_SH 17 38a9602490SRasesh Mody #define __APP_PLL_LCLK_RESET_TIMER(_v) ((_v) << __APP_PLL_LCLK_RESET_TIMER_SH) 39a9602490SRasesh Mody #define __APP_PLL_LCLK_LOGIC_SOFT_RESET 0x00010000 40a9602490SRasesh Mody #define __APP_PLL_LCLK_CNTLMT0_1_MK 0x0000c000 41a9602490SRasesh Mody #define __APP_PLL_LCLK_CNTLMT0_1_SH 14 42a9602490SRasesh Mody #define __APP_PLL_LCLK_CNTLMT0_1(_v) ((_v) << __APP_PLL_LCLK_CNTLMT0_1_SH) 43a9602490SRasesh Mody #define __APP_PLL_LCLK_JITLMT0_1_MK 0x00003000 44a9602490SRasesh Mody #define __APP_PLL_LCLK_JITLMT0_1_SH 12 45a9602490SRasesh Mody #define __APP_PLL_LCLK_JITLMT0_1(_v) ((_v) << __APP_PLL_LCLK_JITLMT0_1_SH) 46a9602490SRasesh Mody #define __APP_PLL_LCLK_HREF 0x00000800 47a9602490SRasesh Mody #define __APP_PLL_LCLK_HDIV 0x00000400 48a9602490SRasesh Mody #define __APP_PLL_LCLK_P0_1_MK 0x00000300 49a9602490SRasesh Mody #define __APP_PLL_LCLK_P0_1_SH 8 50a9602490SRasesh Mody #define __APP_PLL_LCLK_P0_1(_v) ((_v) << __APP_PLL_LCLK_P0_1_SH) 51a9602490SRasesh Mody #define __APP_PLL_LCLK_Z0_2_MK 0x000000e0 52a9602490SRasesh Mody #define __APP_PLL_LCLK_Z0_2_SH 5 53a9602490SRasesh Mody #define __APP_PLL_LCLK_Z0_2(_v) ((_v) << __APP_PLL_LCLK_Z0_2_SH) 54a9602490SRasesh Mody #define __APP_PLL_LCLK_RSEL200500 0x00000010 55a9602490SRasesh Mody #define __APP_PLL_LCLK_ENARST 0x00000008 56a9602490SRasesh Mody #define __APP_PLL_LCLK_BYPASS 0x00000004 57a9602490SRasesh Mody #define __APP_PLL_LCLK_LRESETN 0x00000002 58a9602490SRasesh Mody #define __APP_PLL_LCLK_ENABLE 0x00000001 59a9602490SRasesh Mody #define APP_PLL_SCLK_CTL_REG 0x00014208 /* cb/ct */ 60a9602490SRasesh Mody #define __P_SCLK_PLL_LOCK 0x80000000 61a9602490SRasesh Mody #define __APP_PLL_SCLK_RESET_TIMER_MK 0x000e0000 62a9602490SRasesh Mody #define __APP_PLL_SCLK_RESET_TIMER_SH 17 63a9602490SRasesh Mody #define __APP_PLL_SCLK_RESET_TIMER(_v) ((_v) << __APP_PLL_SCLK_RESET_TIMER_SH) 64a9602490SRasesh Mody #define __APP_PLL_SCLK_LOGIC_SOFT_RESET 0x00010000 65a9602490SRasesh Mody #define __APP_PLL_SCLK_CNTLMT0_1_MK 0x0000c000 66a9602490SRasesh Mody #define __APP_PLL_SCLK_CNTLMT0_1_SH 14 67a9602490SRasesh Mody #define __APP_PLL_SCLK_CNTLMT0_1(_v) ((_v) << __APP_PLL_SCLK_CNTLMT0_1_SH) 68a9602490SRasesh Mody #define __APP_PLL_SCLK_JITLMT0_1_MK 0x00003000 69a9602490SRasesh Mody #define __APP_PLL_SCLK_JITLMT0_1_SH 12 70a9602490SRasesh Mody #define __APP_PLL_SCLK_JITLMT0_1(_v) ((_v) << __APP_PLL_SCLK_JITLMT0_1_SH) 71a9602490SRasesh Mody #define __APP_PLL_SCLK_HREF 0x00000800 72a9602490SRasesh Mody #define __APP_PLL_SCLK_HDIV 0x00000400 73a9602490SRasesh Mody #define __APP_PLL_SCLK_P0_1_MK 0x00000300 74a9602490SRasesh Mody #define __APP_PLL_SCLK_P0_1_SH 8 75a9602490SRasesh Mody #define __APP_PLL_SCLK_P0_1(_v) ((_v) << __APP_PLL_SCLK_P0_1_SH) 76a9602490SRasesh Mody #define __APP_PLL_SCLK_Z0_2_MK 0x000000e0 77a9602490SRasesh Mody #define __APP_PLL_SCLK_Z0_2_SH 5 78a9602490SRasesh Mody #define __APP_PLL_SCLK_Z0_2(_v) ((_v) << __APP_PLL_SCLK_Z0_2_SH) 79a9602490SRasesh Mody #define __APP_PLL_SCLK_RSEL200500 0x00000010 80a9602490SRasesh Mody #define __APP_PLL_SCLK_ENARST 0x00000008 81a9602490SRasesh Mody #define __APP_PLL_SCLK_BYPASS 0x00000004 82a9602490SRasesh Mody #define __APP_PLL_SCLK_LRESETN 0x00000002 83a9602490SRasesh Mody #define __APP_PLL_SCLK_ENABLE 0x00000001 84a9602490SRasesh Mody #define __ENABLE_MAC_AHB_1 0x00800000 /* ct */ 85a9602490SRasesh Mody #define __ENABLE_MAC_AHB_0 0x00400000 /* ct */ 86a9602490SRasesh Mody #define __ENABLE_MAC_1 0x00200000 /* ct */ 87a9602490SRasesh Mody #define __ENABLE_MAC_0 0x00100000 /* ct */ 88a9602490SRasesh Mody 89a9602490SRasesh Mody #define HOST_SEM0_REG 0x00014230 /* cb/ct */ 90a9602490SRasesh Mody #define HOST_SEM1_REG 0x00014234 /* cb/ct */ 91a9602490SRasesh Mody #define HOST_SEM2_REG 0x00014238 /* cb/ct */ 92a9602490SRasesh Mody #define HOST_SEM3_REG 0x0001423c /* cb/ct */ 93a9602490SRasesh Mody #define HOST_SEM4_REG 0x00014610 /* cb/ct */ 94a9602490SRasesh Mody #define HOST_SEM5_REG 0x00014614 /* cb/ct */ 95a9602490SRasesh Mody #define HOST_SEM6_REG 0x00014618 /* cb/ct */ 96a9602490SRasesh Mody #define HOST_SEM7_REG 0x0001461c /* cb/ct */ 97a9602490SRasesh Mody #define HOST_SEM0_INFO_REG 0x00014240 /* cb/ct */ 98a9602490SRasesh Mody #define HOST_SEM1_INFO_REG 0x00014244 /* cb/ct */ 99a9602490SRasesh Mody #define HOST_SEM2_INFO_REG 0x00014248 /* cb/ct */ 100a9602490SRasesh Mody #define HOST_SEM3_INFO_REG 0x0001424c /* cb/ct */ 101a9602490SRasesh Mody #define HOST_SEM4_INFO_REG 0x00014620 /* cb/ct */ 102a9602490SRasesh Mody #define HOST_SEM5_INFO_REG 0x00014624 /* cb/ct */ 103a9602490SRasesh Mody #define HOST_SEM6_INFO_REG 0x00014628 /* cb/ct */ 104a9602490SRasesh Mody #define HOST_SEM7_INFO_REG 0x0001462c /* cb/ct */ 105a9602490SRasesh Mody 106a9602490SRasesh Mody #define HOSTFN0_LPU0_CMD_STAT 0x00019000 /* cb/ct */ 107a9602490SRasesh Mody #define HOSTFN0_LPU1_CMD_STAT 0x00019004 /* cb/ct */ 108a9602490SRasesh Mody #define HOSTFN1_LPU0_CMD_STAT 0x00019010 /* cb/ct */ 109a9602490SRasesh Mody #define HOSTFN1_LPU1_CMD_STAT 0x00019014 /* cb/ct */ 110a9602490SRasesh Mody #define HOSTFN2_LPU0_CMD_STAT 0x00019150 /* ct */ 111a9602490SRasesh Mody #define HOSTFN2_LPU1_CMD_STAT 0x00019154 /* ct */ 112a9602490SRasesh Mody #define HOSTFN3_LPU0_CMD_STAT 0x00019160 /* ct */ 113a9602490SRasesh Mody #define HOSTFN3_LPU1_CMD_STAT 0x00019164 /* ct */ 114a9602490SRasesh Mody #define LPU0_HOSTFN0_CMD_STAT 0x00019008 /* cb/ct */ 115a9602490SRasesh Mody #define LPU1_HOSTFN0_CMD_STAT 0x0001900c /* cb/ct */ 116a9602490SRasesh Mody #define LPU0_HOSTFN1_CMD_STAT 0x00019018 /* cb/ct */ 117a9602490SRasesh Mody #define LPU1_HOSTFN1_CMD_STAT 0x0001901c /* cb/ct */ 118a9602490SRasesh Mody #define LPU0_HOSTFN2_CMD_STAT 0x00019158 /* ct */ 119a9602490SRasesh Mody #define LPU1_HOSTFN2_CMD_STAT 0x0001915c /* ct */ 120a9602490SRasesh Mody #define LPU0_HOSTFN3_CMD_STAT 0x00019168 /* ct */ 121a9602490SRasesh Mody #define LPU1_HOSTFN3_CMD_STAT 0x0001916c /* ct */ 122a9602490SRasesh Mody 123a9602490SRasesh Mody #define PSS_CTL_REG 0x00018800 /* cb/ct */ 124a9602490SRasesh Mody #define __PSS_I2C_CLK_DIV_MK 0x007f0000 125a9602490SRasesh Mody #define __PSS_I2C_CLK_DIV_SH 16 126a9602490SRasesh Mody #define __PSS_I2C_CLK_DIV(_v) ((_v) << __PSS_I2C_CLK_DIV_SH) 127a9602490SRasesh Mody #define __PSS_LMEM_INIT_DONE 0x00001000 128a9602490SRasesh Mody #define __PSS_LMEM_RESET 0x00000200 129a9602490SRasesh Mody #define __PSS_LMEM_INIT_EN 0x00000100 130a9602490SRasesh Mody #define __PSS_LPU1_RESET 0x00000002 131a9602490SRasesh Mody #define __PSS_LPU0_RESET 0x00000001 132a9602490SRasesh Mody #define PSS_ERR_STATUS_REG 0x00018810 /* cb/ct */ 133a9602490SRasesh Mody #define ERR_SET_REG 0x00018818 /* cb/ct */ 134a9602490SRasesh Mody #define PSS_GPIO_OUT_REG 0x000188c0 /* cb/ct */ 135a9602490SRasesh Mody #define __PSS_GPIO_OUT_REG 0x00000fff 136a9602490SRasesh Mody #define PSS_GPIO_OE_REG 0x000188c8 /* cb/ct */ 137a9602490SRasesh Mody #define __PSS_GPIO_OE_REG 0x000000ff 138a9602490SRasesh Mody 139a9602490SRasesh Mody #define HOSTFN0_LPU_MBOX0_0 0x00019200 /* cb/ct */ 140a9602490SRasesh Mody #define HOSTFN1_LPU_MBOX0_8 0x00019260 /* cb/ct */ 141a9602490SRasesh Mody #define LPU_HOSTFN0_MBOX0_0 0x00019280 /* cb/ct */ 142a9602490SRasesh Mody #define LPU_HOSTFN1_MBOX0_8 0x000192e0 /* cb/ct */ 143a9602490SRasesh Mody #define HOSTFN2_LPU_MBOX0_0 0x00019400 /* ct */ 144a9602490SRasesh Mody #define HOSTFN3_LPU_MBOX0_8 0x00019460 /* ct */ 145a9602490SRasesh Mody #define LPU_HOSTFN2_MBOX0_0 0x00019480 /* ct */ 146a9602490SRasesh Mody #define LPU_HOSTFN3_MBOX0_8 0x000194e0 /* ct */ 147a9602490SRasesh Mody 148a9602490SRasesh Mody #define HOST_MSIX_ERR_INDEX_FN0 0x0001400c /* ct */ 149a9602490SRasesh Mody #define HOST_MSIX_ERR_INDEX_FN1 0x0001410c /* ct */ 150a9602490SRasesh Mody #define HOST_MSIX_ERR_INDEX_FN2 0x0001430c /* ct */ 151a9602490SRasesh Mody #define HOST_MSIX_ERR_INDEX_FN3 0x0001440c /* ct */ 152a9602490SRasesh Mody 153a9602490SRasesh Mody #define MBIST_CTL_REG 0x00014220 /* ct */ 154a9602490SRasesh Mody #define __EDRAM_BISTR_START 0x00000004 155a9602490SRasesh Mody #define MBIST_STAT_REG 0x00014224 /* ct */ 156a9602490SRasesh Mody #define ETH_MAC_SER_REG 0x00014288 /* ct */ 157a9602490SRasesh Mody #define __APP_EMS_CKBUFAMPIN 0x00000020 158a9602490SRasesh Mody #define __APP_EMS_REFCLKSEL 0x00000010 159a9602490SRasesh Mody #define __APP_EMS_CMLCKSEL 0x00000008 160a9602490SRasesh Mody #define __APP_EMS_REFCKBUFEN2 0x00000004 161a9602490SRasesh Mody #define __APP_EMS_REFCKBUFEN1 0x00000002 162a9602490SRasesh Mody #define __APP_EMS_CHANNEL_SEL 0x00000001 163a9602490SRasesh Mody #define FNC_PERS_REG 0x00014604 /* ct */ 164a9602490SRasesh Mody #define __F3_FUNCTION_ACTIVE 0x80000000 165a9602490SRasesh Mody #define __F3_FUNCTION_MODE 0x40000000 166a9602490SRasesh Mody #define __F3_PORT_MAP_MK 0x30000000 167a9602490SRasesh Mody #define __F3_PORT_MAP_SH 28 168a9602490SRasesh Mody #define __F3_PORT_MAP(_v) ((_v) << __F3_PORT_MAP_SH) 169a9602490SRasesh Mody #define __F3_VM_MODE 0x08000000 170a9602490SRasesh Mody #define __F3_INTX_STATUS_MK 0x07000000 171a9602490SRasesh Mody #define __F3_INTX_STATUS_SH 24 172a9602490SRasesh Mody #define __F3_INTX_STATUS(_v) ((_v) << __F3_INTX_STATUS_SH) 173a9602490SRasesh Mody #define __F2_FUNCTION_ACTIVE 0x00800000 174a9602490SRasesh Mody #define __F2_FUNCTION_MODE 0x00400000 175a9602490SRasesh Mody #define __F2_PORT_MAP_MK 0x00300000 176a9602490SRasesh Mody #define __F2_PORT_MAP_SH 20 177a9602490SRasesh Mody #define __F2_PORT_MAP(_v) ((_v) << __F2_PORT_MAP_SH) 178a9602490SRasesh Mody #define __F2_VM_MODE 0x00080000 179a9602490SRasesh Mody #define __F2_INTX_STATUS_MK 0x00070000 180a9602490SRasesh Mody #define __F2_INTX_STATUS_SH 16 181a9602490SRasesh Mody #define __F2_INTX_STATUS(_v) ((_v) << __F2_INTX_STATUS_SH) 182a9602490SRasesh Mody #define __F1_FUNCTION_ACTIVE 0x00008000 183a9602490SRasesh Mody #define __F1_FUNCTION_MODE 0x00004000 184a9602490SRasesh Mody #define __F1_PORT_MAP_MK 0x00003000 185a9602490SRasesh Mody #define __F1_PORT_MAP_SH 12 186a9602490SRasesh Mody #define __F1_PORT_MAP(_v) ((_v) << __F1_PORT_MAP_SH) 187a9602490SRasesh Mody #define __F1_VM_MODE 0x00000800 188a9602490SRasesh Mody #define __F1_INTX_STATUS_MK 0x00000700 189a9602490SRasesh Mody #define __F1_INTX_STATUS_SH 8 190a9602490SRasesh Mody #define __F1_INTX_STATUS(_v) ((_v) << __F1_INTX_STATUS_SH) 191a9602490SRasesh Mody #define __F0_FUNCTION_ACTIVE 0x00000080 192a9602490SRasesh Mody #define __F0_FUNCTION_MODE 0x00000040 193a9602490SRasesh Mody #define __F0_PORT_MAP_MK 0x00000030 194a9602490SRasesh Mody #define __F0_PORT_MAP_SH 4 195a9602490SRasesh Mody #define __F0_PORT_MAP(_v) ((_v) << __F0_PORT_MAP_SH) 196a9602490SRasesh Mody #define __F0_VM_MODE 0x00000008 197a9602490SRasesh Mody #define __F0_INTX_STATUS 0x00000007 198a9602490SRasesh Mody enum { 199a9602490SRasesh Mody __F0_INTX_STATUS_MSIX = 0x0, 200a9602490SRasesh Mody __F0_INTX_STATUS_INTA = 0x1, 201a9602490SRasesh Mody __F0_INTX_STATUS_INTB = 0x2, 202a9602490SRasesh Mody __F0_INTX_STATUS_INTC = 0x3, 203a9602490SRasesh Mody __F0_INTX_STATUS_INTD = 0x4, 204a9602490SRasesh Mody }; 205a9602490SRasesh Mody 206a9602490SRasesh Mody #define OP_MODE 0x0001460c 207a9602490SRasesh Mody #define __APP_ETH_CLK_LOWSPEED 0x00000004 208a9602490SRasesh Mody #define __GLOBAL_CORECLK_HALFSPEED 0x00000002 209a9602490SRasesh Mody #define __GLOBAL_FCOE_MODE 0x00000001 210a9602490SRasesh Mody #define FW_INIT_HALT_P0 0x000191ac 211a9602490SRasesh Mody #define __FW_INIT_HALT_P 0x00000001 212a9602490SRasesh Mody #define FW_INIT_HALT_P1 0x000191bc 213a9602490SRasesh Mody #define PMM_1T_RESET_REG_P0 0x0002381c 214a9602490SRasesh Mody #define __PMM_1T_RESET_P 0x00000001 215a9602490SRasesh Mody #define PMM_1T_RESET_REG_P1 0x00023c1c 216a9602490SRasesh Mody 2172732ba56SRasesh Mody /* QLogic BR-series 1860 Adapter specific defines */ 218a9602490SRasesh Mody #define CT2_PCI_CPQ_BASE 0x00030000 219a9602490SRasesh Mody #define CT2_PCI_APP_BASE 0x00030100 220a9602490SRasesh Mody #define CT2_PCI_ETH_BASE 0x00030400 221a9602490SRasesh Mody 222a9602490SRasesh Mody /* 223a9602490SRasesh Mody * APP block registers 224a9602490SRasesh Mody */ 225a9602490SRasesh Mody #define CT2_HOSTFN_INT_STATUS (CT2_PCI_APP_BASE + 0x00) 226a9602490SRasesh Mody #define CT2_HOSTFN_INTR_MASK (CT2_PCI_APP_BASE + 0x04) 227a9602490SRasesh Mody #define CT2_HOSTFN_PERSONALITY0 (CT2_PCI_APP_BASE + 0x08) 228a9602490SRasesh Mody #define __PME_STATUS_ 0x00200000 229a9602490SRasesh Mody #define __PF_VF_BAR_SIZE_MODE__MK 0x00180000 230a9602490SRasesh Mody #define __PF_VF_BAR_SIZE_MODE__SH 19 231a9602490SRasesh Mody #define __PF_VF_BAR_SIZE_MODE_(_v) ((_v) << __PF_VF_BAR_SIZE_MODE__SH) 232a9602490SRasesh Mody #define __FC_LL_PORT_MAP__MK 0x00060000 233a9602490SRasesh Mody #define __FC_LL_PORT_MAP__SH 17 234a9602490SRasesh Mody #define __FC_LL_PORT_MAP_(_v) ((_v) << __FC_LL_PORT_MAP__SH) 235a9602490SRasesh Mody #define __PF_VF_ACTIVE_ 0x00010000 236a9602490SRasesh Mody #define __PF_VF_CFG_RDY_ 0x00008000 237a9602490SRasesh Mody #define __PF_VF_ENABLE_ 0x00004000 238a9602490SRasesh Mody #define __PF_DRIVER_ACTIVE_ 0x00002000 239a9602490SRasesh Mody #define __PF_PME_SEND_ENABLE_ 0x00001000 240a9602490SRasesh Mody #define __PF_EXROM_OFFSET__MK 0x00000ff0 241a9602490SRasesh Mody #define __PF_EXROM_OFFSET__SH 4 242a9602490SRasesh Mody #define __PF_EXROM_OFFSET_(_v) ((_v) << __PF_EXROM_OFFSET__SH) 243a9602490SRasesh Mody #define __FC_LL_MODE_ 0x00000008 244a9602490SRasesh Mody #define __PF_INTX_PIN_ 0x00000007 245a9602490SRasesh Mody #define CT2_HOSTFN_PERSONALITY1 (CT2_PCI_APP_BASE + 0x0C) 246a9602490SRasesh Mody #define __PF_NUM_QUEUES1__MK 0xff000000 247a9602490SRasesh Mody #define __PF_NUM_QUEUES1__SH 24 248a9602490SRasesh Mody #define __PF_NUM_QUEUES1_(_v) ((_v) << __PF_NUM_QUEUES1__SH) 249a9602490SRasesh Mody #define __PF_VF_QUE_OFFSET1__MK 0x00ff0000 250a9602490SRasesh Mody #define __PF_VF_QUE_OFFSET1__SH 16 251a9602490SRasesh Mody #define __PF_VF_QUE_OFFSET1_(_v) ((_v) << __PF_VF_QUE_OFFSET1__SH) 252a9602490SRasesh Mody #define __PF_VF_NUM_QUEUES__MK 0x0000ff00 253a9602490SRasesh Mody #define __PF_VF_NUM_QUEUES__SH 8 254a9602490SRasesh Mody #define __PF_VF_NUM_QUEUES_(_v) ((_v) << __PF_VF_NUM_QUEUES__SH) 255a9602490SRasesh Mody #define __PF_VF_QUE_OFFSET_ 0x000000ff 256a9602490SRasesh Mody #define CT2_HOSTFN_PAGE_NUM (CT2_PCI_APP_BASE + 0x18) 257a9602490SRasesh Mody #define CT2_HOSTFN_MSIX_VT_INDEX_MBOX_ERR (CT2_PCI_APP_BASE + 0x38) 258a9602490SRasesh Mody 259a9602490SRasesh Mody /* 2602732ba56SRasesh Mody * QLogic BR-series 1860 adapter CPQ block registers 261a9602490SRasesh Mody */ 262a9602490SRasesh Mody #define CT2_HOSTFN_LPU0_MBOX0 (CT2_PCI_CPQ_BASE + 0x00) 263a9602490SRasesh Mody #define CT2_HOSTFN_LPU1_MBOX0 (CT2_PCI_CPQ_BASE + 0x20) 264a9602490SRasesh Mody #define CT2_LPU0_HOSTFN_MBOX0 (CT2_PCI_CPQ_BASE + 0x40) 265a9602490SRasesh Mody #define CT2_LPU1_HOSTFN_MBOX0 (CT2_PCI_CPQ_BASE + 0x60) 266a9602490SRasesh Mody #define CT2_HOSTFN_LPU0_CMD_STAT (CT2_PCI_CPQ_BASE + 0x80) 267a9602490SRasesh Mody #define CT2_HOSTFN_LPU1_CMD_STAT (CT2_PCI_CPQ_BASE + 0x84) 268a9602490SRasesh Mody #define CT2_LPU0_HOSTFN_CMD_STAT (CT2_PCI_CPQ_BASE + 0x88) 269a9602490SRasesh Mody #define CT2_LPU1_HOSTFN_CMD_STAT (CT2_PCI_CPQ_BASE + 0x8c) 270a9602490SRasesh Mody #define CT2_HOSTFN_LPU0_READ_STAT (CT2_PCI_CPQ_BASE + 0x90) 271a9602490SRasesh Mody #define CT2_HOSTFN_LPU1_READ_STAT (CT2_PCI_CPQ_BASE + 0x94) 272a9602490SRasesh Mody #define CT2_LPU0_HOSTFN_MBOX0_MSK (CT2_PCI_CPQ_BASE + 0x98) 273a9602490SRasesh Mody #define CT2_LPU1_HOSTFN_MBOX0_MSK (CT2_PCI_CPQ_BASE + 0x9C) 274a9602490SRasesh Mody #define CT2_HOST_SEM0_REG 0x000148f0 275a9602490SRasesh Mody #define CT2_HOST_SEM1_REG 0x000148f4 276a9602490SRasesh Mody #define CT2_HOST_SEM2_REG 0x000148f8 277a9602490SRasesh Mody #define CT2_HOST_SEM3_REG 0x000148fc 278a9602490SRasesh Mody #define CT2_HOST_SEM4_REG 0x00014900 279a9602490SRasesh Mody #define CT2_HOST_SEM5_REG 0x00014904 280a9602490SRasesh Mody #define CT2_HOST_SEM6_REG 0x00014908 281a9602490SRasesh Mody #define CT2_HOST_SEM7_REG 0x0001490c 282a9602490SRasesh Mody #define CT2_HOST_SEM0_INFO_REG 0x000148b0 283a9602490SRasesh Mody #define CT2_HOST_SEM1_INFO_REG 0x000148b4 284a9602490SRasesh Mody #define CT2_HOST_SEM2_INFO_REG 0x000148b8 285a9602490SRasesh Mody #define CT2_HOST_SEM3_INFO_REG 0x000148bc 286a9602490SRasesh Mody #define CT2_HOST_SEM4_INFO_REG 0x000148c0 287a9602490SRasesh Mody #define CT2_HOST_SEM5_INFO_REG 0x000148c4 288a9602490SRasesh Mody #define CT2_HOST_SEM6_INFO_REG 0x000148c8 289a9602490SRasesh Mody #define CT2_HOST_SEM7_INFO_REG 0x000148cc 290a9602490SRasesh Mody 291a9602490SRasesh Mody #define CT2_APP_PLL_LCLK_CTL_REG 0x00014808 292a9602490SRasesh Mody #define __APP_LPUCLK_HALFSPEED 0x40000000 293a9602490SRasesh Mody #define __APP_PLL_LCLK_LOAD 0x20000000 294a9602490SRasesh Mody #define __APP_PLL_LCLK_FBCNT_MK 0x1fe00000 295a9602490SRasesh Mody #define __APP_PLL_LCLK_FBCNT_SH 21 296a9602490SRasesh Mody #define __APP_PLL_LCLK_FBCNT(_v) ((_v) << __APP_PLL_SCLK_FBCNT_SH) 297a9602490SRasesh Mody enum { 298a9602490SRasesh Mody __APP_PLL_LCLK_FBCNT_425_MHZ = 6, 299a9602490SRasesh Mody __APP_PLL_LCLK_FBCNT_468_MHZ = 4, 300a9602490SRasesh Mody }; 301a9602490SRasesh Mody #define __APP_PLL_LCLK_EXTFB 0x00000800 302a9602490SRasesh Mody #define __APP_PLL_LCLK_ENOUTS 0x00000400 303a9602490SRasesh Mody #define __APP_PLL_LCLK_RATE 0x00000010 304a9602490SRasesh Mody #define CT2_APP_PLL_SCLK_CTL_REG 0x0001480c 305a9602490SRasesh Mody #define __P_SCLK_PLL_LOCK 0x80000000 306a9602490SRasesh Mody #define __APP_PLL_SCLK_REFCLK_SEL 0x40000000 307a9602490SRasesh Mody #define __APP_PLL_SCLK_CLK_DIV2 0x20000000 308a9602490SRasesh Mody #define __APP_PLL_SCLK_LOAD 0x10000000 309a9602490SRasesh Mody #define __APP_PLL_SCLK_FBCNT_MK 0x0ff00000 310a9602490SRasesh Mody #define __APP_PLL_SCLK_FBCNT_SH 20 311a9602490SRasesh Mody #define __APP_PLL_SCLK_FBCNT(_v) ((_v) << __APP_PLL_SCLK_FBCNT_SH) 312a9602490SRasesh Mody enum { 313a9602490SRasesh Mody __APP_PLL_SCLK_FBCNT_NORM = 6, 314a9602490SRasesh Mody __APP_PLL_SCLK_FBCNT_10G_FC = 10, 315a9602490SRasesh Mody }; 316a9602490SRasesh Mody #define __APP_PLL_SCLK_EXTFB 0x00000800 317a9602490SRasesh Mody #define __APP_PLL_SCLK_ENOUTS 0x00000400 318a9602490SRasesh Mody #define __APP_PLL_SCLK_RATE 0x00000010 319a9602490SRasesh Mody #define CT2_PCIE_MISC_REG 0x00014804 320a9602490SRasesh Mody #define __ETH_CLK_ENABLE_PORT1 0x00000010 321a9602490SRasesh Mody #define CT2_CHIP_MISC_PRG 0x000148a4 322a9602490SRasesh Mody #define __ETH_CLK_ENABLE_PORT0 0x00004000 323a9602490SRasesh Mody #define __APP_LPU_SPEED 0x00000002 324a9602490SRasesh Mody #define CT2_MBIST_STAT_REG 0x00014818 325a9602490SRasesh Mody #define CT2_MBIST_CTL_REG 0x0001481c 326a9602490SRasesh Mody #define CT2_PMM_1T_CONTROL_REG_P0 0x0002381c 327a9602490SRasesh Mody #define __PMM_1T_PNDB_P 0x00000002 328a9602490SRasesh Mody #define CT2_PMM_1T_CONTROL_REG_P1 0x00023c1c 329a9602490SRasesh Mody #define CT2_WGN_STATUS 0x00014990 330a9602490SRasesh Mody #define __A2T_AHB_LOAD 0x00000800 331a9602490SRasesh Mody #define __WGN_READY 0x00000400 332a9602490SRasesh Mody #define __GLBL_PF_VF_CFG_RDY 0x00000200 3334d58cd64SJing Huang #define CT2_NFC_CSR_CLR_REG 0x00027420 334a9602490SRasesh Mody #define CT2_NFC_CSR_SET_REG 0x00027424 335a9602490SRasesh Mody #define __HALT_NFC_CONTROLLER 0x00000002 336a9602490SRasesh Mody #define __NFC_CONTROLLER_HALTED 0x00001000 337a9602490SRasesh Mody 3384d58cd64SJing Huang #define CT2_RSC_GPR15_REG 0x0002765c 3394d58cd64SJing Huang #define CT2_CSI_FW_CTL_REG 0x00027080 3404d58cd64SJing Huang #define __RESET_AND_START_SCLK_LCLK_PLLS 0x00010000 3414d58cd64SJing Huang #define CT2_CSI_FW_CTL_SET_REG 0x00027088 3424d58cd64SJing Huang 343a9602490SRasesh Mody #define CT2_CSI_MAC0_CONTROL_REG 0x000270d0 344a9602490SRasesh Mody #define __CSI_MAC_RESET 0x00000010 345a9602490SRasesh Mody #define __CSI_MAC_AHB_RESET 0x00000008 346a9602490SRasesh Mody #define CT2_CSI_MAC1_CONTROL_REG 0x000270d4 347a9602490SRasesh Mody #define CT2_CSI_MAC_CONTROL_REG(__n) \ 348a9602490SRasesh Mody (CT2_CSI_MAC0_CONTROL_REG + \ 349a9602490SRasesh Mody (__n) * (CT2_CSI_MAC1_CONTROL_REG - CT2_CSI_MAC0_CONTROL_REG)) 350a9602490SRasesh Mody 351a9602490SRasesh Mody /* 352a9602490SRasesh Mody * Name semaphore registers based on usage 353a9602490SRasesh Mody */ 354a9602490SRasesh Mody #define BFA_IOC0_HBEAT_REG HOST_SEM0_INFO_REG 355a9602490SRasesh Mody #define BFA_IOC0_STATE_REG HOST_SEM1_INFO_REG 356a9602490SRasesh Mody #define BFA_IOC1_HBEAT_REG HOST_SEM2_INFO_REG 357a9602490SRasesh Mody #define BFA_IOC1_STATE_REG HOST_SEM3_INFO_REG 358a9602490SRasesh Mody #define BFA_FW_USE_COUNT HOST_SEM4_INFO_REG 359a9602490SRasesh Mody #define BFA_IOC_FAIL_SYNC HOST_SEM5_INFO_REG 360a9602490SRasesh Mody 361a9602490SRasesh Mody /* 362a9602490SRasesh Mody * CT2 semaphore register locations changed 363a9602490SRasesh Mody */ 364a9602490SRasesh Mody #define CT2_BFA_IOC0_HBEAT_REG CT2_HOST_SEM0_INFO_REG 365a9602490SRasesh Mody #define CT2_BFA_IOC0_STATE_REG CT2_HOST_SEM1_INFO_REG 366a9602490SRasesh Mody #define CT2_BFA_IOC1_HBEAT_REG CT2_HOST_SEM2_INFO_REG 367a9602490SRasesh Mody #define CT2_BFA_IOC1_STATE_REG CT2_HOST_SEM3_INFO_REG 368a9602490SRasesh Mody #define CT2_BFA_FW_USE_COUNT CT2_HOST_SEM4_INFO_REG 369a9602490SRasesh Mody #define CT2_BFA_IOC_FAIL_SYNC CT2_HOST_SEM5_INFO_REG 370a9602490SRasesh Mody 371a9602490SRasesh Mody #define CPE_Q_NUM(__fn, __q) (((__fn) << 2) + (__q)) 372a9602490SRasesh Mody #define RME_Q_NUM(__fn, __q) (((__fn) << 2) + (__q)) 373a9602490SRasesh Mody 374a9602490SRasesh Mody /* 375a9602490SRasesh Mody * And corresponding host interrupt status bit field defines 376a9602490SRasesh Mody */ 377a9602490SRasesh Mody #define __HFN_INT_CPE_Q0 0x00000001U 378a9602490SRasesh Mody #define __HFN_INT_CPE_Q1 0x00000002U 379a9602490SRasesh Mody #define __HFN_INT_CPE_Q2 0x00000004U 380a9602490SRasesh Mody #define __HFN_INT_CPE_Q3 0x00000008U 381a9602490SRasesh Mody #define __HFN_INT_CPE_Q4 0x00000010U 382a9602490SRasesh Mody #define __HFN_INT_CPE_Q5 0x00000020U 383a9602490SRasesh Mody #define __HFN_INT_CPE_Q6 0x00000040U 384a9602490SRasesh Mody #define __HFN_INT_CPE_Q7 0x00000080U 385a9602490SRasesh Mody #define __HFN_INT_RME_Q0 0x00000100U 386a9602490SRasesh Mody #define __HFN_INT_RME_Q1 0x00000200U 387a9602490SRasesh Mody #define __HFN_INT_RME_Q2 0x00000400U 388a9602490SRasesh Mody #define __HFN_INT_RME_Q3 0x00000800U 389a9602490SRasesh Mody #define __HFN_INT_RME_Q4 0x00001000U 390a9602490SRasesh Mody #define __HFN_INT_RME_Q5 0x00002000U 391a9602490SRasesh Mody #define __HFN_INT_RME_Q6 0x00004000U 392a9602490SRasesh Mody #define __HFN_INT_RME_Q7 0x00008000U 393a9602490SRasesh Mody #define __HFN_INT_ERR_EMC 0x00010000U 394a9602490SRasesh Mody #define __HFN_INT_ERR_LPU0 0x00020000U 395a9602490SRasesh Mody #define __HFN_INT_ERR_LPU1 0x00040000U 396a9602490SRasesh Mody #define __HFN_INT_ERR_PSS 0x00080000U 397a9602490SRasesh Mody #define __HFN_INT_MBOX_LPU0 0x00100000U 398a9602490SRasesh Mody #define __HFN_INT_MBOX_LPU1 0x00200000U 399a9602490SRasesh Mody #define __HFN_INT_MBOX1_LPU0 0x00400000U 400a9602490SRasesh Mody #define __HFN_INT_MBOX1_LPU1 0x00800000U 401a9602490SRasesh Mody #define __HFN_INT_LL_HALT 0x01000000U 402a9602490SRasesh Mody #define __HFN_INT_CPE_MASK 0x000000ffU 403a9602490SRasesh Mody #define __HFN_INT_RME_MASK 0x0000ff00U 404a9602490SRasesh Mody #define __HFN_INT_ERR_MASK \ 405a9602490SRasesh Mody (__HFN_INT_ERR_EMC | __HFN_INT_ERR_LPU0 | __HFN_INT_ERR_LPU1 | \ 406a9602490SRasesh Mody __HFN_INT_ERR_PSS | __HFN_INT_LL_HALT) 407a9602490SRasesh Mody #define __HFN_INT_FN0_MASK \ 408a9602490SRasesh Mody (__HFN_INT_CPE_Q0 | __HFN_INT_CPE_Q1 | __HFN_INT_CPE_Q2 | \ 409a9602490SRasesh Mody __HFN_INT_CPE_Q3 | __HFN_INT_RME_Q0 | __HFN_INT_RME_Q1 | \ 410a9602490SRasesh Mody __HFN_INT_RME_Q2 | __HFN_INT_RME_Q3 | __HFN_INT_MBOX_LPU0) 411a9602490SRasesh Mody #define __HFN_INT_FN1_MASK \ 412a9602490SRasesh Mody (__HFN_INT_CPE_Q4 | __HFN_INT_CPE_Q5 | __HFN_INT_CPE_Q6 | \ 413a9602490SRasesh Mody __HFN_INT_CPE_Q7 | __HFN_INT_RME_Q4 | __HFN_INT_RME_Q5 | \ 414a9602490SRasesh Mody __HFN_INT_RME_Q6 | __HFN_INT_RME_Q7 | __HFN_INT_MBOX_LPU1) 415a9602490SRasesh Mody 416a9602490SRasesh Mody /* 417a9602490SRasesh Mody * Host interrupt status defines for 1860 418a9602490SRasesh Mody */ 419a9602490SRasesh Mody #define __HFN_INT_MBOX_LPU0_CT2 0x00010000U 420a9602490SRasesh Mody #define __HFN_INT_MBOX_LPU1_CT2 0x00020000U 421a9602490SRasesh Mody #define __HFN_INT_ERR_PSS_CT2 0x00040000U 422a9602490SRasesh Mody #define __HFN_INT_ERR_LPU0_CT2 0x00080000U 423a9602490SRasesh Mody #define __HFN_INT_ERR_LPU1_CT2 0x00100000U 424a9602490SRasesh Mody #define __HFN_INT_CPQ_HALT_CT2 0x00200000U 425a9602490SRasesh Mody #define __HFN_INT_ERR_WGN_CT2 0x00400000U 426a9602490SRasesh Mody #define __HFN_INT_ERR_LEHRX_CT2 0x00800000U 427a9602490SRasesh Mody #define __HFN_INT_ERR_LEHTX_CT2 0x01000000U 428a9602490SRasesh Mody #define __HFN_INT_ERR_MASK_CT2 \ 429a9602490SRasesh Mody (__HFN_INT_ERR_PSS_CT2 | __HFN_INT_ERR_LPU0_CT2 | \ 430a9602490SRasesh Mody __HFN_INT_ERR_LPU1_CT2 | __HFN_INT_CPQ_HALT_CT2 | \ 431a9602490SRasesh Mody __HFN_INT_ERR_WGN_CT2 | __HFN_INT_ERR_LEHRX_CT2 | \ 432a9602490SRasesh Mody __HFN_INT_ERR_LEHTX_CT2) 433a9602490SRasesh Mody #define __HFN_INT_FN0_MASK_CT2 \ 434a9602490SRasesh Mody (__HFN_INT_CPE_Q0 | __HFN_INT_CPE_Q1 | __HFN_INT_CPE_Q2 | \ 435a9602490SRasesh Mody __HFN_INT_CPE_Q3 | __HFN_INT_RME_Q0 | __HFN_INT_RME_Q1 | \ 436a9602490SRasesh Mody __HFN_INT_RME_Q2 | __HFN_INT_RME_Q3 | __HFN_INT_MBOX_LPU0_CT2) 437a9602490SRasesh Mody #define __HFN_INT_FN1_MASK_CT2 \ 438a9602490SRasesh Mody (__HFN_INT_CPE_Q4 | __HFN_INT_CPE_Q5 | __HFN_INT_CPE_Q6 | \ 439a9602490SRasesh Mody __HFN_INT_CPE_Q7 | __HFN_INT_RME_Q4 | __HFN_INT_RME_Q5 | \ 440a9602490SRasesh Mody __HFN_INT_RME_Q6 | __HFN_INT_RME_Q7 | __HFN_INT_MBOX_LPU1_CT2) 441a9602490SRasesh Mody 442a9602490SRasesh Mody /* 443a9602490SRasesh Mody * asic memory map. 444a9602490SRasesh Mody */ 445a9602490SRasesh Mody #define PSS_SMEM_PAGE_START 0x8000 446a9602490SRasesh Mody #define PSS_SMEM_PGNUM(_pg0, _ma) ((_pg0) + ((_ma) >> 15)) 447a9602490SRasesh Mody #define PSS_SMEM_PGOFF(_ma) ((_ma) & 0x7fff) 448a9602490SRasesh Mody 449a9602490SRasesh Mody #endif /* __BFI_REG_H__ */ 450