1a2fbb9eaSEliezer Tamir /* bnx2x.h: Broadcom Everest network driver. 2a2fbb9eaSEliezer Tamir * 3247fa82bSYuval Mintz * Copyright (c) 2007-2013 Broadcom Corporation 4a2fbb9eaSEliezer Tamir * 5a2fbb9eaSEliezer Tamir * This program is free software; you can redistribute it and/or modify 6a2fbb9eaSEliezer Tamir * it under the terms of the GNU General Public License as published by 7a2fbb9eaSEliezer Tamir * the Free Software Foundation. 8a2fbb9eaSEliezer Tamir * 924e3fcefSEilon Greenstein * Maintained by: Eilon Greenstein <eilong@broadcom.com> 1024e3fcefSEilon Greenstein * Written by: Eliezer Tamir 11a2fbb9eaSEliezer Tamir * Based on code from Michael Chan's bnx2 driver 12a2fbb9eaSEliezer Tamir */ 13a2fbb9eaSEliezer Tamir 14a2fbb9eaSEliezer Tamir #ifndef BNX2X_H 15a2fbb9eaSEliezer Tamir #define BNX2X_H 16290ca2bbSAriel Elior 17290ca2bbSAriel Elior #include <linux/pci.h> 18ec6ba945SVladislav Zolotarov #include <linux/netdevice.h> 19b7f080cfSAlexey Dobriyan #include <linux/dma-mapping.h> 20ec6ba945SVladislav Zolotarov #include <linux/types.h> 21290ca2bbSAriel Elior #include <linux/pci_regs.h> 22a2fbb9eaSEliezer Tamir 2334f80b04SEilon Greenstein /* compilation time flags */ 2434f80b04SEilon Greenstein 2534f80b04SEilon Greenstein /* define this to make the driver freeze on error to allow getting debug info 2634f80b04SEilon Greenstein * (you will need to reboot afterwards) */ 2734f80b04SEilon Greenstein /* #define BNX2X_STOP_ON_ERROR */ 2834f80b04SEilon Greenstein 2926f26b3aSDmitry Kravkov #define DRV_MODULE_VERSION "1.78.17-0" 3026f26b3aSDmitry Kravkov #define DRV_MODULE_RELDATE "2013/04/11" 31de0c62dbSDmitry Kravkov #define BNX2X_BC_VER 0x040200 32de0c62dbSDmitry Kravkov 33785b9b1aSShmulik Ravid #if defined(CONFIG_DCB) 3498507672SShmulik Ravid #define BCM_DCBNL 35785b9b1aSShmulik Ravid #endif 36b475d78fSYuval Mintz 37b475d78fSYuval Mintz #include "bnx2x_hsi.h" 38b475d78fSYuval Mintz 395d1e859cSDmitry Kravkov #include "../cnic_if.h" 401ac218c8SVladislav Zolotarov 4155c11941SMerav Sicron #define BNX2X_MIN_MSIX_VEC_CNT(bp) ((bp)->min_msix_vec_cnt) 421ac218c8SVladislav Zolotarov 4301cd4528SEilon Greenstein #include <linux/mdio.h> 44619c5cb6SVlad Zolotarov 45359d8b15SEilon Greenstein #include "bnx2x_reg.h" 46359d8b15SEilon Greenstein #include "bnx2x_fw_defs.h" 472e499d3cSBarak Witkowski #include "bnx2x_mfw_req.h" 48359d8b15SEilon Greenstein #include "bnx2x_link.h" 49619c5cb6SVlad Zolotarov #include "bnx2x_sp.h" 50e4901ddeSVladislav Zolotarov #include "bnx2x_dcb.h" 516c719d00SDmitry Kravkov #include "bnx2x_stats.h" 52be1f1ffaSAriel Elior #include "bnx2x_vfpf.h" 53359d8b15SEilon Greenstein 541ab4434cSAriel Elior enum bnx2x_int_mode { 551ab4434cSAriel Elior BNX2X_INT_MODE_MSIX, 561ab4434cSAriel Elior BNX2X_INT_MODE_INTX, 571ab4434cSAriel Elior BNX2X_INT_MODE_MSI 581ab4434cSAriel Elior }; 591ab4434cSAriel Elior 60a2fbb9eaSEliezer Tamir /* error/debug prints */ 61a2fbb9eaSEliezer Tamir 62a2fbb9eaSEliezer Tamir #define DRV_MODULE_NAME "bnx2x" 63a2fbb9eaSEliezer Tamir 64a2fbb9eaSEliezer Tamir /* for messages that are currently off */ 6551c1a580SMerav Sicron #define BNX2X_MSG_OFF 0x0 6651c1a580SMerav Sicron #define BNX2X_MSG_MCP 0x0010000 /* was: NETIF_MSG_HW */ 6751c1a580SMerav Sicron #define BNX2X_MSG_STATS 0x0020000 /* was: NETIF_MSG_TIMER */ 6851c1a580SMerav Sicron #define BNX2X_MSG_NVM 0x0040000 /* was: NETIF_MSG_HW */ 6951c1a580SMerav Sicron #define BNX2X_MSG_DMAE 0x0080000 /* was: NETIF_MSG_HW */ 7051c1a580SMerav Sicron #define BNX2X_MSG_SP 0x0100000 /* was: NETIF_MSG_INTR */ 7151c1a580SMerav Sicron #define BNX2X_MSG_FP 0x0200000 /* was: NETIF_MSG_INTR */ 7251c1a580SMerav Sicron #define BNX2X_MSG_IOV 0x0800000 7351c1a580SMerav Sicron #define BNX2X_MSG_IDLE 0x2000000 /* used for idle check*/ 7451c1a580SMerav Sicron #define BNX2X_MSG_ETHTOOL 0x4000000 7551c1a580SMerav Sicron #define BNX2X_MSG_DCB 0x8000000 76a2fbb9eaSEliezer Tamir 77a2fbb9eaSEliezer Tamir /* regular debug print */ 78f1deab50SJoe Perches #define DP(__mask, fmt, ...) \ 797995c64eSJoe Perches do { \ 8051c1a580SMerav Sicron if (unlikely(bp->msg_enable & (__mask))) \ 81f1deab50SJoe Perches pr_notice("[%s:%d(%s)]" fmt, \ 827995c64eSJoe Perches __func__, __LINE__, \ 837995c64eSJoe Perches bp->dev ? (bp->dev->name) : "?", \ 84f1deab50SJoe Perches ##__VA_ARGS__); \ 8534f80b04SEilon Greenstein } while (0) 8634f80b04SEilon Greenstein 87f1deab50SJoe Perches #define DP_CONT(__mask, fmt, ...) \ 88619c5cb6SVlad Zolotarov do { \ 8951c1a580SMerav Sicron if (unlikely(bp->msg_enable & (__mask))) \ 90f1deab50SJoe Perches pr_cont(fmt, ##__VA_ARGS__); \ 91619c5cb6SVlad Zolotarov } while (0) 92619c5cb6SVlad Zolotarov 9334f80b04SEilon Greenstein /* errors debug print */ 94f1deab50SJoe Perches #define BNX2X_DBG_ERR(fmt, ...) \ 957995c64eSJoe Perches do { \ 9651c1a580SMerav Sicron if (unlikely(netif_msg_probe(bp))) \ 97f1deab50SJoe Perches pr_err("[%s:%d(%s)]" fmt, \ 987995c64eSJoe Perches __func__, __LINE__, \ 997995c64eSJoe Perches bp->dev ? (bp->dev->name) : "?", \ 100f1deab50SJoe Perches ##__VA_ARGS__); \ 101a2fbb9eaSEliezer Tamir } while (0) 102a2fbb9eaSEliezer Tamir 103a2fbb9eaSEliezer Tamir /* for errors (never masked) */ 104f1deab50SJoe Perches #define BNX2X_ERR(fmt, ...) \ 1057995c64eSJoe Perches do { \ 106f1deab50SJoe Perches pr_err("[%s:%d(%s)]" fmt, \ 1077995c64eSJoe Perches __func__, __LINE__, \ 1087995c64eSJoe Perches bp->dev ? (bp->dev->name) : "?", \ 109f1deab50SJoe Perches ##__VA_ARGS__); \ 110f1410647SEliezer Tamir } while (0) 111f1410647SEliezer Tamir 112f1deab50SJoe Perches #define BNX2X_ERROR(fmt, ...) \ 113f1deab50SJoe Perches pr_err("[%s:%d]" fmt, __func__, __LINE__, ##__VA_ARGS__) 114cdaa7cb8SVladislav Zolotarov 115a2fbb9eaSEliezer Tamir /* before we have a dev->name use dev_info() */ 116f1deab50SJoe Perches #define BNX2X_DEV_INFO(fmt, ...) \ 1177995c64eSJoe Perches do { \ 11851c1a580SMerav Sicron if (unlikely(netif_msg_probe(bp))) \ 119f1deab50SJoe Perches dev_info(&bp->pdev->dev, fmt, ##__VA_ARGS__); \ 120a2fbb9eaSEliezer Tamir } while (0) 121a2fbb9eaSEliezer Tamir 122ca9bdb9bSYuval Mintz /* Error handling */ 123ca9bdb9bSYuval Mintz void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int); 124a2fbb9eaSEliezer Tamir #ifdef BNX2X_STOP_ON_ERROR 125f1deab50SJoe Perches #define bnx2x_panic() \ 126f1deab50SJoe Perches do { \ 127a2fbb9eaSEliezer Tamir bp->panic = 1; \ 128a2fbb9eaSEliezer Tamir BNX2X_ERR("driver assert\n"); \ 129823e1d90SYuval Mintz bnx2x_panic_dump(bp, true); \ 130a2fbb9eaSEliezer Tamir } while (0) 131a2fbb9eaSEliezer Tamir #else 132f1deab50SJoe Perches #define bnx2x_panic() \ 133f1deab50SJoe Perches do { \ 134e3553b29SEilon Greenstein bp->panic = 1; \ 135a2fbb9eaSEliezer Tamir BNX2X_ERR("driver assert\n"); \ 136823e1d90SYuval Mintz bnx2x_panic_dump(bp, false); \ 137a2fbb9eaSEliezer Tamir } while (0) 138a2fbb9eaSEliezer Tamir #endif 139a2fbb9eaSEliezer Tamir 140523224a3SDmitry Kravkov #define bnx2x_mc_addr(ha) ((ha)->addr) 1416e30dd4eSVladislav Zolotarov #define bnx2x_uc_addr(ha) ((ha)->addr) 142a2fbb9eaSEliezer Tamir 1432de67439SYuval Mintz #define U64_LO(x) ((u32)(((u64)(x)) & 0xffffffff)) 1442de67439SYuval Mintz #define U64_HI(x) ((u32)(((u64)(x)) >> 32)) 14534f80b04SEilon Greenstein #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo)) 146a2fbb9eaSEliezer Tamir 147523224a3SDmitry Kravkov #define REG_ADDR(bp, offset) ((bp->regview) + (offset)) 148a2fbb9eaSEliezer Tamir 149a2fbb9eaSEliezer Tamir #define REG_RD(bp, offset) readl(REG_ADDR(bp, offset)) 150a2fbb9eaSEliezer Tamir #define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset)) 151523224a3SDmitry Kravkov #define REG_RD16(bp, offset) readw(REG_ADDR(bp, offset)) 152a2fbb9eaSEliezer Tamir 153a2fbb9eaSEliezer Tamir #define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset)) 154a2fbb9eaSEliezer Tamir #define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset)) 155a2fbb9eaSEliezer Tamir #define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset)) 156a2fbb9eaSEliezer Tamir 157a2fbb9eaSEliezer Tamir #define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset) 158a2fbb9eaSEliezer Tamir #define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val) 159a2fbb9eaSEliezer Tamir 160c18487eeSYaniv Rosner #define REG_RD_DMAE(bp, offset, valp, len32) \ 161c18487eeSYaniv Rosner do { \ 162c18487eeSYaniv Rosner bnx2x_read_dmae(bp, offset, len32);\ 163573f2035SEilon Greenstein memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \ 164c18487eeSYaniv Rosner } while (0) 165c18487eeSYaniv Rosner 16634f80b04SEilon Greenstein #define REG_WR_DMAE(bp, offset, valp, len32) \ 167a2fbb9eaSEliezer Tamir do { \ 168573f2035SEilon Greenstein memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \ 169a2fbb9eaSEliezer Tamir bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \ 170a2fbb9eaSEliezer Tamir offset, len32); \ 171a2fbb9eaSEliezer Tamir } while (0) 172a2fbb9eaSEliezer Tamir 173523224a3SDmitry Kravkov #define REG_WR_DMAE_LEN(bp, offset, valp, len32) \ 174523224a3SDmitry Kravkov REG_WR_DMAE(bp, offset, valp, len32) 175523224a3SDmitry Kravkov 1763359fcedSVladislav Zolotarov #define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \ 177573f2035SEilon Greenstein do { \ 178573f2035SEilon Greenstein memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \ 179573f2035SEilon Greenstein bnx2x_write_big_buf_wb(bp, addr, len32); \ 180573f2035SEilon Greenstein } while (0) 181573f2035SEilon Greenstein 18234f80b04SEilon Greenstein #define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \ 18334f80b04SEilon Greenstein offsetof(struct shmem_region, field)) 18434f80b04SEilon Greenstein #define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field)) 18534f80b04SEilon Greenstein #define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val) 186a2fbb9eaSEliezer Tamir 1872691d51dSEilon Greenstein #define SHMEM2_ADDR(bp, field) (bp->common.shmem2_base + \ 1882691d51dSEilon Greenstein offsetof(struct shmem2_region, field)) 1892691d51dSEilon Greenstein #define SHMEM2_RD(bp, field) REG_RD(bp, SHMEM2_ADDR(bp, field)) 1902691d51dSEilon Greenstein #define SHMEM2_WR(bp, field, val) REG_WR(bp, SHMEM2_ADDR(bp, field), val) 191523224a3SDmitry Kravkov #define MF_CFG_ADDR(bp, field) (bp->common.mf_cfg_base + \ 192523224a3SDmitry Kravkov offsetof(struct mf_cfg, field)) 193f2e0899fSDmitry Kravkov #define MF2_CFG_ADDR(bp, field) (bp->common.mf2_cfg_base + \ 194f2e0899fSDmitry Kravkov offsetof(struct mf2_cfg, field)) 1952691d51dSEilon Greenstein 196523224a3SDmitry Kravkov #define MF_CFG_RD(bp, field) REG_RD(bp, MF_CFG_ADDR(bp, field)) 197523224a3SDmitry Kravkov #define MF_CFG_WR(bp, field, val) REG_WR(bp,\ 198523224a3SDmitry Kravkov MF_CFG_ADDR(bp, field), (val)) 199f2e0899fSDmitry Kravkov #define MF2_CFG_RD(bp, field) REG_RD(bp, MF2_CFG_ADDR(bp, field)) 200f85582f8SDmitry Kravkov 201f2e0899fSDmitry Kravkov #define SHMEM2_HAS(bp, field) ((bp)->common.shmem2_base && \ 202f2e0899fSDmitry Kravkov (SHMEM2_RD((bp), size) > \ 203f2e0899fSDmitry Kravkov offsetof(struct shmem2_region, field))) 20472fd0718SVladislav Zolotarov 205345b5d52SEilon Greenstein #define EMAC_RD(bp, reg) REG_RD(bp, emac_base + reg) 2063196a88aSEilon Greenstein #define EMAC_WR(bp, reg, val) REG_WR(bp, emac_base + reg, val) 207a2fbb9eaSEliezer Tamir 208523224a3SDmitry Kravkov /* SP SB indices */ 209523224a3SDmitry Kravkov 210523224a3SDmitry Kravkov /* General SP events - stats query, cfc delete, etc */ 211523224a3SDmitry Kravkov #define HC_SP_INDEX_ETH_DEF_CONS 3 212523224a3SDmitry Kravkov 213523224a3SDmitry Kravkov /* EQ completions */ 214523224a3SDmitry Kravkov #define HC_SP_INDEX_EQ_CONS 7 215523224a3SDmitry Kravkov 216ec6ba945SVladislav Zolotarov /* FCoE L2 connection completions */ 217ec6ba945SVladislav Zolotarov #define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS 6 218ec6ba945SVladislav Zolotarov #define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS 4 219523224a3SDmitry Kravkov /* iSCSI L2 */ 220523224a3SDmitry Kravkov #define HC_SP_INDEX_ETH_ISCSI_CQ_CONS 5 221523224a3SDmitry Kravkov #define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS 1 222523224a3SDmitry Kravkov 223ec6ba945SVladislav Zolotarov /* Special clients parameters */ 224ec6ba945SVladislav Zolotarov 225ec6ba945SVladislav Zolotarov /* SB indices */ 226ec6ba945SVladislav Zolotarov /* FCoE L2 */ 227ec6ba945SVladislav Zolotarov #define BNX2X_FCOE_L2_RX_INDEX \ 228ec6ba945SVladislav Zolotarov (&bp->def_status_blk->sp_sb.\ 229ec6ba945SVladislav Zolotarov index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS]) 230ec6ba945SVladislav Zolotarov 231ec6ba945SVladislav Zolotarov #define BNX2X_FCOE_L2_TX_INDEX \ 232ec6ba945SVladislav Zolotarov (&bp->def_status_blk->sp_sb.\ 233ec6ba945SVladislav Zolotarov index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS]) 234ec6ba945SVladislav Zolotarov 235523224a3SDmitry Kravkov /** 236523224a3SDmitry Kravkov * CIDs and CLIDs: 237523224a3SDmitry Kravkov * CLIDs below is a CLID for func 0, then the CLID for other 238523224a3SDmitry Kravkov * functions will be calculated by the formula: 239523224a3SDmitry Kravkov * 240523224a3SDmitry Kravkov * FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X 241523224a3SDmitry Kravkov * 242523224a3SDmitry Kravkov */ 2431805b2f0SDavid S. Miller enum { 2441805b2f0SDavid S. Miller BNX2X_ISCSI_ETH_CL_ID_IDX, 2451805b2f0SDavid S. Miller BNX2X_FCOE_ETH_CL_ID_IDX, 2461805b2f0SDavid S. Miller BNX2X_MAX_CNIC_ETH_CL_ID_IDX, 2471805b2f0SDavid S. Miller }; 248523224a3SDmitry Kravkov 24937ae41a9SMerav Sicron #define BNX2X_CNIC_START_ETH_CID(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) *\ 25037ae41a9SMerav Sicron (bp)->max_cos) 2511805b2f0SDavid S. Miller /* iSCSI L2 */ 25237ae41a9SMerav Sicron #define BNX2X_ISCSI_ETH_CID(bp) (BNX2X_CNIC_START_ETH_CID(bp)) 253ec6ba945SVladislav Zolotarov /* FCoE L2 */ 25437ae41a9SMerav Sicron #define BNX2X_FCOE_ETH_CID(bp) (BNX2X_CNIC_START_ETH_CID(bp) + 1) 255ec6ba945SVladislav Zolotarov 25655c11941SMerav Sicron #define CNIC_SUPPORT(bp) ((bp)->cnic_support) 25755c11941SMerav Sicron #define CNIC_ENABLED(bp) ((bp)->cnic_enabled) 25855c11941SMerav Sicron #define CNIC_LOADED(bp) ((bp)->cnic_loaded) 25955c11941SMerav Sicron #define FCOE_INIT(bp) ((bp)->fcoe_init) 260523224a3SDmitry Kravkov 26172fd0718SVladislav Zolotarov #define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \ 26272fd0718SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR 26372fd0718SVladislav Zolotarov 264523224a3SDmitry Kravkov #define SM_RX_ID 0 265523224a3SDmitry Kravkov #define SM_TX_ID 1 266a2fbb9eaSEliezer Tamir 2676383c0b3SAriel Elior /* defines for multiple tx priority indices */ 2686383c0b3SAriel Elior #define FIRST_TX_ONLY_COS_INDEX 1 2696383c0b3SAriel Elior #define FIRST_TX_COS_INDEX 0 270a2fbb9eaSEliezer Tamir 2716383c0b3SAriel Elior /* rules for calculating the cids of tx-only connections */ 27265565884SMerav Sicron #define CID_TO_FP(cid, bp) ((cid) % BNX2X_NUM_NON_CNIC_QUEUES(bp)) 27365565884SMerav Sicron #define CID_COS_TO_TX_ONLY_CID(cid, cos, bp) \ 27465565884SMerav Sicron (cid + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp)) 2756383c0b3SAriel Elior 2766383c0b3SAriel Elior /* fp index inside class of service range */ 27765565884SMerav Sicron #define FP_COS_TO_TXQ(fp, cos, bp) \ 27865565884SMerav Sicron ((fp)->index + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp)) 2796383c0b3SAriel Elior 28065565884SMerav Sicron /* Indexes for transmission queues array: 28165565884SMerav Sicron * txdata for RSS i CoS j is at location i + (j * num of RSS) 28265565884SMerav Sicron * txdata for FCoE (if exist) is at location max cos * num of RSS 28365565884SMerav Sicron * txdata for FWD (if exist) is one location after FCoE 28465565884SMerav Sicron * txdata for OOO (if exist) is one location after FWD 2856383c0b3SAriel Elior */ 28665565884SMerav Sicron enum { 28765565884SMerav Sicron FCOE_TXQ_IDX_OFFSET, 28865565884SMerav Sicron FWD_TXQ_IDX_OFFSET, 28965565884SMerav Sicron OOO_TXQ_IDX_OFFSET, 29065565884SMerav Sicron }; 29165565884SMerav Sicron #define MAX_ETH_TXQ_IDX(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) * (bp)->max_cos) 29265565884SMerav Sicron #define FCOE_TXQ_IDX(bp) (MAX_ETH_TXQ_IDX(bp) + FCOE_TXQ_IDX_OFFSET) 2936383c0b3SAriel Elior 2946383c0b3SAriel Elior /* fast path */ 295e52fcb24SEric Dumazet /* 296e52fcb24SEric Dumazet * This driver uses new build_skb() API : 297e52fcb24SEric Dumazet * RX ring buffer contains pointer to kmalloc() data only, 298e52fcb24SEric Dumazet * skb are built only after Hardware filled the frame. 299e52fcb24SEric Dumazet */ 300a2fbb9eaSEliezer Tamir struct sw_rx_bd { 301e52fcb24SEric Dumazet u8 *data; 3021a983142SFUJITA Tomonori DEFINE_DMA_UNMAP_ADDR(mapping); 303a2fbb9eaSEliezer Tamir }; 304a2fbb9eaSEliezer Tamir 305a2fbb9eaSEliezer Tamir struct sw_tx_bd { 306a2fbb9eaSEliezer Tamir struct sk_buff *skb; 307a2fbb9eaSEliezer Tamir u16 first_bd; 308ca00392cSEilon Greenstein u8 flags; 309ca00392cSEilon Greenstein /* Set on the first BD descriptor when there is a split BD */ 310ca00392cSEilon Greenstein #define BNX2X_TSO_SPLIT_BD (1<<0) 311a2fbb9eaSEliezer Tamir }; 312a2fbb9eaSEliezer Tamir 3137a9b2557SVladislav Zolotarov struct sw_rx_page { 3147a9b2557SVladislav Zolotarov struct page *page; 3151a983142SFUJITA Tomonori DEFINE_DMA_UNMAP_ADDR(mapping); 3167a9b2557SVladislav Zolotarov }; 3177a9b2557SVladislav Zolotarov 318ca00392cSEilon Greenstein union db_prod { 319ca00392cSEilon Greenstein struct doorbell_set_prod data; 320ca00392cSEilon Greenstein u32 raw; 321ca00392cSEilon Greenstein }; 322ca00392cSEilon Greenstein 3238decf868SDavid S. Miller /* dropless fc FW/HW related params */ 3248decf868SDavid S. Miller #define BRB_SIZE(bp) (CHIP_IS_E3(bp) ? 1024 : 512) 3258decf868SDavid S. Miller #define MAX_AGG_QS(bp) (CHIP_IS_E1(bp) ? \ 3268decf868SDavid S. Miller ETH_MAX_AGGREGATION_QUEUES_E1 :\ 3278decf868SDavid S. Miller ETH_MAX_AGGREGATION_QUEUES_E1H_E2) 3288decf868SDavid S. Miller #define FW_DROP_LEVEL(bp) (3 + MAX_SPQ_PENDING + MAX_AGG_QS(bp)) 3298decf868SDavid S. Miller #define FW_PREFETCH_CNT 16 3308decf868SDavid S. Miller #define DROPLESS_FC_HEADROOM 100 3317a9b2557SVladislav Zolotarov 3327a9b2557SVladislav Zolotarov /* MC hsi */ 3337a9b2557SVladislav Zolotarov #define BCM_PAGE_SHIFT 12 3347a9b2557SVladislav Zolotarov #define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT) 3357a9b2557SVladislav Zolotarov #define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1)) 3367a9b2557SVladislav Zolotarov #define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK) 3377a9b2557SVladislav Zolotarov 3387a9b2557SVladislav Zolotarov #define PAGES_PER_SGE_SHIFT 0 3397a9b2557SVladislav Zolotarov #define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT) 3404f40f2cbSEilon Greenstein #define SGE_PAGE_SIZE PAGE_SIZE 3414f40f2cbSEilon Greenstein #define SGE_PAGE_SHIFT PAGE_SHIFT 3425b6402d1SEilon Greenstein #define SGE_PAGE_ALIGN(addr) PAGE_ALIGN((typeof(PAGE_SIZE))(addr)) 3438d9ac297SAriel Elior #define SGE_PAGES (SGE_PAGE_SIZE * PAGES_PER_SGE) 3448d9ac297SAriel Elior #define TPA_AGG_SIZE min_t(u32, (min_t(u32, 8, MAX_SKB_FRAGS) * \ 3458d9ac297SAriel Elior SGE_PAGES), 0xffff) 3467a9b2557SVladislav Zolotarov 3477a9b2557SVladislav Zolotarov /* SGE ring related macros */ 3487a9b2557SVladislav Zolotarov #define NUM_RX_SGE_PAGES 2 3497a9b2557SVladislav Zolotarov #define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge)) 3508decf868SDavid S. Miller #define NEXT_PAGE_SGE_DESC_CNT 2 3518decf868SDavid S. Miller #define MAX_RX_SGE_CNT (RX_SGE_CNT - NEXT_PAGE_SGE_DESC_CNT) 35233471629SEilon Greenstein /* RX_SGE_CNT is promised to be a power of 2 */ 3537a9b2557SVladislav Zolotarov #define RX_SGE_MASK (RX_SGE_CNT - 1) 3547a9b2557SVladislav Zolotarov #define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES) 3557a9b2557SVladislav Zolotarov #define MAX_RX_SGE (NUM_RX_SGE - 1) 3567a9b2557SVladislav Zolotarov #define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \ 3578decf868SDavid S. Miller (MAX_RX_SGE_CNT - 1)) ? \ 3588decf868SDavid S. Miller (x) + 1 + NEXT_PAGE_SGE_DESC_CNT : \ 3598decf868SDavid S. Miller (x) + 1) 3607a9b2557SVladislav Zolotarov #define RX_SGE(x) ((x) & MAX_RX_SGE) 3617a9b2557SVladislav Zolotarov 3628decf868SDavid S. Miller /* 3638decf868SDavid S. Miller * Number of required SGEs is the sum of two: 3648decf868SDavid S. Miller * 1. Number of possible opened aggregations (next packet for 36516a5fd92SYuval Mintz * these aggregations will probably consume SGE immediately) 3668decf868SDavid S. Miller * 2. Rest of BRB blocks divided by 2 (block will consume new SGE only 3678decf868SDavid S. Miller * after placement on BD for new TPA aggregation) 3688decf868SDavid S. Miller * 3698decf868SDavid S. Miller * Takes into account NEXT_PAGE_SGE_DESC_CNT "next" elements on each page 3708decf868SDavid S. Miller */ 3718decf868SDavid S. Miller #define NUM_SGE_REQ (MAX_AGG_QS(bp) + \ 3728decf868SDavid S. Miller (BRB_SIZE(bp) - MAX_AGG_QS(bp)) / 2) 3738decf868SDavid S. Miller #define NUM_SGE_PG_REQ ((NUM_SGE_REQ + MAX_RX_SGE_CNT - 1) / \ 3748decf868SDavid S. Miller MAX_RX_SGE_CNT) 3758decf868SDavid S. Miller #define SGE_TH_LO(bp) (NUM_SGE_REQ + \ 3768decf868SDavid S. Miller NUM_SGE_PG_REQ * NEXT_PAGE_SGE_DESC_CNT) 3778decf868SDavid S. Miller #define SGE_TH_HI(bp) (SGE_TH_LO(bp) + DROPLESS_FC_HEADROOM) 3788decf868SDavid S. Miller 379619c5cb6SVlad Zolotarov /* Manipulate a bit vector defined as an array of u64 */ 380619c5cb6SVlad Zolotarov 3817a9b2557SVladislav Zolotarov /* Number of bits in one sge_mask array element */ 382619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_SZ 64 383619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_SHIFT 6 384619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_MASK ((u64)BIT_VEC64_ELEM_SZ - 1) 385619c5cb6SVlad Zolotarov 386619c5cb6SVlad Zolotarov #define __BIT_VEC64_SET_BIT(el, bit) \ 387619c5cb6SVlad Zolotarov do { \ 388619c5cb6SVlad Zolotarov el = ((el) | ((u64)0x1 << (bit))); \ 389619c5cb6SVlad Zolotarov } while (0) 390619c5cb6SVlad Zolotarov 391619c5cb6SVlad Zolotarov #define __BIT_VEC64_CLEAR_BIT(el, bit) \ 392619c5cb6SVlad Zolotarov do { \ 393619c5cb6SVlad Zolotarov el = ((el) & (~((u64)0x1 << (bit)))); \ 394619c5cb6SVlad Zolotarov } while (0) 395619c5cb6SVlad Zolotarov 396619c5cb6SVlad Zolotarov #define BIT_VEC64_SET_BIT(vec64, idx) \ 397619c5cb6SVlad Zolotarov __BIT_VEC64_SET_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \ 398619c5cb6SVlad Zolotarov (idx) & BIT_VEC64_ELEM_MASK) 399619c5cb6SVlad Zolotarov 400619c5cb6SVlad Zolotarov #define BIT_VEC64_CLEAR_BIT(vec64, idx) \ 401619c5cb6SVlad Zolotarov __BIT_VEC64_CLEAR_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \ 402619c5cb6SVlad Zolotarov (idx) & BIT_VEC64_ELEM_MASK) 403619c5cb6SVlad Zolotarov 404619c5cb6SVlad Zolotarov #define BIT_VEC64_TEST_BIT(vec64, idx) \ 405619c5cb6SVlad Zolotarov (((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT] >> \ 406619c5cb6SVlad Zolotarov ((idx) & BIT_VEC64_ELEM_MASK)) & 0x1) 4077a9b2557SVladislav Zolotarov 4087a9b2557SVladislav Zolotarov /* Creates a bitmask of all ones in less significant bits. 4097a9b2557SVladislav Zolotarov idx - index of the most significant bit in the created mask */ 410619c5cb6SVlad Zolotarov #define BIT_VEC64_ONES_MASK(idx) \ 411619c5cb6SVlad Zolotarov (((u64)0x1 << (((idx) & BIT_VEC64_ELEM_MASK) + 1)) - 1) 412619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_ONE_MASK ((u64)(~0)) 413619c5cb6SVlad Zolotarov 414619c5cb6SVlad Zolotarov /*******************************************************/ 415619c5cb6SVlad Zolotarov 4167a9b2557SVladislav Zolotarov /* Number of u64 elements in SGE mask array */ 417b3637827SDmitry Kravkov #define RX_SGE_MASK_LEN (NUM_RX_SGE / BIT_VEC64_ELEM_SZ) 4187a9b2557SVladislav Zolotarov #define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1) 4197a9b2557SVladislav Zolotarov #define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK) 4207a9b2557SVladislav Zolotarov 421523224a3SDmitry Kravkov union host_hc_status_block { 422523224a3SDmitry Kravkov /* pointer to fp status block e1x */ 423523224a3SDmitry Kravkov struct host_hc_status_block_e1x *e1x_sb; 424f2e0899fSDmitry Kravkov /* pointer to fp status block e2 */ 425f2e0899fSDmitry Kravkov struct host_hc_status_block_e2 *e2_sb; 426523224a3SDmitry Kravkov }; 4277a9b2557SVladislav Zolotarov 428619c5cb6SVlad Zolotarov struct bnx2x_agg_info { 429619c5cb6SVlad Zolotarov /* 430e52fcb24SEric Dumazet * First aggregation buffer is a data buffer, the following - are pages. 431e52fcb24SEric Dumazet * We will preallocate the data buffer for each aggregation when 432619c5cb6SVlad Zolotarov * we open the interface and will replace the BD at the consumer 433619c5cb6SVlad Zolotarov * with this one when we receive the TPA_START CQE in order to 434619c5cb6SVlad Zolotarov * keep the Rx BD ring consistent. 435619c5cb6SVlad Zolotarov */ 436619c5cb6SVlad Zolotarov struct sw_rx_bd first_buf; 437619c5cb6SVlad Zolotarov u8 tpa_state; 438619c5cb6SVlad Zolotarov #define BNX2X_TPA_START 1 439619c5cb6SVlad Zolotarov #define BNX2X_TPA_STOP 2 440619c5cb6SVlad Zolotarov #define BNX2X_TPA_ERROR 3 441619c5cb6SVlad Zolotarov u8 placement_offset; 442619c5cb6SVlad Zolotarov u16 parsing_flags; 443619c5cb6SVlad Zolotarov u16 vlan_tag; 444619c5cb6SVlad Zolotarov u16 len_on_bd; 445e52fcb24SEric Dumazet u32 rxhash; 446a334b5fbSEric Dumazet bool l4_rxhash; 447621b4d66SDmitry Kravkov u16 gro_size; 448621b4d66SDmitry Kravkov u16 full_page; 449619c5cb6SVlad Zolotarov }; 450619c5cb6SVlad Zolotarov 451619c5cb6SVlad Zolotarov #define Q_STATS_OFFSET32(stat_name) \ 452619c5cb6SVlad Zolotarov (offsetof(struct bnx2x_eth_q_stats, stat_name) / 4) 453619c5cb6SVlad Zolotarov 4546383c0b3SAriel Elior struct bnx2x_fp_txdata { 4556383c0b3SAriel Elior 4566383c0b3SAriel Elior struct sw_tx_bd *tx_buf_ring; 4576383c0b3SAriel Elior 4586383c0b3SAriel Elior union eth_tx_bd_types *tx_desc_ring; 4596383c0b3SAriel Elior dma_addr_t tx_desc_mapping; 4606383c0b3SAriel Elior 4616383c0b3SAriel Elior u32 cid; 4626383c0b3SAriel Elior 4636383c0b3SAriel Elior union db_prod tx_db; 4646383c0b3SAriel Elior 4656383c0b3SAriel Elior u16 tx_pkt_prod; 4666383c0b3SAriel Elior u16 tx_pkt_cons; 4676383c0b3SAriel Elior u16 tx_bd_prod; 4686383c0b3SAriel Elior u16 tx_bd_cons; 4696383c0b3SAriel Elior 4706383c0b3SAriel Elior unsigned long tx_pkt; 4716383c0b3SAriel Elior 4726383c0b3SAriel Elior __le16 *tx_cons_sb; 4736383c0b3SAriel Elior 4746383c0b3SAriel Elior int txq_index; 47565565884SMerav Sicron struct bnx2x_fastpath *parent_fp; 47665565884SMerav Sicron int tx_ring_size; 4776383c0b3SAriel Elior }; 4786383c0b3SAriel Elior 479621b4d66SDmitry Kravkov enum bnx2x_tpa_mode_t { 480621b4d66SDmitry Kravkov TPA_MODE_LRO, 481621b4d66SDmitry Kravkov TPA_MODE_GRO 482621b4d66SDmitry Kravkov }; 483621b4d66SDmitry Kravkov 484a2fbb9eaSEliezer Tamir struct bnx2x_fastpath { 485619c5cb6SVlad Zolotarov struct bnx2x *bp; /* parent */ 486a2fbb9eaSEliezer Tamir 487a2fbb9eaSEliezer Tamir struct napi_struct napi; 4888f20aa57SDmitry Kravkov 489e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL 4908f20aa57SDmitry Kravkov unsigned int state; 4918f20aa57SDmitry Kravkov #define BNX2X_FP_STATE_IDLE 0 4928f20aa57SDmitry Kravkov #define BNX2X_FP_STATE_NAPI (1 << 0) /* NAPI owns this FP */ 4938f20aa57SDmitry Kravkov #define BNX2X_FP_STATE_POLL (1 << 1) /* poll owns this FP */ 4948f20aa57SDmitry Kravkov #define BNX2X_FP_STATE_NAPI_YIELD (1 << 2) /* NAPI yielded this FP */ 4958f20aa57SDmitry Kravkov #define BNX2X_FP_STATE_POLL_YIELD (1 << 3) /* poll yielded this FP */ 4968f20aa57SDmitry Kravkov #define BNX2X_FP_YIELD (BNX2X_FP_STATE_NAPI_YIELD | BNX2X_FP_STATE_POLL_YIELD) 4978f20aa57SDmitry Kravkov #define BNX2X_FP_LOCKED (BNX2X_FP_STATE_NAPI | BNX2X_FP_STATE_POLL) 4988f20aa57SDmitry Kravkov #define BNX2X_FP_USER_PEND (BNX2X_FP_STATE_POLL | BNX2X_FP_STATE_POLL_YIELD) 4998f20aa57SDmitry Kravkov /* protect state */ 5008f20aa57SDmitry Kravkov spinlock_t lock; 501e0d1095aSCong Wang #endif /* CONFIG_NET_RX_BUSY_POLL */ 5028f20aa57SDmitry Kravkov 503523224a3SDmitry Kravkov union host_hc_status_block status_blk; 50416a5fd92SYuval Mintz /* chip independent shortcuts into sb structure */ 505523224a3SDmitry Kravkov __le16 *sb_index_values; 506523224a3SDmitry Kravkov __le16 *sb_running_index; 50716a5fd92SYuval Mintz /* chip independent shortcut into rx_prods_offset memory */ 508523224a3SDmitry Kravkov u32 ustorm_rx_prods_offset; 509523224a3SDmitry Kravkov 510a8c94b91SVladislav Zolotarov u32 rx_buf_size; 511d46d132cSEric Dumazet u32 rx_frag_size; /* 0 if kmalloced(), or rx_buf_size + NET_SKB_PAD */ 512a2fbb9eaSEliezer Tamir dma_addr_t status_blk_mapping; 513a2fbb9eaSEliezer Tamir 514621b4d66SDmitry Kravkov enum bnx2x_tpa_mode_t mode; 515621b4d66SDmitry Kravkov 5166383c0b3SAriel Elior u8 max_cos; /* actual number of active tx coses */ 51765565884SMerav Sicron struct bnx2x_fp_txdata *txdata_ptr[BNX2X_MULTI_TX_COS]; 518a2fbb9eaSEliezer Tamir 5197a9b2557SVladislav Zolotarov struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */ 5207a9b2557SVladislav Zolotarov struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */ 521a2fbb9eaSEliezer Tamir 522a2fbb9eaSEliezer Tamir struct eth_rx_bd *rx_desc_ring; 523a2fbb9eaSEliezer Tamir dma_addr_t rx_desc_mapping; 524a2fbb9eaSEliezer Tamir 525a2fbb9eaSEliezer Tamir union eth_rx_cqe *rx_comp_ring; 526a2fbb9eaSEliezer Tamir dma_addr_t rx_comp_mapping; 527a2fbb9eaSEliezer Tamir 5287a9b2557SVladislav Zolotarov /* SGE ring */ 5297a9b2557SVladislav Zolotarov struct eth_rx_sge *rx_sge_ring; 5307a9b2557SVladislav Zolotarov dma_addr_t rx_sge_mapping; 5317a9b2557SVladislav Zolotarov 5327a9b2557SVladislav Zolotarov u64 sge_mask[RX_SGE_MASK_LEN]; 5337a9b2557SVladislav Zolotarov 534619c5cb6SVlad Zolotarov u32 cid; 535a2fbb9eaSEliezer Tamir 5366383c0b3SAriel Elior __le16 fp_hc_idx; 5376383c0b3SAriel Elior 53834f80b04SEilon Greenstein u8 index; /* number in fp array */ 539f233cafeSDmitry Kravkov u8 rx_queue; /* index for skb_record */ 54034f80b04SEilon Greenstein u8 cl_id; /* eth client id */ 541523224a3SDmitry Kravkov u8 cl_qzone_id; 542523224a3SDmitry Kravkov u8 fw_sb_id; /* status block number in FW */ 543523224a3SDmitry Kravkov u8 igu_sb_id; /* status block number in HW */ 544a2fbb9eaSEliezer Tamir 545a2fbb9eaSEliezer Tamir u16 rx_bd_prod; 546a2fbb9eaSEliezer Tamir u16 rx_bd_cons; 547a2fbb9eaSEliezer Tamir u16 rx_comp_prod; 548a2fbb9eaSEliezer Tamir u16 rx_comp_cons; 5497a9b2557SVladislav Zolotarov u16 rx_sge_prod; 5507a9b2557SVladislav Zolotarov /* The last maximal completed SGE */ 5517a9b2557SVladislav Zolotarov u16 last_max_sge; 5524781bfadSEilon Greenstein __le16 *rx_cons_sb; 5536383c0b3SAriel Elior unsigned long rx_pkt, 55466e855f3SYitchak Gertner rx_calls; 555ab6ad5a4SEilon Greenstein 5567a9b2557SVladislav Zolotarov /* TPA related */ 55715192a8cSBarak Witkowski struct bnx2x_agg_info *tpa_info; 5587a9b2557SVladislav Zolotarov u8 disable_tpa; 5597a9b2557SVladislav Zolotarov #ifdef BNX2X_STOP_ON_ERROR 5607a9b2557SVladislav Zolotarov u64 tpa_queue_used; 5617a9b2557SVladislav Zolotarov #endif 562ca00392cSEilon Greenstein /* The size is calculated using the following: 563ca00392cSEilon Greenstein sizeof name field from netdev structure + 564ca00392cSEilon Greenstein 4 ('-Xx-' string) + 565ca00392cSEilon Greenstein 4 (for the digits and to make it DWORD aligned) */ 566ca00392cSEilon Greenstein #define FP_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8) 567ca00392cSEilon Greenstein char name[FP_NAME_SIZE]; 568a2fbb9eaSEliezer Tamir }; 569a2fbb9eaSEliezer Tamir 57015192a8cSBarak Witkowski #define bnx2x_fp(bp, nr, var) ((bp)->fp[(nr)].var) 57115192a8cSBarak Witkowski #define bnx2x_sp_obj(bp, fp) ((bp)->sp_objs[(fp)->index]) 57215192a8cSBarak Witkowski #define bnx2x_fp_stats(bp, fp) (&((bp)->fp_stats[(fp)->index])) 57315192a8cSBarak Witkowski #define bnx2x_fp_qstats(bp, fp) (&((bp)->fp_stats[(fp)->index].eth_q_stats)) 574a8c94b91SVladislav Zolotarov 575e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL 5768f20aa57SDmitry Kravkov static inline void bnx2x_fp_init_lock(struct bnx2x_fastpath *fp) 5778f20aa57SDmitry Kravkov { 5788f20aa57SDmitry Kravkov spin_lock_init(&fp->lock); 5798f20aa57SDmitry Kravkov fp->state = BNX2X_FP_STATE_IDLE; 5808f20aa57SDmitry Kravkov } 5818f20aa57SDmitry Kravkov 5828f20aa57SDmitry Kravkov /* called from the device poll routine to get ownership of a FP */ 5838f20aa57SDmitry Kravkov static inline bool bnx2x_fp_lock_napi(struct bnx2x_fastpath *fp) 5848f20aa57SDmitry Kravkov { 5858f20aa57SDmitry Kravkov bool rc = true; 5868f20aa57SDmitry Kravkov 5878f20aa57SDmitry Kravkov spin_lock(&fp->lock); 5888f20aa57SDmitry Kravkov if (fp->state & BNX2X_FP_LOCKED) { 5898f20aa57SDmitry Kravkov WARN_ON(fp->state & BNX2X_FP_STATE_NAPI); 5908f20aa57SDmitry Kravkov fp->state |= BNX2X_FP_STATE_NAPI_YIELD; 5918f20aa57SDmitry Kravkov rc = false; 5928f20aa57SDmitry Kravkov } else { 5938f20aa57SDmitry Kravkov /* we don't care if someone yielded */ 5948f20aa57SDmitry Kravkov fp->state = BNX2X_FP_STATE_NAPI; 5958f20aa57SDmitry Kravkov } 5968f20aa57SDmitry Kravkov spin_unlock(&fp->lock); 5978f20aa57SDmitry Kravkov return rc; 5988f20aa57SDmitry Kravkov } 5998f20aa57SDmitry Kravkov 6008f20aa57SDmitry Kravkov /* returns true is someone tried to get the FP while napi had it */ 6018f20aa57SDmitry Kravkov static inline bool bnx2x_fp_unlock_napi(struct bnx2x_fastpath *fp) 6028f20aa57SDmitry Kravkov { 6038f20aa57SDmitry Kravkov bool rc = false; 6048f20aa57SDmitry Kravkov 6058f20aa57SDmitry Kravkov spin_lock(&fp->lock); 6068f20aa57SDmitry Kravkov WARN_ON(fp->state & 6078f20aa57SDmitry Kravkov (BNX2X_FP_STATE_POLL | BNX2X_FP_STATE_NAPI_YIELD)); 6088f20aa57SDmitry Kravkov 6098f20aa57SDmitry Kravkov if (fp->state & BNX2X_FP_STATE_POLL_YIELD) 6108f20aa57SDmitry Kravkov rc = true; 6118f20aa57SDmitry Kravkov fp->state = BNX2X_FP_STATE_IDLE; 6128f20aa57SDmitry Kravkov spin_unlock(&fp->lock); 6138f20aa57SDmitry Kravkov return rc; 6148f20aa57SDmitry Kravkov } 6158f20aa57SDmitry Kravkov 6168f20aa57SDmitry Kravkov /* called from bnx2x_low_latency_poll() */ 6178f20aa57SDmitry Kravkov static inline bool bnx2x_fp_lock_poll(struct bnx2x_fastpath *fp) 6188f20aa57SDmitry Kravkov { 6198f20aa57SDmitry Kravkov bool rc = true; 6208f20aa57SDmitry Kravkov 6218f20aa57SDmitry Kravkov spin_lock_bh(&fp->lock); 6228f20aa57SDmitry Kravkov if ((fp->state & BNX2X_FP_LOCKED)) { 6238f20aa57SDmitry Kravkov fp->state |= BNX2X_FP_STATE_POLL_YIELD; 6248f20aa57SDmitry Kravkov rc = false; 6258f20aa57SDmitry Kravkov } else { 6268f20aa57SDmitry Kravkov /* preserve yield marks */ 6278f20aa57SDmitry Kravkov fp->state |= BNX2X_FP_STATE_POLL; 6288f20aa57SDmitry Kravkov } 6298f20aa57SDmitry Kravkov spin_unlock_bh(&fp->lock); 6308f20aa57SDmitry Kravkov return rc; 6318f20aa57SDmitry Kravkov } 6328f20aa57SDmitry Kravkov 6338f20aa57SDmitry Kravkov /* returns true if someone tried to get the FP while it was locked */ 6348f20aa57SDmitry Kravkov static inline bool bnx2x_fp_unlock_poll(struct bnx2x_fastpath *fp) 6358f20aa57SDmitry Kravkov { 6368f20aa57SDmitry Kravkov bool rc = false; 6378f20aa57SDmitry Kravkov 6388f20aa57SDmitry Kravkov spin_lock_bh(&fp->lock); 6398f20aa57SDmitry Kravkov WARN_ON(fp->state & BNX2X_FP_STATE_NAPI); 6408f20aa57SDmitry Kravkov 6418f20aa57SDmitry Kravkov if (fp->state & BNX2X_FP_STATE_POLL_YIELD) 6428f20aa57SDmitry Kravkov rc = true; 6438f20aa57SDmitry Kravkov fp->state = BNX2X_FP_STATE_IDLE; 6448f20aa57SDmitry Kravkov spin_unlock_bh(&fp->lock); 6458f20aa57SDmitry Kravkov return rc; 6468f20aa57SDmitry Kravkov } 6478f20aa57SDmitry Kravkov 6488f20aa57SDmitry Kravkov /* true if a socket is polling, even if it did not get the lock */ 6498f20aa57SDmitry Kravkov static inline bool bnx2x_fp_ll_polling(struct bnx2x_fastpath *fp) 6508f20aa57SDmitry Kravkov { 6518f20aa57SDmitry Kravkov WARN_ON(!(fp->state & BNX2X_FP_LOCKED)); 6528f20aa57SDmitry Kravkov return fp->state & BNX2X_FP_USER_PEND; 6538f20aa57SDmitry Kravkov } 6548f20aa57SDmitry Kravkov #else 6558f20aa57SDmitry Kravkov static inline void bnx2x_fp_init_lock(struct bnx2x_fastpath *fp) 6568f20aa57SDmitry Kravkov { 6578f20aa57SDmitry Kravkov } 6588f20aa57SDmitry Kravkov 6598f20aa57SDmitry Kravkov static inline bool bnx2x_fp_lock_napi(struct bnx2x_fastpath *fp) 6608f20aa57SDmitry Kravkov { 6618f20aa57SDmitry Kravkov return true; 6628f20aa57SDmitry Kravkov } 6638f20aa57SDmitry Kravkov 6648f20aa57SDmitry Kravkov static inline bool bnx2x_fp_unlock_napi(struct bnx2x_fastpath *fp) 6658f20aa57SDmitry Kravkov { 6668f20aa57SDmitry Kravkov return false; 6678f20aa57SDmitry Kravkov } 6688f20aa57SDmitry Kravkov 6698f20aa57SDmitry Kravkov static inline bool bnx2x_fp_lock_poll(struct bnx2x_fastpath *fp) 6708f20aa57SDmitry Kravkov { 6718f20aa57SDmitry Kravkov return false; 6728f20aa57SDmitry Kravkov } 6738f20aa57SDmitry Kravkov 6748f20aa57SDmitry Kravkov static inline bool bnx2x_fp_unlock_poll(struct bnx2x_fastpath *fp) 6758f20aa57SDmitry Kravkov { 6768f20aa57SDmitry Kravkov return false; 6778f20aa57SDmitry Kravkov } 6788f20aa57SDmitry Kravkov 6798f20aa57SDmitry Kravkov static inline bool bnx2x_fp_ll_polling(struct bnx2x_fastpath *fp) 6808f20aa57SDmitry Kravkov { 6818f20aa57SDmitry Kravkov return false; 6828f20aa57SDmitry Kravkov } 683e0d1095aSCong Wang #endif /* CONFIG_NET_RX_BUSY_POLL */ 6848f20aa57SDmitry Kravkov 685a8c94b91SVladislav Zolotarov /* Use 2500 as a mini-jumbo MTU for FCoE */ 686a8c94b91SVladislav Zolotarov #define BNX2X_FCOE_MINI_JUMBO_MTU 2500 687a8c94b91SVladislav Zolotarov 68865565884SMerav Sicron #define FCOE_IDX_OFFSET 0 68965565884SMerav Sicron 69065565884SMerav Sicron #define FCOE_IDX(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) + \ 69165565884SMerav Sicron FCOE_IDX_OFFSET) 69265565884SMerav Sicron #define bnx2x_fcoe_fp(bp) (&bp->fp[FCOE_IDX(bp)]) 693ec6ba945SVladislav Zolotarov #define bnx2x_fcoe(bp, var) (bnx2x_fcoe_fp(bp)->var) 69415192a8cSBarak Witkowski #define bnx2x_fcoe_inner_sp_obj(bp) (&bp->sp_objs[FCOE_IDX(bp)]) 69515192a8cSBarak Witkowski #define bnx2x_fcoe_sp_obj(bp, var) (bnx2x_fcoe_inner_sp_obj(bp)->var) 6966383c0b3SAriel Elior #define bnx2x_fcoe_tx(bp, var) (bnx2x_fcoe_fp(bp)-> \ 69765565884SMerav Sicron txdata_ptr[FIRST_TX_COS_INDEX] \ 69865565884SMerav Sicron ->var) 699619c5cb6SVlad Zolotarov 70055c11941SMerav Sicron #define IS_ETH_FP(fp) ((fp)->index < BNX2X_NUM_ETH_QUEUES((fp)->bp)) 70155c11941SMerav Sicron #define IS_FCOE_FP(fp) ((fp)->index == FCOE_IDX((fp)->bp)) 70265565884SMerav Sicron #define IS_FCOE_IDX(idx) ((idx) == FCOE_IDX(bp)) 7037a9b2557SVladislav Zolotarov 7047a9b2557SVladislav Zolotarov /* MC hsi */ 7057a9b2557SVladislav Zolotarov #define MAX_FETCH_BD 13 /* HW max BDs per packet */ 7067a9b2557SVladislav Zolotarov #define RX_COPY_THRESH 92 7077a9b2557SVladislav Zolotarov 7087a9b2557SVladislav Zolotarov #define NUM_TX_RINGS 16 709ca00392cSEilon Greenstein #define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types)) 7108decf868SDavid S. Miller #define NEXT_PAGE_TX_DESC_CNT 1 7118decf868SDavid S. Miller #define MAX_TX_DESC_CNT (TX_DESC_CNT - NEXT_PAGE_TX_DESC_CNT) 7127a9b2557SVladislav Zolotarov #define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS) 7137a9b2557SVladislav Zolotarov #define MAX_TX_BD (NUM_TX_BD - 1) 7147a9b2557SVladislav Zolotarov #define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2) 7157a9b2557SVladislav Zolotarov #define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \ 7168decf868SDavid S. Miller (MAX_TX_DESC_CNT - 1)) ? \ 7178decf868SDavid S. Miller (x) + 1 + NEXT_PAGE_TX_DESC_CNT : \ 7188decf868SDavid S. Miller (x) + 1) 7197a9b2557SVladislav Zolotarov #define TX_BD(x) ((x) & MAX_TX_BD) 7207a9b2557SVladislav Zolotarov #define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT) 7217a9b2557SVladislav Zolotarov 7227df2dc6bSDmitry Kravkov /* number of NEXT_PAGE descriptors may be required during placement */ 7237df2dc6bSDmitry Kravkov #define NEXT_CNT_PER_TX_PKT(bds) \ 7247df2dc6bSDmitry Kravkov (((bds) + MAX_TX_DESC_CNT - 1) / \ 7257df2dc6bSDmitry Kravkov MAX_TX_DESC_CNT * NEXT_PAGE_TX_DESC_CNT) 7267df2dc6bSDmitry Kravkov /* max BDs per tx packet w/o next_pages: 7277df2dc6bSDmitry Kravkov * START_BD - describes packed 7287df2dc6bSDmitry Kravkov * START_BD(splitted) - includes unpaged data segment for GSO 7297df2dc6bSDmitry Kravkov * PARSING_BD - for TSO and CSUM data 730a848ade4SDmitry Kravkov * PARSING_BD2 - for encapsulation data 73116a5fd92SYuval Mintz * Frag BDs - describes pages for frags 7327df2dc6bSDmitry Kravkov */ 733a848ade4SDmitry Kravkov #define BDS_PER_TX_PKT 4 7347df2dc6bSDmitry Kravkov #define MAX_BDS_PER_TX_PKT (MAX_SKB_FRAGS + BDS_PER_TX_PKT) 7357df2dc6bSDmitry Kravkov /* max BDs per tx packet including next pages */ 7367df2dc6bSDmitry Kravkov #define MAX_DESC_PER_TX_PKT (MAX_BDS_PER_TX_PKT + \ 7377df2dc6bSDmitry Kravkov NEXT_CNT_PER_TX_PKT(MAX_BDS_PER_TX_PKT)) 7387df2dc6bSDmitry Kravkov 7397a9b2557SVladislav Zolotarov /* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */ 7407a9b2557SVladislav Zolotarov #define NUM_RX_RINGS 8 7417a9b2557SVladislav Zolotarov #define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd)) 7428decf868SDavid S. Miller #define NEXT_PAGE_RX_DESC_CNT 2 7438decf868SDavid S. Miller #define MAX_RX_DESC_CNT (RX_DESC_CNT - NEXT_PAGE_RX_DESC_CNT) 7447a9b2557SVladislav Zolotarov #define RX_DESC_MASK (RX_DESC_CNT - 1) 7457a9b2557SVladislav Zolotarov #define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS) 7467a9b2557SVladislav Zolotarov #define MAX_RX_BD (NUM_RX_BD - 1) 7477a9b2557SVladislav Zolotarov #define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2) 7488decf868SDavid S. Miller 7498decf868SDavid S. Miller /* dropless fc calculations for BDs 7508decf868SDavid S. Miller * 7518decf868SDavid S. Miller * Number of BDs should as number of buffers in BRB: 7528decf868SDavid S. Miller * Low threshold takes into account NEXT_PAGE_RX_DESC_CNT 7538decf868SDavid S. Miller * "next" elements on each page 7548decf868SDavid S. Miller */ 7558decf868SDavid S. Miller #define NUM_BD_REQ BRB_SIZE(bp) 7568decf868SDavid S. Miller #define NUM_BD_PG_REQ ((NUM_BD_REQ + MAX_RX_DESC_CNT - 1) / \ 7578decf868SDavid S. Miller MAX_RX_DESC_CNT) 7588decf868SDavid S. Miller #define BD_TH_LO(bp) (NUM_BD_REQ + \ 7598decf868SDavid S. Miller NUM_BD_PG_REQ * NEXT_PAGE_RX_DESC_CNT + \ 7608decf868SDavid S. Miller FW_DROP_LEVEL(bp)) 7618decf868SDavid S. Miller #define BD_TH_HI(bp) (BD_TH_LO(bp) + DROPLESS_FC_HEADROOM) 7628decf868SDavid S. Miller 7638decf868SDavid S. Miller #define MIN_RX_AVAIL ((bp)->dropless_fc ? BD_TH_HI(bp) + 128 : 128) 764619c5cb6SVlad Zolotarov 765619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_TPA_HW (CHIP_IS_E1(bp) ? \ 766619c5cb6SVlad Zolotarov ETH_MIN_RX_CQES_WITH_TPA_E1 : \ 767619c5cb6SVlad Zolotarov ETH_MIN_RX_CQES_WITH_TPA_E1H_E2) 768619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_NONTPA_HW ETH_MIN_RX_CQES_WITHOUT_TPA 769619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_TPA (max_t(u32, MIN_RX_SIZE_TPA_HW, MIN_RX_AVAIL)) 770619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_NONTPA (max_t(u32, MIN_RX_SIZE_NONTPA_HW,\ 771619c5cb6SVlad Zolotarov MIN_RX_AVAIL)) 772619c5cb6SVlad Zolotarov 7737a9b2557SVladislav Zolotarov #define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \ 7748decf868SDavid S. Miller (MAX_RX_DESC_CNT - 1)) ? \ 7758decf868SDavid S. Miller (x) + 1 + NEXT_PAGE_RX_DESC_CNT : \ 7768decf868SDavid S. Miller (x) + 1) 7777a9b2557SVladislav Zolotarov #define RX_BD(x) ((x) & MAX_RX_BD) 7787a9b2557SVladislav Zolotarov 779619c5cb6SVlad Zolotarov /* 780619c5cb6SVlad Zolotarov * As long as CQE is X times bigger than BD entry we have to allocate X times 781619c5cb6SVlad Zolotarov * more pages for CQ ring in order to keep it balanced with BD ring 782619c5cb6SVlad Zolotarov */ 783619c5cb6SVlad Zolotarov #define CQE_BD_REL (sizeof(union eth_rx_cqe) / sizeof(struct eth_rx_bd)) 784619c5cb6SVlad Zolotarov #define NUM_RCQ_RINGS (NUM_RX_RINGS * CQE_BD_REL) 7857a9b2557SVladislav Zolotarov #define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe)) 7868decf868SDavid S. Miller #define NEXT_PAGE_RCQ_DESC_CNT 1 7878decf868SDavid S. Miller #define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - NEXT_PAGE_RCQ_DESC_CNT) 7887a9b2557SVladislav Zolotarov #define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS) 7897a9b2557SVladislav Zolotarov #define MAX_RCQ_BD (NUM_RCQ_BD - 1) 7907a9b2557SVladislav Zolotarov #define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2) 7917a9b2557SVladislav Zolotarov #define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \ 7928decf868SDavid S. Miller (MAX_RCQ_DESC_CNT - 1)) ? \ 7938decf868SDavid S. Miller (x) + 1 + NEXT_PAGE_RCQ_DESC_CNT : \ 7948decf868SDavid S. Miller (x) + 1) 7957a9b2557SVladislav Zolotarov #define RCQ_BD(x) ((x) & MAX_RCQ_BD) 7967a9b2557SVladislav Zolotarov 7978decf868SDavid S. Miller /* dropless fc calculations for RCQs 7988decf868SDavid S. Miller * 7998decf868SDavid S. Miller * Number of RCQs should be as number of buffers in BRB: 8008decf868SDavid S. Miller * Low threshold takes into account NEXT_PAGE_RCQ_DESC_CNT 8018decf868SDavid S. Miller * "next" elements on each page 8028decf868SDavid S. Miller */ 8038decf868SDavid S. Miller #define NUM_RCQ_REQ BRB_SIZE(bp) 8048decf868SDavid S. Miller #define NUM_RCQ_PG_REQ ((NUM_BD_REQ + MAX_RCQ_DESC_CNT - 1) / \ 8058decf868SDavid S. Miller MAX_RCQ_DESC_CNT) 8068decf868SDavid S. Miller #define RCQ_TH_LO(bp) (NUM_RCQ_REQ + \ 8078decf868SDavid S. Miller NUM_RCQ_PG_REQ * NEXT_PAGE_RCQ_DESC_CNT + \ 8088decf868SDavid S. Miller FW_DROP_LEVEL(bp)) 8098decf868SDavid S. Miller #define RCQ_TH_HI(bp) (RCQ_TH_LO(bp) + DROPLESS_FC_HEADROOM) 8108decf868SDavid S. Miller 81133471629SEilon Greenstein /* This is needed for determining of last_max */ 81234f80b04SEilon Greenstein #define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b)) 813619c5cb6SVlad Zolotarov #define SUB_S32(a, b) (s32)((s32)(a) - (s32)(b)) 81434f80b04SEilon Greenstein 815619c5cb6SVlad Zolotarov #define BNX2X_SWCID_SHIFT 17 816619c5cb6SVlad Zolotarov #define BNX2X_SWCID_MASK ((0x1 << BNX2X_SWCID_SHIFT) - 1) 8177a9b2557SVladislav Zolotarov 8187a9b2557SVladislav Zolotarov /* used on a CID received from the HW */ 819619c5cb6SVlad Zolotarov #define SW_CID(x) (le32_to_cpu(x) & BNX2X_SWCID_MASK) 8207a9b2557SVladislav Zolotarov #define CQE_CMD(x) (le32_to_cpu(x) >> \ 8217a9b2557SVladislav Zolotarov COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT) 8227a9b2557SVladislav Zolotarov 823bb2a0f7aSYitchak Gertner #define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \ 824bb2a0f7aSYitchak Gertner le32_to_cpu((bd)->addr_lo)) 825bb2a0f7aSYitchak Gertner #define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes)) 826bb2a0f7aSYitchak Gertner 827523224a3SDmitry Kravkov #define BNX2X_DB_MIN_SHIFT 3 /* 8 bytes */ 828523224a3SDmitry Kravkov #define BNX2X_DB_SHIFT 7 /* 128 bytes*/ 829619c5cb6SVlad Zolotarov #if (BNX2X_DB_SHIFT < BNX2X_DB_MIN_SHIFT) 830619c5cb6SVlad Zolotarov #error "Min DB doorbell stride is 8" 831619c5cb6SVlad Zolotarov #endif 8327a9b2557SVladislav Zolotarov #define DPM_TRIGER_TYPE 0x40 8337a9b2557SVladislav Zolotarov #define DOORBELL(bp, cid, val) \ 8347a9b2557SVladislav Zolotarov do { \ 835523224a3SDmitry Kravkov writel((u32)(val), bp->doorbells + (bp->db_size * (cid)) + \ 8367a9b2557SVladislav Zolotarov DPM_TRIGER_TYPE); \ 8377a9b2557SVladislav Zolotarov } while (0) 8387a9b2557SVladislav Zolotarov 8397a9b2557SVladislav Zolotarov /* TX CSUM helpers */ 8407a9b2557SVladislav Zolotarov #define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \ 8417a9b2557SVladislav Zolotarov skb->csum_offset) 8427a9b2557SVladislav Zolotarov #define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \ 8437a9b2557SVladislav Zolotarov skb->csum_offset)) 8447a9b2557SVladislav Zolotarov 84591226790SDmitry Kravkov #define pbd_tcp_flags(tcp_hdr) (ntohl(tcp_flag_word(tcp_hdr))>>16 & 0xff) 8467a9b2557SVladislav Zolotarov 8477a9b2557SVladislav Zolotarov #define XMIT_PLAIN 0 848a848ade4SDmitry Kravkov #define XMIT_CSUM_V4 (1 << 0) 849a848ade4SDmitry Kravkov #define XMIT_CSUM_V6 (1 << 1) 850a848ade4SDmitry Kravkov #define XMIT_CSUM_TCP (1 << 2) 851a848ade4SDmitry Kravkov #define XMIT_GSO_V4 (1 << 3) 852a848ade4SDmitry Kravkov #define XMIT_GSO_V6 (1 << 4) 853a848ade4SDmitry Kravkov #define XMIT_CSUM_ENC_V4 (1 << 5) 854a848ade4SDmitry Kravkov #define XMIT_CSUM_ENC_V6 (1 << 6) 855a848ade4SDmitry Kravkov #define XMIT_GSO_ENC_V4 (1 << 7) 856a848ade4SDmitry Kravkov #define XMIT_GSO_ENC_V6 (1 << 8) 8577a9b2557SVladislav Zolotarov 858a848ade4SDmitry Kravkov #define XMIT_CSUM_ENC (XMIT_CSUM_ENC_V4 | XMIT_CSUM_ENC_V6) 859a848ade4SDmitry Kravkov #define XMIT_GSO_ENC (XMIT_GSO_ENC_V4 | XMIT_GSO_ENC_V6) 8607a9b2557SVladislav Zolotarov 861a848ade4SDmitry Kravkov #define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6 | XMIT_CSUM_ENC) 862a848ade4SDmitry Kravkov #define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6 | XMIT_GSO_ENC) 8637a9b2557SVladislav Zolotarov 86434f80b04SEilon Greenstein /* stuff added to make the code fit 80Col */ 86534f80b04SEilon Greenstein #define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE) 866619c5cb6SVlad Zolotarov #define CQE_TYPE_START(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_START_AGG) 867619c5cb6SVlad Zolotarov #define CQE_TYPE_STOP(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_STOP_AGG) 868619c5cb6SVlad Zolotarov #define CQE_TYPE_SLOW(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_RAMROD) 869619c5cb6SVlad Zolotarov #define CQE_TYPE_FAST(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_FASTPATH) 8707a9b2557SVladislav Zolotarov 8711adcd8beSEilon Greenstein #define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG 8721adcd8beSEilon Greenstein 873052a38e0SEilon Greenstein #define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \ 874052a38e0SEilon Greenstein (((le16_to_cpu(flags) & \ 875052a38e0SEilon Greenstein PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \ 876052a38e0SEilon Greenstein PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \ 877052a38e0SEilon Greenstein == PRS_FLAG_OVERETH_IPV4) 8787a9b2557SVladislav Zolotarov #define BNX2X_RX_SUM_FIX(cqe) \ 879052a38e0SEilon Greenstein BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags) 8807a9b2557SVladislav Zolotarov 881619c5cb6SVlad Zolotarov #define FP_USB_FUNC_OFF \ 882619c5cb6SVlad Zolotarov offsetof(struct cstorm_status_block_u, func) 883619c5cb6SVlad Zolotarov #define FP_CSB_FUNC_OFF \ 884619c5cb6SVlad Zolotarov offsetof(struct cstorm_status_block_c, func) 885619c5cb6SVlad Zolotarov 8868decf868SDavid S. Miller #define HC_INDEX_ETH_RX_CQ_CONS 1 887619c5cb6SVlad Zolotarov 8888decf868SDavid S. Miller #define HC_INDEX_OOO_TX_CQ_CONS 4 8898decf868SDavid S. Miller 8908decf868SDavid S. Miller #define HC_INDEX_ETH_TX_CQ_CONS_COS0 5 8918decf868SDavid S. Miller 8928decf868SDavid S. Miller #define HC_INDEX_ETH_TX_CQ_CONS_COS1 6 8938decf868SDavid S. Miller 8948decf868SDavid S. Miller #define HC_INDEX_ETH_TX_CQ_CONS_COS2 7 895619c5cb6SVlad Zolotarov 8966383c0b3SAriel Elior #define HC_INDEX_ETH_FIRST_TX_CQ_CONS HC_INDEX_ETH_TX_CQ_CONS_COS0 8976383c0b3SAriel Elior 89834f80b04SEilon Greenstein #define BNX2X_RX_SB_INDEX \ 899619c5cb6SVlad Zolotarov (&fp->sb_index_values[HC_INDEX_ETH_RX_CQ_CONS]) 90034f80b04SEilon Greenstein 9016383c0b3SAriel Elior #define BNX2X_TX_SB_INDEX_BASE BNX2X_TX_SB_INDEX_COS0 9026383c0b3SAriel Elior 9036383c0b3SAriel Elior #define BNX2X_TX_SB_INDEX_COS0 \ 9046383c0b3SAriel Elior (&fp->sb_index_values[HC_INDEX_ETH_TX_CQ_CONS_COS0]) 9057a9b2557SVladislav Zolotarov 9067a9b2557SVladislav Zolotarov /* end of fast path */ 9077a9b2557SVladislav Zolotarov 90834f80b04SEilon Greenstein /* common */ 90934f80b04SEilon Greenstein 91034f80b04SEilon Greenstein struct bnx2x_common { 91134f80b04SEilon Greenstein 91234f80b04SEilon Greenstein u32 chip_id; 91334f80b04SEilon Greenstein /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */ 91434f80b04SEilon Greenstein #define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0) 91534f80b04SEilon Greenstein 91634f80b04SEilon Greenstein #define CHIP_NUM(bp) (bp->common.chip_id >> 16) 91734f80b04SEilon Greenstein #define CHIP_NUM_57710 0x164e 91834f80b04SEilon Greenstein #define CHIP_NUM_57711 0x164f 91934f80b04SEilon Greenstein #define CHIP_NUM_57711E 0x1650 920f2e0899fSDmitry Kravkov #define CHIP_NUM_57712 0x1662 921619c5cb6SVlad Zolotarov #define CHIP_NUM_57712_MF 0x1663 9228395be5eSAriel Elior #define CHIP_NUM_57712_VF 0x166f 923619c5cb6SVlad Zolotarov #define CHIP_NUM_57713 0x1651 924619c5cb6SVlad Zolotarov #define CHIP_NUM_57713E 0x1652 925619c5cb6SVlad Zolotarov #define CHIP_NUM_57800 0x168a 926619c5cb6SVlad Zolotarov #define CHIP_NUM_57800_MF 0x16a5 9278395be5eSAriel Elior #define CHIP_NUM_57800_VF 0x16a9 928619c5cb6SVlad Zolotarov #define CHIP_NUM_57810 0x168e 929619c5cb6SVlad Zolotarov #define CHIP_NUM_57810_MF 0x16ae 9308395be5eSAriel Elior #define CHIP_NUM_57810_VF 0x16af 9317e8e02dfSBarak Witkowski #define CHIP_NUM_57811 0x163d 9327e8e02dfSBarak Witkowski #define CHIP_NUM_57811_MF 0x163e 9338395be5eSAriel Elior #define CHIP_NUM_57811_VF 0x163f 934c3def943SYuval Mintz #define CHIP_NUM_57840_OBSOLETE 0x168d 935c3def943SYuval Mintz #define CHIP_NUM_57840_MF_OBSOLETE 0x16ab 936c3def943SYuval Mintz #define CHIP_NUM_57840_4_10 0x16a1 937c3def943SYuval Mintz #define CHIP_NUM_57840_2_20 0x16a2 938c3def943SYuval Mintz #define CHIP_NUM_57840_MF 0x16a4 9398395be5eSAriel Elior #define CHIP_NUM_57840_VF 0x16ad 94034f80b04SEilon Greenstein #define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710) 94134f80b04SEilon Greenstein #define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711) 94234f80b04SEilon Greenstein #define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E) 943f2e0899fSDmitry Kravkov #define CHIP_IS_57712(bp) (CHIP_NUM(bp) == CHIP_NUM_57712) 9448395be5eSAriel Elior #define CHIP_IS_57712_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57712_VF) 945619c5cb6SVlad Zolotarov #define CHIP_IS_57712_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57712_MF) 946619c5cb6SVlad Zolotarov #define CHIP_IS_57800(bp) (CHIP_NUM(bp) == CHIP_NUM_57800) 947619c5cb6SVlad Zolotarov #define CHIP_IS_57800_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57800_MF) 9488395be5eSAriel Elior #define CHIP_IS_57800_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57800_VF) 949619c5cb6SVlad Zolotarov #define CHIP_IS_57810(bp) (CHIP_NUM(bp) == CHIP_NUM_57810) 950619c5cb6SVlad Zolotarov #define CHIP_IS_57810_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57810_MF) 9518395be5eSAriel Elior #define CHIP_IS_57810_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57810_VF) 9527e8e02dfSBarak Witkowski #define CHIP_IS_57811(bp) (CHIP_NUM(bp) == CHIP_NUM_57811) 9537e8e02dfSBarak Witkowski #define CHIP_IS_57811_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57811_MF) 9548395be5eSAriel Elior #define CHIP_IS_57811_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57811_VF) 955c3def943SYuval Mintz #define CHIP_IS_57840(bp) \ 956c3def943SYuval Mintz ((CHIP_NUM(bp) == CHIP_NUM_57840_4_10) || \ 957c3def943SYuval Mintz (CHIP_NUM(bp) == CHIP_NUM_57840_2_20) || \ 958c3def943SYuval Mintz (CHIP_NUM(bp) == CHIP_NUM_57840_OBSOLETE)) 959c3def943SYuval Mintz #define CHIP_IS_57840_MF(bp) ((CHIP_NUM(bp) == CHIP_NUM_57840_MF) || \ 960c3def943SYuval Mintz (CHIP_NUM(bp) == CHIP_NUM_57840_MF_OBSOLETE)) 9618395be5eSAriel Elior #define CHIP_IS_57840_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57840_VF) 96234f80b04SEilon Greenstein #define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \ 96334f80b04SEilon Greenstein CHIP_IS_57711E(bp)) 964edb944d2SDmitry Kravkov #define CHIP_IS_57811xx(bp) (CHIP_IS_57811(bp) || \ 965edb944d2SDmitry Kravkov CHIP_IS_57811_MF(bp) || \ 966edb944d2SDmitry Kravkov CHIP_IS_57811_VF(bp)) 967f2e0899fSDmitry Kravkov #define CHIP_IS_E2(bp) (CHIP_IS_57712(bp) || \ 9686ab20355SYuval Mintz CHIP_IS_57712_MF(bp) || \ 9696ab20355SYuval Mintz CHIP_IS_57712_VF(bp)) 970619c5cb6SVlad Zolotarov #define CHIP_IS_E3(bp) (CHIP_IS_57800(bp) || \ 971619c5cb6SVlad Zolotarov CHIP_IS_57800_MF(bp) || \ 9726ab20355SYuval Mintz CHIP_IS_57800_VF(bp) || \ 973619c5cb6SVlad Zolotarov CHIP_IS_57810(bp) || \ 974619c5cb6SVlad Zolotarov CHIP_IS_57810_MF(bp) || \ 9758395be5eSAriel Elior CHIP_IS_57810_VF(bp) || \ 976edb944d2SDmitry Kravkov CHIP_IS_57811xx(bp) || \ 977619c5cb6SVlad Zolotarov CHIP_IS_57840(bp) || \ 9788395be5eSAriel Elior CHIP_IS_57840_MF(bp) || \ 9798395be5eSAriel Elior CHIP_IS_57840_VF(bp)) 980f2e0899fSDmitry Kravkov #define CHIP_IS_E1x(bp) (CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp))) 981619c5cb6SVlad Zolotarov #define USES_WARPCORE(bp) (CHIP_IS_E3(bp)) 982619c5cb6SVlad Zolotarov #define IS_E1H_OFFSET (!CHIP_IS_E1(bp)) 98334f80b04SEilon Greenstein 984619c5cb6SVlad Zolotarov #define CHIP_REV_SHIFT 12 985619c5cb6SVlad Zolotarov #define CHIP_REV_MASK (0xF << CHIP_REV_SHIFT) 986619c5cb6SVlad Zolotarov #define CHIP_REV_VAL(bp) (bp->common.chip_id & CHIP_REV_MASK) 987619c5cb6SVlad Zolotarov #define CHIP_REV_Ax (0x0 << CHIP_REV_SHIFT) 988619c5cb6SVlad Zolotarov #define CHIP_REV_Bx (0x1 << CHIP_REV_SHIFT) 98934f80b04SEilon Greenstein /* assume maximum 5 revisions */ 990619c5cb6SVlad Zolotarov #define CHIP_REV_IS_SLOW(bp) (CHIP_REV_VAL(bp) > 0x00005000) 99134f80b04SEilon Greenstein /* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */ 99234f80b04SEilon Greenstein #define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \ 993619c5cb6SVlad Zolotarov !(CHIP_REV_VAL(bp) & 0x00001000)) 99434f80b04SEilon Greenstein /* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */ 99534f80b04SEilon Greenstein #define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \ 996619c5cb6SVlad Zolotarov (CHIP_REV_VAL(bp) & 0x00001000)) 99734f80b04SEilon Greenstein 99834f80b04SEilon Greenstein #define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \ 99934f80b04SEilon Greenstein ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1)) 100034f80b04SEilon Greenstein 100134f80b04SEilon Greenstein #define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0) 100234f80b04SEilon Greenstein #define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f) 1003619c5cb6SVlad Zolotarov #define CHIP_REV_SIM(bp) (((CHIP_REV_MASK - CHIP_REV_VAL(bp)) >>\ 1004619c5cb6SVlad Zolotarov (CHIP_REV_SHIFT + 1)) \ 1005619c5cb6SVlad Zolotarov << CHIP_REV_SHIFT) 1006619c5cb6SVlad Zolotarov #define CHIP_REV(bp) (CHIP_REV_IS_SLOW(bp) ? \ 1007619c5cb6SVlad Zolotarov CHIP_REV_SIM(bp) :\ 1008619c5cb6SVlad Zolotarov CHIP_REV_VAL(bp)) 1009619c5cb6SVlad Zolotarov #define CHIP_IS_E3B0(bp) (CHIP_IS_E3(bp) && \ 1010619c5cb6SVlad Zolotarov (CHIP_REV(bp) == CHIP_REV_Bx)) 1011619c5cb6SVlad Zolotarov #define CHIP_IS_E3A0(bp) (CHIP_IS_E3(bp) && \ 1012619c5cb6SVlad Zolotarov (CHIP_REV(bp) == CHIP_REV_Ax)) 101355c11941SMerav Sicron /* This define is used in two main places: 101416a5fd92SYuval Mintz * 1. In the early stages of nic_load, to know if to configure Parser / Searcher 101555c11941SMerav Sicron * to nic-only mode or to offload mode. Offload mode is configured if either the 101655c11941SMerav Sicron * chip is E1x (where MIC_MODE register is not applicable), or if cnic already 101755c11941SMerav Sicron * registered for this port (which means that the user wants storage services). 101855c11941SMerav Sicron * 2. During cnic-related load, to know if offload mode is already configured in 101916a5fd92SYuval Mintz * the HW or needs to be configured. 102055c11941SMerav Sicron * Since the transition from nic-mode to offload-mode in HW causes traffic 102116a5fd92SYuval Mintz * corruption, nic-mode is configured only in ports on which storage services 102255c11941SMerav Sicron * where never requested. 102355c11941SMerav Sicron */ 102455c11941SMerav Sicron #define CONFIGURE_NIC_MODE(bp) (!CHIP_IS_E1x(bp) && !CNIC_ENABLED(bp)) 102534f80b04SEilon Greenstein 102634f80b04SEilon Greenstein int flash_size; 1027754a2f52SDmitry Kravkov #define BNX2X_NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */ 1028754a2f52SDmitry Kravkov #define BNX2X_NVRAM_TIMEOUT_COUNT 30000 1029754a2f52SDmitry Kravkov #define BNX2X_NVRAM_PAGE_SIZE 256 103034f80b04SEilon Greenstein 103134f80b04SEilon Greenstein u32 shmem_base; 10322691d51dSEilon Greenstein u32 shmem2_base; 1033523224a3SDmitry Kravkov u32 mf_cfg_base; 1034f2e0899fSDmitry Kravkov u32 mf2_cfg_base; 103534f80b04SEilon Greenstein 103634f80b04SEilon Greenstein u32 hw_config; 103734f80b04SEilon Greenstein 103834f80b04SEilon Greenstein u32 bc_ver; 1039523224a3SDmitry Kravkov 1040523224a3SDmitry Kravkov u8 int_block; 1041523224a3SDmitry Kravkov #define INT_BLOCK_HC 0 1042f2e0899fSDmitry Kravkov #define INT_BLOCK_IGU 1 1043f2e0899fSDmitry Kravkov #define INT_BLOCK_MODE_NORMAL 0 1044f2e0899fSDmitry Kravkov #define INT_BLOCK_MODE_BW_COMP 2 1045f2e0899fSDmitry Kravkov #define CHIP_INT_MODE_IS_NBC(bp) \ 1046619c5cb6SVlad Zolotarov (!CHIP_IS_E1x(bp) && \ 1047f2e0899fSDmitry Kravkov !((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP)) 1048f2e0899fSDmitry Kravkov #define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp)) 1049f2e0899fSDmitry Kravkov 1050523224a3SDmitry Kravkov u8 chip_port_mode; 1051f2e0899fSDmitry Kravkov #define CHIP_4_PORT_MODE 0x0 1052f2e0899fSDmitry Kravkov #define CHIP_2_PORT_MODE 0x1 1053523224a3SDmitry Kravkov #define CHIP_PORT_MODE_NONE 0x2 1054f2e0899fSDmitry Kravkov #define CHIP_MODE(bp) (bp->common.chip_port_mode) 1055f2e0899fSDmitry Kravkov #define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE) 10561d187b34SBarak Witkowski 10571d187b34SBarak Witkowski u32 boot_mode; 105834f80b04SEilon Greenstein }; 105934f80b04SEilon Greenstein 1060f2e0899fSDmitry Kravkov /* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */ 1061f2e0899fSDmitry Kravkov #define BNX2X_IGU_STAS_MSG_VF_CNT 64 1062f2e0899fSDmitry Kravkov #define BNX2X_IGU_STAS_MSG_PF_CNT 4 106334f80b04SEilon Greenstein 106427c1151cSYaniv Rosner #define MAX_IGU_ATTN_ACK_TO 100 106534f80b04SEilon Greenstein /* end of common */ 106634f80b04SEilon Greenstein 106734f80b04SEilon Greenstein /* port */ 106834f80b04SEilon Greenstein 106934f80b04SEilon Greenstein struct bnx2x_port { 107034f80b04SEilon Greenstein u32 pmf; 107134f80b04SEilon Greenstein 1072a22f0788SYaniv Rosner u32 link_config[LINK_CONFIG_SIZE]; 107334f80b04SEilon Greenstein 1074a22f0788SYaniv Rosner u32 supported[LINK_CONFIG_SIZE]; 107534f80b04SEilon Greenstein /* link settings - missing defines */ 107634f80b04SEilon Greenstein #define SUPPORTED_2500baseX_Full (1 << 15) 107734f80b04SEilon Greenstein 1078a22f0788SYaniv Rosner u32 advertising[LINK_CONFIG_SIZE]; 107934f80b04SEilon Greenstein /* link settings - missing defines */ 108034f80b04SEilon Greenstein #define ADVERTISED_2500baseX_Full (1 << 15) 108134f80b04SEilon Greenstein 108234f80b04SEilon Greenstein u32 phy_addr; 108334f80b04SEilon Greenstein 108434f80b04SEilon Greenstein /* used to synchronize phy accesses */ 108534f80b04SEilon Greenstein struct mutex phy_mutex; 108634f80b04SEilon Greenstein 108734f80b04SEilon Greenstein u32 port_stx; 108834f80b04SEilon Greenstein 108934f80b04SEilon Greenstein struct nig_stats old_nig_stats; 109034f80b04SEilon Greenstein }; 109134f80b04SEilon Greenstein 109234f80b04SEilon Greenstein /* end of port */ 109334f80b04SEilon Greenstein 1094619c5cb6SVlad Zolotarov #define STATS_OFFSET32(stat_name) \ 1095619c5cb6SVlad Zolotarov (offsetof(struct bnx2x_eth_stats, stat_name) / 4) 1096bb2a0f7aSYitchak Gertner 1097619c5cb6SVlad Zolotarov /* slow path */ 1098619c5cb6SVlad Zolotarov 1099619c5cb6SVlad Zolotarov /* slow path work-queue */ 1100619c5cb6SVlad Zolotarov extern struct workqueue_struct *bnx2x_wq; 1101619c5cb6SVlad Zolotarov 1102619c5cb6SVlad Zolotarov #define BNX2X_MAX_NUM_OF_VFS 64 11031ab4434cSAriel Elior #define BNX2X_VF_CID_WND 0 11041ab4434cSAriel Elior #define BNX2X_CIDS_PER_VF (1 << BNX2X_VF_CID_WND) 11058db573baSAriel Elior #define BNX2X_CLIENTS_PER_VF 1 1106290ca2bbSAriel Elior #define BNX2X_FIRST_VF_CID 256 11071ab4434cSAriel Elior #define BNX2X_VF_CIDS (BNX2X_MAX_NUM_OF_VFS * BNX2X_CIDS_PER_VF) 1108523224a3SDmitry Kravkov #define BNX2X_VF_ID_INVALID 0xFF 110934f80b04SEilon Greenstein 1110523224a3SDmitry Kravkov /* 1111523224a3SDmitry Kravkov * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is 1112523224a3SDmitry Kravkov * control by the number of fast-path status blocks supported by the 1113523224a3SDmitry Kravkov * device (HW/FW). Each fast-path status block (FP-SB) aka non-default 1114523224a3SDmitry Kravkov * status block represents an independent interrupts context that can 1115523224a3SDmitry Kravkov * serve a regular L2 networking queue. However special L2 queues such 1116523224a3SDmitry Kravkov * as the FCoE queue do not require a FP-SB and other components like 1117523224a3SDmitry Kravkov * the CNIC may consume FP-SB reducing the number of possible L2 queues 1118523224a3SDmitry Kravkov * 1119523224a3SDmitry Kravkov * If the maximum number of FP-SB available is X then: 1120523224a3SDmitry Kravkov * a. If CNIC is supported it consumes 1 FP-SB thus the max number of 1121523224a3SDmitry Kravkov * regular L2 queues is Y=X-1 112216a5fd92SYuval Mintz * b. In MF mode the actual number of L2 queues is Y= (X-1/MF_factor) 1123523224a3SDmitry Kravkov * c. If the FCoE L2 queue is supported the actual number of L2 queues 1124523224a3SDmitry Kravkov * is Y+1 1125523224a3SDmitry Kravkov * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for 1126523224a3SDmitry Kravkov * slow-path interrupts) or Y+2 if CNIC is supported (one additional 1127523224a3SDmitry Kravkov * FP interrupt context for the CNIC). 1128523224a3SDmitry Kravkov * e. The number of HW context (CID count) is always X or X+1 if FCoE 112916a5fd92SYuval Mintz * L2 queue is supported. The cid for the FCoE L2 queue is always X. 1130523224a3SDmitry Kravkov */ 1131523224a3SDmitry Kravkov 1132619c5cb6SVlad Zolotarov /* fast-path interrupt contexts E1x */ 1133619c5cb6SVlad Zolotarov #define FP_SB_MAX_E1x 16 1134619c5cb6SVlad Zolotarov /* fast-path interrupt contexts E2 */ 1135619c5cb6SVlad Zolotarov #define FP_SB_MAX_E2 HC_SB_MAX_SB_E2 1136523224a3SDmitry Kravkov 113734f80b04SEilon Greenstein union cdu_context { 113834f80b04SEilon Greenstein struct eth_context eth; 113934f80b04SEilon Greenstein char pad[1024]; 114034f80b04SEilon Greenstein }; 114134f80b04SEilon Greenstein 1142523224a3SDmitry Kravkov /* CDU host DB constants */ 1143a052997eSMerav Sicron #define CDU_ILT_PAGE_SZ_HW 2 1144a052997eSMerav Sicron #define CDU_ILT_PAGE_SZ (8192 << CDU_ILT_PAGE_SZ_HW) /* 32K */ 1145523224a3SDmitry Kravkov #define ILT_PAGE_CIDS (CDU_ILT_PAGE_SZ / sizeof(union cdu_context)) 1146523224a3SDmitry Kravkov 1147523224a3SDmitry Kravkov #define CNIC_ISCSI_CID_MAX 256 1148ec6ba945SVladislav Zolotarov #define CNIC_FCOE_CID_MAX 2048 1149ec6ba945SVladislav Zolotarov #define CNIC_CID_MAX (CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX) 1150523224a3SDmitry Kravkov #define CNIC_ILT_LINES DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS) 1151523224a3SDmitry Kravkov 1152619c5cb6SVlad Zolotarov #define QM_ILT_PAGE_SZ_HW 0 1153619c5cb6SVlad Zolotarov #define QM_ILT_PAGE_SZ (4096 << QM_ILT_PAGE_SZ_HW) /* 4K */ 1154523224a3SDmitry Kravkov #define QM_CID_ROUND 1024 1155523224a3SDmitry Kravkov 1156523224a3SDmitry Kravkov /* TM (timers) host DB constants */ 1157619c5cb6SVlad Zolotarov #define TM_ILT_PAGE_SZ_HW 0 1158619c5cb6SVlad Zolotarov #define TM_ILT_PAGE_SZ (4096 << TM_ILT_PAGE_SZ_HW) /* 4K */ 1159523224a3SDmitry Kravkov /* #define TM_CONN_NUM (CNIC_STARTING_CID+CNIC_ISCSI_CXT_MAX) */ 1160523224a3SDmitry Kravkov #define TM_CONN_NUM 1024 1161523224a3SDmitry Kravkov #define TM_ILT_SZ (8 * TM_CONN_NUM) 1162523224a3SDmitry Kravkov #define TM_ILT_LINES DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ) 1163523224a3SDmitry Kravkov 1164523224a3SDmitry Kravkov /* SRC (Searcher) host DB constants */ 1165619c5cb6SVlad Zolotarov #define SRC_ILT_PAGE_SZ_HW 0 1166619c5cb6SVlad Zolotarov #define SRC_ILT_PAGE_SZ (4096 << SRC_ILT_PAGE_SZ_HW) /* 4K */ 1167523224a3SDmitry Kravkov #define SRC_HASH_BITS 10 1168523224a3SDmitry Kravkov #define SRC_CONN_NUM (1 << SRC_HASH_BITS) /* 1024 */ 1169523224a3SDmitry Kravkov #define SRC_ILT_SZ (sizeof(struct src_ent) * SRC_CONN_NUM) 1170523224a3SDmitry Kravkov #define SRC_T2_SZ SRC_ILT_SZ 1171523224a3SDmitry Kravkov #define SRC_ILT_LINES DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ) 1172619c5cb6SVlad Zolotarov 1173bb2a0f7aSYitchak Gertner #define MAX_DMAE_C 8 117434f80b04SEilon Greenstein 117534f80b04SEilon Greenstein /* DMA memory not used in fastpath */ 117634f80b04SEilon Greenstein struct bnx2x_slowpath { 1177619c5cb6SVlad Zolotarov union { 1178619c5cb6SVlad Zolotarov struct mac_configuration_cmd e1x; 1179619c5cb6SVlad Zolotarov struct eth_classify_rules_ramrod_data e2; 1180619c5cb6SVlad Zolotarov } mac_rdata; 1181619c5cb6SVlad Zolotarov 1182619c5cb6SVlad Zolotarov union { 1183619c5cb6SVlad Zolotarov struct tstorm_eth_mac_filter_config e1x; 1184619c5cb6SVlad Zolotarov struct eth_filter_rules_ramrod_data e2; 1185619c5cb6SVlad Zolotarov } rx_mode_rdata; 1186619c5cb6SVlad Zolotarov 1187619c5cb6SVlad Zolotarov union { 1188619c5cb6SVlad Zolotarov struct mac_configuration_cmd e1; 1189619c5cb6SVlad Zolotarov struct eth_multicast_rules_ramrod_data e2; 1190619c5cb6SVlad Zolotarov } mcast_rdata; 1191619c5cb6SVlad Zolotarov 1192619c5cb6SVlad Zolotarov struct eth_rss_update_ramrod_data rss_rdata; 1193619c5cb6SVlad Zolotarov 1194619c5cb6SVlad Zolotarov /* Queue State related ramrods are always sent under rtnl_lock */ 1195619c5cb6SVlad Zolotarov union { 1196619c5cb6SVlad Zolotarov struct client_init_ramrod_data init_data; 1197619c5cb6SVlad Zolotarov struct client_update_ramrod_data update_data; 1198619c5cb6SVlad Zolotarov } q_rdata; 1199619c5cb6SVlad Zolotarov 1200619c5cb6SVlad Zolotarov union { 1201619c5cb6SVlad Zolotarov struct function_start_data func_start; 12026debea87SDmitry Kravkov /* pfc configuration for DCBX ramrod */ 12036debea87SDmitry Kravkov struct flow_control_configuration pfc_config; 1204619c5cb6SVlad Zolotarov } func_rdata; 120534f80b04SEilon Greenstein 1206a3348722SBarak Witkowski /* afex ramrod can not be a part of func_rdata union because these 1207a3348722SBarak Witkowski * events might arrive in parallel to other events from func_rdata. 1208a3348722SBarak Witkowski * Therefore, if they would have been defined in the same union, 1209a3348722SBarak Witkowski * data can get corrupted. 1210a3348722SBarak Witkowski */ 1211a3348722SBarak Witkowski struct afex_vif_list_ramrod_data func_afex_rdata; 1212a3348722SBarak Witkowski 121334f80b04SEilon Greenstein /* used by dmae command executer */ 121434f80b04SEilon Greenstein struct dmae_command dmae[MAX_DMAE_C]; 121534f80b04SEilon Greenstein 1216bb2a0f7aSYitchak Gertner u32 stats_comp; 121734f80b04SEilon Greenstein union mac_stats mac_stats; 1218bb2a0f7aSYitchak Gertner struct nig_stats nig_stats; 1219bb2a0f7aSYitchak Gertner struct host_port_stats port_stats; 1220bb2a0f7aSYitchak Gertner struct host_func_stats func_stats; 122134f80b04SEilon Greenstein 122234f80b04SEilon Greenstein u32 wb_comp; 122334f80b04SEilon Greenstein u32 wb_data[4]; 12241d187b34SBarak Witkowski 12251d187b34SBarak Witkowski union drv_info_to_mcp drv_info_to_mcp; 122634f80b04SEilon Greenstein }; 122734f80b04SEilon Greenstein 122834f80b04SEilon Greenstein #define bnx2x_sp(bp, var) (&bp->slowpath->var) 122934f80b04SEilon Greenstein #define bnx2x_sp_mapping(bp, var) \ 123034f80b04SEilon Greenstein (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var)) 1231a2fbb9eaSEliezer Tamir 1232a2fbb9eaSEliezer Tamir /* attn group wiring */ 1233a2fbb9eaSEliezer Tamir #define MAX_DYNAMIC_ATTN_GRPS 8 1234a2fbb9eaSEliezer Tamir 1235a2fbb9eaSEliezer Tamir struct attn_route { 1236f2e0899fSDmitry Kravkov u32 sig[5]; 1237a2fbb9eaSEliezer Tamir }; 1238a2fbb9eaSEliezer Tamir 1239523224a3SDmitry Kravkov struct iro { 1240523224a3SDmitry Kravkov u32 base; 1241523224a3SDmitry Kravkov u16 m1; 1242523224a3SDmitry Kravkov u16 m2; 1243523224a3SDmitry Kravkov u16 m3; 1244523224a3SDmitry Kravkov u16 size; 1245523224a3SDmitry Kravkov }; 1246523224a3SDmitry Kravkov 1247523224a3SDmitry Kravkov struct hw_context { 1248523224a3SDmitry Kravkov union cdu_context *vcxt; 1249523224a3SDmitry Kravkov dma_addr_t cxt_mapping; 1250523224a3SDmitry Kravkov size_t size; 1251523224a3SDmitry Kravkov }; 1252523224a3SDmitry Kravkov 1253523224a3SDmitry Kravkov /* forward */ 1254523224a3SDmitry Kravkov struct bnx2x_ilt; 1255523224a3SDmitry Kravkov 1256290ca2bbSAriel Elior struct bnx2x_vfdb; 1257c9ee9206SVladislav Zolotarov 1258c9ee9206SVladislav Zolotarov enum bnx2x_recovery_state { 125972fd0718SVladislav Zolotarov BNX2X_RECOVERY_DONE, 126072fd0718SVladislav Zolotarov BNX2X_RECOVERY_INIT, 126172fd0718SVladislav Zolotarov BNX2X_RECOVERY_WAIT, 126295c6c616SAriel Elior BNX2X_RECOVERY_FAILED, 126395c6c616SAriel Elior BNX2X_RECOVERY_NIC_LOADING 1264c9ee9206SVladislav Zolotarov }; 126572fd0718SVladislav Zolotarov 1266619c5cb6SVlad Zolotarov /* 1267523224a3SDmitry Kravkov * Event queue (EQ or event ring) MC hsi 1268523224a3SDmitry Kravkov * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2 1269523224a3SDmitry Kravkov */ 1270523224a3SDmitry Kravkov #define NUM_EQ_PAGES 1 1271523224a3SDmitry Kravkov #define EQ_DESC_CNT_PAGE (BCM_PAGE_SIZE / sizeof(union event_ring_elem)) 1272523224a3SDmitry Kravkov #define EQ_DESC_MAX_PAGE (EQ_DESC_CNT_PAGE - 1) 1273523224a3SDmitry Kravkov #define NUM_EQ_DESC (EQ_DESC_CNT_PAGE * NUM_EQ_PAGES) 1274523224a3SDmitry Kravkov #define EQ_DESC_MASK (NUM_EQ_DESC - 1) 1275523224a3SDmitry Kravkov #define MAX_EQ_AVAIL (EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2) 1276523224a3SDmitry Kravkov 1277523224a3SDmitry Kravkov /* depends on EQ_DESC_CNT_PAGE being a power of 2 */ 1278523224a3SDmitry Kravkov #define NEXT_EQ_IDX(x) ((((x) & EQ_DESC_MAX_PAGE) == \ 1279523224a3SDmitry Kravkov (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1) 1280523224a3SDmitry Kravkov 1281523224a3SDmitry Kravkov /* depends on the above and on NUM_EQ_PAGES being a power of 2 */ 1282523224a3SDmitry Kravkov #define EQ_DESC(x) ((x) & EQ_DESC_MASK) 1283523224a3SDmitry Kravkov 1284523224a3SDmitry Kravkov #define BNX2X_EQ_INDEX \ 1285523224a3SDmitry Kravkov (&bp->def_status_blk->sp_sb.\ 1286523224a3SDmitry Kravkov index_values[HC_SP_INDEX_EQ_CONS]) 1287523224a3SDmitry Kravkov 12882ae17f66SVladislav Zolotarov /* This is a data that will be used to create a link report message. 12892ae17f66SVladislav Zolotarov * We will keep the data used for the last link report in order 12902ae17f66SVladislav Zolotarov * to prevent reporting the same link parameters twice. 12912ae17f66SVladislav Zolotarov */ 12922ae17f66SVladislav Zolotarov struct bnx2x_link_report_data { 12932ae17f66SVladislav Zolotarov u16 line_speed; /* Effective line speed */ 12942ae17f66SVladislav Zolotarov unsigned long link_report_flags;/* BNX2X_LINK_REPORT_XXX flags */ 12952ae17f66SVladislav Zolotarov }; 12962ae17f66SVladislav Zolotarov 12972ae17f66SVladislav Zolotarov enum { 12982ae17f66SVladislav Zolotarov BNX2X_LINK_REPORT_FD, /* Full DUPLEX */ 12992ae17f66SVladislav Zolotarov BNX2X_LINK_REPORT_LINK_DOWN, 13002ae17f66SVladislav Zolotarov BNX2X_LINK_REPORT_RX_FC_ON, 13012ae17f66SVladislav Zolotarov BNX2X_LINK_REPORT_TX_FC_ON, 13022ae17f66SVladislav Zolotarov }; 13032ae17f66SVladislav Zolotarov 1304619c5cb6SVlad Zolotarov enum { 1305619c5cb6SVlad Zolotarov BNX2X_PORT_QUERY_IDX, 1306619c5cb6SVlad Zolotarov BNX2X_PF_QUERY_IDX, 130750f0a562SBarak Witkowski BNX2X_FCOE_QUERY_IDX, 1308619c5cb6SVlad Zolotarov BNX2X_FIRST_QUEUE_QUERY_IDX, 1309619c5cb6SVlad Zolotarov }; 1310619c5cb6SVlad Zolotarov 1311619c5cb6SVlad Zolotarov struct bnx2x_fw_stats_req { 1312619c5cb6SVlad Zolotarov struct stats_query_header hdr; 131350f0a562SBarak Witkowski struct stats_query_entry query[FP_SB_MAX_E1x+ 131450f0a562SBarak Witkowski BNX2X_FIRST_QUEUE_QUERY_IDX]; 1315619c5cb6SVlad Zolotarov }; 1316619c5cb6SVlad Zolotarov 1317619c5cb6SVlad Zolotarov struct bnx2x_fw_stats_data { 1318619c5cb6SVlad Zolotarov struct stats_counter storm_counters; 1319619c5cb6SVlad Zolotarov struct per_port_stats port; 1320619c5cb6SVlad Zolotarov struct per_pf_stats pf; 132150f0a562SBarak Witkowski struct fcoe_statistics_params fcoe; 1322619c5cb6SVlad Zolotarov struct per_queue_stats queue_stats[1]; 1323619c5cb6SVlad Zolotarov }; 1324619c5cb6SVlad Zolotarov 13257be08a72SAriel Elior /* Public slow path states */ 13267be08a72SAriel Elior enum { 13276383c0b3SAriel Elior BNX2X_SP_RTNL_SETUP_TC, 13287be08a72SAriel Elior BNX2X_SP_RTNL_TX_TIMEOUT, 13298304859aSAriel Elior BNX2X_SP_RTNL_FAN_FAILURE, 13308395be5eSAriel Elior BNX2X_SP_RTNL_AFEX_F_UPDATE, 13318395be5eSAriel Elior BNX2X_SP_RTNL_ENABLE_SRIOV, 1332381ac16bSAriel Elior BNX2X_SP_RTNL_VFPF_MCAST, 133378c3bcc5SAriel Elior BNX2X_SP_RTNL_VFPF_CHANNEL_DOWN, 13348b09be5fSYuval Mintz BNX2X_SP_RTNL_RX_MODE, 13353ec9f9caSAriel Elior BNX2X_SP_RTNL_HYPERVISOR_VLAN, 133607b4eb3bSDmitry Kravkov BNX2X_SP_RTNL_TX_STOP, 133707b4eb3bSDmitry Kravkov BNX2X_SP_RTNL_TX_RESUME, 13387be08a72SAriel Elior }; 13397be08a72SAriel Elior 1340452427b0SYuval Mintz struct bnx2x_prev_path_list { 13417fa6f340SYuval Mintz struct list_head list; 1342452427b0SYuval Mintz u8 bus; 1343452427b0SYuval Mintz u8 slot; 1344452427b0SYuval Mintz u8 path; 13457fa6f340SYuval Mintz u8 aer; 1346c63da990SBarak Witkowski u8 undi; 1347452427b0SYuval Mintz }; 1348452427b0SYuval Mintz 134915192a8cSBarak Witkowski struct bnx2x_sp_objs { 135015192a8cSBarak Witkowski /* MACs object */ 135115192a8cSBarak Witkowski struct bnx2x_vlan_mac_obj mac_obj; 135215192a8cSBarak Witkowski 135315192a8cSBarak Witkowski /* Queue State object */ 135415192a8cSBarak Witkowski struct bnx2x_queue_sp_obj q_obj; 135515192a8cSBarak Witkowski }; 135615192a8cSBarak Witkowski 135715192a8cSBarak Witkowski struct bnx2x_fp_stats { 135815192a8cSBarak Witkowski struct tstorm_per_queue_stats old_tclient; 135915192a8cSBarak Witkowski struct ustorm_per_queue_stats old_uclient; 136015192a8cSBarak Witkowski struct xstorm_per_queue_stats old_xclient; 136115192a8cSBarak Witkowski struct bnx2x_eth_q_stats eth_q_stats; 136215192a8cSBarak Witkowski struct bnx2x_eth_q_stats_old eth_q_stats_old; 136315192a8cSBarak Witkowski }; 136415192a8cSBarak Witkowski 1365a2fbb9eaSEliezer Tamir struct bnx2x { 1366a2fbb9eaSEliezer Tamir /* Fields used in the tx and intr/napi performance paths 1367a2fbb9eaSEliezer Tamir * are grouped together in the beginning of the structure 1368a2fbb9eaSEliezer Tamir */ 1369523224a3SDmitry Kravkov struct bnx2x_fastpath *fp; 137015192a8cSBarak Witkowski struct bnx2x_sp_objs *sp_objs; 137115192a8cSBarak Witkowski struct bnx2x_fp_stats *fp_stats; 137265565884SMerav Sicron struct bnx2x_fp_txdata *bnx2x_txq; 1373a2fbb9eaSEliezer Tamir void __iomem *regview; 1374a2fbb9eaSEliezer Tamir void __iomem *doorbells; 1375523224a3SDmitry Kravkov u16 db_size; 1376a2fbb9eaSEliezer Tamir 1377619c5cb6SVlad Zolotarov u8 pf_num; /* absolute PF number */ 1378619c5cb6SVlad Zolotarov u8 pfid; /* per-path PF number */ 1379619c5cb6SVlad Zolotarov int base_fw_ndsb; /**/ 1380619c5cb6SVlad Zolotarov #define BP_PATH(bp) (CHIP_IS_E1x(bp) ? 0 : (bp->pf_num & 1)) 1381619c5cb6SVlad Zolotarov #define BP_PORT(bp) (bp->pfid & 1) 1382619c5cb6SVlad Zolotarov #define BP_FUNC(bp) (bp->pfid) 1383619c5cb6SVlad Zolotarov #define BP_ABS_FUNC(bp) (bp->pf_num) 13848decf868SDavid S. Miller #define BP_VN(bp) ((bp)->pfid >> 1) 13858decf868SDavid S. Miller #define BP_MAX_VN_NUM(bp) (CHIP_MODE_IS_4_PORT(bp) ? 2 : 4) 13868decf868SDavid S. Miller #define BP_L_ID(bp) (BP_VN(bp) << 2) 13878decf868SDavid S. Miller #define BP_FW_MB_IDX_VN(bp, vn) (BP_PORT(bp) +\ 13888decf868SDavid S. Miller (vn) * ((CHIP_IS_E1x(bp) || (CHIP_MODE_IS_4_PORT(bp))) ? 2 : 1)) 13898decf868SDavid S. Miller #define BP_FW_MB_IDX(bp) BP_FW_MB_IDX_VN(bp, BP_VN(bp)) 1390619c5cb6SVlad Zolotarov 13916411280aSAriel Elior #ifdef CONFIG_BNX2X_SRIOV 13921d6f3cd8SDmitry Kravkov /* protects vf2pf mailbox from simultaneous access */ 13931d6f3cd8SDmitry Kravkov struct mutex vf2pf_mutex; 13941ab4434cSAriel Elior /* vf pf channel mailbox contains request and response buffers */ 13951ab4434cSAriel Elior struct bnx2x_vf_mbx_msg *vf2pf_mbox; 13961ab4434cSAriel Elior dma_addr_t vf2pf_mbox_mapping; 13971ab4434cSAriel Elior 1398be1f1ffaSAriel Elior /* we set aside a copy of the acquire response */ 1399be1f1ffaSAriel Elior struct pfvf_acquire_resp_tlv acquire_resp; 1400be1f1ffaSAriel Elior 1401abc5a021SAriel Elior /* bulletin board for messages from pf to vf */ 1402abc5a021SAriel Elior union pf_vf_bulletin *pf2vf_bulletin; 1403abc5a021SAriel Elior dma_addr_t pf2vf_bulletin_mapping; 1404abc5a021SAriel Elior 1405abc5a021SAriel Elior struct pf_vf_bulletin_content old_bulletin; 14063c76feffSAriel Elior 14073c76feffSAriel Elior u16 requested_nr_virtfn; 14086411280aSAriel Elior #endif /* CONFIG_BNX2X_SRIOV */ 1409abc5a021SAriel Elior 1410a2fbb9eaSEliezer Tamir struct net_device *dev; 1411a2fbb9eaSEliezer Tamir struct pci_dev *pdev; 1412a2fbb9eaSEliezer Tamir 1413619c5cb6SVlad Zolotarov const struct iro *iro_arr; 1414523224a3SDmitry Kravkov #define IRO (bp->iro_arr) 1415523224a3SDmitry Kravkov 1416c9ee9206SVladislav Zolotarov enum bnx2x_recovery_state recovery_state; 141772fd0718SVladislav Zolotarov int is_leader; 1418523224a3SDmitry Kravkov struct msix_entry *msix_table; 1419a2fbb9eaSEliezer Tamir 1420a2fbb9eaSEliezer Tamir int tx_ring_size; 1421a2fbb9eaSEliezer Tamir 1422523224a3SDmitry Kravkov /* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */ 1423523224a3SDmitry Kravkov #define ETH_OVREHEAD (ETH_HLEN + 8 + 8) 1424a2fbb9eaSEliezer Tamir #define ETH_MIN_PACKET_SIZE 60 1425a2fbb9eaSEliezer Tamir #define ETH_MAX_PACKET_SIZE 1500 1426a2fbb9eaSEliezer Tamir #define ETH_MAX_JUMBO_PACKET_SIZE 9600 1427621b4d66SDmitry Kravkov /* TCP with Timestamp Option (32) + IPv6 (40) */ 1428621b4d66SDmitry Kravkov #define ETH_MAX_TPA_HEADER_SIZE 72 1429a2fbb9eaSEliezer Tamir 14300f00846dSEilon Greenstein /* Max supported alignment is 256 (8 shift) */ 1431e52fcb24SEric Dumazet #define BNX2X_RX_ALIGN_SHIFT min(8, L1_CACHE_SHIFT) 1432e52fcb24SEric Dumazet 1433e52fcb24SEric Dumazet /* FW uses 2 Cache lines Alignment for start packet and size 1434e52fcb24SEric Dumazet * 1435e52fcb24SEric Dumazet * We assume skb_build() uses sizeof(struct skb_shared_info) bytes 1436e52fcb24SEric Dumazet * at the end of skb->data, to avoid wasting a full cache line. 1437e52fcb24SEric Dumazet * This reduces memory use (skb->truesize). 1438e52fcb24SEric Dumazet */ 1439e52fcb24SEric Dumazet #define BNX2X_FW_RX_ALIGN_START (1UL << BNX2X_RX_ALIGN_SHIFT) 1440e52fcb24SEric Dumazet 1441e52fcb24SEric Dumazet #define BNX2X_FW_RX_ALIGN_END \ 1442f57b07c0SJoren Van Onder max_t(u64, 1UL << BNX2X_RX_ALIGN_SHIFT, \ 1443e52fcb24SEric Dumazet SKB_DATA_ALIGN(sizeof(struct skb_shared_info))) 1444e52fcb24SEric Dumazet 1445523224a3SDmitry Kravkov #define BNX2X_PXP_DRAM_ALIGN (BNX2X_RX_ALIGN_SHIFT - 5) 14460f00846dSEilon Greenstein 1447523224a3SDmitry Kravkov struct host_sp_status_block *def_status_blk; 1448523224a3SDmitry Kravkov #define DEF_SB_IGU_ID 16 1449523224a3SDmitry Kravkov #define DEF_SB_ID HC_SP_SB_ID 1450523224a3SDmitry Kravkov __le16 def_idx; 14514781bfadSEilon Greenstein __le16 def_att_idx; 1452a2fbb9eaSEliezer Tamir u32 attn_state; 1453a2fbb9eaSEliezer Tamir struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS]; 1454a2fbb9eaSEliezer Tamir 1455a2fbb9eaSEliezer Tamir /* slow path ring */ 1456a2fbb9eaSEliezer Tamir struct eth_spe *spq; 1457a2fbb9eaSEliezer Tamir dma_addr_t spq_mapping; 1458a2fbb9eaSEliezer Tamir u16 spq_prod_idx; 1459a2fbb9eaSEliezer Tamir struct eth_spe *spq_prod_bd; 1460a2fbb9eaSEliezer Tamir struct eth_spe *spq_last_bd; 14614781bfadSEilon Greenstein __le16 *dsb_sp_prod; 14626e30dd4eSVladislav Zolotarov atomic_t cq_spq_left; /* ETH_XXX ramrods credit */ 146334f80b04SEilon Greenstein /* used to synchronize spq accesses */ 1464a2fbb9eaSEliezer Tamir spinlock_t spq_lock; 1465a2fbb9eaSEliezer Tamir 1466523224a3SDmitry Kravkov /* event queue */ 1467523224a3SDmitry Kravkov union event_ring_elem *eq_ring; 1468523224a3SDmitry Kravkov dma_addr_t eq_mapping; 1469523224a3SDmitry Kravkov u16 eq_prod; 1470523224a3SDmitry Kravkov u16 eq_cons; 1471523224a3SDmitry Kravkov __le16 *eq_cons_sb; 14726e30dd4eSVladislav Zolotarov atomic_t eq_spq_left; /* COMMON_XXX ramrods credit */ 1473523224a3SDmitry Kravkov 1474619c5cb6SVlad Zolotarov /* Counter for marking that there is a STAT_QUERY ramrod pending */ 1475619c5cb6SVlad Zolotarov u16 stats_pending; 1476619c5cb6SVlad Zolotarov /* Counter for completed statistics ramrods */ 1477619c5cb6SVlad Zolotarov u16 stats_comp; 1478a2fbb9eaSEliezer Tamir 147933471629SEilon Greenstein /* End of fields used in the performance code paths */ 1480a2fbb9eaSEliezer Tamir 1481a2fbb9eaSEliezer Tamir int panic; 14827995c64eSJoe Perches int msg_enable; 1483a2fbb9eaSEliezer Tamir 1484a2fbb9eaSEliezer Tamir u32 flags; 1485619c5cb6SVlad Zolotarov #define PCIX_FLAG (1 << 0) 1486619c5cb6SVlad Zolotarov #define PCI_32BIT_FLAG (1 << 1) 1487619c5cb6SVlad Zolotarov #define ONE_PORT_FLAG (1 << 2) 1488619c5cb6SVlad Zolotarov #define NO_WOL_FLAG (1 << 3) 1489619c5cb6SVlad Zolotarov #define USING_DAC_FLAG (1 << 4) 1490619c5cb6SVlad Zolotarov #define USING_MSIX_FLAG (1 << 5) 1491619c5cb6SVlad Zolotarov #define USING_MSI_FLAG (1 << 6) 1492619c5cb6SVlad Zolotarov #define DISABLE_MSI_FLAG (1 << 7) 1493619c5cb6SVlad Zolotarov #define TPA_ENABLE_FLAG (1 << 8) 1494619c5cb6SVlad Zolotarov #define NO_MCP_FLAG (1 << 9) 1495621b4d66SDmitry Kravkov #define GRO_ENABLE_FLAG (1 << 10) 1496619c5cb6SVlad Zolotarov #define MF_FUNC_DIS (1 << 11) 1497619c5cb6SVlad Zolotarov #define OWN_CNIC_IRQ (1 << 12) 1498619c5cb6SVlad Zolotarov #define NO_ISCSI_OOO_FLAG (1 << 13) 1499619c5cb6SVlad Zolotarov #define NO_ISCSI_FLAG (1 << 14) 1500619c5cb6SVlad Zolotarov #define NO_FCOE_FLAG (1 << 15) 15010e898dd7SBarak Witkowski #define BC_SUPPORTS_PFC_STATS (1 << 17) 15022e499d3cSBarak Witkowski #define BC_SUPPORTS_FCOE_FEATURES (1 << 19) 150330a5de77SDmitry Kravkov #define USING_SINGLE_MSIX_FLAG (1 << 20) 15049876879fSBarak Witkowski #define BC_SUPPORTS_DCBX_MSG_NON_PMF (1 << 21) 15051ab4434cSAriel Elior #define IS_VF_FLAG (1 << 22) 150678c3bcc5SAriel Elior #define INTERRUPTS_ENABLED_FLAG (1 << 23) 1507a6d3a5baSBarak Witkowsky #define BC_SUPPORTS_RMMOD_CMD (1 << 24) 15081ab4434cSAriel Elior 15091ab4434cSAriel Elior #define BP_NOMCP(bp) ((bp)->flags & NO_MCP_FLAG) 15106411280aSAriel Elior 15116411280aSAriel Elior #ifdef CONFIG_BNX2X_SRIOV 15121ab4434cSAriel Elior #define IS_VF(bp) ((bp)->flags & IS_VF_FLAG) 15131ab4434cSAriel Elior #define IS_PF(bp) (!((bp)->flags & IS_VF_FLAG)) 15146411280aSAriel Elior #else 15156411280aSAriel Elior #define IS_VF(bp) false 15166411280aSAriel Elior #define IS_PF(bp) true 15176411280aSAriel Elior #endif 1518ec6ba945SVladislav Zolotarov 15192ba45142SVladislav Zolotarov #define NO_ISCSI(bp) ((bp)->flags & NO_ISCSI_FLAG) 15202ba45142SVladislav Zolotarov #define NO_ISCSI_OOO(bp) ((bp)->flags & NO_ISCSI_OOO_FLAG) 1521619c5cb6SVlad Zolotarov #define NO_FCOE(bp) ((bp)->flags & NO_FCOE_FLAG) 152237b091baSMichael Chan 152355c11941SMerav Sicron u8 cnic_support; 152455c11941SMerav Sicron bool cnic_enabled; 152555c11941SMerav Sicron bool cnic_loaded; 15264bd9b0ffSMichael Chan struct cnic_eth_dev *(*cnic_probe)(struct net_device *); 152755c11941SMerav Sicron 152855c11941SMerav Sicron /* Flag that indicates that we can start looking for FCoE L2 queue 152955c11941SMerav Sicron * completions in the default status block. 153055c11941SMerav Sicron */ 153155c11941SMerav Sicron bool fcoe_init; 153255c11941SMerav Sicron 1533a2fbb9eaSEliezer Tamir int pm_cap; 15348d5726c4SEilon Greenstein int mrrs; 1535a2fbb9eaSEliezer Tamir 15361cf167f2SEilon Greenstein struct delayed_work sp_task; 1537fd1fc79dSAriel Elior atomic_t interrupt_occurred; 15387be08a72SAriel Elior struct delayed_work sp_rtnl_task; 15393deb8167SYaniv Rosner 15403deb8167SYaniv Rosner struct delayed_work period_task; 1541a2fbb9eaSEliezer Tamir struct timer_list timer; 1542a2fbb9eaSEliezer Tamir int current_interval; 1543a2fbb9eaSEliezer Tamir 1544a2fbb9eaSEliezer Tamir u16 fw_seq; 1545a2fbb9eaSEliezer Tamir u16 fw_drv_pulse_wr_seq; 154634f80b04SEilon Greenstein u32 func_stx; 1547a2fbb9eaSEliezer Tamir 1548c18487eeSYaniv Rosner struct link_params link_params; 1549c18487eeSYaniv Rosner struct link_vars link_vars; 15502ae17f66SVladislav Zolotarov u32 link_cnt; 15512ae17f66SVladislav Zolotarov struct bnx2x_link_report_data last_reported_link; 15522ae17f66SVladislav Zolotarov 155301cd4528SEilon Greenstein struct mdio_if_info mdio; 1554c18487eeSYaniv Rosner 155534f80b04SEilon Greenstein struct bnx2x_common common; 155634f80b04SEilon Greenstein struct bnx2x_port port; 1557a2fbb9eaSEliezer Tamir 1558b475d78fSYuval Mintz struct cmng_init cmng; 1559b475d78fSYuval Mintz 1560f2e0899fSDmitry Kravkov u32 mf_config[E1HVN_MAX]; 1561a3348722SBarak Witkowski u32 mf_ext_config; 1562619c5cb6SVlad Zolotarov u32 path_has_ovlan; /* E3 */ 1563fb3bff17SDmitry Kravkov u16 mf_ov; 1564fb3bff17SDmitry Kravkov u8 mf_mode; 1565fb3bff17SDmitry Kravkov #define IS_MF(bp) (bp->mf_mode != 0) 15660793f83fSDmitry Kravkov #define IS_MF_SI(bp) (bp->mf_mode == MULTI_FUNCTION_SI) 15670793f83fSDmitry Kravkov #define IS_MF_SD(bp) (bp->mf_mode == MULTI_FUNCTION_SD) 1568a3348722SBarak Witkowski #define IS_MF_AFEX(bp) (bp->mf_mode == MULTI_FUNCTION_AFEX) 1569a2fbb9eaSEliezer Tamir 1570f1410647SEliezer Tamir u8 wol; 1571f1410647SEliezer Tamir 1572a2fbb9eaSEliezer Tamir int rx_ring_size; 1573a2fbb9eaSEliezer Tamir 1574a2fbb9eaSEliezer Tamir u16 tx_quick_cons_trip_int; 1575a2fbb9eaSEliezer Tamir u16 tx_quick_cons_trip; 1576a2fbb9eaSEliezer Tamir u16 tx_ticks_int; 1577a2fbb9eaSEliezer Tamir u16 tx_ticks; 1578a2fbb9eaSEliezer Tamir 1579a2fbb9eaSEliezer Tamir u16 rx_quick_cons_trip_int; 1580a2fbb9eaSEliezer Tamir u16 rx_quick_cons_trip; 1581a2fbb9eaSEliezer Tamir u16 rx_ticks_int; 1582a2fbb9eaSEliezer Tamir u16 rx_ticks; 1583cdaa7cb8SVladislav Zolotarov /* Maximal coalescing timeout in us */ 1584cdaa7cb8SVladislav Zolotarov #define BNX2X_MAX_COALESCE_TOUT (0xf0*12) 1585a2fbb9eaSEliezer Tamir 158634f80b04SEilon Greenstein u32 lin_cnt; 1587a2fbb9eaSEliezer Tamir 1588619c5cb6SVlad Zolotarov u16 state; 1589356e2385SEilon Greenstein #define BNX2X_STATE_CLOSED 0 1590a2fbb9eaSEliezer Tamir #define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000 1591a2fbb9eaSEliezer Tamir #define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000 1592a2fbb9eaSEliezer Tamir #define BNX2X_STATE_OPEN 0x3000 1593a2fbb9eaSEliezer Tamir #define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000 1594a2fbb9eaSEliezer Tamir #define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000 1595619c5cb6SVlad Zolotarov 159634f80b04SEilon Greenstein #define BNX2X_STATE_DIAG 0xe000 159734f80b04SEilon Greenstein #define BNX2X_STATE_ERROR 0xf000 1598a2fbb9eaSEliezer Tamir 15996383c0b3SAriel Elior #define BNX2X_MAX_PRIORITY 8 16006383c0b3SAriel Elior #define BNX2X_MAX_ENTRIES_PER_PRI 16 16016383c0b3SAriel Elior #define BNX2X_MAX_COS 3 16026383c0b3SAriel Elior #define BNX2X_MAX_TX_COS 2 160354b9ddaaSVladislav Zolotarov int num_queues; 160455c11941SMerav Sicron uint num_ethernet_queues; 160555c11941SMerav Sicron uint num_cnic_queues; 16060e8d2ec5SMerav Sicron int num_napi_queues; 16075d7cd496SDmitry Kravkov int disable_tpa; 1608523224a3SDmitry Kravkov 1609a2fbb9eaSEliezer Tamir u32 rx_mode; 1610a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_NONE 0 1611a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_NORMAL 1 1612a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_ALLMULTI 2 1613a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_PROMISC 3 1614a2fbb9eaSEliezer Tamir #define BNX2X_MAX_MULTICAST 64 1615a2fbb9eaSEliezer Tamir 1616523224a3SDmitry Kravkov u8 igu_dsb_id; 1617523224a3SDmitry Kravkov u8 igu_base_sb; 1618523224a3SDmitry Kravkov u8 igu_sb_cnt; 161955c11941SMerav Sicron u8 min_msix_vec_cnt; 162065565884SMerav Sicron 16211ab4434cSAriel Elior u32 igu_base_addr; 1622a2fbb9eaSEliezer Tamir dma_addr_t def_status_blk_mapping; 1623a2fbb9eaSEliezer Tamir 1624a2fbb9eaSEliezer Tamir struct bnx2x_slowpath *slowpath; 1625a2fbb9eaSEliezer Tamir dma_addr_t slowpath_mapping; 1626619c5cb6SVlad Zolotarov 1627619c5cb6SVlad Zolotarov /* Total number of FW statistics requests */ 1628619c5cb6SVlad Zolotarov u8 fw_stats_num; 1629619c5cb6SVlad Zolotarov 1630619c5cb6SVlad Zolotarov /* 1631619c5cb6SVlad Zolotarov * This is a memory buffer that will contain both statistics 1632619c5cb6SVlad Zolotarov * ramrod request and data. 1633619c5cb6SVlad Zolotarov */ 1634619c5cb6SVlad Zolotarov void *fw_stats; 1635619c5cb6SVlad Zolotarov dma_addr_t fw_stats_mapping; 1636619c5cb6SVlad Zolotarov 1637619c5cb6SVlad Zolotarov /* 1638619c5cb6SVlad Zolotarov * FW statistics request shortcut (points at the 1639619c5cb6SVlad Zolotarov * beginning of fw_stats buffer). 1640619c5cb6SVlad Zolotarov */ 1641619c5cb6SVlad Zolotarov struct bnx2x_fw_stats_req *fw_stats_req; 1642619c5cb6SVlad Zolotarov dma_addr_t fw_stats_req_mapping; 1643619c5cb6SVlad Zolotarov int fw_stats_req_sz; 1644619c5cb6SVlad Zolotarov 1645619c5cb6SVlad Zolotarov /* 16464907cb7bSAnatol Pomozov * FW statistics data shortcut (points at the beginning of 1647619c5cb6SVlad Zolotarov * fw_stats buffer + fw_stats_req_sz). 1648619c5cb6SVlad Zolotarov */ 1649619c5cb6SVlad Zolotarov struct bnx2x_fw_stats_data *fw_stats_data; 1650619c5cb6SVlad Zolotarov dma_addr_t fw_stats_data_mapping; 1651619c5cb6SVlad Zolotarov int fw_stats_data_sz; 1652619c5cb6SVlad Zolotarov 1653a052997eSMerav Sicron /* For max 196 cids (64*3 + non-eth), 32KB ILT page size and 1KB 1654a052997eSMerav Sicron * context size we need 8 ILT entries. 1655a052997eSMerav Sicron */ 1656a052997eSMerav Sicron #define ILT_MAX_L2_LINES 8 1657a052997eSMerav Sicron struct hw_context context[ILT_MAX_L2_LINES]; 1658523224a3SDmitry Kravkov 1659523224a3SDmitry Kravkov struct bnx2x_ilt *ilt; 1660523224a3SDmitry Kravkov #define BP_ILT(bp) ((bp)->ilt) 1661619c5cb6SVlad Zolotarov #define ILT_MAX_LINES 256 16626383c0b3SAriel Elior /* 16636383c0b3SAriel Elior * Maximum supported number of RSS queues: number of IGU SBs minus one that goes 16646383c0b3SAriel Elior * to CNIC. 16656383c0b3SAriel Elior */ 166655c11941SMerav Sicron #define BNX2X_MAX_RSS_COUNT(bp) ((bp)->igu_sb_cnt - CNIC_SUPPORT(bp)) 1667523224a3SDmitry Kravkov 16686383c0b3SAriel Elior /* 16696383c0b3SAriel Elior * Maximum CID count that might be required by the bnx2x: 167037ae41a9SMerav Sicron * Max RSS * Max_Tx_Multi_Cos + FCoE + iSCSI 16716383c0b3SAriel Elior */ 167237ae41a9SMerav Sicron #define BNX2X_L2_CID_COUNT(bp) (BNX2X_NUM_ETH_QUEUES(bp) * BNX2X_MULTI_TX_COS \ 167355c11941SMerav Sicron + 2 * CNIC_SUPPORT(bp)) 167437ae41a9SMerav Sicron #define BNX2X_L2_MAX_CID(bp) (BNX2X_MAX_RSS_COUNT(bp) * BNX2X_MULTI_TX_COS \ 167555c11941SMerav Sicron + 2 * CNIC_SUPPORT(bp)) 16766383c0b3SAriel Elior #define L2_ILT_LINES(bp) (DIV_ROUND_UP(BNX2X_L2_CID_COUNT(bp),\ 1677523224a3SDmitry Kravkov ILT_PAGE_CIDS)) 1678523224a3SDmitry Kravkov 1679523224a3SDmitry Kravkov int qm_cid_count; 1680a2fbb9eaSEliezer Tamir 16817964211dSYuval Mintz bool dropless_fc; 168237b091baSMichael Chan 1683a2fbb9eaSEliezer Tamir void *t2; 1684a2fbb9eaSEliezer Tamir dma_addr_t t2_mapping; 168513707f9eSEric Dumazet struct cnic_ops __rcu *cnic_ops; 168637b091baSMichael Chan void *cnic_data; 168737b091baSMichael Chan u32 cnic_tag; 168837b091baSMichael Chan struct cnic_eth_dev cnic_eth_dev; 1689523224a3SDmitry Kravkov union host_hc_status_block cnic_sb; 169037b091baSMichael Chan dma_addr_t cnic_sb_mapping; 169137b091baSMichael Chan struct eth_spe *cnic_kwq; 169237b091baSMichael Chan struct eth_spe *cnic_kwq_prod; 169337b091baSMichael Chan struct eth_spe *cnic_kwq_cons; 169437b091baSMichael Chan struct eth_spe *cnic_kwq_last; 169537b091baSMichael Chan u16 cnic_kwq_pending; 169637b091baSMichael Chan u16 cnic_spq_pending; 1697ec6ba945SVladislav Zolotarov u8 fip_mac[ETH_ALEN]; 1698619c5cb6SVlad Zolotarov struct mutex cnic_mutex; 1699619c5cb6SVlad Zolotarov struct bnx2x_vlan_mac_obj iscsi_l2_mac_obj; 1700619c5cb6SVlad Zolotarov 170116a5fd92SYuval Mintz /* Start index of the "special" (CNIC related) L2 clients */ 1702619c5cb6SVlad Zolotarov u8 cnic_base_cl_id; 1703a2fbb9eaSEliezer Tamir 1704ad8d3948SEilon Greenstein int dmae_ready; 1705ad8d3948SEilon Greenstein /* used to synchronize dmae accesses */ 17066e30dd4eSVladislav Zolotarov spinlock_t dmae_lock; 1707ad8d3948SEilon Greenstein 1708c4ff7cbfSEilon Greenstein /* used to protect the FW mail box */ 1709c4ff7cbfSEilon Greenstein struct mutex fw_mb_mutex; 1710c4ff7cbfSEilon Greenstein 1711bb2a0f7aSYitchak Gertner /* used to synchronize stats collecting */ 1712bb2a0f7aSYitchak Gertner int stats_state; 1713a13773a5SVladislav Zolotarov 1714a13773a5SVladislav Zolotarov /* used for synchronization of concurrent threads statistics handling */ 1715a13773a5SVladislav Zolotarov spinlock_t stats_lock; 1716a13773a5SVladislav Zolotarov 1717bb2a0f7aSYitchak Gertner /* used by dmae command loader */ 1718bb2a0f7aSYitchak Gertner struct dmae_command stats_dmae; 1719bb2a0f7aSYitchak Gertner int executer_idx; 1720ad8d3948SEilon Greenstein 1721bb2a0f7aSYitchak Gertner u16 stats_counter; 1722bb2a0f7aSYitchak Gertner struct bnx2x_eth_stats eth_stats; 1723cb4dca27SYuval Mintz struct host_func_stats func_stats; 17241355b704SMintz Yuval struct bnx2x_eth_stats_old eth_stats_old; 17251355b704SMintz Yuval struct bnx2x_net_stats_old net_stats_old; 17261355b704SMintz Yuval struct bnx2x_fw_port_stats_old fw_stats_old; 17271355b704SMintz Yuval bool stats_init; 1728bb2a0f7aSYitchak Gertner 1729a2fbb9eaSEliezer Tamir struct z_stream_s *strm; 1730a2fbb9eaSEliezer Tamir void *gunzip_buf; 1731a2fbb9eaSEliezer Tamir dma_addr_t gunzip_mapping; 1732a2fbb9eaSEliezer Tamir int gunzip_outlen; 1733a2fbb9eaSEliezer Tamir #define FW_BUF_SIZE 0x8000 1734573f2035SEilon Greenstein #define GUNZIP_BUF(bp) (bp->gunzip_buf) 1735573f2035SEilon Greenstein #define GUNZIP_PHYS(bp) (bp->gunzip_mapping) 1736573f2035SEilon Greenstein #define GUNZIP_OUTLEN(bp) (bp->gunzip_outlen) 1737a2fbb9eaSEliezer Tamir 173894a78b79SVladislav Zolotarov struct raw_op *init_ops; 173994a78b79SVladislav Zolotarov /* Init blocks offsets inside init_ops */ 174094a78b79SVladislav Zolotarov u16 *init_ops_offsets; 174194a78b79SVladislav Zolotarov /* Data blob - has 32 bit granularity */ 174294a78b79SVladislav Zolotarov u32 *init_data; 1743619c5cb6SVlad Zolotarov u32 init_mode_flags; 1744619c5cb6SVlad Zolotarov #define INIT_MODE_FLAGS(bp) (bp->init_mode_flags) 174594a78b79SVladislav Zolotarov /* Zipped PRAM blobs - raw data */ 174694a78b79SVladislav Zolotarov const u8 *tsem_int_table_data; 174794a78b79SVladislav Zolotarov const u8 *tsem_pram_data; 174894a78b79SVladislav Zolotarov const u8 *usem_int_table_data; 174994a78b79SVladislav Zolotarov const u8 *usem_pram_data; 175094a78b79SVladislav Zolotarov const u8 *xsem_int_table_data; 175194a78b79SVladislav Zolotarov const u8 *xsem_pram_data; 175294a78b79SVladislav Zolotarov const u8 *csem_int_table_data; 175394a78b79SVladislav Zolotarov const u8 *csem_pram_data; 1754573f2035SEilon Greenstein #define INIT_OPS(bp) (bp->init_ops) 1755573f2035SEilon Greenstein #define INIT_OPS_OFFSETS(bp) (bp->init_ops_offsets) 1756573f2035SEilon Greenstein #define INIT_DATA(bp) (bp->init_data) 1757573f2035SEilon Greenstein #define INIT_TSEM_INT_TABLE_DATA(bp) (bp->tsem_int_table_data) 1758573f2035SEilon Greenstein #define INIT_TSEM_PRAM_DATA(bp) (bp->tsem_pram_data) 1759573f2035SEilon Greenstein #define INIT_USEM_INT_TABLE_DATA(bp) (bp->usem_int_table_data) 1760573f2035SEilon Greenstein #define INIT_USEM_PRAM_DATA(bp) (bp->usem_pram_data) 1761573f2035SEilon Greenstein #define INIT_XSEM_INT_TABLE_DATA(bp) (bp->xsem_int_table_data) 1762573f2035SEilon Greenstein #define INIT_XSEM_PRAM_DATA(bp) (bp->xsem_pram_data) 1763573f2035SEilon Greenstein #define INIT_CSEM_INT_TABLE_DATA(bp) (bp->csem_int_table_data) 1764573f2035SEilon Greenstein #define INIT_CSEM_PRAM_DATA(bp) (bp->csem_pram_data) 1765573f2035SEilon Greenstein 1766619c5cb6SVlad Zolotarov #define PHY_FW_VER_LEN 20 176734f24c7fSVladislav Zolotarov char fw_ver[32]; 176894a78b79SVladislav Zolotarov const struct firmware *firmware; 1769619c5cb6SVlad Zolotarov 1770290ca2bbSAriel Elior struct bnx2x_vfdb *vfdb; 1771290ca2bbSAriel Elior #define IS_SRIOV(bp) ((bp)->vfdb) 1772290ca2bbSAriel Elior 1773785b9b1aSShmulik Ravid /* DCB support on/off */ 1774785b9b1aSShmulik Ravid u16 dcb_state; 1775785b9b1aSShmulik Ravid #define BNX2X_DCB_STATE_OFF 0 1776785b9b1aSShmulik Ravid #define BNX2X_DCB_STATE_ON 1 1777785b9b1aSShmulik Ravid 1778785b9b1aSShmulik Ravid /* DCBX engine mode */ 1779785b9b1aSShmulik Ravid int dcbx_enabled; 1780785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_OFF 0 1781785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_ON_NEG_OFF 1 1782785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_ON_NEG_ON 2 1783785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_INVALID (-1) 1784785b9b1aSShmulik Ravid 1785785b9b1aSShmulik Ravid bool dcbx_mode_uset; 1786785b9b1aSShmulik Ravid 1787e4901ddeSVladislav Zolotarov struct bnx2x_config_dcbx_params dcbx_config_params; 1788e4901ddeSVladislav Zolotarov struct bnx2x_dcbx_port_params dcbx_port_params; 1789e4901ddeSVladislav Zolotarov int dcb_version; 1790e4901ddeSVladislav Zolotarov 1791619c5cb6SVlad Zolotarov /* CAM credit pools */ 1792b56e9670SAriel Elior 1793b56e9670SAriel Elior /* used only in sriov */ 1794b56e9670SAriel Elior struct bnx2x_credit_pool_obj vlans_pool; 1795b56e9670SAriel Elior 1796619c5cb6SVlad Zolotarov struct bnx2x_credit_pool_obj macs_pool; 1797619c5cb6SVlad Zolotarov 1798619c5cb6SVlad Zolotarov /* RX_MODE object */ 1799619c5cb6SVlad Zolotarov struct bnx2x_rx_mode_obj rx_mode_obj; 1800619c5cb6SVlad Zolotarov 1801619c5cb6SVlad Zolotarov /* MCAST object */ 1802619c5cb6SVlad Zolotarov struct bnx2x_mcast_obj mcast_obj; 1803619c5cb6SVlad Zolotarov 1804619c5cb6SVlad Zolotarov /* RSS configuration object */ 1805619c5cb6SVlad Zolotarov struct bnx2x_rss_config_obj rss_conf_obj; 1806619c5cb6SVlad Zolotarov 1807619c5cb6SVlad Zolotarov /* Function State controlling object */ 1808619c5cb6SVlad Zolotarov struct bnx2x_func_sp_obj func_obj; 1809619c5cb6SVlad Zolotarov 1810619c5cb6SVlad Zolotarov unsigned long sp_state; 1811619c5cb6SVlad Zolotarov 18127be08a72SAriel Elior /* operation indication for the sp_rtnl task */ 18137be08a72SAriel Elior unsigned long sp_rtnl_state; 18147be08a72SAriel Elior 181516a5fd92SYuval Mintz /* DCBX Negotiation results */ 1816e4901ddeSVladislav Zolotarov struct dcbx_features dcbx_local_feat; 1817e4901ddeSVladislav Zolotarov u32 dcbx_error; 1818619c5cb6SVlad Zolotarov 18190be6bc62SShmulik Ravid #ifdef BCM_DCBNL 18200be6bc62SShmulik Ravid struct dcbx_features dcbx_remote_feat; 18210be6bc62SShmulik Ravid u32 dcbx_remote_flags; 18220be6bc62SShmulik Ravid #endif 1823a3348722SBarak Witkowski /* AFEX: store default vlan used */ 1824a3348722SBarak Witkowski int afex_def_vlan_tag; 1825a3348722SBarak Witkowski enum mf_cfg_afex_vlan_mode afex_vlan_mode; 1826e3835b99SDmitry Kravkov u32 pending_max; 18276383c0b3SAriel Elior 18286383c0b3SAriel Elior /* multiple tx classes of service */ 18296383c0b3SAriel Elior u8 max_cos; 18306383c0b3SAriel Elior 18316383c0b3SAriel Elior /* priority to cos mapping */ 18326383c0b3SAriel Elior u8 prio_to_cos[8]; 1833c3146eb6SDmitry Kravkov 1834c3146eb6SDmitry Kravkov int fp_array_size; 183507ba6af4SMiriam Shitrit u32 dump_preset_idx; 1836507393ebSDmitry Kravkov bool stats_started; 1837507393ebSDmitry Kravkov struct semaphore stats_sema; 1838a2fbb9eaSEliezer Tamir }; 1839a2fbb9eaSEliezer Tamir 1840619c5cb6SVlad Zolotarov /* Tx queues may be less or equal to Rx queues */ 1841619c5cb6SVlad Zolotarov extern int num_queues; 184254b9ddaaSVladislav Zolotarov #define BNX2X_NUM_QUEUES(bp) (bp->num_queues) 184355c11941SMerav Sicron #define BNX2X_NUM_ETH_QUEUES(bp) ((bp)->num_ethernet_queues) 184465565884SMerav Sicron #define BNX2X_NUM_NON_CNIC_QUEUES(bp) (BNX2X_NUM_QUEUES(bp) - \ 184555c11941SMerav Sicron (bp)->num_cnic_queues) 18466383c0b3SAriel Elior #define BNX2X_NUM_RX_QUEUES(bp) BNX2X_NUM_QUEUES(bp) 1847ec6ba945SVladislav Zolotarov 184854b9ddaaSVladislav Zolotarov #define is_multi(bp) (BNX2X_NUM_QUEUES(bp) > 1) 18493196a88aSEilon Greenstein 18506383c0b3SAriel Elior #define BNX2X_MAX_QUEUES(bp) BNX2X_MAX_RSS_COUNT(bp) 18516383c0b3SAriel Elior /* #define is_eth_multi(bp) (BNX2X_NUM_ETH_QUEUES(bp) > 1) */ 1852523224a3SDmitry Kravkov 1853523224a3SDmitry Kravkov #define RSS_IPV4_CAP_MASK \ 1854523224a3SDmitry Kravkov TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY 1855523224a3SDmitry Kravkov 1856523224a3SDmitry Kravkov #define RSS_IPV4_TCP_CAP_MASK \ 1857523224a3SDmitry Kravkov TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY 1858523224a3SDmitry Kravkov 1859523224a3SDmitry Kravkov #define RSS_IPV6_CAP_MASK \ 1860523224a3SDmitry Kravkov TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY 1861523224a3SDmitry Kravkov 1862523224a3SDmitry Kravkov #define RSS_IPV6_TCP_CAP_MASK \ 1863523224a3SDmitry Kravkov TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY 1864523224a3SDmitry Kravkov 1865523224a3SDmitry Kravkov /* func init flags */ 1866619c5cb6SVlad Zolotarov #define FUNC_FLG_RSS 0x0001 1867619c5cb6SVlad Zolotarov #define FUNC_FLG_STATS 0x0002 1868619c5cb6SVlad Zolotarov /* removed FUNC_FLG_UNMATCHED 0x0004 */ 1869619c5cb6SVlad Zolotarov #define FUNC_FLG_TPA 0x0008 1870619c5cb6SVlad Zolotarov #define FUNC_FLG_SPQ 0x0010 1871619c5cb6SVlad Zolotarov #define FUNC_FLG_LEADING 0x0020 /* PF only */ 1872523224a3SDmitry Kravkov 1873523224a3SDmitry Kravkov struct bnx2x_func_init_params { 1874523224a3SDmitry Kravkov /* dma */ 1875523224a3SDmitry Kravkov dma_addr_t fw_stat_map; /* valid iff FUNC_FLG_STATS */ 1876523224a3SDmitry Kravkov dma_addr_t spq_map; /* valid iff FUNC_FLG_SPQ */ 1877523224a3SDmitry Kravkov 1878523224a3SDmitry Kravkov u16 func_flgs; 1879523224a3SDmitry Kravkov u16 func_id; /* abs fid */ 1880523224a3SDmitry Kravkov u16 pf_id; 1881523224a3SDmitry Kravkov u16 spq_prod; /* valid iff FUNC_FLG_SPQ */ 1882523224a3SDmitry Kravkov }; 1883523224a3SDmitry Kravkov 188455c11941SMerav Sicron #define for_each_cnic_queue(bp, var) \ 188555c11941SMerav Sicron for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \ 188655c11941SMerav Sicron (var)++) \ 188755c11941SMerav Sicron if (skip_queue(bp, var)) \ 188855c11941SMerav Sicron continue; \ 188955c11941SMerav Sicron else 189055c11941SMerav Sicron 1891ec6ba945SVladislav Zolotarov #define for_each_eth_queue(bp, var) \ 18926383c0b3SAriel Elior for ((var) = 0; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++) 18933196a88aSEilon Greenstein 1894ec6ba945SVladislav Zolotarov #define for_each_nondefault_eth_queue(bp, var) \ 18956383c0b3SAriel Elior for ((var) = 1; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++) 1896ec6ba945SVladislav Zolotarov 1897ec6ba945SVladislav Zolotarov #define for_each_queue(bp, var) \ 18986383c0b3SAriel Elior for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \ 1899ec6ba945SVladislav Zolotarov if (skip_queue(bp, var)) \ 1900ec6ba945SVladislav Zolotarov continue; \ 1901ec6ba945SVladislav Zolotarov else 1902ec6ba945SVladislav Zolotarov 19036383c0b3SAriel Elior /* Skip forwarding FP */ 190455c11941SMerav Sicron #define for_each_valid_rx_queue(bp, var) \ 190555c11941SMerav Sicron for ((var) = 0; \ 190655c11941SMerav Sicron (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) : \ 190755c11941SMerav Sicron BNX2X_NUM_ETH_QUEUES(bp)); \ 190855c11941SMerav Sicron (var)++) \ 190955c11941SMerav Sicron if (skip_rx_queue(bp, var)) \ 191055c11941SMerav Sicron continue; \ 191155c11941SMerav Sicron else 191255c11941SMerav Sicron 191355c11941SMerav Sicron #define for_each_rx_queue_cnic(bp, var) \ 191455c11941SMerav Sicron for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \ 191555c11941SMerav Sicron (var)++) \ 191655c11941SMerav Sicron if (skip_rx_queue(bp, var)) \ 191755c11941SMerav Sicron continue; \ 191855c11941SMerav Sicron else 191955c11941SMerav Sicron 1920ec6ba945SVladislav Zolotarov #define for_each_rx_queue(bp, var) \ 19216383c0b3SAriel Elior for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \ 1922ec6ba945SVladislav Zolotarov if (skip_rx_queue(bp, var)) \ 1923ec6ba945SVladislav Zolotarov continue; \ 1924ec6ba945SVladislav Zolotarov else 1925ec6ba945SVladislav Zolotarov 19266383c0b3SAriel Elior /* Skip OOO FP */ 192755c11941SMerav Sicron #define for_each_valid_tx_queue(bp, var) \ 192855c11941SMerav Sicron for ((var) = 0; \ 192955c11941SMerav Sicron (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) : \ 193055c11941SMerav Sicron BNX2X_NUM_ETH_QUEUES(bp)); \ 193155c11941SMerav Sicron (var)++) \ 193255c11941SMerav Sicron if (skip_tx_queue(bp, var)) \ 193355c11941SMerav Sicron continue; \ 193455c11941SMerav Sicron else 193555c11941SMerav Sicron 193655c11941SMerav Sicron #define for_each_tx_queue_cnic(bp, var) \ 193755c11941SMerav Sicron for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \ 193855c11941SMerav Sicron (var)++) \ 193955c11941SMerav Sicron if (skip_tx_queue(bp, var)) \ 194055c11941SMerav Sicron continue; \ 194155c11941SMerav Sicron else 194255c11941SMerav Sicron 1943ec6ba945SVladislav Zolotarov #define for_each_tx_queue(bp, var) \ 19446383c0b3SAriel Elior for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \ 1945ec6ba945SVladislav Zolotarov if (skip_tx_queue(bp, var)) \ 1946ec6ba945SVladislav Zolotarov continue; \ 1947ec6ba945SVladislav Zolotarov else 1948ec6ba945SVladislav Zolotarov 1949ec6ba945SVladislav Zolotarov #define for_each_nondefault_queue(bp, var) \ 19506383c0b3SAriel Elior for ((var) = 1; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \ 1951ec6ba945SVladislav Zolotarov if (skip_queue(bp, var)) \ 1952ec6ba945SVladislav Zolotarov continue; \ 1953ec6ba945SVladislav Zolotarov else 1954ec6ba945SVladislav Zolotarov 19556383c0b3SAriel Elior #define for_each_cos_in_tx_queue(fp, var) \ 19566383c0b3SAriel Elior for ((var) = 0; (var) < (fp)->max_cos; (var)++) 19576383c0b3SAriel Elior 1958ec6ba945SVladislav Zolotarov /* skip rx queue 1959008d23e4SLinus Torvalds * if FCOE l2 support is disabled and this is the fcoe L2 queue 1960ec6ba945SVladislav Zolotarov */ 1961ec6ba945SVladislav Zolotarov #define skip_rx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx)) 1962ec6ba945SVladislav Zolotarov 1963ec6ba945SVladislav Zolotarov /* skip tx queue 1964008d23e4SLinus Torvalds * if FCOE l2 support is disabled and this is the fcoe L2 queue 1965ec6ba945SVladislav Zolotarov */ 1966ec6ba945SVladislav Zolotarov #define skip_tx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx)) 1967ec6ba945SVladislav Zolotarov 1968ec6ba945SVladislav Zolotarov #define skip_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx)) 19693196a88aSEilon Greenstein 1970619c5cb6SVlad Zolotarov /** 1971619c5cb6SVlad Zolotarov * bnx2x_set_mac_one - configure a single MAC address 1972619c5cb6SVlad Zolotarov * 1973619c5cb6SVlad Zolotarov * @bp: driver handle 1974619c5cb6SVlad Zolotarov * @mac: MAC to configure 1975619c5cb6SVlad Zolotarov * @obj: MAC object handle 1976619c5cb6SVlad Zolotarov * @set: if 'true' add a new MAC, otherwise - delete 1977619c5cb6SVlad Zolotarov * @mac_type: the type of the MAC to configure (e.g. ETH, UC list) 1978619c5cb6SVlad Zolotarov * @ramrod_flags: RAMROD_XXX flags (e.g. RAMROD_CONT, RAMROD_COMP_WAIT) 1979619c5cb6SVlad Zolotarov * 1980619c5cb6SVlad Zolotarov * Configures one MAC according to provided parameters or continues the 1981619c5cb6SVlad Zolotarov * execution of previously scheduled commands if RAMROD_CONT is set in 1982619c5cb6SVlad Zolotarov * ramrod_flags. 1983619c5cb6SVlad Zolotarov * 1984619c5cb6SVlad Zolotarov * Returns zero if operation has successfully completed, a positive value if the 1985619c5cb6SVlad Zolotarov * operation has been successfully scheduled and a negative - if a requested 1986619c5cb6SVlad Zolotarov * operations has failed. 1987619c5cb6SVlad Zolotarov */ 1988619c5cb6SVlad Zolotarov int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac, 1989619c5cb6SVlad Zolotarov struct bnx2x_vlan_mac_obj *obj, bool set, 1990619c5cb6SVlad Zolotarov int mac_type, unsigned long *ramrod_flags); 1991619c5cb6SVlad Zolotarov /** 1992619c5cb6SVlad Zolotarov * bnx2x_del_all_macs - delete all MACs configured for the specific MAC object 1993619c5cb6SVlad Zolotarov * 1994619c5cb6SVlad Zolotarov * @bp: driver handle 1995619c5cb6SVlad Zolotarov * @mac_obj: MAC object handle 1996619c5cb6SVlad Zolotarov * @mac_type: type of the MACs to clear (BNX2X_XXX_MAC) 1997619c5cb6SVlad Zolotarov * @wait_for_comp: if 'true' block until completion 1998619c5cb6SVlad Zolotarov * 1999619c5cb6SVlad Zolotarov * Deletes all MACs of the specific type (e.g. ETH, UC list). 2000619c5cb6SVlad Zolotarov * 2001619c5cb6SVlad Zolotarov * Returns zero if operation has successfully completed, a positive value if the 2002619c5cb6SVlad Zolotarov * operation has been successfully scheduled and a negative - if a requested 2003619c5cb6SVlad Zolotarov * operations has failed. 2004619c5cb6SVlad Zolotarov */ 2005619c5cb6SVlad Zolotarov int bnx2x_del_all_macs(struct bnx2x *bp, 2006619c5cb6SVlad Zolotarov struct bnx2x_vlan_mac_obj *mac_obj, 2007619c5cb6SVlad Zolotarov int mac_type, bool wait_for_comp); 2008619c5cb6SVlad Zolotarov 2009619c5cb6SVlad Zolotarov /* Init Function API */ 2010619c5cb6SVlad Zolotarov void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p); 2011b93288d5SAriel Elior void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid, 2012b93288d5SAriel Elior u8 vf_valid, int fw_sb_id, int igu_sb_id); 2013b56e9670SAriel Elior u32 bnx2x_get_pretend_reg(struct bnx2x *bp); 2014619c5cb6SVlad Zolotarov int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port); 2015619c5cb6SVlad Zolotarov int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port); 2016619c5cb6SVlad Zolotarov int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode); 2017619c5cb6SVlad Zolotarov int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port); 20182ae17f66SVladislav Zolotarov void bnx2x_read_mf_cfg(struct bnx2x *bp); 20192ae17f66SVladislav Zolotarov 2020b56e9670SAriel Elior int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val); 2021619c5cb6SVlad Zolotarov 2022f85582f8SDmitry Kravkov /* dmae */ 2023c18487eeSYaniv Rosner void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32); 2024c18487eeSYaniv Rosner void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr, 2025c18487eeSYaniv Rosner u32 len32); 2026f85582f8SDmitry Kravkov void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx); 2027f85582f8SDmitry Kravkov u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type); 2028f85582f8SDmitry Kravkov u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode); 2029f85582f8SDmitry Kravkov u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type, 2030f85582f8SDmitry Kravkov bool with_comp, u8 comp_type); 2031f85582f8SDmitry Kravkov 2032fd1fc79dSAriel Elior void bnx2x_prep_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae, 2033fd1fc79dSAriel Elior u8 src_type, u8 dst_type); 2034fd1fc79dSAriel Elior int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae); 2035fd1fc79dSAriel Elior 2036d16132ceSAriel Elior /* FLR related routines */ 2037d16132ceSAriel Elior u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp); 2038d16132ceSAriel Elior void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count); 2039d16132ceSAriel Elior int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt); 2040b56e9670SAriel Elior u8 bnx2x_is_pcie_pending(struct pci_dev *dev); 2041d16132ceSAriel Elior int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg, 2042d16132ceSAriel Elior char *msg, u32 poll_cnt); 2043f85582f8SDmitry Kravkov 2044de0c62dbSDmitry Kravkov void bnx2x_calc_fc_adv(struct bnx2x *bp); 2045de0c62dbSDmitry Kravkov int bnx2x_sp_post(struct bnx2x *bp, int command, int cid, 2046619c5cb6SVlad Zolotarov u32 data_hi, u32 data_lo, int cmd_type); 2047de0c62dbSDmitry Kravkov void bnx2x_update_coalesce(struct bnx2x *bp); 20481ac9e428SYaniv Rosner int bnx2x_get_cur_phy_idx(struct bnx2x *bp); 2049f85582f8SDmitry Kravkov 2050178135c1SDmitry Kravkov bool bnx2x_port_after_undi(struct bnx2x *bp); 2051178135c1SDmitry Kravkov 205234f80b04SEilon Greenstein static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms, 205334f80b04SEilon Greenstein int wait) 205434f80b04SEilon Greenstein { 205534f80b04SEilon Greenstein u32 val; 205634f80b04SEilon Greenstein 205734f80b04SEilon Greenstein do { 205834f80b04SEilon Greenstein val = REG_RD(bp, reg); 205934f80b04SEilon Greenstein if (val == expected) 206034f80b04SEilon Greenstein break; 206134f80b04SEilon Greenstein ms -= wait; 206234f80b04SEilon Greenstein msleep(wait); 206334f80b04SEilon Greenstein 206434f80b04SEilon Greenstein } while (ms > 0); 206534f80b04SEilon Greenstein 206634f80b04SEilon Greenstein return val; 206734f80b04SEilon Greenstein } 2068f85582f8SDmitry Kravkov 2069b56e9670SAriel Elior void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id, 2070b56e9670SAriel Elior bool is_pf); 2071b56e9670SAriel Elior 2072523224a3SDmitry Kravkov #define BNX2X_ILT_ZALLOC(x, y, size) \ 2073*ede23fa8SJoe Perches x = dma_zalloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL) 2074523224a3SDmitry Kravkov 2075523224a3SDmitry Kravkov #define BNX2X_ILT_FREE(x, y, size) \ 2076523224a3SDmitry Kravkov do { \ 2077523224a3SDmitry Kravkov if (x) { \ 2078d245a111SVladislav Zolotarov dma_free_coherent(&bp->pdev->dev, size, x, y); \ 2079523224a3SDmitry Kravkov x = NULL; \ 2080523224a3SDmitry Kravkov y = 0; \ 2081523224a3SDmitry Kravkov } \ 2082523224a3SDmitry Kravkov } while (0) 2083523224a3SDmitry Kravkov 2084523224a3SDmitry Kravkov #define ILOG2(x) (ilog2((x))) 2085523224a3SDmitry Kravkov 2086523224a3SDmitry Kravkov #define ILT_NUM_PAGE_ENTRIES (3072) 2087523224a3SDmitry Kravkov /* In 57710/11 we use whole table since we have 8 func 2088f85582f8SDmitry Kravkov * In 57712 we have only 4 func, but use same size per func, then only half of 2089f85582f8SDmitry Kravkov * the table in use 2090523224a3SDmitry Kravkov */ 2091523224a3SDmitry Kravkov #define ILT_PER_FUNC (ILT_NUM_PAGE_ENTRIES/8) 2092523224a3SDmitry Kravkov 2093523224a3SDmitry Kravkov #define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC) 2094523224a3SDmitry Kravkov /* 2095523224a3SDmitry Kravkov * the phys address is shifted right 12 bits and has an added 2096523224a3SDmitry Kravkov * 1=valid bit added to the 53rd bit 2097523224a3SDmitry Kravkov * then since this is a wide register(TM) 2098523224a3SDmitry Kravkov * we split it into two 32 bit writes 2099523224a3SDmitry Kravkov */ 2100523224a3SDmitry Kravkov #define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF)) 2101523224a3SDmitry Kravkov #define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44))) 210234f80b04SEilon Greenstein 210334f80b04SEilon Greenstein /* load/unload mode */ 210434f80b04SEilon Greenstein #define LOAD_NORMAL 0 210534f80b04SEilon Greenstein #define LOAD_OPEN 1 210634f80b04SEilon Greenstein #define LOAD_DIAG 2 21078970b2e4SMerav Sicron #define LOAD_LOOPBACK_EXT 3 210834f80b04SEilon Greenstein #define UNLOAD_NORMAL 0 210934f80b04SEilon Greenstein #define UNLOAD_CLOSE 1 211072fd0718SVladislav Zolotarov #define UNLOAD_RECOVERY 2 211134f80b04SEilon Greenstein 2112ad8d3948SEilon Greenstein /* DMAE command defines */ 2113f2e0899fSDmitry Kravkov #define DMAE_TIMEOUT -1 2114f2e0899fSDmitry Kravkov #define DMAE_PCI_ERROR -2 /* E2 and onward */ 2115f2e0899fSDmitry Kravkov #define DMAE_NOT_RDY -3 2116f2e0899fSDmitry Kravkov #define DMAE_PCI_ERR_FLAG 0x80000000 2117ad8d3948SEilon Greenstein 2118f2e0899fSDmitry Kravkov #define DMAE_SRC_PCI 0 2119f2e0899fSDmitry Kravkov #define DMAE_SRC_GRC 1 2120ad8d3948SEilon Greenstein 2121f2e0899fSDmitry Kravkov #define DMAE_DST_NONE 0 2122f2e0899fSDmitry Kravkov #define DMAE_DST_PCI 1 2123f2e0899fSDmitry Kravkov #define DMAE_DST_GRC 2 2124f2e0899fSDmitry Kravkov 2125f2e0899fSDmitry Kravkov #define DMAE_COMP_PCI 0 2126f2e0899fSDmitry Kravkov #define DMAE_COMP_GRC 1 2127f2e0899fSDmitry Kravkov 2128f2e0899fSDmitry Kravkov /* E2 and onward - PCI error handling in the completion */ 2129f2e0899fSDmitry Kravkov 2130f2e0899fSDmitry Kravkov #define DMAE_COMP_REGULAR 0 2131f2e0899fSDmitry Kravkov #define DMAE_COM_SET_ERR 1 2132f2e0899fSDmitry Kravkov 2133f2e0899fSDmitry Kravkov #define DMAE_CMD_SRC_PCI (DMAE_SRC_PCI << \ 2134f2e0899fSDmitry Kravkov DMAE_COMMAND_SRC_SHIFT) 2135f2e0899fSDmitry Kravkov #define DMAE_CMD_SRC_GRC (DMAE_SRC_GRC << \ 2136f2e0899fSDmitry Kravkov DMAE_COMMAND_SRC_SHIFT) 2137f2e0899fSDmitry Kravkov 2138f2e0899fSDmitry Kravkov #define DMAE_CMD_DST_PCI (DMAE_DST_PCI << \ 2139f2e0899fSDmitry Kravkov DMAE_COMMAND_DST_SHIFT) 2140f2e0899fSDmitry Kravkov #define DMAE_CMD_DST_GRC (DMAE_DST_GRC << \ 2141f2e0899fSDmitry Kravkov DMAE_COMMAND_DST_SHIFT) 2142f2e0899fSDmitry Kravkov 2143f2e0899fSDmitry Kravkov #define DMAE_CMD_C_DST_PCI (DMAE_COMP_PCI << \ 2144f2e0899fSDmitry Kravkov DMAE_COMMAND_C_DST_SHIFT) 2145f2e0899fSDmitry Kravkov #define DMAE_CMD_C_DST_GRC (DMAE_COMP_GRC << \ 2146f2e0899fSDmitry Kravkov DMAE_COMMAND_C_DST_SHIFT) 2147ad8d3948SEilon Greenstein 2148ad8d3948SEilon Greenstein #define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE 2149ad8d3948SEilon Greenstein 2150ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT) 2151ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT) 2152ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT) 2153ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT) 2154ad8d3948SEilon Greenstein 2155ad8d3948SEilon Greenstein #define DMAE_CMD_PORT_0 0 2156ad8d3948SEilon Greenstein #define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT 2157ad8d3948SEilon Greenstein 2158ad8d3948SEilon Greenstein #define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET 2159ad8d3948SEilon Greenstein #define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET 2160ad8d3948SEilon Greenstein #define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT 2161ad8d3948SEilon Greenstein 2162f2e0899fSDmitry Kravkov #define DMAE_SRC_PF 0 2163f2e0899fSDmitry Kravkov #define DMAE_SRC_VF 1 2164f2e0899fSDmitry Kravkov 2165f2e0899fSDmitry Kravkov #define DMAE_DST_PF 0 2166f2e0899fSDmitry Kravkov #define DMAE_DST_VF 1 2167f2e0899fSDmitry Kravkov 2168f2e0899fSDmitry Kravkov #define DMAE_C_SRC 0 2169f2e0899fSDmitry Kravkov #define DMAE_C_DST 1 2170f2e0899fSDmitry Kravkov 2171ad8d3948SEilon Greenstein #define DMAE_LEN32_RD_MAX 0x80 217202e3c6cbSVladislav Zolotarov #define DMAE_LEN32_WR_MAX(bp) (CHIP_IS_E1(bp) ? 0x400 : 0x2000) 2173ad8d3948SEilon Greenstein 2174f2e0899fSDmitry Kravkov #define DMAE_COMP_VAL 0x60d0d0ae /* E2 and on - upper bit 217516a5fd92SYuval Mintz * indicates error 217616a5fd92SYuval Mintz */ 2177ad8d3948SEilon Greenstein 2178ad8d3948SEilon Greenstein #define MAX_DMAE_C_PER_PORT 8 2179ad8d3948SEilon Greenstein #define INIT_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \ 21808decf868SDavid S. Miller BP_VN(bp)) 2181ad8d3948SEilon Greenstein #define PMF_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \ 2182ad8d3948SEilon Greenstein E1HVN_MAX) 2183ad8d3948SEilon Greenstein 218425047950SEliezer Tamir /* PCIE link and speed */ 218525047950SEliezer Tamir #define PCICFG_LINK_WIDTH 0x1f00000 218625047950SEliezer Tamir #define PCICFG_LINK_WIDTH_SHIFT 20 218725047950SEliezer Tamir #define PCICFG_LINK_SPEED 0xf0000 218825047950SEliezer Tamir #define PCICFG_LINK_SPEED_SHIFT 16 2189a2fbb9eaSEliezer Tamir 2190cf2c1df6SMerav Sicron #define BNX2X_NUM_TESTS_SF 7 2191cf2c1df6SMerav Sicron #define BNX2X_NUM_TESTS_MF 3 2192cf2c1df6SMerav Sicron #define BNX2X_NUM_TESTS(bp) (IS_MF(bp) ? BNX2X_NUM_TESTS_MF : \ 2193cf2c1df6SMerav Sicron BNX2X_NUM_TESTS_SF) 2194bb2a0f7aSYitchak Gertner 2195b5bf9068SEilon Greenstein #define BNX2X_PHY_LOOPBACK 0 2196b5bf9068SEilon Greenstein #define BNX2X_MAC_LOOPBACK 1 21978970b2e4SMerav Sicron #define BNX2X_EXT_LOOPBACK 2 2198b5bf9068SEilon Greenstein #define BNX2X_PHY_LOOPBACK_FAILED 1 2199b5bf9068SEilon Greenstein #define BNX2X_MAC_LOOPBACK_FAILED 2 22008970b2e4SMerav Sicron #define BNX2X_EXT_LOOPBACK_FAILED 3 2201bb2a0f7aSYitchak Gertner #define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \ 2202bb2a0f7aSYitchak Gertner BNX2X_PHY_LOOPBACK_FAILED) 220396fc1784SEliezer Tamir 22047a9b2557SVladislav Zolotarov #define STROM_ASSERT_ARRAY_SIZE 50 22057a9b2557SVladislav Zolotarov 220634f80b04SEilon Greenstein /* must be used on a CID before placing it on a HW ring */ 2207ab6ad5a4SEilon Greenstein #define HW_CID(bp, x) ((BP_PORT(bp) << 23) | \ 22088decf868SDavid S. Miller (BP_VN(bp) << BNX2X_SWCID_SHIFT) | \ 2209619c5cb6SVlad Zolotarov (x)) 2210a2fbb9eaSEliezer Tamir 22117a9b2557SVladislav Zolotarov #define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe)) 22127a9b2557SVladislav Zolotarov #define MAX_SP_DESC_CNT (SP_DESC_CNT - 1) 22137a9b2557SVladislav Zolotarov 2214523224a3SDmitry Kravkov #define BNX2X_BTR 4 22157a9b2557SVladislav Zolotarov #define MAX_SPQ_PENDING 8 22167a9b2557SVladislav Zolotarov 2217ff80ee02SDmitry Kravkov /* CMNG constants, as derived from system spec calculations */ 2218ff80ee02SDmitry Kravkov /* default MIN rate in case VNIC min rate is configured to zero - 100Mbps */ 221934f80b04SEilon Greenstein #define DEF_MIN_RATE 100 22209b3de1efSDmitry Kravkov /* resolution of the rate shaping timer - 400 usec */ 22219b3de1efSDmitry Kravkov #define RS_PERIODIC_TIMEOUT_USEC 400 222234f80b04SEilon Greenstein /* number of bytes in single QM arbitration cycle - 2223ff80ee02SDmitry Kravkov * coefficient for calculating the fairness timer */ 2224ff80ee02SDmitry Kravkov #define QM_ARB_BYTES 160000 2225ff80ee02SDmitry Kravkov /* resolution of Min algorithm 1:100 */ 2226ff80ee02SDmitry Kravkov #define MIN_RES 100 2227ff80ee02SDmitry Kravkov /* how many bytes above threshold for the minimal credit of Min algorithm*/ 2228ff80ee02SDmitry Kravkov #define MIN_ABOVE_THRESH 32768 2229ff80ee02SDmitry Kravkov /* Fairness algorithm integration time coefficient - 2230ff80ee02SDmitry Kravkov * for calculating the actual Tfair */ 2231ff80ee02SDmitry Kravkov #define T_FAIR_COEF ((MIN_ABOVE_THRESH + QM_ARB_BYTES) * 8 * MIN_RES) 2232ff80ee02SDmitry Kravkov /* Memory of fairness algorithm . 2 cycles */ 223334f80b04SEilon Greenstein #define FAIR_MEM 2 2234a2fbb9eaSEliezer Tamir 223534f80b04SEilon Greenstein #define ATTN_NIG_FOR_FUNC (1L << 8) 223634f80b04SEilon Greenstein #define ATTN_SW_TIMER_4_FUNC (1L << 9) 223734f80b04SEilon Greenstein #define GPIO_2_FUNC (1L << 10) 223834f80b04SEilon Greenstein #define GPIO_3_FUNC (1L << 11) 223934f80b04SEilon Greenstein #define GPIO_4_FUNC (1L << 12) 224034f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_1 (1L << 13) 224134f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_2 (1L << 14) 224234f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_3 (1L << 15) 224334f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_4 (1L << 13) 224434f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_5 (1L << 14) 224534f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_6 (1L << 15) 224634f80b04SEilon Greenstein 224734f80b04SEilon Greenstein #define ATTN_HARD_WIRED_MASK 0xff00 224834f80b04SEilon Greenstein #define ATTENTION_ID 4 224934f80b04SEilon Greenstein 22503521b419SYuval Mintz #define IS_MF_STORAGE_ONLY(bp) (IS_MF_STORAGE_SD(bp) || \ 22513521b419SYuval Mintz IS_MF_FCOE_AFEX(bp)) 225234f80b04SEilon Greenstein 225334f80b04SEilon Greenstein /* stuff added to make the code fit 80Col */ 225434f80b04SEilon Greenstein 225534f80b04SEilon Greenstein #define BNX2X_PMF_LINK_ASSERT \ 225634f80b04SEilon Greenstein GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp)) 225734f80b04SEilon Greenstein 2258a2fbb9eaSEliezer Tamir #define BNX2X_MC_ASSERT_BITS \ 2259a2fbb9eaSEliezer Tamir (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \ 2260a2fbb9eaSEliezer Tamir GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \ 2261a2fbb9eaSEliezer Tamir GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \ 2262a2fbb9eaSEliezer Tamir GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT)) 2263a2fbb9eaSEliezer Tamir 2264a2fbb9eaSEliezer Tamir #define BNX2X_MCP_ASSERT \ 2265a2fbb9eaSEliezer Tamir GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT) 2266a2fbb9eaSEliezer Tamir 226734f80b04SEilon Greenstein #define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC) 226834f80b04SEilon Greenstein #define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \ 226934f80b04SEilon Greenstein GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \ 227034f80b04SEilon Greenstein GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \ 227134f80b04SEilon Greenstein GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \ 227234f80b04SEilon Greenstein GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \ 227334f80b04SEilon Greenstein GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC)) 227434f80b04SEilon Greenstein 2275a2fbb9eaSEliezer Tamir #define HW_INTERRUT_ASSERT_SET_0 \ 2276a2fbb9eaSEliezer Tamir (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \ 2277a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \ 2278a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \ 2279c14a09b7SDmitry Kravkov AEU_INPUTS_ATTN_BITS_BRB_HW_INTERRUPT | \ 2280c9ee9206SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT) 2281a2fbb9eaSEliezer Tamir #define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \ 2282a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \ 2283a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \ 2284a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\ 2285c9ee9206SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR |\ 2286c9ee9206SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR |\ 2287c9ee9206SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR) 2288a2fbb9eaSEliezer Tamir #define HW_INTERRUT_ASSERT_SET_1 \ 2289a2fbb9eaSEliezer Tamir (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \ 2290a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \ 2291a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \ 2292a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \ 2293a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \ 2294a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \ 2295a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \ 2296a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \ 2297a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \ 2298a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \ 2299a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT) 2300c9ee9206SVladislav Zolotarov #define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR |\ 2301a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \ 2302c9ee9206SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR |\ 2303a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \ 2304c9ee9206SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR |\ 2305a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \ 2306a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\ 2307c9ee9206SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR |\ 2308a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\ 2309a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \ 2310a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \ 2311c9ee9206SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR |\ 2312a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \ 2313a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \ 2314c9ee9206SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR |\ 2315c9ee9206SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR) 2316a2fbb9eaSEliezer Tamir #define HW_INTERRUT_ASSERT_SET_2 \ 2317a2fbb9eaSEliezer Tamir (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \ 2318a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \ 2319a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \ 2320a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\ 2321a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT) 2322a2fbb9eaSEliezer Tamir #define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \ 2323a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \ 2324a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\ 2325a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \ 2326a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \ 2327c9ee9206SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR |\ 2328a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \ 2329a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR) 2330a2fbb9eaSEliezer Tamir 233172fd0718SVladislav Zolotarov #define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \ 233272fd0718SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \ 233372fd0718SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \ 233472fd0718SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY) 2335a2fbb9eaSEliezer Tamir 23368736c826SVladislav Zolotarov #define HW_PRTY_ASSERT_SET_4 (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR | \ 23378736c826SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR) 23388736c826SVladislav Zolotarov 2339a2fbb9eaSEliezer Tamir #define MULTI_MASK 0x7f 2340a2fbb9eaSEliezer Tamir 2341619c5cb6SVlad Zolotarov #define DEF_USB_FUNC_OFF offsetof(struct cstorm_def_status_block_u, func) 2342619c5cb6SVlad Zolotarov #define DEF_CSB_FUNC_OFF offsetof(struct cstorm_def_status_block_c, func) 2343619c5cb6SVlad Zolotarov #define DEF_XSB_FUNC_OFF offsetof(struct xstorm_def_status_block, func) 2344619c5cb6SVlad Zolotarov #define DEF_TSB_FUNC_OFF offsetof(struct tstorm_def_status_block, func) 2345619c5cb6SVlad Zolotarov 2346619c5cb6SVlad Zolotarov #define DEF_USB_IGU_INDEX_OFF \ 2347619c5cb6SVlad Zolotarov offsetof(struct cstorm_def_status_block_u, igu_index) 2348619c5cb6SVlad Zolotarov #define DEF_CSB_IGU_INDEX_OFF \ 2349619c5cb6SVlad Zolotarov offsetof(struct cstorm_def_status_block_c, igu_index) 2350619c5cb6SVlad Zolotarov #define DEF_XSB_IGU_INDEX_OFF \ 2351619c5cb6SVlad Zolotarov offsetof(struct xstorm_def_status_block, igu_index) 2352619c5cb6SVlad Zolotarov #define DEF_TSB_IGU_INDEX_OFF \ 2353619c5cb6SVlad Zolotarov offsetof(struct tstorm_def_status_block, igu_index) 2354619c5cb6SVlad Zolotarov 2355619c5cb6SVlad Zolotarov #define DEF_USB_SEGMENT_OFF \ 2356619c5cb6SVlad Zolotarov offsetof(struct cstorm_def_status_block_u, segment) 2357619c5cb6SVlad Zolotarov #define DEF_CSB_SEGMENT_OFF \ 2358619c5cb6SVlad Zolotarov offsetof(struct cstorm_def_status_block_c, segment) 2359619c5cb6SVlad Zolotarov #define DEF_XSB_SEGMENT_OFF \ 2360619c5cb6SVlad Zolotarov offsetof(struct xstorm_def_status_block, segment) 2361619c5cb6SVlad Zolotarov #define DEF_TSB_SEGMENT_OFF \ 2362619c5cb6SVlad Zolotarov offsetof(struct tstorm_def_status_block, segment) 2363619c5cb6SVlad Zolotarov 2364a2fbb9eaSEliezer Tamir #define BNX2X_SP_DSB_INDEX \ 2365523224a3SDmitry Kravkov (&bp->def_status_blk->sp_sb.\ 2366523224a3SDmitry Kravkov index_values[HC_SP_INDEX_ETH_DEF_CONS]) 2367f85582f8SDmitry Kravkov 2368a2fbb9eaSEliezer Tamir #define CAM_IS_INVALID(x) \ 2369523224a3SDmitry Kravkov (GET_FLAG(x.flags, \ 2370523224a3SDmitry Kravkov MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \ 2371523224a3SDmitry Kravkov (T_ETH_MAC_COMMAND_INVALIDATE)) 2372a2fbb9eaSEliezer Tamir 237334f80b04SEilon Greenstein /* Number of u32 elements in MC hash array */ 237434f80b04SEilon Greenstein #define MC_HASH_SIZE 8 237534f80b04SEilon Greenstein #define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \ 237634f80b04SEilon Greenstein TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4) 237734f80b04SEilon Greenstein 237834f80b04SEilon Greenstein #ifndef PXP2_REG_PXP2_INT_STS 237934f80b04SEilon Greenstein #define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0 238034f80b04SEilon Greenstein #endif 238134f80b04SEilon Greenstein 2382f2e0899fSDmitry Kravkov #ifndef ETH_MAX_RX_CLIENTS_E2 2383f2e0899fSDmitry Kravkov #define ETH_MAX_RX_CLIENTS_E2 ETH_MAX_RX_CLIENTS_E1H 2384f2e0899fSDmitry Kravkov #endif 2385f85582f8SDmitry Kravkov 238634f24c7fSVladislav Zolotarov #define BNX2X_VPD_LEN 128 238734f24c7fSVladislav Zolotarov #define VENDOR_ID_LEN 4 238834f24c7fSVladislav Zolotarov 2389be1f1ffaSAriel Elior #define VF_ACQUIRE_THRESH 3 2390be1f1ffaSAriel Elior #define VF_ACQUIRE_MAC_FILTERS 1 2391be1f1ffaSAriel Elior #define VF_ACQUIRE_MC_FILTERS 10 2392be1f1ffaSAriel Elior 2393be1f1ffaSAriel Elior #define GOOD_ME_REG(me_reg) (((me_reg) & ME_REG_VF_VALID) && \ 2394be1f1ffaSAriel Elior (!((me_reg) & ME_REG_VF_ERR))) 2395ad5afc89SAriel Elior int bnx2x_nic_load_analyze_req(struct bnx2x *bp, u32 load_code); 2396523224a3SDmitry Kravkov /* Congestion management fairness mode */ 2397523224a3SDmitry Kravkov #define CMNG_FNS_NONE 0 2398523224a3SDmitry Kravkov #define CMNG_FNS_MINMAX 1 2399523224a3SDmitry Kravkov 2400523224a3SDmitry Kravkov #define HC_SEG_ACCESS_DEF 0 /*Driver decision 0-3*/ 2401523224a3SDmitry Kravkov #define HC_SEG_ACCESS_ATTN 4 2402523224a3SDmitry Kravkov #define HC_SEG_ACCESS_NORM 0 /*Driver decision 0-1*/ 2403523224a3SDmitry Kravkov 2404619c5cb6SVlad Zolotarov static const u32 dmae_reg_go_c[] = { 2405619c5cb6SVlad Zolotarov DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3, 2406619c5cb6SVlad Zolotarov DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7, 2407619c5cb6SVlad Zolotarov DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11, 2408619c5cb6SVlad Zolotarov DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15 2409619c5cb6SVlad Zolotarov }; 2410b0efbb99SDmitry Kravkov 2411005a07baSAriel Elior void bnx2x_set_ethtool_ops(struct bnx2x *bp, struct net_device *netdev); 24123deb8167SYaniv Rosner void bnx2x_notify_link_changed(struct bnx2x *bp); 2413614c76dfSDmitry Kravkov 24149e62e912SDmitry Kravkov #define BNX2X_MF_SD_PROTOCOL(bp) \ 2415614c76dfSDmitry Kravkov ((bp)->mf_config[BP_VN(bp)] & FUNC_MF_CFG_PROTOCOL_MASK) 2416614c76dfSDmitry Kravkov 24179e62e912SDmitry Kravkov #define BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) \ 24189e62e912SDmitry Kravkov (BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_ISCSI) 2419614c76dfSDmitry Kravkov 24209e62e912SDmitry Kravkov #define BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp) \ 24219e62e912SDmitry Kravkov (BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_FCOE) 24229e62e912SDmitry Kravkov 24239e62e912SDmitry Kravkov #define IS_MF_ISCSI_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) 24249e62e912SDmitry Kravkov #define IS_MF_FCOE_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) 24259e62e912SDmitry Kravkov 2426a3348722SBarak Witkowski #define BNX2X_MF_EXT_PROTOCOL_FCOE(bp) ((bp)->mf_ext_config & \ 2427a3348722SBarak Witkowski MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) 2428a3348722SBarak Witkowski 2429a3348722SBarak Witkowski #define IS_MF_FCOE_AFEX(bp) (IS_MF_AFEX(bp) && BNX2X_MF_EXT_PROTOCOL_FCOE(bp)) 24309e62e912SDmitry Kravkov #define IS_MF_STORAGE_SD(bp) (IS_MF_SD(bp) && \ 24319e62e912SDmitry Kravkov (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) || \ 24329e62e912SDmitry Kravkov BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp))) 2433614c76dfSDmitry Kravkov 24342de67439SYuval Mintz #define SET_FLAG(value, mask, flag) \ 24352de67439SYuval Mintz do {\ 24362de67439SYuval Mintz (value) &= ~(mask);\ 24372de67439SYuval Mintz (value) |= ((flag) << (mask##_SHIFT));\ 24382de67439SYuval Mintz } while (0) 24392de67439SYuval Mintz 24402de67439SYuval Mintz #define GET_FLAG(value, mask) \ 24412de67439SYuval Mintz (((value) & (mask)) >> (mask##_SHIFT)) 24422de67439SYuval Mintz 24432de67439SYuval Mintz #define GET_FIELD(value, fname) \ 24442de67439SYuval Mintz (((value) & (fname##_MASK)) >> (fname##_SHIFT)) 24452de67439SYuval Mintz 244655c11941SMerav Sicron enum { 244755c11941SMerav Sicron SWITCH_UPDATE, 244855c11941SMerav Sicron AFEX_UPDATE, 244955c11941SMerav Sicron }; 245055c11941SMerav Sicron 245155c11941SMerav Sicron #define NUM_MACS 8 2452a3348722SBarak Witkowski 2453ca1ee4b2SDmitry Kravkov enum bnx2x_pci_bus_speed { 2454ca1ee4b2SDmitry Kravkov BNX2X_PCI_LINK_SPEED_2500 = 2500, 2455ca1ee4b2SDmitry Kravkov BNX2X_PCI_LINK_SPEED_5000 = 5000, 2456ca1ee4b2SDmitry Kravkov BNX2X_PCI_LINK_SPEED_8000 = 8000 2457ca1ee4b2SDmitry Kravkov }; 2458568e2426SDmitry Kravkov 2459568e2426SDmitry Kravkov void bnx2x_set_local_cmng(struct bnx2x *bp); 2460a2fbb9eaSEliezer Tamir #endif /* bnx2x.h */ 2461