xref: /linux/drivers/net/ethernet/broadcom/bnx2x/bnx2x.h (revision c14a09b785d611b3d4a6457aff1fe194780eca25)
1a2fbb9eaSEliezer Tamir /* bnx2x.h: Broadcom Everest network driver.
2a2fbb9eaSEliezer Tamir  *
385b26ea1SAriel Elior  * Copyright (c) 2007-2012 Broadcom Corporation
4a2fbb9eaSEliezer Tamir  *
5a2fbb9eaSEliezer Tamir  * This program is free software; you can redistribute it and/or modify
6a2fbb9eaSEliezer Tamir  * it under the terms of the GNU General Public License as published by
7a2fbb9eaSEliezer Tamir  * the Free Software Foundation.
8a2fbb9eaSEliezer Tamir  *
924e3fcefSEilon Greenstein  * Maintained by: Eilon Greenstein <eilong@broadcom.com>
1024e3fcefSEilon Greenstein  * Written by: Eliezer Tamir
11a2fbb9eaSEliezer Tamir  * Based on code from Michael Chan's bnx2 driver
12a2fbb9eaSEliezer Tamir  */
13a2fbb9eaSEliezer Tamir 
14a2fbb9eaSEliezer Tamir #ifndef BNX2X_H
15a2fbb9eaSEliezer Tamir #define BNX2X_H
16290ca2bbSAriel Elior 
17290ca2bbSAriel Elior #include <linux/pci.h>
18ec6ba945SVladislav Zolotarov #include <linux/netdevice.h>
19b7f080cfSAlexey Dobriyan #include <linux/dma-mapping.h>
20ec6ba945SVladislav Zolotarov #include <linux/types.h>
21290ca2bbSAriel Elior #include <linux/pci_regs.h>
22a2fbb9eaSEliezer Tamir 
2334f80b04SEilon Greenstein /* compilation time flags */
2434f80b04SEilon Greenstein 
2534f80b04SEilon Greenstein /* define this to make the driver freeze on error to allow getting debug info
2634f80b04SEilon Greenstein  * (you will need to reboot afterwards) */
2734f80b04SEilon Greenstein /* #define BNX2X_STOP_ON_ERROR */
2834f80b04SEilon Greenstein 
298395be5eSAriel Elior #define DRV_MODULE_VERSION      "1.78.01-0"
308395be5eSAriel Elior #define DRV_MODULE_RELDATE      "2012/10/30"
31de0c62dbSDmitry Kravkov #define BNX2X_BC_VER            0x040200
32de0c62dbSDmitry Kravkov 
33785b9b1aSShmulik Ravid #if defined(CONFIG_DCB)
3498507672SShmulik Ravid #define BCM_DCBNL
35785b9b1aSShmulik Ravid #endif
36b475d78fSYuval Mintz 
37b475d78fSYuval Mintz 
38b475d78fSYuval Mintz #include "bnx2x_hsi.h"
39b475d78fSYuval Mintz 
405d1e859cSDmitry Kravkov #include "../cnic_if.h"
411ac218c8SVladislav Zolotarov 
4255c11941SMerav Sicron 
4355c11941SMerav Sicron #define BNX2X_MIN_MSIX_VEC_CNT(bp)		((bp)->min_msix_vec_cnt)
441ac218c8SVladislav Zolotarov 
4501cd4528SEilon Greenstein #include <linux/mdio.h>
46619c5cb6SVlad Zolotarov 
47359d8b15SEilon Greenstein #include "bnx2x_reg.h"
48359d8b15SEilon Greenstein #include "bnx2x_fw_defs.h"
492e499d3cSBarak Witkowski #include "bnx2x_mfw_req.h"
50359d8b15SEilon Greenstein #include "bnx2x_link.h"
51619c5cb6SVlad Zolotarov #include "bnx2x_sp.h"
52e4901ddeSVladislav Zolotarov #include "bnx2x_dcb.h"
536c719d00SDmitry Kravkov #include "bnx2x_stats.h"
54be1f1ffaSAriel Elior #include "bnx2x_vfpf.h"
55359d8b15SEilon Greenstein 
561ab4434cSAriel Elior enum bnx2x_int_mode {
571ab4434cSAriel Elior 	BNX2X_INT_MODE_MSIX,
581ab4434cSAriel Elior 	BNX2X_INT_MODE_INTX,
591ab4434cSAriel Elior 	BNX2X_INT_MODE_MSI
601ab4434cSAriel Elior };
611ab4434cSAriel Elior 
62a2fbb9eaSEliezer Tamir /* error/debug prints */
63a2fbb9eaSEliezer Tamir 
64a2fbb9eaSEliezer Tamir #define DRV_MODULE_NAME		"bnx2x"
65a2fbb9eaSEliezer Tamir 
66a2fbb9eaSEliezer Tamir /* for messages that are currently off */
6751c1a580SMerav Sicron #define BNX2X_MSG_OFF			0x0
6851c1a580SMerav Sicron #define BNX2X_MSG_MCP			0x0010000 /* was: NETIF_MSG_HW */
6951c1a580SMerav Sicron #define BNX2X_MSG_STATS			0x0020000 /* was: NETIF_MSG_TIMER */
7051c1a580SMerav Sicron #define BNX2X_MSG_NVM			0x0040000 /* was: NETIF_MSG_HW */
7151c1a580SMerav Sicron #define BNX2X_MSG_DMAE			0x0080000 /* was: NETIF_MSG_HW */
7251c1a580SMerav Sicron #define BNX2X_MSG_SP			0x0100000 /* was: NETIF_MSG_INTR */
7351c1a580SMerav Sicron #define BNX2X_MSG_FP			0x0200000 /* was: NETIF_MSG_INTR */
7451c1a580SMerav Sicron #define BNX2X_MSG_IOV			0x0800000
7551c1a580SMerav Sicron #define BNX2X_MSG_IDLE			0x2000000 /* used for idle check*/
7651c1a580SMerav Sicron #define BNX2X_MSG_ETHTOOL		0x4000000
7751c1a580SMerav Sicron #define BNX2X_MSG_DCB			0x8000000
78a2fbb9eaSEliezer Tamir 
79a2fbb9eaSEliezer Tamir /* regular debug print */
80f1deab50SJoe Perches #define DP(__mask, fmt, ...)					\
817995c64eSJoe Perches do {								\
8251c1a580SMerav Sicron 	if (unlikely(bp->msg_enable & (__mask)))		\
83f1deab50SJoe Perches 		pr_notice("[%s:%d(%s)]" fmt,			\
847995c64eSJoe Perches 			  __func__, __LINE__,			\
857995c64eSJoe Perches 			  bp->dev ? (bp->dev->name) : "?",	\
86f1deab50SJoe Perches 			  ##__VA_ARGS__);			\
8734f80b04SEilon Greenstein } while (0)
8834f80b04SEilon Greenstein 
89f1deab50SJoe Perches #define DP_CONT(__mask, fmt, ...)				\
90619c5cb6SVlad Zolotarov do {								\
9151c1a580SMerav Sicron 	if (unlikely(bp->msg_enable & (__mask)))		\
92f1deab50SJoe Perches 		pr_cont(fmt, ##__VA_ARGS__);			\
93619c5cb6SVlad Zolotarov } while (0)
94619c5cb6SVlad Zolotarov 
9534f80b04SEilon Greenstein /* errors debug print */
96f1deab50SJoe Perches #define BNX2X_DBG_ERR(fmt, ...)					\
977995c64eSJoe Perches do {								\
9851c1a580SMerav Sicron 	if (unlikely(netif_msg_probe(bp)))			\
99f1deab50SJoe Perches 		pr_err("[%s:%d(%s)]" fmt,			\
1007995c64eSJoe Perches 		       __func__, __LINE__,			\
1017995c64eSJoe Perches 		       bp->dev ? (bp->dev->name) : "?",		\
102f1deab50SJoe Perches 		       ##__VA_ARGS__);				\
103a2fbb9eaSEliezer Tamir } while (0)
104a2fbb9eaSEliezer Tamir 
105a2fbb9eaSEliezer Tamir /* for errors (never masked) */
106f1deab50SJoe Perches #define BNX2X_ERR(fmt, ...)					\
1077995c64eSJoe Perches do {								\
108f1deab50SJoe Perches 	pr_err("[%s:%d(%s)]" fmt,				\
1097995c64eSJoe Perches 	       __func__, __LINE__,				\
1107995c64eSJoe Perches 	       bp->dev ? (bp->dev->name) : "?",			\
111f1deab50SJoe Perches 	       ##__VA_ARGS__);					\
112f1410647SEliezer Tamir } while (0)
113f1410647SEliezer Tamir 
114f1deab50SJoe Perches #define BNX2X_ERROR(fmt, ...)					\
115f1deab50SJoe Perches 	pr_err("[%s:%d]" fmt, __func__, __LINE__, ##__VA_ARGS__)
116cdaa7cb8SVladislav Zolotarov 
117cdaa7cb8SVladislav Zolotarov 
118a2fbb9eaSEliezer Tamir /* before we have a dev->name use dev_info() */
119f1deab50SJoe Perches #define BNX2X_DEV_INFO(fmt, ...)				 \
1207995c64eSJoe Perches do {								 \
12151c1a580SMerav Sicron 	if (unlikely(netif_msg_probe(bp)))			 \
122f1deab50SJoe Perches 		dev_info(&bp->pdev->dev, fmt, ##__VA_ARGS__);	 \
123a2fbb9eaSEliezer Tamir } while (0)
124a2fbb9eaSEliezer Tamir 
125a2fbb9eaSEliezer Tamir #ifdef BNX2X_STOP_ON_ERROR
1266383c0b3SAriel Elior void bnx2x_int_disable(struct bnx2x *bp);
127f1deab50SJoe Perches #define bnx2x_panic()				\
128f1deab50SJoe Perches do {						\
129a2fbb9eaSEliezer Tamir 	bp->panic = 1;				\
130a2fbb9eaSEliezer Tamir 	BNX2X_ERR("driver assert\n");		\
13134f80b04SEilon Greenstein 	bnx2x_int_disable(bp);			\
132a2fbb9eaSEliezer Tamir 	bnx2x_panic_dump(bp);			\
133a2fbb9eaSEliezer Tamir } while (0)
134a2fbb9eaSEliezer Tamir #else
135f1deab50SJoe Perches #define bnx2x_panic()				\
136f1deab50SJoe Perches do {						\
137e3553b29SEilon Greenstein 	bp->panic = 1;				\
138a2fbb9eaSEliezer Tamir 	BNX2X_ERR("driver assert\n");		\
139a2fbb9eaSEliezer Tamir 	bnx2x_panic_dump(bp);			\
140a2fbb9eaSEliezer Tamir } while (0)
141a2fbb9eaSEliezer Tamir #endif
142a2fbb9eaSEliezer Tamir 
143523224a3SDmitry Kravkov #define bnx2x_mc_addr(ha)      ((ha)->addr)
1446e30dd4eSVladislav Zolotarov #define bnx2x_uc_addr(ha)      ((ha)->addr)
145a2fbb9eaSEliezer Tamir 
14634f80b04SEilon Greenstein #define U64_LO(x)			(u32)(((u64)(x)) & 0xffffffff)
14734f80b04SEilon Greenstein #define U64_HI(x)			(u32)(((u64)(x)) >> 32)
14834f80b04SEilon Greenstein #define HILO_U64(hi, lo)		((((u64)(hi)) << 32) + (lo))
149a2fbb9eaSEliezer Tamir 
150a2fbb9eaSEliezer Tamir 
151523224a3SDmitry Kravkov #define REG_ADDR(bp, offset)		((bp->regview) + (offset))
152a2fbb9eaSEliezer Tamir 
153a2fbb9eaSEliezer Tamir #define REG_RD(bp, offset)		readl(REG_ADDR(bp, offset))
154a2fbb9eaSEliezer Tamir #define REG_RD8(bp, offset)		readb(REG_ADDR(bp, offset))
155523224a3SDmitry Kravkov #define REG_RD16(bp, offset)		readw(REG_ADDR(bp, offset))
156a2fbb9eaSEliezer Tamir 
157a2fbb9eaSEliezer Tamir #define REG_WR(bp, offset, val)		writel((u32)val, REG_ADDR(bp, offset))
158a2fbb9eaSEliezer Tamir #define REG_WR8(bp, offset, val)	writeb((u8)val, REG_ADDR(bp, offset))
159a2fbb9eaSEliezer Tamir #define REG_WR16(bp, offset, val)	writew((u16)val, REG_ADDR(bp, offset))
160a2fbb9eaSEliezer Tamir 
161a2fbb9eaSEliezer Tamir #define REG_RD_IND(bp, offset)		bnx2x_reg_rd_ind(bp, offset)
162a2fbb9eaSEliezer Tamir #define REG_WR_IND(bp, offset, val)	bnx2x_reg_wr_ind(bp, offset, val)
163a2fbb9eaSEliezer Tamir 
164c18487eeSYaniv Rosner #define REG_RD_DMAE(bp, offset, valp, len32) \
165c18487eeSYaniv Rosner 	do { \
166c18487eeSYaniv Rosner 		bnx2x_read_dmae(bp, offset, len32);\
167573f2035SEilon Greenstein 		memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
168c18487eeSYaniv Rosner 	} while (0)
169c18487eeSYaniv Rosner 
17034f80b04SEilon Greenstein #define REG_WR_DMAE(bp, offset, valp, len32) \
171a2fbb9eaSEliezer Tamir 	do { \
172573f2035SEilon Greenstein 		memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
173a2fbb9eaSEliezer Tamir 		bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
174a2fbb9eaSEliezer Tamir 				 offset, len32); \
175a2fbb9eaSEliezer Tamir 	} while (0)
176a2fbb9eaSEliezer Tamir 
177523224a3SDmitry Kravkov #define REG_WR_DMAE_LEN(bp, offset, valp, len32) \
178523224a3SDmitry Kravkov 	REG_WR_DMAE(bp, offset, valp, len32)
179523224a3SDmitry Kravkov 
1803359fcedSVladislav Zolotarov #define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
181573f2035SEilon Greenstein 	do { \
182573f2035SEilon Greenstein 		memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
183573f2035SEilon Greenstein 		bnx2x_write_big_buf_wb(bp, addr, len32); \
184573f2035SEilon Greenstein 	} while (0)
185573f2035SEilon Greenstein 
18634f80b04SEilon Greenstein #define SHMEM_ADDR(bp, field)		(bp->common.shmem_base + \
18734f80b04SEilon Greenstein 					 offsetof(struct shmem_region, field))
18834f80b04SEilon Greenstein #define SHMEM_RD(bp, field)		REG_RD(bp, SHMEM_ADDR(bp, field))
18934f80b04SEilon Greenstein #define SHMEM_WR(bp, field, val)	REG_WR(bp, SHMEM_ADDR(bp, field), val)
190a2fbb9eaSEliezer Tamir 
1912691d51dSEilon Greenstein #define SHMEM2_ADDR(bp, field)		(bp->common.shmem2_base + \
1922691d51dSEilon Greenstein 					 offsetof(struct shmem2_region, field))
1932691d51dSEilon Greenstein #define SHMEM2_RD(bp, field)		REG_RD(bp, SHMEM2_ADDR(bp, field))
1942691d51dSEilon Greenstein #define SHMEM2_WR(bp, field, val)	REG_WR(bp, SHMEM2_ADDR(bp, field), val)
195523224a3SDmitry Kravkov #define MF_CFG_ADDR(bp, field)		(bp->common.mf_cfg_base + \
196523224a3SDmitry Kravkov 					 offsetof(struct mf_cfg, field))
197f2e0899fSDmitry Kravkov #define MF2_CFG_ADDR(bp, field)		(bp->common.mf2_cfg_base + \
198f2e0899fSDmitry Kravkov 					 offsetof(struct mf2_cfg, field))
1992691d51dSEilon Greenstein 
200523224a3SDmitry Kravkov #define MF_CFG_RD(bp, field)		REG_RD(bp, MF_CFG_ADDR(bp, field))
201523224a3SDmitry Kravkov #define MF_CFG_WR(bp, field, val)	REG_WR(bp,\
202523224a3SDmitry Kravkov 					       MF_CFG_ADDR(bp, field), (val))
203f2e0899fSDmitry Kravkov #define MF2_CFG_RD(bp, field)		REG_RD(bp, MF2_CFG_ADDR(bp, field))
204f85582f8SDmitry Kravkov 
205f2e0899fSDmitry Kravkov #define SHMEM2_HAS(bp, field)		((bp)->common.shmem2_base &&	\
206f2e0899fSDmitry Kravkov 					 (SHMEM2_RD((bp), size) >	\
207f2e0899fSDmitry Kravkov 					 offsetof(struct shmem2_region, field)))
20872fd0718SVladislav Zolotarov 
209345b5d52SEilon Greenstein #define EMAC_RD(bp, reg)		REG_RD(bp, emac_base + reg)
2103196a88aSEilon Greenstein #define EMAC_WR(bp, reg, val)		REG_WR(bp, emac_base + reg, val)
211a2fbb9eaSEliezer Tamir 
212523224a3SDmitry Kravkov /* SP SB indices */
213523224a3SDmitry Kravkov 
214523224a3SDmitry Kravkov /* General SP events - stats query, cfc delete, etc  */
215523224a3SDmitry Kravkov #define HC_SP_INDEX_ETH_DEF_CONS		3
216523224a3SDmitry Kravkov 
217523224a3SDmitry Kravkov /* EQ completions */
218523224a3SDmitry Kravkov #define HC_SP_INDEX_EQ_CONS			7
219523224a3SDmitry Kravkov 
220ec6ba945SVladislav Zolotarov /* FCoE L2 connection completions */
221ec6ba945SVladislav Zolotarov #define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS		6
222ec6ba945SVladislav Zolotarov #define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS		4
223523224a3SDmitry Kravkov /* iSCSI L2 */
224523224a3SDmitry Kravkov #define HC_SP_INDEX_ETH_ISCSI_CQ_CONS		5
225523224a3SDmitry Kravkov #define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS	1
226523224a3SDmitry Kravkov 
227ec6ba945SVladislav Zolotarov /* Special clients parameters */
228ec6ba945SVladislav Zolotarov 
229ec6ba945SVladislav Zolotarov /* SB indices */
230ec6ba945SVladislav Zolotarov /* FCoE L2 */
231ec6ba945SVladislav Zolotarov #define BNX2X_FCOE_L2_RX_INDEX \
232ec6ba945SVladislav Zolotarov 	(&bp->def_status_blk->sp_sb.\
233ec6ba945SVladislav Zolotarov 	index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS])
234ec6ba945SVladislav Zolotarov 
235ec6ba945SVladislav Zolotarov #define BNX2X_FCOE_L2_TX_INDEX \
236ec6ba945SVladislav Zolotarov 	(&bp->def_status_blk->sp_sb.\
237ec6ba945SVladislav Zolotarov 	index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS])
238ec6ba945SVladislav Zolotarov 
239523224a3SDmitry Kravkov /**
240523224a3SDmitry Kravkov  *  CIDs and CLIDs:
241523224a3SDmitry Kravkov  *  CLIDs below is a CLID for func 0, then the CLID for other
242523224a3SDmitry Kravkov  *  functions will be calculated by the formula:
243523224a3SDmitry Kravkov  *
244523224a3SDmitry Kravkov  *  FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X
245523224a3SDmitry Kravkov  *
246523224a3SDmitry Kravkov  */
2471805b2f0SDavid S. Miller enum {
2481805b2f0SDavid S. Miller 	BNX2X_ISCSI_ETH_CL_ID_IDX,
2491805b2f0SDavid S. Miller 	BNX2X_FCOE_ETH_CL_ID_IDX,
2501805b2f0SDavid S. Miller 	BNX2X_MAX_CNIC_ETH_CL_ID_IDX,
2511805b2f0SDavid S. Miller };
252523224a3SDmitry Kravkov 
25337ae41a9SMerav Sicron #define BNX2X_CNIC_START_ETH_CID(bp)	(BNX2X_NUM_NON_CNIC_QUEUES(bp) *\
25437ae41a9SMerav Sicron 					 (bp)->max_cos)
2551805b2f0SDavid S. Miller 	/* iSCSI L2 */
25637ae41a9SMerav Sicron #define	BNX2X_ISCSI_ETH_CID(bp)		(BNX2X_CNIC_START_ETH_CID(bp))
257ec6ba945SVladislav Zolotarov 	/* FCoE L2 */
25837ae41a9SMerav Sicron #define	BNX2X_FCOE_ETH_CID(bp)		(BNX2X_CNIC_START_ETH_CID(bp) + 1)
259ec6ba945SVladislav Zolotarov 
26055c11941SMerav Sicron #define CNIC_SUPPORT(bp)		((bp)->cnic_support)
26155c11941SMerav Sicron #define CNIC_ENABLED(bp)		((bp)->cnic_enabled)
26255c11941SMerav Sicron #define CNIC_LOADED(bp)			((bp)->cnic_loaded)
26355c11941SMerav Sicron #define FCOE_INIT(bp)			((bp)->fcoe_init)
264523224a3SDmitry Kravkov 
26572fd0718SVladislav Zolotarov #define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
26672fd0718SVladislav Zolotarov 	AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR
26772fd0718SVladislav Zolotarov 
268523224a3SDmitry Kravkov #define SM_RX_ID			0
269523224a3SDmitry Kravkov #define SM_TX_ID			1
270a2fbb9eaSEliezer Tamir 
2716383c0b3SAriel Elior /* defines for multiple tx priority indices */
2726383c0b3SAriel Elior #define FIRST_TX_ONLY_COS_INDEX		1
2736383c0b3SAriel Elior #define FIRST_TX_COS_INDEX		0
274a2fbb9eaSEliezer Tamir 
2756383c0b3SAriel Elior /* rules for calculating the cids of tx-only connections */
27665565884SMerav Sicron #define CID_TO_FP(cid, bp)		((cid) % BNX2X_NUM_NON_CNIC_QUEUES(bp))
27765565884SMerav Sicron #define CID_COS_TO_TX_ONLY_CID(cid, cos, bp) \
27865565884SMerav Sicron 				(cid + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
2796383c0b3SAriel Elior 
2806383c0b3SAriel Elior /* fp index inside class of service range */
28165565884SMerav Sicron #define FP_COS_TO_TXQ(fp, cos, bp) \
28265565884SMerav Sicron 			((fp)->index + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
2836383c0b3SAriel Elior 
28465565884SMerav Sicron /* Indexes for transmission queues array:
28565565884SMerav Sicron  * txdata for RSS i CoS j is at location i + (j * num of RSS)
28665565884SMerav Sicron  * txdata for FCoE (if exist) is at location max cos * num of RSS
28765565884SMerav Sicron  * txdata for FWD (if exist) is one location after FCoE
28865565884SMerav Sicron  * txdata for OOO (if exist) is one location after FWD
2896383c0b3SAriel Elior  */
29065565884SMerav Sicron enum {
29165565884SMerav Sicron 	FCOE_TXQ_IDX_OFFSET,
29265565884SMerav Sicron 	FWD_TXQ_IDX_OFFSET,
29365565884SMerav Sicron 	OOO_TXQ_IDX_OFFSET,
29465565884SMerav Sicron };
29565565884SMerav Sicron #define MAX_ETH_TXQ_IDX(bp)	(BNX2X_NUM_NON_CNIC_QUEUES(bp) * (bp)->max_cos)
29665565884SMerav Sicron #define FCOE_TXQ_IDX(bp)	(MAX_ETH_TXQ_IDX(bp) + FCOE_TXQ_IDX_OFFSET)
2976383c0b3SAriel Elior 
2986383c0b3SAriel Elior /* fast path */
299e52fcb24SEric Dumazet /*
300e52fcb24SEric Dumazet  * This driver uses new build_skb() API :
301e52fcb24SEric Dumazet  * RX ring buffer contains pointer to kmalloc() data only,
302e52fcb24SEric Dumazet  * skb are built only after Hardware filled the frame.
303e52fcb24SEric Dumazet  */
304a2fbb9eaSEliezer Tamir struct sw_rx_bd {
305e52fcb24SEric Dumazet 	u8		*data;
3061a983142SFUJITA Tomonori 	DEFINE_DMA_UNMAP_ADDR(mapping);
307a2fbb9eaSEliezer Tamir };
308a2fbb9eaSEliezer Tamir 
309a2fbb9eaSEliezer Tamir struct sw_tx_bd {
310a2fbb9eaSEliezer Tamir 	struct sk_buff	*skb;
311a2fbb9eaSEliezer Tamir 	u16		first_bd;
312ca00392cSEilon Greenstein 	u8		flags;
313ca00392cSEilon Greenstein /* Set on the first BD descriptor when there is a split BD */
314ca00392cSEilon Greenstein #define BNX2X_TSO_SPLIT_BD		(1<<0)
315a2fbb9eaSEliezer Tamir };
316a2fbb9eaSEliezer Tamir 
3177a9b2557SVladislav Zolotarov struct sw_rx_page {
3187a9b2557SVladislav Zolotarov 	struct page	*page;
3191a983142SFUJITA Tomonori 	DEFINE_DMA_UNMAP_ADDR(mapping);
3207a9b2557SVladislav Zolotarov };
3217a9b2557SVladislav Zolotarov 
322ca00392cSEilon Greenstein union db_prod {
323ca00392cSEilon Greenstein 	struct doorbell_set_prod data;
324ca00392cSEilon Greenstein 	u32		raw;
325ca00392cSEilon Greenstein };
326ca00392cSEilon Greenstein 
3278decf868SDavid S. Miller /* dropless fc FW/HW related params */
3288decf868SDavid S. Miller #define BRB_SIZE(bp)		(CHIP_IS_E3(bp) ? 1024 : 512)
3298decf868SDavid S. Miller #define MAX_AGG_QS(bp)		(CHIP_IS_E1(bp) ? \
3308decf868SDavid S. Miller 					ETH_MAX_AGGREGATION_QUEUES_E1 :\
3318decf868SDavid S. Miller 					ETH_MAX_AGGREGATION_QUEUES_E1H_E2)
3328decf868SDavid S. Miller #define FW_DROP_LEVEL(bp)	(3 + MAX_SPQ_PENDING + MAX_AGG_QS(bp))
3338decf868SDavid S. Miller #define FW_PREFETCH_CNT		16
3348decf868SDavid S. Miller #define DROPLESS_FC_HEADROOM	100
3357a9b2557SVladislav Zolotarov 
3367a9b2557SVladislav Zolotarov /* MC hsi */
3377a9b2557SVladislav Zolotarov #define BCM_PAGE_SHIFT		12
3387a9b2557SVladislav Zolotarov #define BCM_PAGE_SIZE		(1 << BCM_PAGE_SHIFT)
3397a9b2557SVladislav Zolotarov #define BCM_PAGE_MASK		(~(BCM_PAGE_SIZE - 1))
3407a9b2557SVladislav Zolotarov #define BCM_PAGE_ALIGN(addr)	(((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
3417a9b2557SVladislav Zolotarov 
3427a9b2557SVladislav Zolotarov #define PAGES_PER_SGE_SHIFT	0
3437a9b2557SVladislav Zolotarov #define PAGES_PER_SGE		(1 << PAGES_PER_SGE_SHIFT)
3444f40f2cbSEilon Greenstein #define SGE_PAGE_SIZE		PAGE_SIZE
3454f40f2cbSEilon Greenstein #define SGE_PAGE_SHIFT		PAGE_SHIFT
3465b6402d1SEilon Greenstein #define SGE_PAGE_ALIGN(addr)	PAGE_ALIGN((typeof(PAGE_SIZE))(addr))
3478d9ac297SAriel Elior #define SGE_PAGES		(SGE_PAGE_SIZE * PAGES_PER_SGE)
3488d9ac297SAriel Elior #define TPA_AGG_SIZE		min_t(u32, (min_t(u32, 8, MAX_SKB_FRAGS) * \
3498d9ac297SAriel Elior 					    SGE_PAGES), 0xffff)
3507a9b2557SVladislav Zolotarov 
3517a9b2557SVladislav Zolotarov /* SGE ring related macros */
3527a9b2557SVladislav Zolotarov #define NUM_RX_SGE_PAGES	2
3537a9b2557SVladislav Zolotarov #define RX_SGE_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
3548decf868SDavid S. Miller #define NEXT_PAGE_SGE_DESC_CNT	2
3558decf868SDavid S. Miller #define MAX_RX_SGE_CNT		(RX_SGE_CNT - NEXT_PAGE_SGE_DESC_CNT)
35633471629SEilon Greenstein /* RX_SGE_CNT is promised to be a power of 2 */
3577a9b2557SVladislav Zolotarov #define RX_SGE_MASK		(RX_SGE_CNT - 1)
3587a9b2557SVladislav Zolotarov #define NUM_RX_SGE		(RX_SGE_CNT * NUM_RX_SGE_PAGES)
3597a9b2557SVladislav Zolotarov #define MAX_RX_SGE		(NUM_RX_SGE - 1)
3607a9b2557SVladislav Zolotarov #define NEXT_SGE_IDX(x)		((((x) & RX_SGE_MASK) == \
3618decf868SDavid S. Miller 				  (MAX_RX_SGE_CNT - 1)) ? \
3628decf868SDavid S. Miller 					(x) + 1 + NEXT_PAGE_SGE_DESC_CNT : \
3638decf868SDavid S. Miller 					(x) + 1)
3647a9b2557SVladislav Zolotarov #define RX_SGE(x)		((x) & MAX_RX_SGE)
3657a9b2557SVladislav Zolotarov 
3668decf868SDavid S. Miller /*
3678decf868SDavid S. Miller  * Number of required  SGEs is the sum of two:
3688decf868SDavid S. Miller  * 1. Number of possible opened aggregations (next packet for
3698decf868SDavid S. Miller  *    these aggregations will probably consume SGE immidiatelly)
3708decf868SDavid S. Miller  * 2. Rest of BRB blocks divided by 2 (block will consume new SGE only
3718decf868SDavid S. Miller  *    after placement on BD for new TPA aggregation)
3728decf868SDavid S. Miller  *
3738decf868SDavid S. Miller  * Takes into account NEXT_PAGE_SGE_DESC_CNT "next" elements on each page
3748decf868SDavid S. Miller  */
3758decf868SDavid S. Miller #define NUM_SGE_REQ		(MAX_AGG_QS(bp) + \
3768decf868SDavid S. Miller 					(BRB_SIZE(bp) - MAX_AGG_QS(bp)) / 2)
3778decf868SDavid S. Miller #define NUM_SGE_PG_REQ		((NUM_SGE_REQ + MAX_RX_SGE_CNT - 1) / \
3788decf868SDavid S. Miller 						MAX_RX_SGE_CNT)
3798decf868SDavid S. Miller #define SGE_TH_LO(bp)		(NUM_SGE_REQ + \
3808decf868SDavid S. Miller 				 NUM_SGE_PG_REQ * NEXT_PAGE_SGE_DESC_CNT)
3818decf868SDavid S. Miller #define SGE_TH_HI(bp)		(SGE_TH_LO(bp) + DROPLESS_FC_HEADROOM)
3828decf868SDavid S. Miller 
383619c5cb6SVlad Zolotarov /* Manipulate a bit vector defined as an array of u64 */
384619c5cb6SVlad Zolotarov 
3857a9b2557SVladislav Zolotarov /* Number of bits in one sge_mask array element */
386619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_SZ		64
387619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_SHIFT		6
388619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_MASK		((u64)BIT_VEC64_ELEM_SZ - 1)
389619c5cb6SVlad Zolotarov 
390619c5cb6SVlad Zolotarov 
391619c5cb6SVlad Zolotarov #define __BIT_VEC64_SET_BIT(el, bit) \
392619c5cb6SVlad Zolotarov 	do { \
393619c5cb6SVlad Zolotarov 		el = ((el) | ((u64)0x1 << (bit))); \
394619c5cb6SVlad Zolotarov 	} while (0)
395619c5cb6SVlad Zolotarov 
396619c5cb6SVlad Zolotarov #define __BIT_VEC64_CLEAR_BIT(el, bit) \
397619c5cb6SVlad Zolotarov 	do { \
398619c5cb6SVlad Zolotarov 		el = ((el) & (~((u64)0x1 << (bit)))); \
399619c5cb6SVlad Zolotarov 	} while (0)
400619c5cb6SVlad Zolotarov 
401619c5cb6SVlad Zolotarov 
402619c5cb6SVlad Zolotarov #define BIT_VEC64_SET_BIT(vec64, idx) \
403619c5cb6SVlad Zolotarov 	__BIT_VEC64_SET_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
404619c5cb6SVlad Zolotarov 			   (idx) & BIT_VEC64_ELEM_MASK)
405619c5cb6SVlad Zolotarov 
406619c5cb6SVlad Zolotarov #define BIT_VEC64_CLEAR_BIT(vec64, idx) \
407619c5cb6SVlad Zolotarov 	__BIT_VEC64_CLEAR_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
408619c5cb6SVlad Zolotarov 			     (idx) & BIT_VEC64_ELEM_MASK)
409619c5cb6SVlad Zolotarov 
410619c5cb6SVlad Zolotarov #define BIT_VEC64_TEST_BIT(vec64, idx) \
411619c5cb6SVlad Zolotarov 	(((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT] >> \
412619c5cb6SVlad Zolotarov 	((idx) & BIT_VEC64_ELEM_MASK)) & 0x1)
4137a9b2557SVladislav Zolotarov 
4147a9b2557SVladislav Zolotarov /* Creates a bitmask of all ones in less significant bits.
4157a9b2557SVladislav Zolotarov    idx - index of the most significant bit in the created mask */
416619c5cb6SVlad Zolotarov #define BIT_VEC64_ONES_MASK(idx) \
417619c5cb6SVlad Zolotarov 		(((u64)0x1 << (((idx) & BIT_VEC64_ELEM_MASK) + 1)) - 1)
418619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_ONE_MASK	((u64)(~0))
419619c5cb6SVlad Zolotarov 
420619c5cb6SVlad Zolotarov /*******************************************************/
421619c5cb6SVlad Zolotarov 
422619c5cb6SVlad Zolotarov 
4237a9b2557SVladislav Zolotarov 
4247a9b2557SVladislav Zolotarov /* Number of u64 elements in SGE mask array */
425b3637827SDmitry Kravkov #define RX_SGE_MASK_LEN			(NUM_RX_SGE / BIT_VEC64_ELEM_SZ)
4267a9b2557SVladislav Zolotarov #define RX_SGE_MASK_LEN_MASK		(RX_SGE_MASK_LEN - 1)
4277a9b2557SVladislav Zolotarov #define NEXT_SGE_MASK_ELEM(el)		(((el) + 1) & RX_SGE_MASK_LEN_MASK)
4287a9b2557SVladislav Zolotarov 
429523224a3SDmitry Kravkov union host_hc_status_block {
430523224a3SDmitry Kravkov 	/* pointer to fp status block e1x */
431523224a3SDmitry Kravkov 	struct host_hc_status_block_e1x *e1x_sb;
432f2e0899fSDmitry Kravkov 	/* pointer to fp status block e2 */
433f2e0899fSDmitry Kravkov 	struct host_hc_status_block_e2  *e2_sb;
434523224a3SDmitry Kravkov };
4357a9b2557SVladislav Zolotarov 
436619c5cb6SVlad Zolotarov struct bnx2x_agg_info {
437619c5cb6SVlad Zolotarov 	/*
438e52fcb24SEric Dumazet 	 * First aggregation buffer is a data buffer, the following - are pages.
439e52fcb24SEric Dumazet 	 * We will preallocate the data buffer for each aggregation when
440619c5cb6SVlad Zolotarov 	 * we open the interface and will replace the BD at the consumer
441619c5cb6SVlad Zolotarov 	 * with this one when we receive the TPA_START CQE in order to
442619c5cb6SVlad Zolotarov 	 * keep the Rx BD ring consistent.
443619c5cb6SVlad Zolotarov 	 */
444619c5cb6SVlad Zolotarov 	struct sw_rx_bd		first_buf;
445619c5cb6SVlad Zolotarov 	u8			tpa_state;
446619c5cb6SVlad Zolotarov #define BNX2X_TPA_START			1
447619c5cb6SVlad Zolotarov #define BNX2X_TPA_STOP			2
448619c5cb6SVlad Zolotarov #define BNX2X_TPA_ERROR			3
449619c5cb6SVlad Zolotarov 	u8			placement_offset;
450619c5cb6SVlad Zolotarov 	u16			parsing_flags;
451619c5cb6SVlad Zolotarov 	u16			vlan_tag;
452619c5cb6SVlad Zolotarov 	u16			len_on_bd;
453e52fcb24SEric Dumazet 	u32			rxhash;
454a334b5fbSEric Dumazet 	bool			l4_rxhash;
455621b4d66SDmitry Kravkov 	u16			gro_size;
456621b4d66SDmitry Kravkov 	u16			full_page;
457619c5cb6SVlad Zolotarov };
458619c5cb6SVlad Zolotarov 
459619c5cb6SVlad Zolotarov #define Q_STATS_OFFSET32(stat_name) \
460619c5cb6SVlad Zolotarov 			(offsetof(struct bnx2x_eth_q_stats, stat_name) / 4)
461619c5cb6SVlad Zolotarov 
4626383c0b3SAriel Elior struct bnx2x_fp_txdata {
4636383c0b3SAriel Elior 
4646383c0b3SAriel Elior 	struct sw_tx_bd		*tx_buf_ring;
4656383c0b3SAriel Elior 
4666383c0b3SAriel Elior 	union eth_tx_bd_types	*tx_desc_ring;
4676383c0b3SAriel Elior 	dma_addr_t		tx_desc_mapping;
4686383c0b3SAriel Elior 
4696383c0b3SAriel Elior 	u32			cid;
4706383c0b3SAriel Elior 
4716383c0b3SAriel Elior 	union db_prod		tx_db;
4726383c0b3SAriel Elior 
4736383c0b3SAriel Elior 	u16			tx_pkt_prod;
4746383c0b3SAriel Elior 	u16			tx_pkt_cons;
4756383c0b3SAriel Elior 	u16			tx_bd_prod;
4766383c0b3SAriel Elior 	u16			tx_bd_cons;
4776383c0b3SAriel Elior 
4786383c0b3SAriel Elior 	unsigned long		tx_pkt;
4796383c0b3SAriel Elior 
4806383c0b3SAriel Elior 	__le16			*tx_cons_sb;
4816383c0b3SAriel Elior 
4826383c0b3SAriel Elior 	int			txq_index;
48365565884SMerav Sicron 	struct bnx2x_fastpath	*parent_fp;
48465565884SMerav Sicron 	int			tx_ring_size;
4856383c0b3SAriel Elior };
4866383c0b3SAriel Elior 
487621b4d66SDmitry Kravkov enum bnx2x_tpa_mode_t {
488621b4d66SDmitry Kravkov 	TPA_MODE_LRO,
489621b4d66SDmitry Kravkov 	TPA_MODE_GRO
490621b4d66SDmitry Kravkov };
491621b4d66SDmitry Kravkov 
492a2fbb9eaSEliezer Tamir struct bnx2x_fastpath {
493619c5cb6SVlad Zolotarov 	struct bnx2x		*bp; /* parent */
494a2fbb9eaSEliezer Tamir 
495d6214d7aSDmitry Kravkov #define BNX2X_NAPI_WEIGHT       128
496a2fbb9eaSEliezer Tamir 	struct napi_struct	napi;
497523224a3SDmitry Kravkov 	union host_hc_status_block	status_blk;
498523224a3SDmitry Kravkov 	/* chip independed shortcuts into sb structure */
499523224a3SDmitry Kravkov 	__le16			*sb_index_values;
500523224a3SDmitry Kravkov 	__le16			*sb_running_index;
501523224a3SDmitry Kravkov 	/* chip independed shortcut into rx_prods_offset memory */
502523224a3SDmitry Kravkov 	u32			ustorm_rx_prods_offset;
503523224a3SDmitry Kravkov 
504a8c94b91SVladislav Zolotarov 	u32			rx_buf_size;
505d46d132cSEric Dumazet 	u32			rx_frag_size; /* 0 if kmalloced(), or rx_buf_size + NET_SKB_PAD */
506a2fbb9eaSEliezer Tamir 	dma_addr_t		status_blk_mapping;
507a2fbb9eaSEliezer Tamir 
508621b4d66SDmitry Kravkov 	enum bnx2x_tpa_mode_t	mode;
509621b4d66SDmitry Kravkov 
5106383c0b3SAriel Elior 	u8			max_cos; /* actual number of active tx coses */
51165565884SMerav Sicron 	struct bnx2x_fp_txdata	*txdata_ptr[BNX2X_MULTI_TX_COS];
512a2fbb9eaSEliezer Tamir 
5137a9b2557SVladislav Zolotarov 	struct sw_rx_bd		*rx_buf_ring;	/* BDs mappings ring */
5147a9b2557SVladislav Zolotarov 	struct sw_rx_page	*rx_page_ring;	/* SGE pages mappings ring */
515a2fbb9eaSEliezer Tamir 
516a2fbb9eaSEliezer Tamir 	struct eth_rx_bd	*rx_desc_ring;
517a2fbb9eaSEliezer Tamir 	dma_addr_t		rx_desc_mapping;
518a2fbb9eaSEliezer Tamir 
519a2fbb9eaSEliezer Tamir 	union eth_rx_cqe	*rx_comp_ring;
520a2fbb9eaSEliezer Tamir 	dma_addr_t		rx_comp_mapping;
521a2fbb9eaSEliezer Tamir 
5227a9b2557SVladislav Zolotarov 	/* SGE ring */
5237a9b2557SVladislav Zolotarov 	struct eth_rx_sge	*rx_sge_ring;
5247a9b2557SVladislav Zolotarov 	dma_addr_t		rx_sge_mapping;
5257a9b2557SVladislav Zolotarov 
5267a9b2557SVladislav Zolotarov 	u64			sge_mask[RX_SGE_MASK_LEN];
5277a9b2557SVladislav Zolotarov 
528619c5cb6SVlad Zolotarov 	u32			cid;
529a2fbb9eaSEliezer Tamir 
5306383c0b3SAriel Elior 	__le16			fp_hc_idx;
5316383c0b3SAriel Elior 
53234f80b04SEilon Greenstein 	u8			index;		/* number in fp array */
533f233cafeSDmitry Kravkov 	u8			rx_queue;	/* index for skb_record */
53434f80b04SEilon Greenstein 	u8			cl_id;		/* eth client id */
535523224a3SDmitry Kravkov 	u8			cl_qzone_id;
536523224a3SDmitry Kravkov 	u8			fw_sb_id;	/* status block number in FW */
537523224a3SDmitry Kravkov 	u8			igu_sb_id;	/* status block number in HW */
538a2fbb9eaSEliezer Tamir 
539a2fbb9eaSEliezer Tamir 	u16			rx_bd_prod;
540a2fbb9eaSEliezer Tamir 	u16			rx_bd_cons;
541a2fbb9eaSEliezer Tamir 	u16			rx_comp_prod;
542a2fbb9eaSEliezer Tamir 	u16			rx_comp_cons;
5437a9b2557SVladislav Zolotarov 	u16			rx_sge_prod;
5447a9b2557SVladislav Zolotarov 	/* The last maximal completed SGE */
5457a9b2557SVladislav Zolotarov 	u16			last_max_sge;
5464781bfadSEilon Greenstein 	__le16			*rx_cons_sb;
5476383c0b3SAriel Elior 	unsigned long		rx_pkt,
54866e855f3SYitchak Gertner 				rx_calls;
549ab6ad5a4SEilon Greenstein 
5507a9b2557SVladislav Zolotarov 	/* TPA related */
55115192a8cSBarak Witkowski 	struct bnx2x_agg_info	*tpa_info;
5527a9b2557SVladislav Zolotarov 	u8			disable_tpa;
5537a9b2557SVladislav Zolotarov #ifdef BNX2X_STOP_ON_ERROR
5547a9b2557SVladislav Zolotarov 	u64			tpa_queue_used;
5557a9b2557SVladislav Zolotarov #endif
556ca00392cSEilon Greenstein 	/* The size is calculated using the following:
557ca00392cSEilon Greenstein 	     sizeof name field from netdev structure +
558ca00392cSEilon Greenstein 	     4 ('-Xx-' string) +
559ca00392cSEilon Greenstein 	     4 (for the digits and to make it DWORD aligned) */
560ca00392cSEilon Greenstein #define FP_NAME_SIZE		(sizeof(((struct net_device *)0)->name) + 8)
561ca00392cSEilon Greenstein 	char			name[FP_NAME_SIZE];
562a2fbb9eaSEliezer Tamir };
563a2fbb9eaSEliezer Tamir 
56415192a8cSBarak Witkowski #define bnx2x_fp(bp, nr, var)	((bp)->fp[(nr)].var)
56515192a8cSBarak Witkowski #define bnx2x_sp_obj(bp, fp)	((bp)->sp_objs[(fp)->index])
56615192a8cSBarak Witkowski #define bnx2x_fp_stats(bp, fp)	(&((bp)->fp_stats[(fp)->index]))
56715192a8cSBarak Witkowski #define bnx2x_fp_qstats(bp, fp)	(&((bp)->fp_stats[(fp)->index].eth_q_stats))
568a8c94b91SVladislav Zolotarov 
569a8c94b91SVladislav Zolotarov /* Use 2500 as a mini-jumbo MTU for FCoE */
570a8c94b91SVladislav Zolotarov #define BNX2X_FCOE_MINI_JUMBO_MTU	2500
571a8c94b91SVladislav Zolotarov 
57265565884SMerav Sicron #define	FCOE_IDX_OFFSET		0
57365565884SMerav Sicron 
57465565884SMerav Sicron #define FCOE_IDX(bp)		(BNX2X_NUM_NON_CNIC_QUEUES(bp) + \
57565565884SMerav Sicron 				 FCOE_IDX_OFFSET)
57665565884SMerav Sicron #define bnx2x_fcoe_fp(bp)	(&bp->fp[FCOE_IDX(bp)])
577ec6ba945SVladislav Zolotarov #define bnx2x_fcoe(bp, var)	(bnx2x_fcoe_fp(bp)->var)
57815192a8cSBarak Witkowski #define bnx2x_fcoe_inner_sp_obj(bp)	(&bp->sp_objs[FCOE_IDX(bp)])
57915192a8cSBarak Witkowski #define bnx2x_fcoe_sp_obj(bp, var)	(bnx2x_fcoe_inner_sp_obj(bp)->var)
5806383c0b3SAriel Elior #define bnx2x_fcoe_tx(bp, var)	(bnx2x_fcoe_fp(bp)-> \
58165565884SMerav Sicron 						txdata_ptr[FIRST_TX_COS_INDEX] \
58265565884SMerav Sicron 						->var)
583619c5cb6SVlad Zolotarov 
584619c5cb6SVlad Zolotarov 
58555c11941SMerav Sicron #define IS_ETH_FP(fp)		((fp)->index < BNX2X_NUM_ETH_QUEUES((fp)->bp))
58655c11941SMerav Sicron #define IS_FCOE_FP(fp)		((fp)->index == FCOE_IDX((fp)->bp))
58765565884SMerav Sicron #define IS_FCOE_IDX(idx)	((idx) == FCOE_IDX(bp))
5887a9b2557SVladislav Zolotarov 
5897a9b2557SVladislav Zolotarov 
5907a9b2557SVladislav Zolotarov /* MC hsi */
5917a9b2557SVladislav Zolotarov #define MAX_FETCH_BD		13	/* HW max BDs per packet */
5927a9b2557SVladislav Zolotarov #define RX_COPY_THRESH		92
5937a9b2557SVladislav Zolotarov 
5947a9b2557SVladislav Zolotarov #define NUM_TX_RINGS		16
595ca00392cSEilon Greenstein #define TX_DESC_CNT		(BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
5968decf868SDavid S. Miller #define NEXT_PAGE_TX_DESC_CNT	1
5978decf868SDavid S. Miller #define MAX_TX_DESC_CNT		(TX_DESC_CNT - NEXT_PAGE_TX_DESC_CNT)
5987a9b2557SVladislav Zolotarov #define NUM_TX_BD		(TX_DESC_CNT * NUM_TX_RINGS)
5997a9b2557SVladislav Zolotarov #define MAX_TX_BD		(NUM_TX_BD - 1)
6007a9b2557SVladislav Zolotarov #define MAX_TX_AVAIL		(MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
6017a9b2557SVladislav Zolotarov #define NEXT_TX_IDX(x)		((((x) & MAX_TX_DESC_CNT) == \
6028decf868SDavid S. Miller 				  (MAX_TX_DESC_CNT - 1)) ? \
6038decf868SDavid S. Miller 					(x) + 1 + NEXT_PAGE_TX_DESC_CNT : \
6048decf868SDavid S. Miller 					(x) + 1)
6057a9b2557SVladislav Zolotarov #define TX_BD(x)		((x) & MAX_TX_BD)
6067a9b2557SVladislav Zolotarov #define TX_BD_POFF(x)		((x) & MAX_TX_DESC_CNT)
6077a9b2557SVladislav Zolotarov 
6087df2dc6bSDmitry Kravkov /* number of NEXT_PAGE descriptors may be required during placement */
6097df2dc6bSDmitry Kravkov #define NEXT_CNT_PER_TX_PKT(bds)	\
6107df2dc6bSDmitry Kravkov 				(((bds) + MAX_TX_DESC_CNT - 1) / \
6117df2dc6bSDmitry Kravkov 				 MAX_TX_DESC_CNT * NEXT_PAGE_TX_DESC_CNT)
6127df2dc6bSDmitry Kravkov /* max BDs per tx packet w/o next_pages:
6137df2dc6bSDmitry Kravkov  * START_BD		- describes packed
6147df2dc6bSDmitry Kravkov  * START_BD(splitted)	- includes unpaged data segment for GSO
6157df2dc6bSDmitry Kravkov  * PARSING_BD		- for TSO and CSUM data
6167df2dc6bSDmitry Kravkov  * Frag BDs		- decribes pages for frags
6177df2dc6bSDmitry Kravkov  */
6187df2dc6bSDmitry Kravkov #define BDS_PER_TX_PKT		3
6197df2dc6bSDmitry Kravkov #define MAX_BDS_PER_TX_PKT	(MAX_SKB_FRAGS + BDS_PER_TX_PKT)
6207df2dc6bSDmitry Kravkov /* max BDs per tx packet including next pages */
6217df2dc6bSDmitry Kravkov #define MAX_DESC_PER_TX_PKT	(MAX_BDS_PER_TX_PKT + \
6227df2dc6bSDmitry Kravkov 				 NEXT_CNT_PER_TX_PKT(MAX_BDS_PER_TX_PKT))
6237df2dc6bSDmitry Kravkov 
6247a9b2557SVladislav Zolotarov /* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
6257a9b2557SVladislav Zolotarov #define NUM_RX_RINGS		8
6267a9b2557SVladislav Zolotarov #define RX_DESC_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
6278decf868SDavid S. Miller #define NEXT_PAGE_RX_DESC_CNT	2
6288decf868SDavid S. Miller #define MAX_RX_DESC_CNT		(RX_DESC_CNT - NEXT_PAGE_RX_DESC_CNT)
6297a9b2557SVladislav Zolotarov #define RX_DESC_MASK		(RX_DESC_CNT - 1)
6307a9b2557SVladislav Zolotarov #define NUM_RX_BD		(RX_DESC_CNT * NUM_RX_RINGS)
6317a9b2557SVladislav Zolotarov #define MAX_RX_BD		(NUM_RX_BD - 1)
6327a9b2557SVladislav Zolotarov #define MAX_RX_AVAIL		(MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
6338decf868SDavid S. Miller 
6348decf868SDavid S. Miller /* dropless fc calculations for BDs
6358decf868SDavid S. Miller  *
6368decf868SDavid S. Miller  * Number of BDs should as number of buffers in BRB:
6378decf868SDavid S. Miller  * Low threshold takes into account NEXT_PAGE_RX_DESC_CNT
6388decf868SDavid S. Miller  * "next" elements on each page
6398decf868SDavid S. Miller  */
6408decf868SDavid S. Miller #define NUM_BD_REQ		BRB_SIZE(bp)
6418decf868SDavid S. Miller #define NUM_BD_PG_REQ		((NUM_BD_REQ + MAX_RX_DESC_CNT - 1) / \
6428decf868SDavid S. Miller 					      MAX_RX_DESC_CNT)
6438decf868SDavid S. Miller #define BD_TH_LO(bp)		(NUM_BD_REQ + \
6448decf868SDavid S. Miller 				 NUM_BD_PG_REQ * NEXT_PAGE_RX_DESC_CNT + \
6458decf868SDavid S. Miller 				 FW_DROP_LEVEL(bp))
6468decf868SDavid S. Miller #define BD_TH_HI(bp)		(BD_TH_LO(bp) + DROPLESS_FC_HEADROOM)
6478decf868SDavid S. Miller 
6488decf868SDavid S. Miller #define MIN_RX_AVAIL		((bp)->dropless_fc ? BD_TH_HI(bp) + 128 : 128)
649619c5cb6SVlad Zolotarov 
650619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_TPA_HW	(CHIP_IS_E1(bp) ? \
651619c5cb6SVlad Zolotarov 					ETH_MIN_RX_CQES_WITH_TPA_E1 : \
652619c5cb6SVlad Zolotarov 					ETH_MIN_RX_CQES_WITH_TPA_E1H_E2)
653619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_NONTPA_HW   ETH_MIN_RX_CQES_WITHOUT_TPA
654619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_TPA		(max_t(u32, MIN_RX_SIZE_TPA_HW, MIN_RX_AVAIL))
655619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_NONTPA	(max_t(u32, MIN_RX_SIZE_NONTPA_HW,\
656619c5cb6SVlad Zolotarov 								MIN_RX_AVAIL))
657619c5cb6SVlad Zolotarov 
6587a9b2557SVladislav Zolotarov #define NEXT_RX_IDX(x)		((((x) & RX_DESC_MASK) == \
6598decf868SDavid S. Miller 				  (MAX_RX_DESC_CNT - 1)) ? \
6608decf868SDavid S. Miller 					(x) + 1 + NEXT_PAGE_RX_DESC_CNT : \
6618decf868SDavid S. Miller 					(x) + 1)
6627a9b2557SVladislav Zolotarov #define RX_BD(x)		((x) & MAX_RX_BD)
6637a9b2557SVladislav Zolotarov 
664619c5cb6SVlad Zolotarov /*
665619c5cb6SVlad Zolotarov  * As long as CQE is X times bigger than BD entry we have to allocate X times
666619c5cb6SVlad Zolotarov  * more pages for CQ ring in order to keep it balanced with BD ring
667619c5cb6SVlad Zolotarov  */
668619c5cb6SVlad Zolotarov #define CQE_BD_REL	(sizeof(union eth_rx_cqe) / sizeof(struct eth_rx_bd))
669619c5cb6SVlad Zolotarov #define NUM_RCQ_RINGS		(NUM_RX_RINGS * CQE_BD_REL)
6707a9b2557SVladislav Zolotarov #define RCQ_DESC_CNT		(BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
6718decf868SDavid S. Miller #define NEXT_PAGE_RCQ_DESC_CNT	1
6728decf868SDavid S. Miller #define MAX_RCQ_DESC_CNT	(RCQ_DESC_CNT - NEXT_PAGE_RCQ_DESC_CNT)
6737a9b2557SVladislav Zolotarov #define NUM_RCQ_BD		(RCQ_DESC_CNT * NUM_RCQ_RINGS)
6747a9b2557SVladislav Zolotarov #define MAX_RCQ_BD		(NUM_RCQ_BD - 1)
6757a9b2557SVladislav Zolotarov #define MAX_RCQ_AVAIL		(MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
6767a9b2557SVladislav Zolotarov #define NEXT_RCQ_IDX(x)		((((x) & MAX_RCQ_DESC_CNT) == \
6778decf868SDavid S. Miller 				  (MAX_RCQ_DESC_CNT - 1)) ? \
6788decf868SDavid S. Miller 					(x) + 1 + NEXT_PAGE_RCQ_DESC_CNT : \
6798decf868SDavid S. Miller 					(x) + 1)
6807a9b2557SVladislav Zolotarov #define RCQ_BD(x)		((x) & MAX_RCQ_BD)
6817a9b2557SVladislav Zolotarov 
6828decf868SDavid S. Miller /* dropless fc calculations for RCQs
6838decf868SDavid S. Miller  *
6848decf868SDavid S. Miller  * Number of RCQs should be as number of buffers in BRB:
6858decf868SDavid S. Miller  * Low threshold takes into account NEXT_PAGE_RCQ_DESC_CNT
6868decf868SDavid S. Miller  * "next" elements on each page
6878decf868SDavid S. Miller  */
6888decf868SDavid S. Miller #define NUM_RCQ_REQ		BRB_SIZE(bp)
6898decf868SDavid S. Miller #define NUM_RCQ_PG_REQ		((NUM_BD_REQ + MAX_RCQ_DESC_CNT - 1) / \
6908decf868SDavid S. Miller 					      MAX_RCQ_DESC_CNT)
6918decf868SDavid S. Miller #define RCQ_TH_LO(bp)		(NUM_RCQ_REQ + \
6928decf868SDavid S. Miller 				 NUM_RCQ_PG_REQ * NEXT_PAGE_RCQ_DESC_CNT + \
6938decf868SDavid S. Miller 				 FW_DROP_LEVEL(bp))
6948decf868SDavid S. Miller #define RCQ_TH_HI(bp)		(RCQ_TH_LO(bp) + DROPLESS_FC_HEADROOM)
6958decf868SDavid S. Miller 
6967a9b2557SVladislav Zolotarov 
69733471629SEilon Greenstein /* This is needed for determining of last_max */
69834f80b04SEilon Greenstein #define SUB_S16(a, b)		(s16)((s16)(a) - (s16)(b))
699619c5cb6SVlad Zolotarov #define SUB_S32(a, b)		(s32)((s32)(a) - (s32)(b))
70034f80b04SEilon Greenstein 
7017a9b2557SVladislav Zolotarov 
702619c5cb6SVlad Zolotarov #define BNX2X_SWCID_SHIFT	17
703619c5cb6SVlad Zolotarov #define BNX2X_SWCID_MASK	((0x1 << BNX2X_SWCID_SHIFT) - 1)
7047a9b2557SVladislav Zolotarov 
7057a9b2557SVladislav Zolotarov /* used on a CID received from the HW */
706619c5cb6SVlad Zolotarov #define SW_CID(x)			(le32_to_cpu(x) & BNX2X_SWCID_MASK)
7077a9b2557SVladislav Zolotarov #define CQE_CMD(x)			(le32_to_cpu(x) >> \
7087a9b2557SVladislav Zolotarov 					COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
7097a9b2557SVladislav Zolotarov 
710bb2a0f7aSYitchak Gertner #define BD_UNMAP_ADDR(bd)		HILO_U64(le32_to_cpu((bd)->addr_hi), \
711bb2a0f7aSYitchak Gertner 						 le32_to_cpu((bd)->addr_lo))
712bb2a0f7aSYitchak Gertner #define BD_UNMAP_LEN(bd)		(le16_to_cpu((bd)->nbytes))
713bb2a0f7aSYitchak Gertner 
714523224a3SDmitry Kravkov #define BNX2X_DB_MIN_SHIFT		3	/* 8 bytes */
715523224a3SDmitry Kravkov #define BNX2X_DB_SHIFT			7	/* 128 bytes*/
716619c5cb6SVlad Zolotarov #if (BNX2X_DB_SHIFT < BNX2X_DB_MIN_SHIFT)
717619c5cb6SVlad Zolotarov #error "Min DB doorbell stride is 8"
718619c5cb6SVlad Zolotarov #endif
7197a9b2557SVladislav Zolotarov #define DPM_TRIGER_TYPE			0x40
7207a9b2557SVladislav Zolotarov #define DOORBELL(bp, cid, val) \
7217a9b2557SVladislav Zolotarov 	do { \
722523224a3SDmitry Kravkov 		writel((u32)(val), bp->doorbells + (bp->db_size * (cid)) + \
7237a9b2557SVladislav Zolotarov 		       DPM_TRIGER_TYPE); \
7247a9b2557SVladislav Zolotarov 	} while (0)
7257a9b2557SVladislav Zolotarov 
7267a9b2557SVladislav Zolotarov 
7277a9b2557SVladislav Zolotarov /* TX CSUM helpers */
7287a9b2557SVladislav Zolotarov #define SKB_CS_OFF(skb)		(offsetof(struct tcphdr, check) - \
7297a9b2557SVladislav Zolotarov 				 skb->csum_offset)
7307a9b2557SVladislav Zolotarov #define SKB_CS(skb)		(*(u16 *)(skb_transport_header(skb) + \
7317a9b2557SVladislav Zolotarov 					  skb->csum_offset))
7327a9b2557SVladislav Zolotarov 
7337a9b2557SVladislav Zolotarov #define pbd_tcp_flags(skb)	(ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)
7347a9b2557SVladislav Zolotarov 
7357a9b2557SVladislav Zolotarov #define XMIT_PLAIN			0
7367a9b2557SVladislav Zolotarov #define XMIT_CSUM_V4			0x1
7377a9b2557SVladislav Zolotarov #define XMIT_CSUM_V6			0x2
7387a9b2557SVladislav Zolotarov #define XMIT_CSUM_TCP			0x4
7397a9b2557SVladislav Zolotarov #define XMIT_GSO_V4			0x8
7407a9b2557SVladislav Zolotarov #define XMIT_GSO_V6			0x10
7417a9b2557SVladislav Zolotarov 
7427a9b2557SVladislav Zolotarov #define XMIT_CSUM			(XMIT_CSUM_V4 | XMIT_CSUM_V6)
7437a9b2557SVladislav Zolotarov #define XMIT_GSO			(XMIT_GSO_V4 | XMIT_GSO_V6)
7447a9b2557SVladislav Zolotarov 
7457a9b2557SVladislav Zolotarov 
74634f80b04SEilon Greenstein /* stuff added to make the code fit 80Col */
74734f80b04SEilon Greenstein #define CQE_TYPE(cqe_fp_flags)	 ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
748619c5cb6SVlad Zolotarov #define CQE_TYPE_START(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_START_AGG)
749619c5cb6SVlad Zolotarov #define CQE_TYPE_STOP(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_STOP_AGG)
750619c5cb6SVlad Zolotarov #define CQE_TYPE_SLOW(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_RAMROD)
751619c5cb6SVlad Zolotarov #define CQE_TYPE_FAST(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_FASTPATH)
7527a9b2557SVladislav Zolotarov 
7531adcd8beSEilon Greenstein #define ETH_RX_ERROR_FALGS		ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
7541adcd8beSEilon Greenstein 
755052a38e0SEilon Greenstein #define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
756052a38e0SEilon Greenstein 				(((le16_to_cpu(flags) & \
757052a38e0SEilon Greenstein 				   PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
758052a38e0SEilon Greenstein 				  PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
759052a38e0SEilon Greenstein 				 == PRS_FLAG_OVERETH_IPV4)
7607a9b2557SVladislav Zolotarov #define BNX2X_RX_SUM_FIX(cqe) \
761052a38e0SEilon Greenstein 	BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
7627a9b2557SVladislav Zolotarov 
763619c5cb6SVlad Zolotarov 
764619c5cb6SVlad Zolotarov #define FP_USB_FUNC_OFF	\
765619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_status_block_u, func)
766619c5cb6SVlad Zolotarov #define FP_CSB_FUNC_OFF	\
767619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_status_block_c, func)
768619c5cb6SVlad Zolotarov 
7698decf868SDavid S. Miller #define HC_INDEX_ETH_RX_CQ_CONS		1
770619c5cb6SVlad Zolotarov 
7718decf868SDavid S. Miller #define HC_INDEX_OOO_TX_CQ_CONS		4
7728decf868SDavid S. Miller 
7738decf868SDavid S. Miller #define HC_INDEX_ETH_TX_CQ_CONS_COS0	5
7748decf868SDavid S. Miller 
7758decf868SDavid S. Miller #define HC_INDEX_ETH_TX_CQ_CONS_COS1	6
7768decf868SDavid S. Miller 
7778decf868SDavid S. Miller #define HC_INDEX_ETH_TX_CQ_CONS_COS2	7
778619c5cb6SVlad Zolotarov 
7796383c0b3SAriel Elior #define HC_INDEX_ETH_FIRST_TX_CQ_CONS	HC_INDEX_ETH_TX_CQ_CONS_COS0
7806383c0b3SAriel Elior 
78134f80b04SEilon Greenstein #define BNX2X_RX_SB_INDEX \
782619c5cb6SVlad Zolotarov 	(&fp->sb_index_values[HC_INDEX_ETH_RX_CQ_CONS])
78334f80b04SEilon Greenstein 
7846383c0b3SAriel Elior #define BNX2X_TX_SB_INDEX_BASE BNX2X_TX_SB_INDEX_COS0
7856383c0b3SAriel Elior 
7866383c0b3SAriel Elior #define BNX2X_TX_SB_INDEX_COS0 \
7876383c0b3SAriel Elior 	(&fp->sb_index_values[HC_INDEX_ETH_TX_CQ_CONS_COS0])
7887a9b2557SVladislav Zolotarov 
7897a9b2557SVladislav Zolotarov /* end of fast path */
7907a9b2557SVladislav Zolotarov 
79134f80b04SEilon Greenstein /* common */
79234f80b04SEilon Greenstein 
79334f80b04SEilon Greenstein struct bnx2x_common {
79434f80b04SEilon Greenstein 
79534f80b04SEilon Greenstein 	u32			chip_id;
79634f80b04SEilon Greenstein /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
79734f80b04SEilon Greenstein #define CHIP_ID(bp)			(bp->common.chip_id & 0xfffffff0)
79834f80b04SEilon Greenstein 
79934f80b04SEilon Greenstein #define CHIP_NUM(bp)			(bp->common.chip_id >> 16)
80034f80b04SEilon Greenstein #define CHIP_NUM_57710			0x164e
80134f80b04SEilon Greenstein #define CHIP_NUM_57711			0x164f
80234f80b04SEilon Greenstein #define CHIP_NUM_57711E			0x1650
803f2e0899fSDmitry Kravkov #define CHIP_NUM_57712			0x1662
804619c5cb6SVlad Zolotarov #define CHIP_NUM_57712_MF		0x1663
8058395be5eSAriel Elior #define CHIP_NUM_57712_VF		0x166f
806619c5cb6SVlad Zolotarov #define CHIP_NUM_57713			0x1651
807619c5cb6SVlad Zolotarov #define CHIP_NUM_57713E			0x1652
808619c5cb6SVlad Zolotarov #define CHIP_NUM_57800			0x168a
809619c5cb6SVlad Zolotarov #define CHIP_NUM_57800_MF		0x16a5
8108395be5eSAriel Elior #define CHIP_NUM_57800_VF		0x16a9
811619c5cb6SVlad Zolotarov #define CHIP_NUM_57810			0x168e
812619c5cb6SVlad Zolotarov #define CHIP_NUM_57810_MF		0x16ae
8138395be5eSAriel Elior #define CHIP_NUM_57810_VF		0x16af
8147e8e02dfSBarak Witkowski #define CHIP_NUM_57811			0x163d
8157e8e02dfSBarak Witkowski #define CHIP_NUM_57811_MF		0x163e
8168395be5eSAriel Elior #define CHIP_NUM_57811_VF		0x163f
817c3def943SYuval Mintz #define CHIP_NUM_57840_OBSOLETE	0x168d
818c3def943SYuval Mintz #define CHIP_NUM_57840_MF_OBSOLETE	0x16ab
819c3def943SYuval Mintz #define CHIP_NUM_57840_4_10		0x16a1
820c3def943SYuval Mintz #define CHIP_NUM_57840_2_20		0x16a2
821c3def943SYuval Mintz #define CHIP_NUM_57840_MF		0x16a4
8228395be5eSAriel Elior #define CHIP_NUM_57840_VF		0x16ad
82334f80b04SEilon Greenstein #define CHIP_IS_E1(bp)			(CHIP_NUM(bp) == CHIP_NUM_57710)
82434f80b04SEilon Greenstein #define CHIP_IS_57711(bp)		(CHIP_NUM(bp) == CHIP_NUM_57711)
82534f80b04SEilon Greenstein #define CHIP_IS_57711E(bp)		(CHIP_NUM(bp) == CHIP_NUM_57711E)
826f2e0899fSDmitry Kravkov #define CHIP_IS_57712(bp)		(CHIP_NUM(bp) == CHIP_NUM_57712)
8278395be5eSAriel Elior #define CHIP_IS_57712_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57712_VF)
828619c5cb6SVlad Zolotarov #define CHIP_IS_57712_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57712_MF)
829619c5cb6SVlad Zolotarov #define CHIP_IS_57800(bp)		(CHIP_NUM(bp) == CHIP_NUM_57800)
830619c5cb6SVlad Zolotarov #define CHIP_IS_57800_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57800_MF)
8318395be5eSAriel Elior #define CHIP_IS_57800_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57800_VF)
832619c5cb6SVlad Zolotarov #define CHIP_IS_57810(bp)		(CHIP_NUM(bp) == CHIP_NUM_57810)
833619c5cb6SVlad Zolotarov #define CHIP_IS_57810_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57810_MF)
8348395be5eSAriel Elior #define CHIP_IS_57810_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57810_VF)
8357e8e02dfSBarak Witkowski #define CHIP_IS_57811(bp)		(CHIP_NUM(bp) == CHIP_NUM_57811)
8367e8e02dfSBarak Witkowski #define CHIP_IS_57811_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57811_MF)
8378395be5eSAriel Elior #define CHIP_IS_57811_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57811_VF)
838c3def943SYuval Mintz #define CHIP_IS_57840(bp)		\
839c3def943SYuval Mintz 		((CHIP_NUM(bp) == CHIP_NUM_57840_4_10) || \
840c3def943SYuval Mintz 		 (CHIP_NUM(bp) == CHIP_NUM_57840_2_20) || \
841c3def943SYuval Mintz 		 (CHIP_NUM(bp) == CHIP_NUM_57840_OBSOLETE))
842c3def943SYuval Mintz #define CHIP_IS_57840_MF(bp)	((CHIP_NUM(bp) == CHIP_NUM_57840_MF) || \
843c3def943SYuval Mintz 				 (CHIP_NUM(bp) == CHIP_NUM_57840_MF_OBSOLETE))
8448395be5eSAriel Elior #define CHIP_IS_57840_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57840_VF)
84534f80b04SEilon Greenstein #define CHIP_IS_E1H(bp)			(CHIP_IS_57711(bp) || \
84634f80b04SEilon Greenstein 					 CHIP_IS_57711E(bp))
847f2e0899fSDmitry Kravkov #define CHIP_IS_E2(bp)			(CHIP_IS_57712(bp) || \
848619c5cb6SVlad Zolotarov 					 CHIP_IS_57712_MF(bp))
849619c5cb6SVlad Zolotarov #define CHIP_IS_E3(bp)			(CHIP_IS_57800(bp) || \
850619c5cb6SVlad Zolotarov 					 CHIP_IS_57800_MF(bp) || \
851619c5cb6SVlad Zolotarov 					 CHIP_IS_57810(bp) || \
852619c5cb6SVlad Zolotarov 					 CHIP_IS_57810_MF(bp) || \
8538395be5eSAriel Elior 					 CHIP_IS_57810_VF(bp) || \
8547e8e02dfSBarak Witkowski 					 CHIP_IS_57811(bp) || \
8557e8e02dfSBarak Witkowski 					 CHIP_IS_57811_MF(bp) || \
8568395be5eSAriel Elior 					 CHIP_IS_57811_VF(bp) || \
857619c5cb6SVlad Zolotarov 					 CHIP_IS_57840(bp) || \
8588395be5eSAriel Elior 					 CHIP_IS_57840_MF(bp) || \
8598395be5eSAriel Elior 					 CHIP_IS_57840_VF(bp))
860f2e0899fSDmitry Kravkov #define CHIP_IS_E1x(bp)			(CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp)))
861619c5cb6SVlad Zolotarov #define USES_WARPCORE(bp)		(CHIP_IS_E3(bp))
862619c5cb6SVlad Zolotarov #define IS_E1H_OFFSET			(!CHIP_IS_E1(bp))
86334f80b04SEilon Greenstein 
864619c5cb6SVlad Zolotarov #define CHIP_REV_SHIFT			12
865619c5cb6SVlad Zolotarov #define CHIP_REV_MASK			(0xF << CHIP_REV_SHIFT)
866619c5cb6SVlad Zolotarov #define CHIP_REV_VAL(bp)		(bp->common.chip_id & CHIP_REV_MASK)
867619c5cb6SVlad Zolotarov #define CHIP_REV_Ax			(0x0 << CHIP_REV_SHIFT)
868619c5cb6SVlad Zolotarov #define CHIP_REV_Bx			(0x1 << CHIP_REV_SHIFT)
86934f80b04SEilon Greenstein /* assume maximum 5 revisions */
870619c5cb6SVlad Zolotarov #define CHIP_REV_IS_SLOW(bp)		(CHIP_REV_VAL(bp) > 0x00005000)
87134f80b04SEilon Greenstein /* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
87234f80b04SEilon Greenstein #define CHIP_REV_IS_EMUL(bp)		((CHIP_REV_IS_SLOW(bp)) && \
873619c5cb6SVlad Zolotarov 					 !(CHIP_REV_VAL(bp) & 0x00001000))
87434f80b04SEilon Greenstein /* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
87534f80b04SEilon Greenstein #define CHIP_REV_IS_FPGA(bp)		((CHIP_REV_IS_SLOW(bp)) && \
876619c5cb6SVlad Zolotarov 					 (CHIP_REV_VAL(bp) & 0x00001000))
87734f80b04SEilon Greenstein 
87834f80b04SEilon Greenstein #define CHIP_TIME(bp)			((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
87934f80b04SEilon Greenstein 					((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
88034f80b04SEilon Greenstein 
88134f80b04SEilon Greenstein #define CHIP_METAL(bp)			(bp->common.chip_id & 0x00000ff0)
88234f80b04SEilon Greenstein #define CHIP_BOND_ID(bp)		(bp->common.chip_id & 0x0000000f)
883619c5cb6SVlad Zolotarov #define CHIP_REV_SIM(bp)		(((CHIP_REV_MASK - CHIP_REV_VAL(bp)) >>\
884619c5cb6SVlad Zolotarov 					   (CHIP_REV_SHIFT + 1)) \
885619c5cb6SVlad Zolotarov 						<< CHIP_REV_SHIFT)
886619c5cb6SVlad Zolotarov #define CHIP_REV(bp)			(CHIP_REV_IS_SLOW(bp) ? \
887619c5cb6SVlad Zolotarov 						CHIP_REV_SIM(bp) :\
888619c5cb6SVlad Zolotarov 						CHIP_REV_VAL(bp))
889619c5cb6SVlad Zolotarov #define CHIP_IS_E3B0(bp)		(CHIP_IS_E3(bp) && \
890619c5cb6SVlad Zolotarov 					 (CHIP_REV(bp) == CHIP_REV_Bx))
891619c5cb6SVlad Zolotarov #define CHIP_IS_E3A0(bp)		(CHIP_IS_E3(bp) && \
892619c5cb6SVlad Zolotarov 					 (CHIP_REV(bp) == CHIP_REV_Ax))
89355c11941SMerav Sicron /* This define is used in two main places:
89455c11941SMerav Sicron  * 1. In the early stages of nic_load, to know if to configrue Parser / Searcher
89555c11941SMerav Sicron  * to nic-only mode or to offload mode. Offload mode is configured if either the
89655c11941SMerav Sicron  * chip is E1x (where MIC_MODE register is not applicable), or if cnic already
89755c11941SMerav Sicron  * registered for this port (which means that the user wants storage services).
89855c11941SMerav Sicron  * 2. During cnic-related load, to know if offload mode is already configured in
89955c11941SMerav Sicron  * the HW or needs to be configrued.
90055c11941SMerav Sicron  * Since the transition from nic-mode to offload-mode in HW causes traffic
90155c11941SMerav Sicron  * coruption, nic-mode is configured only in ports on which storage services
90255c11941SMerav Sicron  * where never requested.
90355c11941SMerav Sicron  */
90455c11941SMerav Sicron #define CONFIGURE_NIC_MODE(bp)		(!CHIP_IS_E1x(bp) && !CNIC_ENABLED(bp))
90534f80b04SEilon Greenstein 
90634f80b04SEilon Greenstein 	int			flash_size;
907754a2f52SDmitry Kravkov #define BNX2X_NVRAM_1MB_SIZE			0x20000	/* 1M bit in bytes */
908754a2f52SDmitry Kravkov #define BNX2X_NVRAM_TIMEOUT_COUNT		30000
909754a2f52SDmitry Kravkov #define BNX2X_NVRAM_PAGE_SIZE			256
91034f80b04SEilon Greenstein 
91134f80b04SEilon Greenstein 	u32			shmem_base;
9122691d51dSEilon Greenstein 	u32			shmem2_base;
913523224a3SDmitry Kravkov 	u32			mf_cfg_base;
914f2e0899fSDmitry Kravkov 	u32			mf2_cfg_base;
91534f80b04SEilon Greenstein 
91634f80b04SEilon Greenstein 	u32			hw_config;
91734f80b04SEilon Greenstein 
91834f80b04SEilon Greenstein 	u32			bc_ver;
919523224a3SDmitry Kravkov 
920523224a3SDmitry Kravkov 	u8			int_block;
921523224a3SDmitry Kravkov #define INT_BLOCK_HC			0
922f2e0899fSDmitry Kravkov #define INT_BLOCK_IGU			1
923f2e0899fSDmitry Kravkov #define INT_BLOCK_MODE_NORMAL		0
924f2e0899fSDmitry Kravkov #define INT_BLOCK_MODE_BW_COMP		2
925f2e0899fSDmitry Kravkov #define CHIP_INT_MODE_IS_NBC(bp)		\
926619c5cb6SVlad Zolotarov 			(!CHIP_IS_E1x(bp) &&	\
927f2e0899fSDmitry Kravkov 			!((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP))
928f2e0899fSDmitry Kravkov #define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp))
929f2e0899fSDmitry Kravkov 
930523224a3SDmitry Kravkov 	u8			chip_port_mode;
931f2e0899fSDmitry Kravkov #define CHIP_4_PORT_MODE			0x0
932f2e0899fSDmitry Kravkov #define CHIP_2_PORT_MODE			0x1
933523224a3SDmitry Kravkov #define CHIP_PORT_MODE_NONE			0x2
934f2e0899fSDmitry Kravkov #define CHIP_MODE(bp)			(bp->common.chip_port_mode)
935f2e0899fSDmitry Kravkov #define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE)
9361d187b34SBarak Witkowski 
9371d187b34SBarak Witkowski 	u32			boot_mode;
93834f80b04SEilon Greenstein };
93934f80b04SEilon Greenstein 
940f2e0899fSDmitry Kravkov /* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */
941f2e0899fSDmitry Kravkov #define BNX2X_IGU_STAS_MSG_VF_CNT 64
942f2e0899fSDmitry Kravkov #define BNX2X_IGU_STAS_MSG_PF_CNT 4
94334f80b04SEilon Greenstein 
94427c1151cSYaniv Rosner #define MAX_IGU_ATTN_ACK_TO       100
94534f80b04SEilon Greenstein /* end of common */
94634f80b04SEilon Greenstein 
94734f80b04SEilon Greenstein /* port */
94834f80b04SEilon Greenstein 
94934f80b04SEilon Greenstein struct bnx2x_port {
95034f80b04SEilon Greenstein 	u32			pmf;
95134f80b04SEilon Greenstein 
952a22f0788SYaniv Rosner 	u32			link_config[LINK_CONFIG_SIZE];
95334f80b04SEilon Greenstein 
954a22f0788SYaniv Rosner 	u32			supported[LINK_CONFIG_SIZE];
95534f80b04SEilon Greenstein /* link settings - missing defines */
95634f80b04SEilon Greenstein #define SUPPORTED_2500baseX_Full	(1 << 15)
95734f80b04SEilon Greenstein 
958a22f0788SYaniv Rosner 	u32			advertising[LINK_CONFIG_SIZE];
95934f80b04SEilon Greenstein /* link settings - missing defines */
96034f80b04SEilon Greenstein #define ADVERTISED_2500baseX_Full	(1 << 15)
96134f80b04SEilon Greenstein 
96234f80b04SEilon Greenstein 	u32			phy_addr;
96334f80b04SEilon Greenstein 
96434f80b04SEilon Greenstein 	/* used to synchronize phy accesses */
96534f80b04SEilon Greenstein 	struct mutex		phy_mutex;
96634f80b04SEilon Greenstein 
96734f80b04SEilon Greenstein 	u32			port_stx;
96834f80b04SEilon Greenstein 
96934f80b04SEilon Greenstein 	struct nig_stats	old_nig_stats;
97034f80b04SEilon Greenstein };
97134f80b04SEilon Greenstein 
97234f80b04SEilon Greenstein /* end of port */
97334f80b04SEilon Greenstein 
974619c5cb6SVlad Zolotarov #define STATS_OFFSET32(stat_name) \
975619c5cb6SVlad Zolotarov 			(offsetof(struct bnx2x_eth_stats, stat_name) / 4)
976bb2a0f7aSYitchak Gertner 
977619c5cb6SVlad Zolotarov /* slow path */
978619c5cb6SVlad Zolotarov 
979619c5cb6SVlad Zolotarov /* slow path work-queue */
980619c5cb6SVlad Zolotarov extern struct workqueue_struct *bnx2x_wq;
981619c5cb6SVlad Zolotarov 
982619c5cb6SVlad Zolotarov #define BNX2X_MAX_NUM_OF_VFS	64
9831ab4434cSAriel Elior #define BNX2X_VF_CID_WND	0
9841ab4434cSAriel Elior #define BNX2X_CIDS_PER_VF	(1 << BNX2X_VF_CID_WND)
9858db573baSAriel Elior #define BNX2X_CLIENTS_PER_VF	1
986290ca2bbSAriel Elior #define BNX2X_FIRST_VF_CID	256
9871ab4434cSAriel Elior #define BNX2X_VF_CIDS		(BNX2X_MAX_NUM_OF_VFS * BNX2X_CIDS_PER_VF)
988523224a3SDmitry Kravkov #define BNX2X_VF_ID_INVALID	0xFF
98934f80b04SEilon Greenstein 
990523224a3SDmitry Kravkov /*
991523224a3SDmitry Kravkov  * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is
992523224a3SDmitry Kravkov  * control by the number of fast-path status blocks supported by the
993523224a3SDmitry Kravkov  * device (HW/FW). Each fast-path status block (FP-SB) aka non-default
994523224a3SDmitry Kravkov  * status block represents an independent interrupts context that can
995523224a3SDmitry Kravkov  * serve a regular L2 networking queue. However special L2 queues such
996523224a3SDmitry Kravkov  * as the FCoE queue do not require a FP-SB and other components like
997523224a3SDmitry Kravkov  * the CNIC may consume FP-SB reducing the number of possible L2 queues
998523224a3SDmitry Kravkov  *
999523224a3SDmitry Kravkov  * If the maximum number of FP-SB available is X then:
1000523224a3SDmitry Kravkov  * a. If CNIC is supported it consumes 1 FP-SB thus the max number of
1001523224a3SDmitry Kravkov  *    regular L2 queues is Y=X-1
1002523224a3SDmitry Kravkov  * b. in MF mode the actual number of L2 queues is Y= (X-1/MF_factor)
1003523224a3SDmitry Kravkov  * c. If the FCoE L2 queue is supported the actual number of L2 queues
1004523224a3SDmitry Kravkov  *    is Y+1
1005523224a3SDmitry Kravkov  * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for
1006523224a3SDmitry Kravkov  *    slow-path interrupts) or Y+2 if CNIC is supported (one additional
1007523224a3SDmitry Kravkov  *    FP interrupt context for the CNIC).
1008523224a3SDmitry Kravkov  * e. The number of HW context (CID count) is always X or X+1 if FCoE
1009523224a3SDmitry Kravkov  *    L2 queue is supported. the cid for the FCoE L2 queue is always X.
1010523224a3SDmitry Kravkov  */
1011523224a3SDmitry Kravkov 
1012619c5cb6SVlad Zolotarov /* fast-path interrupt contexts E1x */
1013619c5cb6SVlad Zolotarov #define FP_SB_MAX_E1x		16
1014619c5cb6SVlad Zolotarov /* fast-path interrupt contexts E2 */
1015619c5cb6SVlad Zolotarov #define FP_SB_MAX_E2		HC_SB_MAX_SB_E2
1016523224a3SDmitry Kravkov 
101734f80b04SEilon Greenstein union cdu_context {
101834f80b04SEilon Greenstein 	struct eth_context eth;
101934f80b04SEilon Greenstein 	char pad[1024];
102034f80b04SEilon Greenstein };
102134f80b04SEilon Greenstein 
1022523224a3SDmitry Kravkov /* CDU host DB constants */
1023a052997eSMerav Sicron #define CDU_ILT_PAGE_SZ_HW	2
1024a052997eSMerav Sicron #define CDU_ILT_PAGE_SZ		(8192 << CDU_ILT_PAGE_SZ_HW) /* 32K */
1025523224a3SDmitry Kravkov #define ILT_PAGE_CIDS		(CDU_ILT_PAGE_SZ / sizeof(union cdu_context))
1026523224a3SDmitry Kravkov 
1027523224a3SDmitry Kravkov #define CNIC_ISCSI_CID_MAX	256
1028ec6ba945SVladislav Zolotarov #define CNIC_FCOE_CID_MAX	2048
1029ec6ba945SVladislav Zolotarov #define CNIC_CID_MAX		(CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX)
1030523224a3SDmitry Kravkov #define CNIC_ILT_LINES		DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS)
1031523224a3SDmitry Kravkov 
1032619c5cb6SVlad Zolotarov #define QM_ILT_PAGE_SZ_HW	0
1033619c5cb6SVlad Zolotarov #define QM_ILT_PAGE_SZ		(4096 << QM_ILT_PAGE_SZ_HW) /* 4K */
1034523224a3SDmitry Kravkov #define QM_CID_ROUND		1024
1035523224a3SDmitry Kravkov 
1036523224a3SDmitry Kravkov /* TM (timers) host DB constants */
1037619c5cb6SVlad Zolotarov #define TM_ILT_PAGE_SZ_HW	0
1038619c5cb6SVlad Zolotarov #define TM_ILT_PAGE_SZ		(4096 << TM_ILT_PAGE_SZ_HW) /* 4K */
1039523224a3SDmitry Kravkov /* #define TM_CONN_NUM		(CNIC_STARTING_CID+CNIC_ISCSI_CXT_MAX) */
1040523224a3SDmitry Kravkov #define TM_CONN_NUM		1024
1041523224a3SDmitry Kravkov #define TM_ILT_SZ		(8 * TM_CONN_NUM)
1042523224a3SDmitry Kravkov #define TM_ILT_LINES		DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ)
1043523224a3SDmitry Kravkov 
1044523224a3SDmitry Kravkov /* SRC (Searcher) host DB constants */
1045619c5cb6SVlad Zolotarov #define SRC_ILT_PAGE_SZ_HW	0
1046619c5cb6SVlad Zolotarov #define SRC_ILT_PAGE_SZ		(4096 << SRC_ILT_PAGE_SZ_HW) /* 4K */
1047523224a3SDmitry Kravkov #define SRC_HASH_BITS		10
1048523224a3SDmitry Kravkov #define SRC_CONN_NUM		(1 << SRC_HASH_BITS) /* 1024 */
1049523224a3SDmitry Kravkov #define SRC_ILT_SZ		(sizeof(struct src_ent) * SRC_CONN_NUM)
1050523224a3SDmitry Kravkov #define SRC_T2_SZ		SRC_ILT_SZ
1051523224a3SDmitry Kravkov #define SRC_ILT_LINES		DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ)
1052619c5cb6SVlad Zolotarov 
1053bb2a0f7aSYitchak Gertner #define MAX_DMAE_C		8
105434f80b04SEilon Greenstein 
105534f80b04SEilon Greenstein /* DMA memory not used in fastpath */
105634f80b04SEilon Greenstein struct bnx2x_slowpath {
1057619c5cb6SVlad Zolotarov 	union {
1058619c5cb6SVlad Zolotarov 		struct mac_configuration_cmd		e1x;
1059619c5cb6SVlad Zolotarov 		struct eth_classify_rules_ramrod_data	e2;
1060619c5cb6SVlad Zolotarov 	} mac_rdata;
1061619c5cb6SVlad Zolotarov 
1062619c5cb6SVlad Zolotarov 
1063619c5cb6SVlad Zolotarov 	union {
1064619c5cb6SVlad Zolotarov 		struct tstorm_eth_mac_filter_config	e1x;
1065619c5cb6SVlad Zolotarov 		struct eth_filter_rules_ramrod_data	e2;
1066619c5cb6SVlad Zolotarov 	} rx_mode_rdata;
1067619c5cb6SVlad Zolotarov 
1068619c5cb6SVlad Zolotarov 	union {
1069619c5cb6SVlad Zolotarov 		struct mac_configuration_cmd		e1;
1070619c5cb6SVlad Zolotarov 		struct eth_multicast_rules_ramrod_data  e2;
1071619c5cb6SVlad Zolotarov 	} mcast_rdata;
1072619c5cb6SVlad Zolotarov 
1073619c5cb6SVlad Zolotarov 	struct eth_rss_update_ramrod_data	rss_rdata;
1074619c5cb6SVlad Zolotarov 
1075619c5cb6SVlad Zolotarov 	/* Queue State related ramrods are always sent under rtnl_lock */
1076619c5cb6SVlad Zolotarov 	union {
1077619c5cb6SVlad Zolotarov 		struct client_init_ramrod_data  init_data;
1078619c5cb6SVlad Zolotarov 		struct client_update_ramrod_data update_data;
1079619c5cb6SVlad Zolotarov 	} q_rdata;
1080619c5cb6SVlad Zolotarov 
1081619c5cb6SVlad Zolotarov 	union {
1082619c5cb6SVlad Zolotarov 		struct function_start_data	func_start;
10836debea87SDmitry Kravkov 		/* pfc configuration for DCBX ramrod */
10846debea87SDmitry Kravkov 		struct flow_control_configuration pfc_config;
1085619c5cb6SVlad Zolotarov 	} func_rdata;
108634f80b04SEilon Greenstein 
1087a3348722SBarak Witkowski 	/* afex ramrod can not be a part of func_rdata union because these
1088a3348722SBarak Witkowski 	 * events might arrive in parallel to other events from func_rdata.
1089a3348722SBarak Witkowski 	 * Therefore, if they would have been defined in the same union,
1090a3348722SBarak Witkowski 	 * data can get corrupted.
1091a3348722SBarak Witkowski 	 */
1092a3348722SBarak Witkowski 	struct afex_vif_list_ramrod_data func_afex_rdata;
1093a3348722SBarak Witkowski 
109434f80b04SEilon Greenstein 	/* used by dmae command executer */
109534f80b04SEilon Greenstein 	struct dmae_command		dmae[MAX_DMAE_C];
109634f80b04SEilon Greenstein 
1097bb2a0f7aSYitchak Gertner 	u32				stats_comp;
109834f80b04SEilon Greenstein 	union mac_stats			mac_stats;
1099bb2a0f7aSYitchak Gertner 	struct nig_stats		nig_stats;
1100bb2a0f7aSYitchak Gertner 	struct host_port_stats		port_stats;
1101bb2a0f7aSYitchak Gertner 	struct host_func_stats		func_stats;
110234f80b04SEilon Greenstein 
110334f80b04SEilon Greenstein 	u32				wb_comp;
110434f80b04SEilon Greenstein 	u32				wb_data[4];
11051d187b34SBarak Witkowski 
11061d187b34SBarak Witkowski 	union drv_info_to_mcp		drv_info_to_mcp;
110734f80b04SEilon Greenstein };
110834f80b04SEilon Greenstein 
110934f80b04SEilon Greenstein #define bnx2x_sp(bp, var)		(&bp->slowpath->var)
111034f80b04SEilon Greenstein #define bnx2x_sp_mapping(bp, var) \
111134f80b04SEilon Greenstein 		(bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
1112a2fbb9eaSEliezer Tamir 
1113a2fbb9eaSEliezer Tamir 
1114a2fbb9eaSEliezer Tamir /* attn group wiring */
1115a2fbb9eaSEliezer Tamir #define MAX_DYNAMIC_ATTN_GRPS		8
1116a2fbb9eaSEliezer Tamir 
1117a2fbb9eaSEliezer Tamir struct attn_route {
1118f2e0899fSDmitry Kravkov 	u32 sig[5];
1119a2fbb9eaSEliezer Tamir };
1120a2fbb9eaSEliezer Tamir 
1121523224a3SDmitry Kravkov struct iro {
1122523224a3SDmitry Kravkov 	u32 base;
1123523224a3SDmitry Kravkov 	u16 m1;
1124523224a3SDmitry Kravkov 	u16 m2;
1125523224a3SDmitry Kravkov 	u16 m3;
1126523224a3SDmitry Kravkov 	u16 size;
1127523224a3SDmitry Kravkov };
1128523224a3SDmitry Kravkov 
1129523224a3SDmitry Kravkov struct hw_context {
1130523224a3SDmitry Kravkov 	union cdu_context *vcxt;
1131523224a3SDmitry Kravkov 	dma_addr_t cxt_mapping;
1132523224a3SDmitry Kravkov 	size_t size;
1133523224a3SDmitry Kravkov };
1134523224a3SDmitry Kravkov 
1135523224a3SDmitry Kravkov /* forward */
1136523224a3SDmitry Kravkov struct bnx2x_ilt;
1137523224a3SDmitry Kravkov 
1138290ca2bbSAriel Elior struct bnx2x_vfdb;
1139c9ee9206SVladislav Zolotarov 
1140c9ee9206SVladislav Zolotarov enum bnx2x_recovery_state {
114172fd0718SVladislav Zolotarov 	BNX2X_RECOVERY_DONE,
114272fd0718SVladislav Zolotarov 	BNX2X_RECOVERY_INIT,
114372fd0718SVladislav Zolotarov 	BNX2X_RECOVERY_WAIT,
114495c6c616SAriel Elior 	BNX2X_RECOVERY_FAILED,
114595c6c616SAriel Elior 	BNX2X_RECOVERY_NIC_LOADING
1146c9ee9206SVladislav Zolotarov };
114772fd0718SVladislav Zolotarov 
1148619c5cb6SVlad Zolotarov /*
1149523224a3SDmitry Kravkov  * Event queue (EQ or event ring) MC hsi
1150523224a3SDmitry Kravkov  * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2
1151523224a3SDmitry Kravkov  */
1152523224a3SDmitry Kravkov #define NUM_EQ_PAGES		1
1153523224a3SDmitry Kravkov #define EQ_DESC_CNT_PAGE	(BCM_PAGE_SIZE / sizeof(union event_ring_elem))
1154523224a3SDmitry Kravkov #define EQ_DESC_MAX_PAGE	(EQ_DESC_CNT_PAGE - 1)
1155523224a3SDmitry Kravkov #define NUM_EQ_DESC		(EQ_DESC_CNT_PAGE * NUM_EQ_PAGES)
1156523224a3SDmitry Kravkov #define EQ_DESC_MASK		(NUM_EQ_DESC - 1)
1157523224a3SDmitry Kravkov #define MAX_EQ_AVAIL		(EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2)
1158523224a3SDmitry Kravkov 
1159523224a3SDmitry Kravkov /* depends on EQ_DESC_CNT_PAGE being a power of 2 */
1160523224a3SDmitry Kravkov #define NEXT_EQ_IDX(x)		((((x) & EQ_DESC_MAX_PAGE) == \
1161523224a3SDmitry Kravkov 				  (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1)
1162523224a3SDmitry Kravkov 
1163523224a3SDmitry Kravkov /* depends on the above and on NUM_EQ_PAGES being a power of 2 */
1164523224a3SDmitry Kravkov #define EQ_DESC(x)		((x) & EQ_DESC_MASK)
1165523224a3SDmitry Kravkov 
1166523224a3SDmitry Kravkov #define BNX2X_EQ_INDEX \
1167523224a3SDmitry Kravkov 	(&bp->def_status_blk->sp_sb.\
1168523224a3SDmitry Kravkov 	index_values[HC_SP_INDEX_EQ_CONS])
1169523224a3SDmitry Kravkov 
11702ae17f66SVladislav Zolotarov /* This is a data that will be used to create a link report message.
11712ae17f66SVladislav Zolotarov  * We will keep the data used for the last link report in order
11722ae17f66SVladislav Zolotarov  * to prevent reporting the same link parameters twice.
11732ae17f66SVladislav Zolotarov  */
11742ae17f66SVladislav Zolotarov struct bnx2x_link_report_data {
11752ae17f66SVladislav Zolotarov 	u16 line_speed;			/* Effective line speed */
11762ae17f66SVladislav Zolotarov 	unsigned long link_report_flags;/* BNX2X_LINK_REPORT_XXX flags */
11772ae17f66SVladislav Zolotarov };
11782ae17f66SVladislav Zolotarov 
11792ae17f66SVladislav Zolotarov enum {
11802ae17f66SVladislav Zolotarov 	BNX2X_LINK_REPORT_FD,		/* Full DUPLEX */
11812ae17f66SVladislav Zolotarov 	BNX2X_LINK_REPORT_LINK_DOWN,
11822ae17f66SVladislav Zolotarov 	BNX2X_LINK_REPORT_RX_FC_ON,
11832ae17f66SVladislav Zolotarov 	BNX2X_LINK_REPORT_TX_FC_ON,
11842ae17f66SVladislav Zolotarov };
11852ae17f66SVladislav Zolotarov 
1186619c5cb6SVlad Zolotarov enum {
1187619c5cb6SVlad Zolotarov 	BNX2X_PORT_QUERY_IDX,
1188619c5cb6SVlad Zolotarov 	BNX2X_PF_QUERY_IDX,
118950f0a562SBarak Witkowski 	BNX2X_FCOE_QUERY_IDX,
1190619c5cb6SVlad Zolotarov 	BNX2X_FIRST_QUEUE_QUERY_IDX,
1191619c5cb6SVlad Zolotarov };
1192619c5cb6SVlad Zolotarov 
1193619c5cb6SVlad Zolotarov struct bnx2x_fw_stats_req {
1194619c5cb6SVlad Zolotarov 	struct stats_query_header hdr;
119550f0a562SBarak Witkowski 	struct stats_query_entry query[FP_SB_MAX_E1x+
119650f0a562SBarak Witkowski 		BNX2X_FIRST_QUEUE_QUERY_IDX];
1197619c5cb6SVlad Zolotarov };
1198619c5cb6SVlad Zolotarov 
1199619c5cb6SVlad Zolotarov struct bnx2x_fw_stats_data {
1200619c5cb6SVlad Zolotarov 	struct stats_counter	storm_counters;
1201619c5cb6SVlad Zolotarov 	struct per_port_stats	port;
1202619c5cb6SVlad Zolotarov 	struct per_pf_stats	pf;
120350f0a562SBarak Witkowski 	struct fcoe_statistics_params	fcoe;
1204619c5cb6SVlad Zolotarov 	struct per_queue_stats  queue_stats[1];
1205619c5cb6SVlad Zolotarov };
1206619c5cb6SVlad Zolotarov 
12077be08a72SAriel Elior /* Public slow path states */
12087be08a72SAriel Elior enum {
12096383c0b3SAriel Elior 	BNX2X_SP_RTNL_SETUP_TC,
12107be08a72SAriel Elior 	BNX2X_SP_RTNL_TX_TIMEOUT,
12118304859aSAriel Elior 	BNX2X_SP_RTNL_FAN_FAILURE,
12128395be5eSAriel Elior 	BNX2X_SP_RTNL_AFEX_F_UPDATE,
12138395be5eSAriel Elior 	BNX2X_SP_RTNL_ENABLE_SRIOV,
1214381ac16bSAriel Elior 	BNX2X_SP_RTNL_VFPF_MCAST,
1215381ac16bSAriel Elior 	BNX2X_SP_RTNL_VFPF_STORM_RX_MODE,
12167be08a72SAriel Elior };
12177be08a72SAriel Elior 
12187be08a72SAriel Elior 
1219452427b0SYuval Mintz struct bnx2x_prev_path_list {
1220452427b0SYuval Mintz 	u8 bus;
1221452427b0SYuval Mintz 	u8 slot;
1222452427b0SYuval Mintz 	u8 path;
1223452427b0SYuval Mintz 	struct list_head list;
1224c63da990SBarak Witkowski 	u8 undi;
1225452427b0SYuval Mintz };
1226452427b0SYuval Mintz 
122715192a8cSBarak Witkowski struct bnx2x_sp_objs {
122815192a8cSBarak Witkowski 	/* MACs object */
122915192a8cSBarak Witkowski 	struct bnx2x_vlan_mac_obj mac_obj;
123015192a8cSBarak Witkowski 
123115192a8cSBarak Witkowski 	/* Queue State object */
123215192a8cSBarak Witkowski 	struct bnx2x_queue_sp_obj q_obj;
123315192a8cSBarak Witkowski };
123415192a8cSBarak Witkowski 
123515192a8cSBarak Witkowski struct bnx2x_fp_stats {
123615192a8cSBarak Witkowski 	struct tstorm_per_queue_stats old_tclient;
123715192a8cSBarak Witkowski 	struct ustorm_per_queue_stats old_uclient;
123815192a8cSBarak Witkowski 	struct xstorm_per_queue_stats old_xclient;
123915192a8cSBarak Witkowski 	struct bnx2x_eth_q_stats eth_q_stats;
124015192a8cSBarak Witkowski 	struct bnx2x_eth_q_stats_old eth_q_stats_old;
124115192a8cSBarak Witkowski };
124215192a8cSBarak Witkowski 
1243a2fbb9eaSEliezer Tamir struct bnx2x {
1244a2fbb9eaSEliezer Tamir 	/* Fields used in the tx and intr/napi performance paths
1245a2fbb9eaSEliezer Tamir 	 * are grouped together in the beginning of the structure
1246a2fbb9eaSEliezer Tamir 	 */
1247523224a3SDmitry Kravkov 	struct bnx2x_fastpath	*fp;
124815192a8cSBarak Witkowski 	struct bnx2x_sp_objs	*sp_objs;
124915192a8cSBarak Witkowski 	struct bnx2x_fp_stats	*fp_stats;
125065565884SMerav Sicron 	struct bnx2x_fp_txdata	*bnx2x_txq;
1251a2fbb9eaSEliezer Tamir 	void __iomem		*regview;
1252a2fbb9eaSEliezer Tamir 	void __iomem		*doorbells;
1253523224a3SDmitry Kravkov 	u16			db_size;
1254a2fbb9eaSEliezer Tamir 
1255619c5cb6SVlad Zolotarov 	u8			pf_num;	/* absolute PF number */
1256619c5cb6SVlad Zolotarov 	u8			pfid;	/* per-path PF number */
1257619c5cb6SVlad Zolotarov 	int			base_fw_ndsb; /**/
1258619c5cb6SVlad Zolotarov #define BP_PATH(bp)			(CHIP_IS_E1x(bp) ? 0 : (bp->pf_num & 1))
1259619c5cb6SVlad Zolotarov #define BP_PORT(bp)			(bp->pfid & 1)
1260619c5cb6SVlad Zolotarov #define BP_FUNC(bp)			(bp->pfid)
1261619c5cb6SVlad Zolotarov #define BP_ABS_FUNC(bp)			(bp->pf_num)
12628decf868SDavid S. Miller #define BP_VN(bp)			((bp)->pfid >> 1)
12638decf868SDavid S. Miller #define BP_MAX_VN_NUM(bp)		(CHIP_MODE_IS_4_PORT(bp) ? 2 : 4)
12648decf868SDavid S. Miller #define BP_L_ID(bp)			(BP_VN(bp) << 2)
12658decf868SDavid S. Miller #define BP_FW_MB_IDX_VN(bp, vn)		(BP_PORT(bp) +\
12668decf868SDavid S. Miller 	  (vn) * ((CHIP_IS_E1x(bp) || (CHIP_MODE_IS_4_PORT(bp))) ? 2  : 1))
12678decf868SDavid S. Miller #define BP_FW_MB_IDX(bp)		BP_FW_MB_IDX_VN(bp, BP_VN(bp))
1268619c5cb6SVlad Zolotarov 
12696411280aSAriel Elior #ifdef CONFIG_BNX2X_SRIOV
12701ab4434cSAriel Elior 	/* vf pf channel mailbox contains request and response buffers */
12711ab4434cSAriel Elior 	struct bnx2x_vf_mbx_msg	*vf2pf_mbox;
12721ab4434cSAriel Elior 	dma_addr_t		vf2pf_mbox_mapping;
12731ab4434cSAriel Elior 
1274be1f1ffaSAriel Elior 	/* we set aside a copy of the acquire response */
1275be1f1ffaSAriel Elior 	struct pfvf_acquire_resp_tlv acquire_resp;
1276be1f1ffaSAriel Elior 
1277abc5a021SAriel Elior 	/* bulletin board for messages from pf to vf */
1278abc5a021SAriel Elior 	union pf_vf_bulletin   *pf2vf_bulletin;
1279abc5a021SAriel Elior 	dma_addr_t		pf2vf_bulletin_mapping;
1280abc5a021SAriel Elior 
1281abc5a021SAriel Elior 	struct pf_vf_bulletin_content	old_bulletin;
12826411280aSAriel Elior #endif /* CONFIG_BNX2X_SRIOV */
1283abc5a021SAriel Elior 
1284a2fbb9eaSEliezer Tamir 	struct net_device	*dev;
1285a2fbb9eaSEliezer Tamir 	struct pci_dev		*pdev;
1286a2fbb9eaSEliezer Tamir 
1287619c5cb6SVlad Zolotarov 	const struct iro	*iro_arr;
1288523224a3SDmitry Kravkov #define IRO (bp->iro_arr)
1289523224a3SDmitry Kravkov 
1290c9ee9206SVladislav Zolotarov 	enum bnx2x_recovery_state recovery_state;
129172fd0718SVladislav Zolotarov 	int			is_leader;
1292523224a3SDmitry Kravkov 	struct msix_entry	*msix_table;
1293a2fbb9eaSEliezer Tamir 
1294a2fbb9eaSEliezer Tamir 	int			tx_ring_size;
1295a2fbb9eaSEliezer Tamir 
1296523224a3SDmitry Kravkov /* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
1297523224a3SDmitry Kravkov #define ETH_OVREHEAD		(ETH_HLEN + 8 + 8)
1298a2fbb9eaSEliezer Tamir #define ETH_MIN_PACKET_SIZE		60
1299a2fbb9eaSEliezer Tamir #define ETH_MAX_PACKET_SIZE		1500
1300a2fbb9eaSEliezer Tamir #define ETH_MAX_JUMBO_PACKET_SIZE	9600
1301621b4d66SDmitry Kravkov /* TCP with Timestamp Option (32) + IPv6 (40) */
1302621b4d66SDmitry Kravkov #define ETH_MAX_TPA_HEADER_SIZE		72
1303a2fbb9eaSEliezer Tamir 
13040f00846dSEilon Greenstein 	/* Max supported alignment is 256 (8 shift) */
1305e52fcb24SEric Dumazet #define BNX2X_RX_ALIGN_SHIFT		min(8, L1_CACHE_SHIFT)
1306e52fcb24SEric Dumazet 
1307e52fcb24SEric Dumazet 	/* FW uses 2 Cache lines Alignment for start packet and size
1308e52fcb24SEric Dumazet 	 *
1309e52fcb24SEric Dumazet 	 * We assume skb_build() uses sizeof(struct skb_shared_info) bytes
1310e52fcb24SEric Dumazet 	 * at the end of skb->data, to avoid wasting a full cache line.
1311e52fcb24SEric Dumazet 	 * This reduces memory use (skb->truesize).
1312e52fcb24SEric Dumazet 	 */
1313e52fcb24SEric Dumazet #define BNX2X_FW_RX_ALIGN_START	(1UL << BNX2X_RX_ALIGN_SHIFT)
1314e52fcb24SEric Dumazet 
1315e52fcb24SEric Dumazet #define BNX2X_FW_RX_ALIGN_END					\
1316f57b07c0SJoren Van Onder 	max_t(u64, 1UL << BNX2X_RX_ALIGN_SHIFT,			\
1317e52fcb24SEric Dumazet 	    SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
1318e52fcb24SEric Dumazet 
1319523224a3SDmitry Kravkov #define BNX2X_PXP_DRAM_ALIGN		(BNX2X_RX_ALIGN_SHIFT - 5)
13200f00846dSEilon Greenstein 
1321523224a3SDmitry Kravkov 	struct host_sp_status_block *def_status_blk;
1322523224a3SDmitry Kravkov #define DEF_SB_IGU_ID			16
1323523224a3SDmitry Kravkov #define DEF_SB_ID			HC_SP_SB_ID
1324523224a3SDmitry Kravkov 	__le16			def_idx;
13254781bfadSEilon Greenstein 	__le16			def_att_idx;
1326a2fbb9eaSEliezer Tamir 	u32			attn_state;
1327a2fbb9eaSEliezer Tamir 	struct attn_route	attn_group[MAX_DYNAMIC_ATTN_GRPS];
1328a2fbb9eaSEliezer Tamir 
1329a2fbb9eaSEliezer Tamir 	/* slow path ring */
1330a2fbb9eaSEliezer Tamir 	struct eth_spe		*spq;
1331a2fbb9eaSEliezer Tamir 	dma_addr_t		spq_mapping;
1332a2fbb9eaSEliezer Tamir 	u16			spq_prod_idx;
1333a2fbb9eaSEliezer Tamir 	struct eth_spe		*spq_prod_bd;
1334a2fbb9eaSEliezer Tamir 	struct eth_spe		*spq_last_bd;
13354781bfadSEilon Greenstein 	__le16			*dsb_sp_prod;
13366e30dd4eSVladislav Zolotarov 	atomic_t		cq_spq_left; /* ETH_XXX ramrods credit */
133734f80b04SEilon Greenstein 	/* used to synchronize spq accesses */
1338a2fbb9eaSEliezer Tamir 	spinlock_t		spq_lock;
1339a2fbb9eaSEliezer Tamir 
1340523224a3SDmitry Kravkov 	/* event queue */
1341523224a3SDmitry Kravkov 	union event_ring_elem	*eq_ring;
1342523224a3SDmitry Kravkov 	dma_addr_t		eq_mapping;
1343523224a3SDmitry Kravkov 	u16			eq_prod;
1344523224a3SDmitry Kravkov 	u16			eq_cons;
1345523224a3SDmitry Kravkov 	__le16			*eq_cons_sb;
13466e30dd4eSVladislav Zolotarov 	atomic_t		eq_spq_left; /* COMMON_XXX ramrods credit */
1347523224a3SDmitry Kravkov 
1348619c5cb6SVlad Zolotarov 
1349619c5cb6SVlad Zolotarov 
1350619c5cb6SVlad Zolotarov 	/* Counter for marking that there is a STAT_QUERY ramrod pending */
1351619c5cb6SVlad Zolotarov 	u16			stats_pending;
1352619c5cb6SVlad Zolotarov 	/*  Counter for completed statistics ramrods */
1353619c5cb6SVlad Zolotarov 	u16			stats_comp;
1354a2fbb9eaSEliezer Tamir 
135533471629SEilon Greenstein 	/* End of fields used in the performance code paths */
1356a2fbb9eaSEliezer Tamir 
1357a2fbb9eaSEliezer Tamir 	int			panic;
13587995c64eSJoe Perches 	int			msg_enable;
1359a2fbb9eaSEliezer Tamir 
1360a2fbb9eaSEliezer Tamir 	u32			flags;
1361619c5cb6SVlad Zolotarov #define PCIX_FLAG			(1 << 0)
1362619c5cb6SVlad Zolotarov #define PCI_32BIT_FLAG			(1 << 1)
1363619c5cb6SVlad Zolotarov #define ONE_PORT_FLAG			(1 << 2)
1364619c5cb6SVlad Zolotarov #define NO_WOL_FLAG			(1 << 3)
1365619c5cb6SVlad Zolotarov #define USING_DAC_FLAG			(1 << 4)
1366619c5cb6SVlad Zolotarov #define USING_MSIX_FLAG			(1 << 5)
1367619c5cb6SVlad Zolotarov #define USING_MSI_FLAG			(1 << 6)
1368619c5cb6SVlad Zolotarov #define DISABLE_MSI_FLAG		(1 << 7)
1369619c5cb6SVlad Zolotarov #define TPA_ENABLE_FLAG			(1 << 8)
1370619c5cb6SVlad Zolotarov #define NO_MCP_FLAG			(1 << 9)
1371621b4d66SDmitry Kravkov #define GRO_ENABLE_FLAG			(1 << 10)
1372619c5cb6SVlad Zolotarov #define MF_FUNC_DIS			(1 << 11)
1373619c5cb6SVlad Zolotarov #define OWN_CNIC_IRQ			(1 << 12)
1374619c5cb6SVlad Zolotarov #define NO_ISCSI_OOO_FLAG		(1 << 13)
1375619c5cb6SVlad Zolotarov #define NO_ISCSI_FLAG			(1 << 14)
1376619c5cb6SVlad Zolotarov #define NO_FCOE_FLAG			(1 << 15)
13770e898dd7SBarak Witkowski #define BC_SUPPORTS_PFC_STATS		(1 << 17)
13782e499d3cSBarak Witkowski #define BC_SUPPORTS_FCOE_FEATURES	(1 << 19)
137930a5de77SDmitry Kravkov #define USING_SINGLE_MSIX_FLAG		(1 << 20)
13809876879fSBarak Witkowski #define BC_SUPPORTS_DCBX_MSG_NON_PMF	(1 << 21)
13811ab4434cSAriel Elior #define IS_VF_FLAG			(1 << 22)
13821ab4434cSAriel Elior 
13831ab4434cSAriel Elior #define BP_NOMCP(bp)			((bp)->flags & NO_MCP_FLAG)
13846411280aSAriel Elior 
13856411280aSAriel Elior #ifdef CONFIG_BNX2X_SRIOV
13861ab4434cSAriel Elior #define IS_VF(bp)			((bp)->flags & IS_VF_FLAG)
13871ab4434cSAriel Elior #define IS_PF(bp)			(!((bp)->flags & IS_VF_FLAG))
13886411280aSAriel Elior #else
13896411280aSAriel Elior #define IS_VF(bp)			false
13906411280aSAriel Elior #define IS_PF(bp)			true
13916411280aSAriel Elior #endif
1392ec6ba945SVladislav Zolotarov 
13932ba45142SVladislav Zolotarov #define NO_ISCSI(bp)		((bp)->flags & NO_ISCSI_FLAG)
13942ba45142SVladislav Zolotarov #define NO_ISCSI_OOO(bp)	((bp)->flags & NO_ISCSI_OOO_FLAG)
1395619c5cb6SVlad Zolotarov #define NO_FCOE(bp)		((bp)->flags & NO_FCOE_FLAG)
139637b091baSMichael Chan 
139755c11941SMerav Sicron 	u8			cnic_support;
139855c11941SMerav Sicron 	bool			cnic_enabled;
139955c11941SMerav Sicron 	bool			cnic_loaded;
14004bd9b0ffSMichael Chan 	struct cnic_eth_dev	*(*cnic_probe)(struct net_device *);
140155c11941SMerav Sicron 
140255c11941SMerav Sicron 	/* Flag that indicates that we can start looking for FCoE L2 queue
140355c11941SMerav Sicron 	 * completions in the default status block.
140455c11941SMerav Sicron 	 */
140555c11941SMerav Sicron 	bool			fcoe_init;
140655c11941SMerav Sicron 
1407a2fbb9eaSEliezer Tamir 	int			pm_cap;
14088d5726c4SEilon Greenstein 	int			mrrs;
1409a2fbb9eaSEliezer Tamir 
14101cf167f2SEilon Greenstein 	struct delayed_work	sp_task;
1411fd1fc79dSAriel Elior 	atomic_t		interrupt_occurred;
14127be08a72SAriel Elior 	struct delayed_work	sp_rtnl_task;
14133deb8167SYaniv Rosner 
14143deb8167SYaniv Rosner 	struct delayed_work	period_task;
1415a2fbb9eaSEliezer Tamir 	struct timer_list	timer;
1416a2fbb9eaSEliezer Tamir 	int			current_interval;
1417a2fbb9eaSEliezer Tamir 
1418a2fbb9eaSEliezer Tamir 	u16			fw_seq;
1419a2fbb9eaSEliezer Tamir 	u16			fw_drv_pulse_wr_seq;
142034f80b04SEilon Greenstein 	u32			func_stx;
1421a2fbb9eaSEliezer Tamir 
1422c18487eeSYaniv Rosner 	struct link_params	link_params;
1423c18487eeSYaniv Rosner 	struct link_vars	link_vars;
14242ae17f66SVladislav Zolotarov 	u32			link_cnt;
14252ae17f66SVladislav Zolotarov 	struct bnx2x_link_report_data last_reported_link;
14262ae17f66SVladislav Zolotarov 
142701cd4528SEilon Greenstein 	struct mdio_if_info	mdio;
1428c18487eeSYaniv Rosner 
142934f80b04SEilon Greenstein 	struct bnx2x_common	common;
143034f80b04SEilon Greenstein 	struct bnx2x_port	port;
1431a2fbb9eaSEliezer Tamir 
1432b475d78fSYuval Mintz 	struct cmng_init	cmng;
1433b475d78fSYuval Mintz 
1434f2e0899fSDmitry Kravkov 	u32			mf_config[E1HVN_MAX];
1435a3348722SBarak Witkowski 	u32			mf_ext_config;
1436619c5cb6SVlad Zolotarov 	u32			path_has_ovlan; /* E3 */
1437fb3bff17SDmitry Kravkov 	u16			mf_ov;
1438fb3bff17SDmitry Kravkov 	u8			mf_mode;
1439fb3bff17SDmitry Kravkov #define IS_MF(bp)		(bp->mf_mode != 0)
14400793f83fSDmitry Kravkov #define IS_MF_SI(bp)		(bp->mf_mode == MULTI_FUNCTION_SI)
14410793f83fSDmitry Kravkov #define IS_MF_SD(bp)		(bp->mf_mode == MULTI_FUNCTION_SD)
1442a3348722SBarak Witkowski #define IS_MF_AFEX(bp)		(bp->mf_mode == MULTI_FUNCTION_AFEX)
1443a2fbb9eaSEliezer Tamir 
1444f1410647SEliezer Tamir 	u8			wol;
1445f1410647SEliezer Tamir 
1446a2fbb9eaSEliezer Tamir 	int			rx_ring_size;
1447a2fbb9eaSEliezer Tamir 
1448a2fbb9eaSEliezer Tamir 	u16			tx_quick_cons_trip_int;
1449a2fbb9eaSEliezer Tamir 	u16			tx_quick_cons_trip;
1450a2fbb9eaSEliezer Tamir 	u16			tx_ticks_int;
1451a2fbb9eaSEliezer Tamir 	u16			tx_ticks;
1452a2fbb9eaSEliezer Tamir 
1453a2fbb9eaSEliezer Tamir 	u16			rx_quick_cons_trip_int;
1454a2fbb9eaSEliezer Tamir 	u16			rx_quick_cons_trip;
1455a2fbb9eaSEliezer Tamir 	u16			rx_ticks_int;
1456a2fbb9eaSEliezer Tamir 	u16			rx_ticks;
1457cdaa7cb8SVladislav Zolotarov /* Maximal coalescing timeout in us */
1458cdaa7cb8SVladislav Zolotarov #define BNX2X_MAX_COALESCE_TOUT		(0xf0*12)
1459a2fbb9eaSEliezer Tamir 
146034f80b04SEilon Greenstein 	u32			lin_cnt;
1461a2fbb9eaSEliezer Tamir 
1462619c5cb6SVlad Zolotarov 	u16			state;
1463356e2385SEilon Greenstein #define BNX2X_STATE_CLOSED		0
1464a2fbb9eaSEliezer Tamir #define BNX2X_STATE_OPENING_WAIT4_LOAD	0x1000
1465a2fbb9eaSEliezer Tamir #define BNX2X_STATE_OPENING_WAIT4_PORT	0x2000
1466a2fbb9eaSEliezer Tamir #define BNX2X_STATE_OPEN		0x3000
1467a2fbb9eaSEliezer Tamir #define BNX2X_STATE_CLOSING_WAIT4_HALT	0x4000
1468a2fbb9eaSEliezer Tamir #define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
1469619c5cb6SVlad Zolotarov 
147034f80b04SEilon Greenstein #define BNX2X_STATE_DIAG		0xe000
147134f80b04SEilon Greenstein #define BNX2X_STATE_ERROR		0xf000
1472a2fbb9eaSEliezer Tamir 
14736383c0b3SAriel Elior #define BNX2X_MAX_PRIORITY		8
14746383c0b3SAriel Elior #define BNX2X_MAX_ENTRIES_PER_PRI	16
14756383c0b3SAriel Elior #define BNX2X_MAX_COS			3
14766383c0b3SAriel Elior #define BNX2X_MAX_TX_COS		2
147754b9ddaaSVladislav Zolotarov 	int			num_queues;
147855c11941SMerav Sicron 	uint			num_ethernet_queues;
147955c11941SMerav Sicron 	uint			num_cnic_queues;
14800e8d2ec5SMerav Sicron 	int			num_napi_queues;
14815d7cd496SDmitry Kravkov 	int			disable_tpa;
1482523224a3SDmitry Kravkov 
1483a2fbb9eaSEliezer Tamir 	u32			rx_mode;
1484a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_NONE		0
1485a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_NORMAL		1
1486a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_ALLMULTI		2
1487a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_PROMISC		3
1488a2fbb9eaSEliezer Tamir #define BNX2X_MAX_MULTICAST		64
1489a2fbb9eaSEliezer Tamir 
1490523224a3SDmitry Kravkov 	u8			igu_dsb_id;
1491523224a3SDmitry Kravkov 	u8			igu_base_sb;
1492523224a3SDmitry Kravkov 	u8			igu_sb_cnt;
149355c11941SMerav Sicron 	u8			min_msix_vec_cnt;
149465565884SMerav Sicron 
14951ab4434cSAriel Elior 	u32			igu_base_addr;
1496a2fbb9eaSEliezer Tamir 	dma_addr_t		def_status_blk_mapping;
1497a2fbb9eaSEliezer Tamir 
1498a2fbb9eaSEliezer Tamir 	struct bnx2x_slowpath	*slowpath;
1499a2fbb9eaSEliezer Tamir 	dma_addr_t		slowpath_mapping;
1500619c5cb6SVlad Zolotarov 
1501619c5cb6SVlad Zolotarov 	/* Total number of FW statistics requests */
1502619c5cb6SVlad Zolotarov 	u8			fw_stats_num;
1503619c5cb6SVlad Zolotarov 
1504619c5cb6SVlad Zolotarov 	/*
1505619c5cb6SVlad Zolotarov 	 * This is a memory buffer that will contain both statistics
1506619c5cb6SVlad Zolotarov 	 * ramrod request and data.
1507619c5cb6SVlad Zolotarov 	 */
1508619c5cb6SVlad Zolotarov 	void			*fw_stats;
1509619c5cb6SVlad Zolotarov 	dma_addr_t		fw_stats_mapping;
1510619c5cb6SVlad Zolotarov 
1511619c5cb6SVlad Zolotarov 	/*
1512619c5cb6SVlad Zolotarov 	 * FW statistics request shortcut (points at the
1513619c5cb6SVlad Zolotarov 	 * beginning of fw_stats buffer).
1514619c5cb6SVlad Zolotarov 	 */
1515619c5cb6SVlad Zolotarov 	struct bnx2x_fw_stats_req	*fw_stats_req;
1516619c5cb6SVlad Zolotarov 	dma_addr_t			fw_stats_req_mapping;
1517619c5cb6SVlad Zolotarov 	int				fw_stats_req_sz;
1518619c5cb6SVlad Zolotarov 
1519619c5cb6SVlad Zolotarov 	/*
15204907cb7bSAnatol Pomozov 	 * FW statistics data shortcut (points at the beginning of
1521619c5cb6SVlad Zolotarov 	 * fw_stats buffer + fw_stats_req_sz).
1522619c5cb6SVlad Zolotarov 	 */
1523619c5cb6SVlad Zolotarov 	struct bnx2x_fw_stats_data	*fw_stats_data;
1524619c5cb6SVlad Zolotarov 	dma_addr_t			fw_stats_data_mapping;
1525619c5cb6SVlad Zolotarov 	int				fw_stats_data_sz;
1526619c5cb6SVlad Zolotarov 
1527a052997eSMerav Sicron 	/* For max 196 cids (64*3 + non-eth), 32KB ILT page size and 1KB
1528a052997eSMerav Sicron 	 * context size we need 8 ILT entries.
1529a052997eSMerav Sicron 	 */
1530a052997eSMerav Sicron #define ILT_MAX_L2_LINES	8
1531a052997eSMerav Sicron 	struct hw_context	context[ILT_MAX_L2_LINES];
1532523224a3SDmitry Kravkov 
1533523224a3SDmitry Kravkov 	struct bnx2x_ilt	*ilt;
1534523224a3SDmitry Kravkov #define BP_ILT(bp)		((bp)->ilt)
1535619c5cb6SVlad Zolotarov #define ILT_MAX_LINES		256
15366383c0b3SAriel Elior /*
15376383c0b3SAriel Elior  * Maximum supported number of RSS queues: number of IGU SBs minus one that goes
15386383c0b3SAriel Elior  * to CNIC.
15396383c0b3SAriel Elior  */
154055c11941SMerav Sicron #define BNX2X_MAX_RSS_COUNT(bp)	((bp)->igu_sb_cnt - CNIC_SUPPORT(bp))
1541523224a3SDmitry Kravkov 
15426383c0b3SAriel Elior /*
15436383c0b3SAriel Elior  * Maximum CID count that might be required by the bnx2x:
154437ae41a9SMerav Sicron  * Max RSS * Max_Tx_Multi_Cos + FCoE + iSCSI
15456383c0b3SAriel Elior  */
154637ae41a9SMerav Sicron #define BNX2X_L2_CID_COUNT(bp)	(BNX2X_NUM_ETH_QUEUES(bp) * BNX2X_MULTI_TX_COS \
154755c11941SMerav Sicron 				+ 2 * CNIC_SUPPORT(bp))
154837ae41a9SMerav Sicron #define BNX2X_L2_MAX_CID(bp)	(BNX2X_MAX_RSS_COUNT(bp) * BNX2X_MULTI_TX_COS \
154955c11941SMerav Sicron 				+ 2 * CNIC_SUPPORT(bp))
15506383c0b3SAriel Elior #define L2_ILT_LINES(bp)	(DIV_ROUND_UP(BNX2X_L2_CID_COUNT(bp),\
1551523224a3SDmitry Kravkov 					ILT_PAGE_CIDS))
1552523224a3SDmitry Kravkov 
1553523224a3SDmitry Kravkov 	int			qm_cid_count;
1554a2fbb9eaSEliezer Tamir 
15557964211dSYuval Mintz 	bool			dropless_fc;
155637b091baSMichael Chan 
1557a2fbb9eaSEliezer Tamir 	void			*t2;
1558a2fbb9eaSEliezer Tamir 	dma_addr_t		t2_mapping;
155913707f9eSEric Dumazet 	struct cnic_ops	__rcu	*cnic_ops;
156037b091baSMichael Chan 	void			*cnic_data;
156137b091baSMichael Chan 	u32			cnic_tag;
156237b091baSMichael Chan 	struct cnic_eth_dev	cnic_eth_dev;
1563523224a3SDmitry Kravkov 	union host_hc_status_block cnic_sb;
156437b091baSMichael Chan 	dma_addr_t		cnic_sb_mapping;
156537b091baSMichael Chan 	struct eth_spe		*cnic_kwq;
156637b091baSMichael Chan 	struct eth_spe		*cnic_kwq_prod;
156737b091baSMichael Chan 	struct eth_spe		*cnic_kwq_cons;
156837b091baSMichael Chan 	struct eth_spe		*cnic_kwq_last;
156937b091baSMichael Chan 	u16			cnic_kwq_pending;
157037b091baSMichael Chan 	u16			cnic_spq_pending;
1571ec6ba945SVladislav Zolotarov 	u8			fip_mac[ETH_ALEN];
1572619c5cb6SVlad Zolotarov 	struct mutex		cnic_mutex;
1573619c5cb6SVlad Zolotarov 	struct bnx2x_vlan_mac_obj iscsi_l2_mac_obj;
1574619c5cb6SVlad Zolotarov 
1575619c5cb6SVlad Zolotarov 	/* Start index of the "special" (CNIC related) L2 cleints */
1576619c5cb6SVlad Zolotarov 	u8				cnic_base_cl_id;
1577a2fbb9eaSEliezer Tamir 
1578ad8d3948SEilon Greenstein 	int			dmae_ready;
1579ad8d3948SEilon Greenstein 	/* used to synchronize dmae accesses */
15806e30dd4eSVladislav Zolotarov 	spinlock_t		dmae_lock;
1581ad8d3948SEilon Greenstein 
1582c4ff7cbfSEilon Greenstein 	/* used to protect the FW mail box */
1583c4ff7cbfSEilon Greenstein 	struct mutex		fw_mb_mutex;
1584c4ff7cbfSEilon Greenstein 
1585bb2a0f7aSYitchak Gertner 	/* used to synchronize stats collecting */
1586bb2a0f7aSYitchak Gertner 	int			stats_state;
1587a13773a5SVladislav Zolotarov 
1588a13773a5SVladislav Zolotarov 	/* used for synchronization of concurrent threads statistics handling */
1589a13773a5SVladislav Zolotarov 	spinlock_t		stats_lock;
1590a13773a5SVladislav Zolotarov 
1591bb2a0f7aSYitchak Gertner 	/* used by dmae command loader */
1592bb2a0f7aSYitchak Gertner 	struct dmae_command	stats_dmae;
1593bb2a0f7aSYitchak Gertner 	int			executer_idx;
1594ad8d3948SEilon Greenstein 
1595bb2a0f7aSYitchak Gertner 	u16			stats_counter;
1596bb2a0f7aSYitchak Gertner 	struct bnx2x_eth_stats	eth_stats;
1597cb4dca27SYuval Mintz 	struct host_func_stats		func_stats;
15981355b704SMintz Yuval 	struct bnx2x_eth_stats_old	eth_stats_old;
15991355b704SMintz Yuval 	struct bnx2x_net_stats_old	net_stats_old;
16001355b704SMintz Yuval 	struct bnx2x_fw_port_stats_old	fw_stats_old;
16011355b704SMintz Yuval 	bool			stats_init;
1602bb2a0f7aSYitchak Gertner 
1603a2fbb9eaSEliezer Tamir 	struct z_stream_s	*strm;
1604a2fbb9eaSEliezer Tamir 	void			*gunzip_buf;
1605a2fbb9eaSEliezer Tamir 	dma_addr_t		gunzip_mapping;
1606a2fbb9eaSEliezer Tamir 	int			gunzip_outlen;
1607a2fbb9eaSEliezer Tamir #define FW_BUF_SIZE			0x8000
1608573f2035SEilon Greenstein #define GUNZIP_BUF(bp)			(bp->gunzip_buf)
1609573f2035SEilon Greenstein #define GUNZIP_PHYS(bp)			(bp->gunzip_mapping)
1610573f2035SEilon Greenstein #define GUNZIP_OUTLEN(bp)		(bp->gunzip_outlen)
1611a2fbb9eaSEliezer Tamir 
161294a78b79SVladislav Zolotarov 	struct raw_op		*init_ops;
161394a78b79SVladislav Zolotarov 	/* Init blocks offsets inside init_ops */
161494a78b79SVladislav Zolotarov 	u16			*init_ops_offsets;
161594a78b79SVladislav Zolotarov 	/* Data blob - has 32 bit granularity */
161694a78b79SVladislav Zolotarov 	u32			*init_data;
1617619c5cb6SVlad Zolotarov 	u32			init_mode_flags;
1618619c5cb6SVlad Zolotarov #define INIT_MODE_FLAGS(bp)	(bp->init_mode_flags)
161994a78b79SVladislav Zolotarov 	/* Zipped PRAM blobs - raw data */
162094a78b79SVladislav Zolotarov 	const u8		*tsem_int_table_data;
162194a78b79SVladislav Zolotarov 	const u8		*tsem_pram_data;
162294a78b79SVladislav Zolotarov 	const u8		*usem_int_table_data;
162394a78b79SVladislav Zolotarov 	const u8		*usem_pram_data;
162494a78b79SVladislav Zolotarov 	const u8		*xsem_int_table_data;
162594a78b79SVladislav Zolotarov 	const u8		*xsem_pram_data;
162694a78b79SVladislav Zolotarov 	const u8		*csem_int_table_data;
162794a78b79SVladislav Zolotarov 	const u8		*csem_pram_data;
1628573f2035SEilon Greenstein #define INIT_OPS(bp)			(bp->init_ops)
1629573f2035SEilon Greenstein #define INIT_OPS_OFFSETS(bp)		(bp->init_ops_offsets)
1630573f2035SEilon Greenstein #define INIT_DATA(bp)			(bp->init_data)
1631573f2035SEilon Greenstein #define INIT_TSEM_INT_TABLE_DATA(bp)	(bp->tsem_int_table_data)
1632573f2035SEilon Greenstein #define INIT_TSEM_PRAM_DATA(bp)		(bp->tsem_pram_data)
1633573f2035SEilon Greenstein #define INIT_USEM_INT_TABLE_DATA(bp)	(bp->usem_int_table_data)
1634573f2035SEilon Greenstein #define INIT_USEM_PRAM_DATA(bp)		(bp->usem_pram_data)
1635573f2035SEilon Greenstein #define INIT_XSEM_INT_TABLE_DATA(bp)	(bp->xsem_int_table_data)
1636573f2035SEilon Greenstein #define INIT_XSEM_PRAM_DATA(bp)		(bp->xsem_pram_data)
1637573f2035SEilon Greenstein #define INIT_CSEM_INT_TABLE_DATA(bp)	(bp->csem_int_table_data)
1638573f2035SEilon Greenstein #define INIT_CSEM_PRAM_DATA(bp)		(bp->csem_pram_data)
1639573f2035SEilon Greenstein 
1640619c5cb6SVlad Zolotarov #define PHY_FW_VER_LEN			20
164134f24c7fSVladislav Zolotarov 	char			fw_ver[32];
164294a78b79SVladislav Zolotarov 	const struct firmware	*firmware;
1643619c5cb6SVlad Zolotarov 
1644290ca2bbSAriel Elior 	struct bnx2x_vfdb	*vfdb;
1645290ca2bbSAriel Elior #define IS_SRIOV(bp)		((bp)->vfdb)
1646290ca2bbSAriel Elior 
1647785b9b1aSShmulik Ravid 	/* DCB support on/off */
1648785b9b1aSShmulik Ravid 	u16 dcb_state;
1649785b9b1aSShmulik Ravid #define BNX2X_DCB_STATE_OFF			0
1650785b9b1aSShmulik Ravid #define BNX2X_DCB_STATE_ON			1
1651785b9b1aSShmulik Ravid 
1652785b9b1aSShmulik Ravid 	/* DCBX engine mode */
1653785b9b1aSShmulik Ravid 	int dcbx_enabled;
1654785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_OFF			0
1655785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_ON_NEG_OFF		1
1656785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_ON_NEG_ON		2
1657785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_INVALID		(-1)
1658785b9b1aSShmulik Ravid 
1659785b9b1aSShmulik Ravid 	bool dcbx_mode_uset;
1660785b9b1aSShmulik Ravid 
1661e4901ddeSVladislav Zolotarov 	struct bnx2x_config_dcbx_params		dcbx_config_params;
1662e4901ddeSVladislav Zolotarov 	struct bnx2x_dcbx_port_params		dcbx_port_params;
1663e4901ddeSVladislav Zolotarov 	int					dcb_version;
1664e4901ddeSVladislav Zolotarov 
1665619c5cb6SVlad Zolotarov 	/* CAM credit pools */
1666b56e9670SAriel Elior 
1667b56e9670SAriel Elior 	/* used only in sriov */
1668b56e9670SAriel Elior 	struct bnx2x_credit_pool_obj		vlans_pool;
1669b56e9670SAriel Elior 
1670619c5cb6SVlad Zolotarov 	struct bnx2x_credit_pool_obj		macs_pool;
1671619c5cb6SVlad Zolotarov 
1672619c5cb6SVlad Zolotarov 	/* RX_MODE object */
1673619c5cb6SVlad Zolotarov 	struct bnx2x_rx_mode_obj		rx_mode_obj;
1674619c5cb6SVlad Zolotarov 
1675619c5cb6SVlad Zolotarov 	/* MCAST object */
1676619c5cb6SVlad Zolotarov 	struct bnx2x_mcast_obj			mcast_obj;
1677619c5cb6SVlad Zolotarov 
1678619c5cb6SVlad Zolotarov 	/* RSS configuration object */
1679619c5cb6SVlad Zolotarov 	struct bnx2x_rss_config_obj		rss_conf_obj;
1680619c5cb6SVlad Zolotarov 
1681619c5cb6SVlad Zolotarov 	/* Function State controlling object */
1682619c5cb6SVlad Zolotarov 	struct bnx2x_func_sp_obj		func_obj;
1683619c5cb6SVlad Zolotarov 
1684619c5cb6SVlad Zolotarov 	unsigned long				sp_state;
1685619c5cb6SVlad Zolotarov 
16867be08a72SAriel Elior 	/* operation indication for the sp_rtnl task */
16877be08a72SAriel Elior 	unsigned long				sp_rtnl_state;
16887be08a72SAriel Elior 
1689619c5cb6SVlad Zolotarov 	/* DCBX Negotation results */
1690e4901ddeSVladislav Zolotarov 	struct dcbx_features			dcbx_local_feat;
1691e4901ddeSVladislav Zolotarov 	u32					dcbx_error;
1692619c5cb6SVlad Zolotarov 
16930be6bc62SShmulik Ravid #ifdef BCM_DCBNL
16940be6bc62SShmulik Ravid 	struct dcbx_features			dcbx_remote_feat;
16950be6bc62SShmulik Ravid 	u32					dcbx_remote_flags;
16960be6bc62SShmulik Ravid #endif
1697a3348722SBarak Witkowski 	/* AFEX: store default vlan used */
1698a3348722SBarak Witkowski 	int					afex_def_vlan_tag;
1699a3348722SBarak Witkowski 	enum mf_cfg_afex_vlan_mode		afex_vlan_mode;
1700e3835b99SDmitry Kravkov 	u32					pending_max;
17016383c0b3SAriel Elior 
17026383c0b3SAriel Elior 	/* multiple tx classes of service */
17036383c0b3SAriel Elior 	u8					max_cos;
17046383c0b3SAriel Elior 
17056383c0b3SAriel Elior 	/* priority to cos mapping */
17066383c0b3SAriel Elior 	u8					prio_to_cos[8];
1707a2fbb9eaSEliezer Tamir };
1708a2fbb9eaSEliezer Tamir 
1709619c5cb6SVlad Zolotarov /* Tx queues may be less or equal to Rx queues */
1710619c5cb6SVlad Zolotarov extern int num_queues;
171154b9ddaaSVladislav Zolotarov #define BNX2X_NUM_QUEUES(bp)	(bp->num_queues)
171255c11941SMerav Sicron #define BNX2X_NUM_ETH_QUEUES(bp) ((bp)->num_ethernet_queues)
171365565884SMerav Sicron #define BNX2X_NUM_NON_CNIC_QUEUES(bp)	(BNX2X_NUM_QUEUES(bp) - \
171455c11941SMerav Sicron 					 (bp)->num_cnic_queues)
17156383c0b3SAriel Elior #define BNX2X_NUM_RX_QUEUES(bp)	BNX2X_NUM_QUEUES(bp)
1716ec6ba945SVladislav Zolotarov 
171754b9ddaaSVladislav Zolotarov #define is_multi(bp)		(BNX2X_NUM_QUEUES(bp) > 1)
17183196a88aSEilon Greenstein 
17196383c0b3SAriel Elior #define BNX2X_MAX_QUEUES(bp)	BNX2X_MAX_RSS_COUNT(bp)
17206383c0b3SAriel Elior /* #define is_eth_multi(bp)	(BNX2X_NUM_ETH_QUEUES(bp) > 1) */
1721523224a3SDmitry Kravkov 
1722523224a3SDmitry Kravkov #define RSS_IPV4_CAP_MASK						\
1723523224a3SDmitry Kravkov 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY
1724523224a3SDmitry Kravkov 
1725523224a3SDmitry Kravkov #define RSS_IPV4_TCP_CAP_MASK						\
1726523224a3SDmitry Kravkov 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY
1727523224a3SDmitry Kravkov 
1728523224a3SDmitry Kravkov #define RSS_IPV6_CAP_MASK						\
1729523224a3SDmitry Kravkov 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY
1730523224a3SDmitry Kravkov 
1731523224a3SDmitry Kravkov #define RSS_IPV6_TCP_CAP_MASK						\
1732523224a3SDmitry Kravkov 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY
1733523224a3SDmitry Kravkov 
1734523224a3SDmitry Kravkov /* func init flags */
1735619c5cb6SVlad Zolotarov #define FUNC_FLG_RSS		0x0001
1736619c5cb6SVlad Zolotarov #define FUNC_FLG_STATS		0x0002
1737619c5cb6SVlad Zolotarov /* removed  FUNC_FLG_UNMATCHED	0x0004 */
1738619c5cb6SVlad Zolotarov #define FUNC_FLG_TPA		0x0008
1739619c5cb6SVlad Zolotarov #define FUNC_FLG_SPQ		0x0010
1740619c5cb6SVlad Zolotarov #define FUNC_FLG_LEADING	0x0020	/* PF only */
1741523224a3SDmitry Kravkov 
1742523224a3SDmitry Kravkov 
1743523224a3SDmitry Kravkov struct bnx2x_func_init_params {
1744523224a3SDmitry Kravkov 	/* dma */
1745523224a3SDmitry Kravkov 	dma_addr_t	fw_stat_map;	/* valid iff FUNC_FLG_STATS */
1746523224a3SDmitry Kravkov 	dma_addr_t	spq_map;	/* valid iff FUNC_FLG_SPQ */
1747523224a3SDmitry Kravkov 
1748523224a3SDmitry Kravkov 	u16		func_flgs;
1749523224a3SDmitry Kravkov 	u16		func_id;	/* abs fid */
1750523224a3SDmitry Kravkov 	u16		pf_id;
1751523224a3SDmitry Kravkov 	u16		spq_prod;	/* valid iff FUNC_FLG_SPQ */
1752523224a3SDmitry Kravkov };
1753523224a3SDmitry Kravkov 
175455c11941SMerav Sicron #define for_each_cnic_queue(bp, var) \
175555c11941SMerav Sicron 	for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
175655c11941SMerav Sicron 	     (var)++) \
175755c11941SMerav Sicron 		if (skip_queue(bp, var))	\
175855c11941SMerav Sicron 			continue;		\
175955c11941SMerav Sicron 		else
176055c11941SMerav Sicron 
1761ec6ba945SVladislav Zolotarov #define for_each_eth_queue(bp, var) \
17626383c0b3SAriel Elior 	for ((var) = 0; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
17633196a88aSEilon Greenstein 
1764ec6ba945SVladislav Zolotarov #define for_each_nondefault_eth_queue(bp, var) \
17656383c0b3SAriel Elior 	for ((var) = 1; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
1766ec6ba945SVladislav Zolotarov 
1767ec6ba945SVladislav Zolotarov #define for_each_queue(bp, var) \
17686383c0b3SAriel Elior 	for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1769ec6ba945SVladislav Zolotarov 		if (skip_queue(bp, var))	\
1770ec6ba945SVladislav Zolotarov 			continue;		\
1771ec6ba945SVladislav Zolotarov 		else
1772ec6ba945SVladislav Zolotarov 
17736383c0b3SAriel Elior /* Skip forwarding FP */
177455c11941SMerav Sicron #define for_each_valid_rx_queue(bp, var)			\
177555c11941SMerav Sicron 	for ((var) = 0;						\
177655c11941SMerav Sicron 	     (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) :	\
177755c11941SMerav Sicron 		      BNX2X_NUM_ETH_QUEUES(bp));		\
177855c11941SMerav Sicron 	     (var)++)						\
177955c11941SMerav Sicron 		if (skip_rx_queue(bp, var))			\
178055c11941SMerav Sicron 			continue;				\
178155c11941SMerav Sicron 		else
178255c11941SMerav Sicron 
178355c11941SMerav Sicron #define for_each_rx_queue_cnic(bp, var) \
178455c11941SMerav Sicron 	for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
178555c11941SMerav Sicron 	     (var)++) \
178655c11941SMerav Sicron 		if (skip_rx_queue(bp, var))	\
178755c11941SMerav Sicron 			continue;		\
178855c11941SMerav Sicron 		else
178955c11941SMerav Sicron 
1790ec6ba945SVladislav Zolotarov #define for_each_rx_queue(bp, var) \
17916383c0b3SAriel Elior 	for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1792ec6ba945SVladislav Zolotarov 		if (skip_rx_queue(bp, var))	\
1793ec6ba945SVladislav Zolotarov 			continue;		\
1794ec6ba945SVladislav Zolotarov 		else
1795ec6ba945SVladislav Zolotarov 
17966383c0b3SAriel Elior /* Skip OOO FP */
179755c11941SMerav Sicron #define for_each_valid_tx_queue(bp, var)			\
179855c11941SMerav Sicron 	for ((var) = 0;						\
179955c11941SMerav Sicron 	     (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) :	\
180055c11941SMerav Sicron 		      BNX2X_NUM_ETH_QUEUES(bp));		\
180155c11941SMerav Sicron 	     (var)++)						\
180255c11941SMerav Sicron 		if (skip_tx_queue(bp, var))			\
180355c11941SMerav Sicron 			continue;				\
180455c11941SMerav Sicron 		else
180555c11941SMerav Sicron 
180655c11941SMerav Sicron #define for_each_tx_queue_cnic(bp, var) \
180755c11941SMerav Sicron 	for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
180855c11941SMerav Sicron 	     (var)++) \
180955c11941SMerav Sicron 		if (skip_tx_queue(bp, var))	\
181055c11941SMerav Sicron 			continue;		\
181155c11941SMerav Sicron 		else
181255c11941SMerav Sicron 
1813ec6ba945SVladislav Zolotarov #define for_each_tx_queue(bp, var) \
18146383c0b3SAriel Elior 	for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1815ec6ba945SVladislav Zolotarov 		if (skip_tx_queue(bp, var))	\
1816ec6ba945SVladislav Zolotarov 			continue;		\
1817ec6ba945SVladislav Zolotarov 		else
1818ec6ba945SVladislav Zolotarov 
1819ec6ba945SVladislav Zolotarov #define for_each_nondefault_queue(bp, var) \
18206383c0b3SAriel Elior 	for ((var) = 1; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1821ec6ba945SVladislav Zolotarov 		if (skip_queue(bp, var))	\
1822ec6ba945SVladislav Zolotarov 			continue;		\
1823ec6ba945SVladislav Zolotarov 		else
1824ec6ba945SVladislav Zolotarov 
18256383c0b3SAriel Elior #define for_each_cos_in_tx_queue(fp, var) \
18266383c0b3SAriel Elior 	for ((var) = 0; (var) < (fp)->max_cos; (var)++)
18276383c0b3SAriel Elior 
1828ec6ba945SVladislav Zolotarov /* skip rx queue
1829008d23e4SLinus Torvalds  * if FCOE l2 support is disabled and this is the fcoe L2 queue
1830ec6ba945SVladislav Zolotarov  */
1831ec6ba945SVladislav Zolotarov #define skip_rx_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))
1832ec6ba945SVladislav Zolotarov 
1833ec6ba945SVladislav Zolotarov /* skip tx queue
1834008d23e4SLinus Torvalds  * if FCOE l2 support is disabled and this is the fcoe L2 queue
1835ec6ba945SVladislav Zolotarov  */
1836ec6ba945SVladislav Zolotarov #define skip_tx_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))
1837ec6ba945SVladislav Zolotarov 
1838ec6ba945SVladislav Zolotarov #define skip_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))
18393196a88aSEilon Greenstein 
1840f85582f8SDmitry Kravkov 
1841619c5cb6SVlad Zolotarov 
1842619c5cb6SVlad Zolotarov 
1843619c5cb6SVlad Zolotarov /**
1844619c5cb6SVlad Zolotarov  * bnx2x_set_mac_one - configure a single MAC address
1845619c5cb6SVlad Zolotarov  *
1846619c5cb6SVlad Zolotarov  * @bp:			driver handle
1847619c5cb6SVlad Zolotarov  * @mac:		MAC to configure
1848619c5cb6SVlad Zolotarov  * @obj:		MAC object handle
1849619c5cb6SVlad Zolotarov  * @set:		if 'true' add a new MAC, otherwise - delete
1850619c5cb6SVlad Zolotarov  * @mac_type:		the type of the MAC to configure (e.g. ETH, UC list)
1851619c5cb6SVlad Zolotarov  * @ramrod_flags:	RAMROD_XXX flags (e.g. RAMROD_CONT, RAMROD_COMP_WAIT)
1852619c5cb6SVlad Zolotarov  *
1853619c5cb6SVlad Zolotarov  * Configures one MAC according to provided parameters or continues the
1854619c5cb6SVlad Zolotarov  * execution of previously scheduled commands if RAMROD_CONT is set in
1855619c5cb6SVlad Zolotarov  * ramrod_flags.
1856619c5cb6SVlad Zolotarov  *
1857619c5cb6SVlad Zolotarov  * Returns zero if operation has successfully completed, a positive value if the
1858619c5cb6SVlad Zolotarov  * operation has been successfully scheduled and a negative - if a requested
1859619c5cb6SVlad Zolotarov  * operations has failed.
1860619c5cb6SVlad Zolotarov  */
1861619c5cb6SVlad Zolotarov int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
1862619c5cb6SVlad Zolotarov 		      struct bnx2x_vlan_mac_obj *obj, bool set,
1863619c5cb6SVlad Zolotarov 		      int mac_type, unsigned long *ramrod_flags);
1864619c5cb6SVlad Zolotarov /**
1865619c5cb6SVlad Zolotarov  * bnx2x_del_all_macs - delete all MACs configured for the specific MAC object
1866619c5cb6SVlad Zolotarov  *
1867619c5cb6SVlad Zolotarov  * @bp:			driver handle
1868619c5cb6SVlad Zolotarov  * @mac_obj:		MAC object handle
1869619c5cb6SVlad Zolotarov  * @mac_type:		type of the MACs to clear (BNX2X_XXX_MAC)
1870619c5cb6SVlad Zolotarov  * @wait_for_comp:	if 'true' block until completion
1871619c5cb6SVlad Zolotarov  *
1872619c5cb6SVlad Zolotarov  * Deletes all MACs of the specific type (e.g. ETH, UC list).
1873619c5cb6SVlad Zolotarov  *
1874619c5cb6SVlad Zolotarov  * Returns zero if operation has successfully completed, a positive value if the
1875619c5cb6SVlad Zolotarov  * operation has been successfully scheduled and a negative - if a requested
1876619c5cb6SVlad Zolotarov  * operations has failed.
1877619c5cb6SVlad Zolotarov  */
1878619c5cb6SVlad Zolotarov int bnx2x_del_all_macs(struct bnx2x *bp,
1879619c5cb6SVlad Zolotarov 		       struct bnx2x_vlan_mac_obj *mac_obj,
1880619c5cb6SVlad Zolotarov 		       int mac_type, bool wait_for_comp);
1881619c5cb6SVlad Zolotarov 
1882619c5cb6SVlad Zolotarov /* Init Function API  */
1883619c5cb6SVlad Zolotarov void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p);
1884b93288d5SAriel Elior void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
1885b93288d5SAriel Elior 		    u8 vf_valid, int fw_sb_id, int igu_sb_id);
1886b56e9670SAriel Elior u32 bnx2x_get_pretend_reg(struct bnx2x *bp);
1887619c5cb6SVlad Zolotarov int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
1888619c5cb6SVlad Zolotarov int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
1889619c5cb6SVlad Zolotarov int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode);
1890619c5cb6SVlad Zolotarov int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
18912ae17f66SVladislav Zolotarov void bnx2x_read_mf_cfg(struct bnx2x *bp);
18922ae17f66SVladislav Zolotarov 
1893b56e9670SAriel Elior int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val);
1894619c5cb6SVlad Zolotarov 
1895f85582f8SDmitry Kravkov /* dmae */
1896c18487eeSYaniv Rosner void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
1897c18487eeSYaniv Rosner void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
1898c18487eeSYaniv Rosner 		      u32 len32);
1899f85582f8SDmitry Kravkov void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
1900f85582f8SDmitry Kravkov u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type);
1901f85582f8SDmitry Kravkov u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode);
1902f85582f8SDmitry Kravkov u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
1903f85582f8SDmitry Kravkov 		      bool with_comp, u8 comp_type);
1904f85582f8SDmitry Kravkov 
1905fd1fc79dSAriel Elior void bnx2x_prep_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
1906fd1fc79dSAriel Elior 			       u8 src_type, u8 dst_type);
1907fd1fc79dSAriel Elior int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae);
1908fd1fc79dSAriel Elior void bnx2x_dp_dmae(struct bnx2x *bp, struct dmae_command *dmae, int msglvl);
1909fd1fc79dSAriel Elior 
1910d16132ceSAriel Elior /* FLR related routines */
1911d16132ceSAriel Elior u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp);
1912d16132ceSAriel Elior void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count);
1913d16132ceSAriel Elior int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt);
1914b56e9670SAriel Elior u8 bnx2x_is_pcie_pending(struct pci_dev *dev);
1915d16132ceSAriel Elior int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1916d16132ceSAriel Elior 				    char *msg, u32 poll_cnt);
1917f85582f8SDmitry Kravkov 
1918de0c62dbSDmitry Kravkov void bnx2x_calc_fc_adv(struct bnx2x *bp);
1919de0c62dbSDmitry Kravkov int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
1920619c5cb6SVlad Zolotarov 		  u32 data_hi, u32 data_lo, int cmd_type);
1921de0c62dbSDmitry Kravkov void bnx2x_update_coalesce(struct bnx2x *bp);
19221ac9e428SYaniv Rosner int bnx2x_get_cur_phy_idx(struct bnx2x *bp);
1923f85582f8SDmitry Kravkov 
192434f80b04SEilon Greenstein static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
192534f80b04SEilon Greenstein 			   int wait)
192634f80b04SEilon Greenstein {
192734f80b04SEilon Greenstein 	u32 val;
192834f80b04SEilon Greenstein 
192934f80b04SEilon Greenstein 	do {
193034f80b04SEilon Greenstein 		val = REG_RD(bp, reg);
193134f80b04SEilon Greenstein 		if (val == expected)
193234f80b04SEilon Greenstein 			break;
193334f80b04SEilon Greenstein 		ms -= wait;
193434f80b04SEilon Greenstein 		msleep(wait);
193534f80b04SEilon Greenstein 
193634f80b04SEilon Greenstein 	} while (ms > 0);
193734f80b04SEilon Greenstein 
193834f80b04SEilon Greenstein 	return val;
193934f80b04SEilon Greenstein }
1940f85582f8SDmitry Kravkov 
1941b56e9670SAriel Elior void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id,
1942b56e9670SAriel Elior 			    bool is_pf);
1943b56e9670SAriel Elior 
1944523224a3SDmitry Kravkov #define BNX2X_ILT_ZALLOC(x, y, size) \
1945523224a3SDmitry Kravkov 	do { \
1946d245a111SVladislav Zolotarov 		x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
1947523224a3SDmitry Kravkov 		if (x) \
1948523224a3SDmitry Kravkov 			memset(x, 0, size); \
1949523224a3SDmitry Kravkov 	} while (0)
1950523224a3SDmitry Kravkov 
1951523224a3SDmitry Kravkov #define BNX2X_ILT_FREE(x, y, size) \
1952523224a3SDmitry Kravkov 	do { \
1953523224a3SDmitry Kravkov 		if (x) { \
1954d245a111SVladislav Zolotarov 			dma_free_coherent(&bp->pdev->dev, size, x, y); \
1955523224a3SDmitry Kravkov 			x = NULL; \
1956523224a3SDmitry Kravkov 			y = 0; \
1957523224a3SDmitry Kravkov 		} \
1958523224a3SDmitry Kravkov 	} while (0)
1959523224a3SDmitry Kravkov 
1960523224a3SDmitry Kravkov #define ILOG2(x)	(ilog2((x)))
1961523224a3SDmitry Kravkov 
1962523224a3SDmitry Kravkov #define ILT_NUM_PAGE_ENTRIES	(3072)
1963523224a3SDmitry Kravkov /* In 57710/11 we use whole table since we have 8 func
1964f85582f8SDmitry Kravkov  * In 57712 we have only 4 func, but use same size per func, then only half of
1965f85582f8SDmitry Kravkov  * the table in use
1966523224a3SDmitry Kravkov  */
1967523224a3SDmitry Kravkov #define ILT_PER_FUNC		(ILT_NUM_PAGE_ENTRIES/8)
1968523224a3SDmitry Kravkov 
1969523224a3SDmitry Kravkov #define FUNC_ILT_BASE(func)	(func * ILT_PER_FUNC)
1970523224a3SDmitry Kravkov /*
1971523224a3SDmitry Kravkov  * the phys address is shifted right 12 bits and has an added
1972523224a3SDmitry Kravkov  * 1=valid bit added to the 53rd bit
1973523224a3SDmitry Kravkov  * then since this is a wide register(TM)
1974523224a3SDmitry Kravkov  * we split it into two 32 bit writes
1975523224a3SDmitry Kravkov  */
1976523224a3SDmitry Kravkov #define ONCHIP_ADDR1(x)		((u32)(((u64)x >> 12) & 0xFFFFFFFF))
1977523224a3SDmitry Kravkov #define ONCHIP_ADDR2(x)		((u32)((1 << 20) | ((u64)x >> 44)))
197834f80b04SEilon Greenstein 
197934f80b04SEilon Greenstein /* load/unload mode */
198034f80b04SEilon Greenstein #define LOAD_NORMAL			0
198134f80b04SEilon Greenstein #define LOAD_OPEN			1
198234f80b04SEilon Greenstein #define LOAD_DIAG			2
19838970b2e4SMerav Sicron #define LOAD_LOOPBACK_EXT		3
198434f80b04SEilon Greenstein #define UNLOAD_NORMAL			0
198534f80b04SEilon Greenstein #define UNLOAD_CLOSE			1
198672fd0718SVladislav Zolotarov #define UNLOAD_RECOVERY			2
198734f80b04SEilon Greenstein 
1988bb2a0f7aSYitchak Gertner 
1989ad8d3948SEilon Greenstein /* DMAE command defines */
1990f2e0899fSDmitry Kravkov #define DMAE_TIMEOUT			-1
1991f2e0899fSDmitry Kravkov #define DMAE_PCI_ERROR			-2	/* E2 and onward */
1992f2e0899fSDmitry Kravkov #define DMAE_NOT_RDY			-3
1993f2e0899fSDmitry Kravkov #define DMAE_PCI_ERR_FLAG		0x80000000
1994ad8d3948SEilon Greenstein 
1995f2e0899fSDmitry Kravkov #define DMAE_SRC_PCI			0
1996f2e0899fSDmitry Kravkov #define DMAE_SRC_GRC			1
1997ad8d3948SEilon Greenstein 
1998f2e0899fSDmitry Kravkov #define DMAE_DST_NONE			0
1999f2e0899fSDmitry Kravkov #define DMAE_DST_PCI			1
2000f2e0899fSDmitry Kravkov #define DMAE_DST_GRC			2
2001f2e0899fSDmitry Kravkov 
2002f2e0899fSDmitry Kravkov #define DMAE_COMP_PCI			0
2003f2e0899fSDmitry Kravkov #define DMAE_COMP_GRC			1
2004f2e0899fSDmitry Kravkov 
2005f2e0899fSDmitry Kravkov /* E2 and onward - PCI error handling in the completion */
2006f2e0899fSDmitry Kravkov 
2007f2e0899fSDmitry Kravkov #define DMAE_COMP_REGULAR		0
2008f2e0899fSDmitry Kravkov #define DMAE_COM_SET_ERR		1
2009f2e0899fSDmitry Kravkov 
2010f2e0899fSDmitry Kravkov #define DMAE_CMD_SRC_PCI		(DMAE_SRC_PCI << \
2011f2e0899fSDmitry Kravkov 						DMAE_COMMAND_SRC_SHIFT)
2012f2e0899fSDmitry Kravkov #define DMAE_CMD_SRC_GRC		(DMAE_SRC_GRC << \
2013f2e0899fSDmitry Kravkov 						DMAE_COMMAND_SRC_SHIFT)
2014f2e0899fSDmitry Kravkov 
2015f2e0899fSDmitry Kravkov #define DMAE_CMD_DST_PCI		(DMAE_DST_PCI << \
2016f2e0899fSDmitry Kravkov 						DMAE_COMMAND_DST_SHIFT)
2017f2e0899fSDmitry Kravkov #define DMAE_CMD_DST_GRC		(DMAE_DST_GRC << \
2018f2e0899fSDmitry Kravkov 						DMAE_COMMAND_DST_SHIFT)
2019f2e0899fSDmitry Kravkov 
2020f2e0899fSDmitry Kravkov #define DMAE_CMD_C_DST_PCI		(DMAE_COMP_PCI << \
2021f2e0899fSDmitry Kravkov 						DMAE_COMMAND_C_DST_SHIFT)
2022f2e0899fSDmitry Kravkov #define DMAE_CMD_C_DST_GRC		(DMAE_COMP_GRC << \
2023f2e0899fSDmitry Kravkov 						DMAE_COMMAND_C_DST_SHIFT)
2024ad8d3948SEilon Greenstein 
2025ad8d3948SEilon Greenstein #define DMAE_CMD_C_ENABLE		DMAE_COMMAND_C_TYPE_ENABLE
2026ad8d3948SEilon Greenstein 
2027ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_NO_SWAP	(0 << DMAE_COMMAND_ENDIANITY_SHIFT)
2028ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_B_SWAP	(1 << DMAE_COMMAND_ENDIANITY_SHIFT)
2029ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_DW_SWAP	(2 << DMAE_COMMAND_ENDIANITY_SHIFT)
2030ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_B_DW_SWAP	(3 << DMAE_COMMAND_ENDIANITY_SHIFT)
2031ad8d3948SEilon Greenstein 
2032ad8d3948SEilon Greenstein #define DMAE_CMD_PORT_0			0
2033ad8d3948SEilon Greenstein #define DMAE_CMD_PORT_1			DMAE_COMMAND_PORT
2034ad8d3948SEilon Greenstein 
2035ad8d3948SEilon Greenstein #define DMAE_CMD_SRC_RESET		DMAE_COMMAND_SRC_RESET
2036ad8d3948SEilon Greenstein #define DMAE_CMD_DST_RESET		DMAE_COMMAND_DST_RESET
2037ad8d3948SEilon Greenstein #define DMAE_CMD_E1HVN_SHIFT		DMAE_COMMAND_E1HVN_SHIFT
2038ad8d3948SEilon Greenstein 
2039f2e0899fSDmitry Kravkov #define DMAE_SRC_PF			0
2040f2e0899fSDmitry Kravkov #define DMAE_SRC_VF			1
2041f2e0899fSDmitry Kravkov 
2042f2e0899fSDmitry Kravkov #define DMAE_DST_PF			0
2043f2e0899fSDmitry Kravkov #define DMAE_DST_VF			1
2044f2e0899fSDmitry Kravkov 
2045f2e0899fSDmitry Kravkov #define DMAE_C_SRC			0
2046f2e0899fSDmitry Kravkov #define DMAE_C_DST			1
2047f2e0899fSDmitry Kravkov 
2048ad8d3948SEilon Greenstein #define DMAE_LEN32_RD_MAX		0x80
204902e3c6cbSVladislav Zolotarov #define DMAE_LEN32_WR_MAX(bp)		(CHIP_IS_E1(bp) ? 0x400 : 0x2000)
2050ad8d3948SEilon Greenstein 
2051f2e0899fSDmitry Kravkov #define DMAE_COMP_VAL			0x60d0d0ae /* E2 and on - upper bit
2052f2e0899fSDmitry Kravkov 							indicates eror */
2053ad8d3948SEilon Greenstein 
2054ad8d3948SEilon Greenstein #define MAX_DMAE_C_PER_PORT		8
2055ad8d3948SEilon Greenstein #define INIT_DMAE_C(bp)			(BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
20568decf868SDavid S. Miller 					 BP_VN(bp))
2057ad8d3948SEilon Greenstein #define PMF_DMAE_C(bp)			(BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
2058ad8d3948SEilon Greenstein 					 E1HVN_MAX)
2059ad8d3948SEilon Greenstein 
206025047950SEliezer Tamir /* PCIE link and speed */
206125047950SEliezer Tamir #define PCICFG_LINK_WIDTH		0x1f00000
206225047950SEliezer Tamir #define PCICFG_LINK_WIDTH_SHIFT		20
206325047950SEliezer Tamir #define PCICFG_LINK_SPEED		0xf0000
206425047950SEliezer Tamir #define PCICFG_LINK_SPEED_SHIFT		16
2065a2fbb9eaSEliezer Tamir 
2066cf2c1df6SMerav Sicron #define BNX2X_NUM_TESTS_SF		7
2067cf2c1df6SMerav Sicron #define BNX2X_NUM_TESTS_MF		3
2068cf2c1df6SMerav Sicron #define BNX2X_NUM_TESTS(bp)		(IS_MF(bp) ? BNX2X_NUM_TESTS_MF : \
2069cf2c1df6SMerav Sicron 						     BNX2X_NUM_TESTS_SF)
2070bb2a0f7aSYitchak Gertner 
2071b5bf9068SEilon Greenstein #define BNX2X_PHY_LOOPBACK		0
2072b5bf9068SEilon Greenstein #define BNX2X_MAC_LOOPBACK		1
20738970b2e4SMerav Sicron #define BNX2X_EXT_LOOPBACK		2
2074b5bf9068SEilon Greenstein #define BNX2X_PHY_LOOPBACK_FAILED	1
2075b5bf9068SEilon Greenstein #define BNX2X_MAC_LOOPBACK_FAILED	2
20768970b2e4SMerav Sicron #define BNX2X_EXT_LOOPBACK_FAILED	3
2077bb2a0f7aSYitchak Gertner #define BNX2X_LOOPBACK_FAILED		(BNX2X_MAC_LOOPBACK_FAILED | \
2078bb2a0f7aSYitchak Gertner 					 BNX2X_PHY_LOOPBACK_FAILED)
207996fc1784SEliezer Tamir 
20807a9b2557SVladislav Zolotarov 
20817a9b2557SVladislav Zolotarov #define STROM_ASSERT_ARRAY_SIZE		50
20827a9b2557SVladislav Zolotarov 
208396fc1784SEliezer Tamir 
208434f80b04SEilon Greenstein /* must be used on a CID before placing it on a HW ring */
2085ab6ad5a4SEilon Greenstein #define HW_CID(bp, x)			((BP_PORT(bp) << 23) | \
20868decf868SDavid S. Miller 					 (BP_VN(bp) << BNX2X_SWCID_SHIFT) | \
2087619c5cb6SVlad Zolotarov 					 (x))
2088a2fbb9eaSEliezer Tamir 
20897a9b2557SVladislav Zolotarov #define SP_DESC_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_spe))
20907a9b2557SVladislav Zolotarov #define MAX_SP_DESC_CNT			(SP_DESC_CNT - 1)
20917a9b2557SVladislav Zolotarov 
20927a9b2557SVladislav Zolotarov 
2093523224a3SDmitry Kravkov #define BNX2X_BTR			4
20947a9b2557SVladislav Zolotarov #define MAX_SPQ_PENDING			8
20957a9b2557SVladislav Zolotarov 
2096ff80ee02SDmitry Kravkov /* CMNG constants, as derived from system spec calculations */
2097ff80ee02SDmitry Kravkov /* default MIN rate in case VNIC min rate is configured to zero - 100Mbps */
209834f80b04SEilon Greenstein #define DEF_MIN_RATE					100
20999b3de1efSDmitry Kravkov /* resolution of the rate shaping timer - 400 usec */
21009b3de1efSDmitry Kravkov #define RS_PERIODIC_TIMEOUT_USEC			400
210134f80b04SEilon Greenstein /* number of bytes in single QM arbitration cycle -
2102ff80ee02SDmitry Kravkov  * coefficient for calculating the fairness timer */
2103ff80ee02SDmitry Kravkov #define QM_ARB_BYTES					160000
2104ff80ee02SDmitry Kravkov /* resolution of Min algorithm 1:100 */
2105ff80ee02SDmitry Kravkov #define MIN_RES						100
2106ff80ee02SDmitry Kravkov /* how many bytes above threshold for the minimal credit of Min algorithm*/
2107ff80ee02SDmitry Kravkov #define MIN_ABOVE_THRESH				32768
2108ff80ee02SDmitry Kravkov /* Fairness algorithm integration time coefficient -
2109ff80ee02SDmitry Kravkov  * for calculating the actual Tfair */
2110ff80ee02SDmitry Kravkov #define T_FAIR_COEF	((MIN_ABOVE_THRESH +  QM_ARB_BYTES) * 8 * MIN_RES)
2111ff80ee02SDmitry Kravkov /* Memory of fairness algorithm . 2 cycles */
211234f80b04SEilon Greenstein #define FAIR_MEM					2
2113a2fbb9eaSEliezer Tamir 
2114a2fbb9eaSEliezer Tamir 
211534f80b04SEilon Greenstein #define ATTN_NIG_FOR_FUNC		(1L << 8)
211634f80b04SEilon Greenstein #define ATTN_SW_TIMER_4_FUNC		(1L << 9)
211734f80b04SEilon Greenstein #define GPIO_2_FUNC			(1L << 10)
211834f80b04SEilon Greenstein #define GPIO_3_FUNC			(1L << 11)
211934f80b04SEilon Greenstein #define GPIO_4_FUNC			(1L << 12)
212034f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_1		(1L << 13)
212134f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_2		(1L << 14)
212234f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_3		(1L << 15)
212334f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_4		(1L << 13)
212434f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_5		(1L << 14)
212534f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_6		(1L << 15)
212634f80b04SEilon Greenstein 
212734f80b04SEilon Greenstein #define ATTN_HARD_WIRED_MASK		0xff00
212834f80b04SEilon Greenstein #define ATTENTION_ID			4
212934f80b04SEilon Greenstein 
213034f80b04SEilon Greenstein 
213134f80b04SEilon Greenstein /* stuff added to make the code fit 80Col */
213234f80b04SEilon Greenstein 
213334f80b04SEilon Greenstein #define BNX2X_PMF_LINK_ASSERT \
213434f80b04SEilon Greenstein 	GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
213534f80b04SEilon Greenstein 
2136a2fbb9eaSEliezer Tamir #define BNX2X_MC_ASSERT_BITS \
2137a2fbb9eaSEliezer Tamir 	(GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2138a2fbb9eaSEliezer Tamir 	 GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2139a2fbb9eaSEliezer Tamir 	 GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2140a2fbb9eaSEliezer Tamir 	 GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
2141a2fbb9eaSEliezer Tamir 
2142a2fbb9eaSEliezer Tamir #define BNX2X_MCP_ASSERT \
2143a2fbb9eaSEliezer Tamir 	GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
2144a2fbb9eaSEliezer Tamir 
214534f80b04SEilon Greenstein #define BNX2X_GRC_TIMEOUT	GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
214634f80b04SEilon Greenstein #define BNX2X_GRC_RSV		(GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
214734f80b04SEilon Greenstein 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
214834f80b04SEilon Greenstein 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
214934f80b04SEilon Greenstein 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
215034f80b04SEilon Greenstein 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
215134f80b04SEilon Greenstein 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
215234f80b04SEilon Greenstein 
2153a2fbb9eaSEliezer Tamir #define HW_INTERRUT_ASSERT_SET_0 \
2154a2fbb9eaSEliezer Tamir 				(AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
2155a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
2156a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
2157*c14a09b7SDmitry Kravkov 				 AEU_INPUTS_ATTN_BITS_BRB_HW_INTERRUPT | \
2158c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT)
2159a2fbb9eaSEliezer Tamir #define HW_PRTY_ASSERT_SET_0	(AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
2160a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
2161a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
2162a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
2163c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR |\
2164c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR |\
2165c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR)
2166a2fbb9eaSEliezer Tamir #define HW_INTERRUT_ASSERT_SET_1 \
2167a2fbb9eaSEliezer Tamir 				(AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
2168a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
2169a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
2170a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
2171a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
2172a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
2173a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
2174a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
2175a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
2176a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
2177a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
2178c9ee9206SVladislav Zolotarov #define HW_PRTY_ASSERT_SET_1	(AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR |\
2179a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
2180c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR |\
2181a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
2182c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR |\
2183a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
2184a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
2185c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR |\
2186a2fbb9eaSEliezer Tamir 			     AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
2187a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
2188a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
2189c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR |\
2190a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
2191a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
2192c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR |\
2193c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR)
2194a2fbb9eaSEliezer Tamir #define HW_INTERRUT_ASSERT_SET_2 \
2195a2fbb9eaSEliezer Tamir 				(AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
2196a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
2197a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
2198a2fbb9eaSEliezer Tamir 			AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
2199a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
2200a2fbb9eaSEliezer Tamir #define HW_PRTY_ASSERT_SET_2	(AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
2201a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
2202a2fbb9eaSEliezer Tamir 			AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
2203a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
2204a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
2205c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR |\
2206a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
2207a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
2208a2fbb9eaSEliezer Tamir 
220972fd0718SVladislav Zolotarov #define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
221072fd0718SVladislav Zolotarov 		AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
221172fd0718SVladislav Zolotarov 		AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \
221272fd0718SVladislav Zolotarov 		AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
2213a2fbb9eaSEliezer Tamir 
22148736c826SVladislav Zolotarov #define HW_PRTY_ASSERT_SET_4 (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR | \
22158736c826SVladislav Zolotarov 			      AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)
22168736c826SVladislav Zolotarov 
2217a2fbb9eaSEliezer Tamir #define MULTI_MASK			0x7f
2218a2fbb9eaSEliezer Tamir 
2219619c5cb6SVlad Zolotarov 
2220619c5cb6SVlad Zolotarov #define DEF_USB_FUNC_OFF	offsetof(struct cstorm_def_status_block_u, func)
2221619c5cb6SVlad Zolotarov #define DEF_CSB_FUNC_OFF	offsetof(struct cstorm_def_status_block_c, func)
2222619c5cb6SVlad Zolotarov #define DEF_XSB_FUNC_OFF	offsetof(struct xstorm_def_status_block, func)
2223619c5cb6SVlad Zolotarov #define DEF_TSB_FUNC_OFF	offsetof(struct tstorm_def_status_block, func)
2224619c5cb6SVlad Zolotarov 
2225619c5cb6SVlad Zolotarov #define DEF_USB_IGU_INDEX_OFF \
2226619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_def_status_block_u, igu_index)
2227619c5cb6SVlad Zolotarov #define DEF_CSB_IGU_INDEX_OFF \
2228619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_def_status_block_c, igu_index)
2229619c5cb6SVlad Zolotarov #define DEF_XSB_IGU_INDEX_OFF \
2230619c5cb6SVlad Zolotarov 			offsetof(struct xstorm_def_status_block, igu_index)
2231619c5cb6SVlad Zolotarov #define DEF_TSB_IGU_INDEX_OFF \
2232619c5cb6SVlad Zolotarov 			offsetof(struct tstorm_def_status_block, igu_index)
2233619c5cb6SVlad Zolotarov 
2234619c5cb6SVlad Zolotarov #define DEF_USB_SEGMENT_OFF \
2235619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_def_status_block_u, segment)
2236619c5cb6SVlad Zolotarov #define DEF_CSB_SEGMENT_OFF \
2237619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_def_status_block_c, segment)
2238619c5cb6SVlad Zolotarov #define DEF_XSB_SEGMENT_OFF \
2239619c5cb6SVlad Zolotarov 			offsetof(struct xstorm_def_status_block, segment)
2240619c5cb6SVlad Zolotarov #define DEF_TSB_SEGMENT_OFF \
2241619c5cb6SVlad Zolotarov 			offsetof(struct tstorm_def_status_block, segment)
2242619c5cb6SVlad Zolotarov 
2243a2fbb9eaSEliezer Tamir #define BNX2X_SP_DSB_INDEX \
2244523224a3SDmitry Kravkov 		(&bp->def_status_blk->sp_sb.\
2245523224a3SDmitry Kravkov 					index_values[HC_SP_INDEX_ETH_DEF_CONS])
2246f85582f8SDmitry Kravkov 
2247523224a3SDmitry Kravkov #define SET_FLAG(value, mask, flag) \
2248523224a3SDmitry Kravkov 	do {\
2249523224a3SDmitry Kravkov 		(value) &= ~(mask);\
2250523224a3SDmitry Kravkov 		(value) |= ((flag) << (mask##_SHIFT));\
2251523224a3SDmitry Kravkov 	} while (0)
2252a2fbb9eaSEliezer Tamir 
2253523224a3SDmitry Kravkov #define GET_FLAG(value, mask) \
2254619c5cb6SVlad Zolotarov 	(((value) & (mask)) >> (mask##_SHIFT))
2255a2fbb9eaSEliezer Tamir 
2256f2e0899fSDmitry Kravkov #define GET_FIELD(value, fname) \
2257f2e0899fSDmitry Kravkov 	(((value) & (fname##_MASK)) >> (fname##_SHIFT))
2258f2e0899fSDmitry Kravkov 
2259a2fbb9eaSEliezer Tamir #define CAM_IS_INVALID(x) \
2260523224a3SDmitry Kravkov 	(GET_FLAG(x.flags, \
2261523224a3SDmitry Kravkov 	MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \
2262523224a3SDmitry Kravkov 	(T_ETH_MAC_COMMAND_INVALIDATE))
2263a2fbb9eaSEliezer Tamir 
226434f80b04SEilon Greenstein /* Number of u32 elements in MC hash array */
226534f80b04SEilon Greenstein #define MC_HASH_SIZE			8
226634f80b04SEilon Greenstein #define MC_HASH_OFFSET(bp, i)		(BAR_TSTRORM_INTMEM + \
226734f80b04SEilon Greenstein 	TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
226834f80b04SEilon Greenstein 
226934f80b04SEilon Greenstein 
227034f80b04SEilon Greenstein #ifndef PXP2_REG_PXP2_INT_STS
227134f80b04SEilon Greenstein #define PXP2_REG_PXP2_INT_STS		PXP2_REG_PXP2_INT_STS_0
227234f80b04SEilon Greenstein #endif
227334f80b04SEilon Greenstein 
2274f2e0899fSDmitry Kravkov #ifndef ETH_MAX_RX_CLIENTS_E2
2275f2e0899fSDmitry Kravkov #define ETH_MAX_RX_CLIENTS_E2		ETH_MAX_RX_CLIENTS_E1H
2276f2e0899fSDmitry Kravkov #endif
2277f85582f8SDmitry Kravkov 
227834f24c7fSVladislav Zolotarov #define BNX2X_VPD_LEN			128
227934f24c7fSVladislav Zolotarov #define VENDOR_ID_LEN			4
228034f24c7fSVladislav Zolotarov 
2281be1f1ffaSAriel Elior #define VF_ACQUIRE_THRESH		3
2282be1f1ffaSAriel Elior #define VF_ACQUIRE_MAC_FILTERS		1
2283be1f1ffaSAriel Elior #define VF_ACQUIRE_MC_FILTERS		10
2284be1f1ffaSAriel Elior 
2285be1f1ffaSAriel Elior #define GOOD_ME_REG(me_reg) (((me_reg) & ME_REG_VF_VALID) && \
2286be1f1ffaSAriel Elior 			    (!((me_reg) & ME_REG_VF_ERR)))
2287ad5afc89SAriel Elior int bnx2x_nic_load_analyze_req(struct bnx2x *bp, u32 load_code);
2288523224a3SDmitry Kravkov /* Congestion management fairness mode */
2289523224a3SDmitry Kravkov #define CMNG_FNS_NONE		0
2290523224a3SDmitry Kravkov #define CMNG_FNS_MINMAX		1
2291523224a3SDmitry Kravkov 
2292523224a3SDmitry Kravkov #define HC_SEG_ACCESS_DEF		0   /*Driver decision 0-3*/
2293523224a3SDmitry Kravkov #define HC_SEG_ACCESS_ATTN		4
2294523224a3SDmitry Kravkov #define HC_SEG_ACCESS_NORM		0   /*Driver decision 0-1*/
2295523224a3SDmitry Kravkov 
2296619c5cb6SVlad Zolotarov static const u32 dmae_reg_go_c[] = {
2297619c5cb6SVlad Zolotarov 	DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
2298619c5cb6SVlad Zolotarov 	DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
2299619c5cb6SVlad Zolotarov 	DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
2300619c5cb6SVlad Zolotarov 	DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
2301619c5cb6SVlad Zolotarov };
2302b0efbb99SDmitry Kravkov 
2303619c5cb6SVlad Zolotarov void bnx2x_set_ethtool_ops(struct net_device *netdev);
23043deb8167SYaniv Rosner void bnx2x_notify_link_changed(struct bnx2x *bp);
2305614c76dfSDmitry Kravkov 
2306614c76dfSDmitry Kravkov 
23079e62e912SDmitry Kravkov #define BNX2X_MF_SD_PROTOCOL(bp) \
2308614c76dfSDmitry Kravkov 	((bp)->mf_config[BP_VN(bp)] & FUNC_MF_CFG_PROTOCOL_MASK)
2309614c76dfSDmitry Kravkov 
23109e62e912SDmitry Kravkov #define BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) \
23119e62e912SDmitry Kravkov 	(BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_ISCSI)
2312614c76dfSDmitry Kravkov 
23139e62e912SDmitry Kravkov #define BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp) \
23149e62e912SDmitry Kravkov 	(BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_FCOE)
23159e62e912SDmitry Kravkov 
23169e62e912SDmitry Kravkov #define IS_MF_ISCSI_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp))
23179e62e912SDmitry Kravkov #define IS_MF_FCOE_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp))
23189e62e912SDmitry Kravkov 
2319a3348722SBarak Witkowski #define BNX2X_MF_EXT_PROTOCOL_FCOE(bp)  ((bp)->mf_ext_config & \
2320a3348722SBarak Witkowski 					 MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
2321a3348722SBarak Witkowski 
2322a3348722SBarak Witkowski #define IS_MF_FCOE_AFEX(bp) (IS_MF_AFEX(bp) && BNX2X_MF_EXT_PROTOCOL_FCOE(bp))
23239e62e912SDmitry Kravkov #define IS_MF_STORAGE_SD(bp) (IS_MF_SD(bp) && \
23249e62e912SDmitry Kravkov 				(BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) || \
23259e62e912SDmitry Kravkov 				 BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)))
2326614c76dfSDmitry Kravkov 
232755c11941SMerav Sicron enum {
232855c11941SMerav Sicron 	SWITCH_UPDATE,
232955c11941SMerav Sicron 	AFEX_UPDATE,
233055c11941SMerav Sicron };
233155c11941SMerav Sicron 
233255c11941SMerav Sicron #define NUM_MACS	8
2333a3348722SBarak Witkowski 
2334a2fbb9eaSEliezer Tamir #endif /* bnx2x.h */
2335