xref: /linux/drivers/net/ethernet/broadcom/bnx2x/bnx2x.h (revision 8970b2e4393a34ddf5832f9c1568a88087b0d948)
1a2fbb9eaSEliezer Tamir /* bnx2x.h: Broadcom Everest network driver.
2a2fbb9eaSEliezer Tamir  *
385b26ea1SAriel Elior  * Copyright (c) 2007-2012 Broadcom Corporation
4a2fbb9eaSEliezer Tamir  *
5a2fbb9eaSEliezer Tamir  * This program is free software; you can redistribute it and/or modify
6a2fbb9eaSEliezer Tamir  * it under the terms of the GNU General Public License as published by
7a2fbb9eaSEliezer Tamir  * the Free Software Foundation.
8a2fbb9eaSEliezer Tamir  *
924e3fcefSEilon Greenstein  * Maintained by: Eilon Greenstein <eilong@broadcom.com>
1024e3fcefSEilon Greenstein  * Written by: Eliezer Tamir
11a2fbb9eaSEliezer Tamir  * Based on code from Michael Chan's bnx2 driver
12a2fbb9eaSEliezer Tamir  */
13a2fbb9eaSEliezer Tamir 
14a2fbb9eaSEliezer Tamir #ifndef BNX2X_H
15a2fbb9eaSEliezer Tamir #define BNX2X_H
16ec6ba945SVladislav Zolotarov #include <linux/netdevice.h>
17b7f080cfSAlexey Dobriyan #include <linux/dma-mapping.h>
18ec6ba945SVladislav Zolotarov #include <linux/types.h>
19a2fbb9eaSEliezer Tamir 
2034f80b04SEilon Greenstein /* compilation time flags */
2134f80b04SEilon Greenstein 
2234f80b04SEilon Greenstein /* define this to make the driver freeze on error to allow getting debug info
2334f80b04SEilon Greenstein  * (you will need to reboot afterwards) */
2434f80b04SEilon Greenstein /* #define BNX2X_STOP_ON_ERROR */
2534f80b04SEilon Greenstein 
26e29ecd51SBarak Witkowski #define DRV_MODULE_VERSION      "1.72.50-0"
27e29ecd51SBarak Witkowski #define DRV_MODULE_RELDATE      "2012/04/23"
28de0c62dbSDmitry Kravkov #define BNX2X_BC_VER            0x040200
29de0c62dbSDmitry Kravkov 
30785b9b1aSShmulik Ravid #if defined(CONFIG_DCB)
3198507672SShmulik Ravid #define BCM_DCBNL
32785b9b1aSShmulik Ravid #endif
33b475d78fSYuval Mintz 
34b475d78fSYuval Mintz 
35b475d78fSYuval Mintz #include "bnx2x_hsi.h"
36b475d78fSYuval Mintz 
371ac218c8SVladislav Zolotarov #if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
381ac218c8SVladislav Zolotarov #define BCM_CNIC 1
395d1e859cSDmitry Kravkov #include "../cnic_if.h"
401ac218c8SVladislav Zolotarov #endif
411ac218c8SVladislav Zolotarov 
421ac218c8SVladislav Zolotarov #ifdef BCM_CNIC
431ac218c8SVladislav Zolotarov #define BNX2X_MIN_MSIX_VEC_CNT 3
441ac218c8SVladislav Zolotarov #define BNX2X_MSIX_VEC_FP_START 2
451ac218c8SVladislav Zolotarov #else
461ac218c8SVladislav Zolotarov #define BNX2X_MIN_MSIX_VEC_CNT 2
471ac218c8SVladislav Zolotarov #define BNX2X_MSIX_VEC_FP_START 1
481ac218c8SVladislav Zolotarov #endif
491ac218c8SVladislav Zolotarov 
5001cd4528SEilon Greenstein #include <linux/mdio.h>
51619c5cb6SVlad Zolotarov 
52359d8b15SEilon Greenstein #include "bnx2x_reg.h"
53359d8b15SEilon Greenstein #include "bnx2x_fw_defs.h"
54359d8b15SEilon Greenstein #include "bnx2x_hsi.h"
55359d8b15SEilon Greenstein #include "bnx2x_link.h"
56619c5cb6SVlad Zolotarov #include "bnx2x_sp.h"
57e4901ddeSVladislav Zolotarov #include "bnx2x_dcb.h"
586c719d00SDmitry Kravkov #include "bnx2x_stats.h"
59359d8b15SEilon Greenstein 
60a2fbb9eaSEliezer Tamir /* error/debug prints */
61a2fbb9eaSEliezer Tamir 
62a2fbb9eaSEliezer Tamir #define DRV_MODULE_NAME		"bnx2x"
63a2fbb9eaSEliezer Tamir 
64a2fbb9eaSEliezer Tamir /* for messages that are currently off */
6551c1a580SMerav Sicron #define BNX2X_MSG_OFF			0x0
6651c1a580SMerav Sicron #define BNX2X_MSG_MCP			0x0010000 /* was: NETIF_MSG_HW */
6751c1a580SMerav Sicron #define BNX2X_MSG_STATS			0x0020000 /* was: NETIF_MSG_TIMER */
6851c1a580SMerav Sicron #define BNX2X_MSG_NVM			0x0040000 /* was: NETIF_MSG_HW */
6951c1a580SMerav Sicron #define BNX2X_MSG_DMAE			0x0080000 /* was: NETIF_MSG_HW */
7051c1a580SMerav Sicron #define BNX2X_MSG_SP			0x0100000 /* was: NETIF_MSG_INTR */
7151c1a580SMerav Sicron #define BNX2X_MSG_FP			0x0200000 /* was: NETIF_MSG_INTR */
7251c1a580SMerav Sicron #define BNX2X_MSG_IOV			0x0800000
7351c1a580SMerav Sicron #define BNX2X_MSG_IDLE			0x2000000 /* used for idle check*/
7451c1a580SMerav Sicron #define BNX2X_MSG_ETHTOOL		0x4000000
7551c1a580SMerav Sicron #define BNX2X_MSG_DCB			0x8000000
76a2fbb9eaSEliezer Tamir 
77a2fbb9eaSEliezer Tamir /* regular debug print */
78f1deab50SJoe Perches #define DP(__mask, fmt, ...)					\
797995c64eSJoe Perches do {								\
8051c1a580SMerav Sicron 	if (unlikely(bp->msg_enable & (__mask)))		\
81f1deab50SJoe Perches 		pr_notice("[%s:%d(%s)]" fmt,			\
827995c64eSJoe Perches 			  __func__, __LINE__,			\
837995c64eSJoe Perches 			  bp->dev ? (bp->dev->name) : "?",	\
84f1deab50SJoe Perches 			  ##__VA_ARGS__);			\
8534f80b04SEilon Greenstein } while (0)
8634f80b04SEilon Greenstein 
87f1deab50SJoe Perches #define DP_CONT(__mask, fmt, ...)				\
88619c5cb6SVlad Zolotarov do {								\
8951c1a580SMerav Sicron 	if (unlikely(bp->msg_enable & (__mask)))		\
90f1deab50SJoe Perches 		pr_cont(fmt, ##__VA_ARGS__);			\
91619c5cb6SVlad Zolotarov } while (0)
92619c5cb6SVlad Zolotarov 
9334f80b04SEilon Greenstein /* errors debug print */
94f1deab50SJoe Perches #define BNX2X_DBG_ERR(fmt, ...)					\
957995c64eSJoe Perches do {								\
9651c1a580SMerav Sicron 	if (unlikely(netif_msg_probe(bp)))			\
97f1deab50SJoe Perches 		pr_err("[%s:%d(%s)]" fmt,			\
987995c64eSJoe Perches 		       __func__, __LINE__,			\
997995c64eSJoe Perches 		       bp->dev ? (bp->dev->name) : "?",		\
100f1deab50SJoe Perches 		       ##__VA_ARGS__);				\
101a2fbb9eaSEliezer Tamir } while (0)
102a2fbb9eaSEliezer Tamir 
103a2fbb9eaSEliezer Tamir /* for errors (never masked) */
104f1deab50SJoe Perches #define BNX2X_ERR(fmt, ...)					\
1057995c64eSJoe Perches do {								\
106f1deab50SJoe Perches 	pr_err("[%s:%d(%s)]" fmt,				\
1077995c64eSJoe Perches 	       __func__, __LINE__,				\
1087995c64eSJoe Perches 	       bp->dev ? (bp->dev->name) : "?",			\
109f1deab50SJoe Perches 	       ##__VA_ARGS__);					\
110f1410647SEliezer Tamir } while (0)
111f1410647SEliezer Tamir 
112f1deab50SJoe Perches #define BNX2X_ERROR(fmt, ...)					\
113f1deab50SJoe Perches 	pr_err("[%s:%d]" fmt, __func__, __LINE__, ##__VA_ARGS__)
114cdaa7cb8SVladislav Zolotarov 
115cdaa7cb8SVladislav Zolotarov 
116a2fbb9eaSEliezer Tamir /* before we have a dev->name use dev_info() */
117f1deab50SJoe Perches #define BNX2X_DEV_INFO(fmt, ...)				 \
1187995c64eSJoe Perches do {								 \
11951c1a580SMerav Sicron 	if (unlikely(netif_msg_probe(bp)))			 \
120f1deab50SJoe Perches 		dev_info(&bp->pdev->dev, fmt, ##__VA_ARGS__);	 \
121a2fbb9eaSEliezer Tamir } while (0)
122a2fbb9eaSEliezer Tamir 
123a2fbb9eaSEliezer Tamir #ifdef BNX2X_STOP_ON_ERROR
1246383c0b3SAriel Elior void bnx2x_int_disable(struct bnx2x *bp);
125f1deab50SJoe Perches #define bnx2x_panic()				\
126f1deab50SJoe Perches do {						\
127a2fbb9eaSEliezer Tamir 	bp->panic = 1;				\
128a2fbb9eaSEliezer Tamir 	BNX2X_ERR("driver assert\n");		\
12934f80b04SEilon Greenstein 	bnx2x_int_disable(bp);			\
130a2fbb9eaSEliezer Tamir 	bnx2x_panic_dump(bp);			\
131a2fbb9eaSEliezer Tamir } while (0)
132a2fbb9eaSEliezer Tamir #else
133f1deab50SJoe Perches #define bnx2x_panic()				\
134f1deab50SJoe Perches do {						\
135e3553b29SEilon Greenstein 	bp->panic = 1;				\
136a2fbb9eaSEliezer Tamir 	BNX2X_ERR("driver assert\n");		\
137a2fbb9eaSEliezer Tamir 	bnx2x_panic_dump(bp);			\
138a2fbb9eaSEliezer Tamir } while (0)
139a2fbb9eaSEliezer Tamir #endif
140a2fbb9eaSEliezer Tamir 
141523224a3SDmitry Kravkov #define bnx2x_mc_addr(ha)      ((ha)->addr)
1426e30dd4eSVladislav Zolotarov #define bnx2x_uc_addr(ha)      ((ha)->addr)
143a2fbb9eaSEliezer Tamir 
14434f80b04SEilon Greenstein #define U64_LO(x)			(u32)(((u64)(x)) & 0xffffffff)
14534f80b04SEilon Greenstein #define U64_HI(x)			(u32)(((u64)(x)) >> 32)
14634f80b04SEilon Greenstein #define HILO_U64(hi, lo)		((((u64)(hi)) << 32) + (lo))
147a2fbb9eaSEliezer Tamir 
148a2fbb9eaSEliezer Tamir 
149523224a3SDmitry Kravkov #define REG_ADDR(bp, offset)		((bp->regview) + (offset))
150a2fbb9eaSEliezer Tamir 
151a2fbb9eaSEliezer Tamir #define REG_RD(bp, offset)		readl(REG_ADDR(bp, offset))
152a2fbb9eaSEliezer Tamir #define REG_RD8(bp, offset)		readb(REG_ADDR(bp, offset))
153523224a3SDmitry Kravkov #define REG_RD16(bp, offset)		readw(REG_ADDR(bp, offset))
154a2fbb9eaSEliezer Tamir 
155a2fbb9eaSEliezer Tamir #define REG_WR(bp, offset, val)		writel((u32)val, REG_ADDR(bp, offset))
156a2fbb9eaSEliezer Tamir #define REG_WR8(bp, offset, val)	writeb((u8)val, REG_ADDR(bp, offset))
157a2fbb9eaSEliezer Tamir #define REG_WR16(bp, offset, val)	writew((u16)val, REG_ADDR(bp, offset))
158a2fbb9eaSEliezer Tamir 
159a2fbb9eaSEliezer Tamir #define REG_RD_IND(bp, offset)		bnx2x_reg_rd_ind(bp, offset)
160a2fbb9eaSEliezer Tamir #define REG_WR_IND(bp, offset, val)	bnx2x_reg_wr_ind(bp, offset, val)
161a2fbb9eaSEliezer Tamir 
162c18487eeSYaniv Rosner #define REG_RD_DMAE(bp, offset, valp, len32) \
163c18487eeSYaniv Rosner 	do { \
164c18487eeSYaniv Rosner 		bnx2x_read_dmae(bp, offset, len32);\
165573f2035SEilon Greenstein 		memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
166c18487eeSYaniv Rosner 	} while (0)
167c18487eeSYaniv Rosner 
16834f80b04SEilon Greenstein #define REG_WR_DMAE(bp, offset, valp, len32) \
169a2fbb9eaSEliezer Tamir 	do { \
170573f2035SEilon Greenstein 		memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
171a2fbb9eaSEliezer Tamir 		bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
172a2fbb9eaSEliezer Tamir 				 offset, len32); \
173a2fbb9eaSEliezer Tamir 	} while (0)
174a2fbb9eaSEliezer Tamir 
175523224a3SDmitry Kravkov #define REG_WR_DMAE_LEN(bp, offset, valp, len32) \
176523224a3SDmitry Kravkov 	REG_WR_DMAE(bp, offset, valp, len32)
177523224a3SDmitry Kravkov 
1783359fcedSVladislav Zolotarov #define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
179573f2035SEilon Greenstein 	do { \
180573f2035SEilon Greenstein 		memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
181573f2035SEilon Greenstein 		bnx2x_write_big_buf_wb(bp, addr, len32); \
182573f2035SEilon Greenstein 	} while (0)
183573f2035SEilon Greenstein 
18434f80b04SEilon Greenstein #define SHMEM_ADDR(bp, field)		(bp->common.shmem_base + \
18534f80b04SEilon Greenstein 					 offsetof(struct shmem_region, field))
18634f80b04SEilon Greenstein #define SHMEM_RD(bp, field)		REG_RD(bp, SHMEM_ADDR(bp, field))
18734f80b04SEilon Greenstein #define SHMEM_WR(bp, field, val)	REG_WR(bp, SHMEM_ADDR(bp, field), val)
188a2fbb9eaSEliezer Tamir 
1892691d51dSEilon Greenstein #define SHMEM2_ADDR(bp, field)		(bp->common.shmem2_base + \
1902691d51dSEilon Greenstein 					 offsetof(struct shmem2_region, field))
1912691d51dSEilon Greenstein #define SHMEM2_RD(bp, field)		REG_RD(bp, SHMEM2_ADDR(bp, field))
1922691d51dSEilon Greenstein #define SHMEM2_WR(bp, field, val)	REG_WR(bp, SHMEM2_ADDR(bp, field), val)
193523224a3SDmitry Kravkov #define MF_CFG_ADDR(bp, field)		(bp->common.mf_cfg_base + \
194523224a3SDmitry Kravkov 					 offsetof(struct mf_cfg, field))
195f2e0899fSDmitry Kravkov #define MF2_CFG_ADDR(bp, field)		(bp->common.mf2_cfg_base + \
196f2e0899fSDmitry Kravkov 					 offsetof(struct mf2_cfg, field))
1972691d51dSEilon Greenstein 
198523224a3SDmitry Kravkov #define MF_CFG_RD(bp, field)		REG_RD(bp, MF_CFG_ADDR(bp, field))
199523224a3SDmitry Kravkov #define MF_CFG_WR(bp, field, val)	REG_WR(bp,\
200523224a3SDmitry Kravkov 					       MF_CFG_ADDR(bp, field), (val))
201f2e0899fSDmitry Kravkov #define MF2_CFG_RD(bp, field)		REG_RD(bp, MF2_CFG_ADDR(bp, field))
202f85582f8SDmitry Kravkov 
203f2e0899fSDmitry Kravkov #define SHMEM2_HAS(bp, field)		((bp)->common.shmem2_base &&	\
204f2e0899fSDmitry Kravkov 					 (SHMEM2_RD((bp), size) >	\
205f2e0899fSDmitry Kravkov 					 offsetof(struct shmem2_region, field)))
20672fd0718SVladislav Zolotarov 
207345b5d52SEilon Greenstein #define EMAC_RD(bp, reg)		REG_RD(bp, emac_base + reg)
2083196a88aSEilon Greenstein #define EMAC_WR(bp, reg, val)		REG_WR(bp, emac_base + reg, val)
209a2fbb9eaSEliezer Tamir 
210523224a3SDmitry Kravkov /* SP SB indices */
211523224a3SDmitry Kravkov 
212523224a3SDmitry Kravkov /* General SP events - stats query, cfc delete, etc  */
213523224a3SDmitry Kravkov #define HC_SP_INDEX_ETH_DEF_CONS		3
214523224a3SDmitry Kravkov 
215523224a3SDmitry Kravkov /* EQ completions */
216523224a3SDmitry Kravkov #define HC_SP_INDEX_EQ_CONS			7
217523224a3SDmitry Kravkov 
218ec6ba945SVladislav Zolotarov /* FCoE L2 connection completions */
219ec6ba945SVladislav Zolotarov #define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS		6
220ec6ba945SVladislav Zolotarov #define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS		4
221523224a3SDmitry Kravkov /* iSCSI L2 */
222523224a3SDmitry Kravkov #define HC_SP_INDEX_ETH_ISCSI_CQ_CONS		5
223523224a3SDmitry Kravkov #define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS	1
224523224a3SDmitry Kravkov 
225ec6ba945SVladislav Zolotarov /* Special clients parameters */
226ec6ba945SVladislav Zolotarov 
227ec6ba945SVladislav Zolotarov /* SB indices */
228ec6ba945SVladislav Zolotarov /* FCoE L2 */
229ec6ba945SVladislav Zolotarov #define BNX2X_FCOE_L2_RX_INDEX \
230ec6ba945SVladislav Zolotarov 	(&bp->def_status_blk->sp_sb.\
231ec6ba945SVladislav Zolotarov 	index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS])
232ec6ba945SVladislav Zolotarov 
233ec6ba945SVladislav Zolotarov #define BNX2X_FCOE_L2_TX_INDEX \
234ec6ba945SVladislav Zolotarov 	(&bp->def_status_blk->sp_sb.\
235ec6ba945SVladislav Zolotarov 	index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS])
236ec6ba945SVladislav Zolotarov 
237523224a3SDmitry Kravkov /**
238523224a3SDmitry Kravkov  *  CIDs and CLIDs:
239523224a3SDmitry Kravkov  *  CLIDs below is a CLID for func 0, then the CLID for other
240523224a3SDmitry Kravkov  *  functions will be calculated by the formula:
241523224a3SDmitry Kravkov  *
242523224a3SDmitry Kravkov  *  FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X
243523224a3SDmitry Kravkov  *
244523224a3SDmitry Kravkov  */
2451805b2f0SDavid S. Miller enum {
2461805b2f0SDavid S. Miller 	BNX2X_ISCSI_ETH_CL_ID_IDX,
2471805b2f0SDavid S. Miller 	BNX2X_FCOE_ETH_CL_ID_IDX,
2481805b2f0SDavid S. Miller 	BNX2X_MAX_CNIC_ETH_CL_ID_IDX,
2491805b2f0SDavid S. Miller };
250523224a3SDmitry Kravkov 
2511805b2f0SDavid S. Miller #define BNX2X_CNIC_START_ETH_CID	48
2521805b2f0SDavid S. Miller enum {
2531805b2f0SDavid S. Miller 	/* iSCSI L2 */
2541805b2f0SDavid S. Miller 	BNX2X_ISCSI_ETH_CID = BNX2X_CNIC_START_ETH_CID,
255ec6ba945SVladislav Zolotarov 	/* FCoE L2 */
2561805b2f0SDavid S. Miller 	BNX2X_FCOE_ETH_CID,
2571805b2f0SDavid S. Miller };
258ec6ba945SVladislav Zolotarov 
259523224a3SDmitry Kravkov /** Additional rings budgeting */
260523224a3SDmitry Kravkov #ifdef BCM_CNIC
2616383c0b3SAriel Elior #define CNIC_PRESENT			1
2626383c0b3SAriel Elior #define FCOE_PRESENT			1
263523224a3SDmitry Kravkov #else
2646383c0b3SAriel Elior #define CNIC_PRESENT			0
2656383c0b3SAriel Elior #define FCOE_PRESENT			0
266523224a3SDmitry Kravkov #endif /* BCM_CNIC */
2676383c0b3SAriel Elior #define NON_ETH_CONTEXT_USE	(FCOE_PRESENT)
268523224a3SDmitry Kravkov 
26972fd0718SVladislav Zolotarov #define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
27072fd0718SVladislav Zolotarov 	AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR
27172fd0718SVladislav Zolotarov 
272523224a3SDmitry Kravkov #define SM_RX_ID			0
273523224a3SDmitry Kravkov #define SM_TX_ID			1
274a2fbb9eaSEliezer Tamir 
2756383c0b3SAriel Elior /* defines for multiple tx priority indices */
2766383c0b3SAriel Elior #define FIRST_TX_ONLY_COS_INDEX		1
2776383c0b3SAriel Elior #define FIRST_TX_COS_INDEX		0
278a2fbb9eaSEliezer Tamir 
2796383c0b3SAriel Elior /* defines for decodeing the fastpath index and the cos index out of the
2806383c0b3SAriel Elior  * transmission queue index
2816383c0b3SAriel Elior  */
2826383c0b3SAriel Elior #define MAX_TXQS_PER_COS	FP_SB_MAX_E1x
2836383c0b3SAriel Elior 
2846383c0b3SAriel Elior #define TXQ_TO_FP(txq_index)	((txq_index) % MAX_TXQS_PER_COS)
2856383c0b3SAriel Elior #define TXQ_TO_COS(txq_index)	((txq_index) / MAX_TXQS_PER_COS)
2866383c0b3SAriel Elior 
2876383c0b3SAriel Elior /* rules for calculating the cids of tx-only connections */
2886383c0b3SAriel Elior #define CID_TO_FP(cid)		((cid) % MAX_TXQS_PER_COS)
2896383c0b3SAriel Elior #define CID_COS_TO_TX_ONLY_CID(cid, cos)	(cid + cos * MAX_TXQS_PER_COS)
2906383c0b3SAriel Elior 
2916383c0b3SAriel Elior /* fp index inside class of service range */
2926383c0b3SAriel Elior #define FP_COS_TO_TXQ(fp, cos)    ((fp)->index + cos * MAX_TXQS_PER_COS)
2936383c0b3SAriel Elior 
2946383c0b3SAriel Elior /*
2956383c0b3SAriel Elior  * 0..15 eth cos0
2966383c0b3SAriel Elior  * 16..31 eth cos1 if applicable
2976383c0b3SAriel Elior  * 32..47 eth cos2 If applicable
2986383c0b3SAriel Elior  * fcoe queue follows eth queues (16, 32, 48 depending on cos)
2996383c0b3SAriel Elior  */
3006383c0b3SAriel Elior #define MAX_ETH_TXQ_IDX(bp)	(MAX_TXQS_PER_COS * (bp)->max_cos)
3016383c0b3SAriel Elior #define FCOE_TXQ_IDX(bp)	(MAX_ETH_TXQ_IDX(bp))
3026383c0b3SAriel Elior 
3036383c0b3SAriel Elior /* fast path */
304e52fcb24SEric Dumazet /*
305e52fcb24SEric Dumazet  * This driver uses new build_skb() API :
306e52fcb24SEric Dumazet  * RX ring buffer contains pointer to kmalloc() data only,
307e52fcb24SEric Dumazet  * skb are built only after Hardware filled the frame.
308e52fcb24SEric Dumazet  */
309a2fbb9eaSEliezer Tamir struct sw_rx_bd {
310e52fcb24SEric Dumazet 	u8		*data;
3111a983142SFUJITA Tomonori 	DEFINE_DMA_UNMAP_ADDR(mapping);
312a2fbb9eaSEliezer Tamir };
313a2fbb9eaSEliezer Tamir 
314a2fbb9eaSEliezer Tamir struct sw_tx_bd {
315a2fbb9eaSEliezer Tamir 	struct sk_buff	*skb;
316a2fbb9eaSEliezer Tamir 	u16		first_bd;
317ca00392cSEilon Greenstein 	u8		flags;
318ca00392cSEilon Greenstein /* Set on the first BD descriptor when there is a split BD */
319ca00392cSEilon Greenstein #define BNX2X_TSO_SPLIT_BD		(1<<0)
320a2fbb9eaSEliezer Tamir };
321a2fbb9eaSEliezer Tamir 
3227a9b2557SVladislav Zolotarov struct sw_rx_page {
3237a9b2557SVladislav Zolotarov 	struct page	*page;
3241a983142SFUJITA Tomonori 	DEFINE_DMA_UNMAP_ADDR(mapping);
3257a9b2557SVladislav Zolotarov };
3267a9b2557SVladislav Zolotarov 
327ca00392cSEilon Greenstein union db_prod {
328ca00392cSEilon Greenstein 	struct doorbell_set_prod data;
329ca00392cSEilon Greenstein 	u32		raw;
330ca00392cSEilon Greenstein };
331ca00392cSEilon Greenstein 
3328decf868SDavid S. Miller /* dropless fc FW/HW related params */
3338decf868SDavid S. Miller #define BRB_SIZE(bp)		(CHIP_IS_E3(bp) ? 1024 : 512)
3348decf868SDavid S. Miller #define MAX_AGG_QS(bp)		(CHIP_IS_E1(bp) ? \
3358decf868SDavid S. Miller 					ETH_MAX_AGGREGATION_QUEUES_E1 :\
3368decf868SDavid S. Miller 					ETH_MAX_AGGREGATION_QUEUES_E1H_E2)
3378decf868SDavid S. Miller #define FW_DROP_LEVEL(bp)	(3 + MAX_SPQ_PENDING + MAX_AGG_QS(bp))
3388decf868SDavid S. Miller #define FW_PREFETCH_CNT		16
3398decf868SDavid S. Miller #define DROPLESS_FC_HEADROOM	100
3407a9b2557SVladislav Zolotarov 
3417a9b2557SVladislav Zolotarov /* MC hsi */
3427a9b2557SVladislav Zolotarov #define BCM_PAGE_SHIFT		12
3437a9b2557SVladislav Zolotarov #define BCM_PAGE_SIZE		(1 << BCM_PAGE_SHIFT)
3447a9b2557SVladislav Zolotarov #define BCM_PAGE_MASK		(~(BCM_PAGE_SIZE - 1))
3457a9b2557SVladislav Zolotarov #define BCM_PAGE_ALIGN(addr)	(((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
3467a9b2557SVladislav Zolotarov 
3477a9b2557SVladislav Zolotarov #define PAGES_PER_SGE_SHIFT	0
3487a9b2557SVladislav Zolotarov #define PAGES_PER_SGE		(1 << PAGES_PER_SGE_SHIFT)
3494f40f2cbSEilon Greenstein #define SGE_PAGE_SIZE		PAGE_SIZE
3504f40f2cbSEilon Greenstein #define SGE_PAGE_SHIFT		PAGE_SHIFT
3515b6402d1SEilon Greenstein #define SGE_PAGE_ALIGN(addr)	PAGE_ALIGN((typeof(PAGE_SIZE))(addr))
3527a9b2557SVladislav Zolotarov 
3537a9b2557SVladislav Zolotarov /* SGE ring related macros */
3547a9b2557SVladislav Zolotarov #define NUM_RX_SGE_PAGES	2
3557a9b2557SVladislav Zolotarov #define RX_SGE_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
3568decf868SDavid S. Miller #define NEXT_PAGE_SGE_DESC_CNT	2
3578decf868SDavid S. Miller #define MAX_RX_SGE_CNT		(RX_SGE_CNT - NEXT_PAGE_SGE_DESC_CNT)
35833471629SEilon Greenstein /* RX_SGE_CNT is promised to be a power of 2 */
3597a9b2557SVladislav Zolotarov #define RX_SGE_MASK		(RX_SGE_CNT - 1)
3607a9b2557SVladislav Zolotarov #define NUM_RX_SGE		(RX_SGE_CNT * NUM_RX_SGE_PAGES)
3617a9b2557SVladislav Zolotarov #define MAX_RX_SGE		(NUM_RX_SGE - 1)
3627a9b2557SVladislav Zolotarov #define NEXT_SGE_IDX(x)		((((x) & RX_SGE_MASK) == \
3638decf868SDavid S. Miller 				  (MAX_RX_SGE_CNT - 1)) ? \
3648decf868SDavid S. Miller 					(x) + 1 + NEXT_PAGE_SGE_DESC_CNT : \
3658decf868SDavid S. Miller 					(x) + 1)
3667a9b2557SVladislav Zolotarov #define RX_SGE(x)		((x) & MAX_RX_SGE)
3677a9b2557SVladislav Zolotarov 
3688decf868SDavid S. Miller /*
3698decf868SDavid S. Miller  * Number of required  SGEs is the sum of two:
3708decf868SDavid S. Miller  * 1. Number of possible opened aggregations (next packet for
3718decf868SDavid S. Miller  *    these aggregations will probably consume SGE immidiatelly)
3728decf868SDavid S. Miller  * 2. Rest of BRB blocks divided by 2 (block will consume new SGE only
3738decf868SDavid S. Miller  *    after placement on BD for new TPA aggregation)
3748decf868SDavid S. Miller  *
3758decf868SDavid S. Miller  * Takes into account NEXT_PAGE_SGE_DESC_CNT "next" elements on each page
3768decf868SDavid S. Miller  */
3778decf868SDavid S. Miller #define NUM_SGE_REQ		(MAX_AGG_QS(bp) + \
3788decf868SDavid S. Miller 					(BRB_SIZE(bp) - MAX_AGG_QS(bp)) / 2)
3798decf868SDavid S. Miller #define NUM_SGE_PG_REQ		((NUM_SGE_REQ + MAX_RX_SGE_CNT - 1) / \
3808decf868SDavid S. Miller 						MAX_RX_SGE_CNT)
3818decf868SDavid S. Miller #define SGE_TH_LO(bp)		(NUM_SGE_REQ + \
3828decf868SDavid S. Miller 				 NUM_SGE_PG_REQ * NEXT_PAGE_SGE_DESC_CNT)
3838decf868SDavid S. Miller #define SGE_TH_HI(bp)		(SGE_TH_LO(bp) + DROPLESS_FC_HEADROOM)
3848decf868SDavid S. Miller 
385619c5cb6SVlad Zolotarov /* Manipulate a bit vector defined as an array of u64 */
386619c5cb6SVlad Zolotarov 
3877a9b2557SVladislav Zolotarov /* Number of bits in one sge_mask array element */
388619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_SZ		64
389619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_SHIFT		6
390619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_MASK		((u64)BIT_VEC64_ELEM_SZ - 1)
391619c5cb6SVlad Zolotarov 
392619c5cb6SVlad Zolotarov 
393619c5cb6SVlad Zolotarov #define __BIT_VEC64_SET_BIT(el, bit) \
394619c5cb6SVlad Zolotarov 	do { \
395619c5cb6SVlad Zolotarov 		el = ((el) | ((u64)0x1 << (bit))); \
396619c5cb6SVlad Zolotarov 	} while (0)
397619c5cb6SVlad Zolotarov 
398619c5cb6SVlad Zolotarov #define __BIT_VEC64_CLEAR_BIT(el, bit) \
399619c5cb6SVlad Zolotarov 	do { \
400619c5cb6SVlad Zolotarov 		el = ((el) & (~((u64)0x1 << (bit)))); \
401619c5cb6SVlad Zolotarov 	} while (0)
402619c5cb6SVlad Zolotarov 
403619c5cb6SVlad Zolotarov 
404619c5cb6SVlad Zolotarov #define BIT_VEC64_SET_BIT(vec64, idx) \
405619c5cb6SVlad Zolotarov 	__BIT_VEC64_SET_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
406619c5cb6SVlad Zolotarov 			   (idx) & BIT_VEC64_ELEM_MASK)
407619c5cb6SVlad Zolotarov 
408619c5cb6SVlad Zolotarov #define BIT_VEC64_CLEAR_BIT(vec64, idx) \
409619c5cb6SVlad Zolotarov 	__BIT_VEC64_CLEAR_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
410619c5cb6SVlad Zolotarov 			     (idx) & BIT_VEC64_ELEM_MASK)
411619c5cb6SVlad Zolotarov 
412619c5cb6SVlad Zolotarov #define BIT_VEC64_TEST_BIT(vec64, idx) \
413619c5cb6SVlad Zolotarov 	(((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT] >> \
414619c5cb6SVlad Zolotarov 	((idx) & BIT_VEC64_ELEM_MASK)) & 0x1)
4157a9b2557SVladislav Zolotarov 
4167a9b2557SVladislav Zolotarov /* Creates a bitmask of all ones in less significant bits.
4177a9b2557SVladislav Zolotarov    idx - index of the most significant bit in the created mask */
418619c5cb6SVlad Zolotarov #define BIT_VEC64_ONES_MASK(idx) \
419619c5cb6SVlad Zolotarov 		(((u64)0x1 << (((idx) & BIT_VEC64_ELEM_MASK) + 1)) - 1)
420619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_ONE_MASK	((u64)(~0))
421619c5cb6SVlad Zolotarov 
422619c5cb6SVlad Zolotarov /*******************************************************/
423619c5cb6SVlad Zolotarov 
424619c5cb6SVlad Zolotarov 
4257a9b2557SVladislav Zolotarov 
4267a9b2557SVladislav Zolotarov /* Number of u64 elements in SGE mask array */
427b3637827SDmitry Kravkov #define RX_SGE_MASK_LEN			(NUM_RX_SGE / BIT_VEC64_ELEM_SZ)
4287a9b2557SVladislav Zolotarov #define RX_SGE_MASK_LEN_MASK		(RX_SGE_MASK_LEN - 1)
4297a9b2557SVladislav Zolotarov #define NEXT_SGE_MASK_ELEM(el)		(((el) + 1) & RX_SGE_MASK_LEN_MASK)
4307a9b2557SVladislav Zolotarov 
431523224a3SDmitry Kravkov union host_hc_status_block {
432523224a3SDmitry Kravkov 	/* pointer to fp status block e1x */
433523224a3SDmitry Kravkov 	struct host_hc_status_block_e1x *e1x_sb;
434f2e0899fSDmitry Kravkov 	/* pointer to fp status block e2 */
435f2e0899fSDmitry Kravkov 	struct host_hc_status_block_e2  *e2_sb;
436523224a3SDmitry Kravkov };
4377a9b2557SVladislav Zolotarov 
438619c5cb6SVlad Zolotarov struct bnx2x_agg_info {
439619c5cb6SVlad Zolotarov 	/*
440e52fcb24SEric Dumazet 	 * First aggregation buffer is a data buffer, the following - are pages.
441e52fcb24SEric Dumazet 	 * We will preallocate the data buffer for each aggregation when
442619c5cb6SVlad Zolotarov 	 * we open the interface and will replace the BD at the consumer
443619c5cb6SVlad Zolotarov 	 * with this one when we receive the TPA_START CQE in order to
444619c5cb6SVlad Zolotarov 	 * keep the Rx BD ring consistent.
445619c5cb6SVlad Zolotarov 	 */
446619c5cb6SVlad Zolotarov 	struct sw_rx_bd		first_buf;
447619c5cb6SVlad Zolotarov 	u8			tpa_state;
448619c5cb6SVlad Zolotarov #define BNX2X_TPA_START			1
449619c5cb6SVlad Zolotarov #define BNX2X_TPA_STOP			2
450619c5cb6SVlad Zolotarov #define BNX2X_TPA_ERROR			3
451619c5cb6SVlad Zolotarov 	u8			placement_offset;
452619c5cb6SVlad Zolotarov 	u16			parsing_flags;
453619c5cb6SVlad Zolotarov 	u16			vlan_tag;
454619c5cb6SVlad Zolotarov 	u16			len_on_bd;
455e52fcb24SEric Dumazet 	u32			rxhash;
456621b4d66SDmitry Kravkov 	u16			gro_size;
457621b4d66SDmitry Kravkov 	u16			full_page;
458619c5cb6SVlad Zolotarov };
459619c5cb6SVlad Zolotarov 
460619c5cb6SVlad Zolotarov #define Q_STATS_OFFSET32(stat_name) \
461619c5cb6SVlad Zolotarov 			(offsetof(struct bnx2x_eth_q_stats, stat_name) / 4)
462619c5cb6SVlad Zolotarov 
4636383c0b3SAriel Elior struct bnx2x_fp_txdata {
4646383c0b3SAriel Elior 
4656383c0b3SAriel Elior 	struct sw_tx_bd		*tx_buf_ring;
4666383c0b3SAriel Elior 
4676383c0b3SAriel Elior 	union eth_tx_bd_types	*tx_desc_ring;
4686383c0b3SAriel Elior 	dma_addr_t		tx_desc_mapping;
4696383c0b3SAriel Elior 
4706383c0b3SAriel Elior 	u32			cid;
4716383c0b3SAriel Elior 
4726383c0b3SAriel Elior 	union db_prod		tx_db;
4736383c0b3SAriel Elior 
4746383c0b3SAriel Elior 	u16			tx_pkt_prod;
4756383c0b3SAriel Elior 	u16			tx_pkt_cons;
4766383c0b3SAriel Elior 	u16			tx_bd_prod;
4776383c0b3SAriel Elior 	u16			tx_bd_cons;
4786383c0b3SAriel Elior 
4796383c0b3SAriel Elior 	unsigned long		tx_pkt;
4806383c0b3SAriel Elior 
4816383c0b3SAriel Elior 	__le16			*tx_cons_sb;
4826383c0b3SAriel Elior 
4836383c0b3SAriel Elior 	int			txq_index;
4846383c0b3SAriel Elior };
4856383c0b3SAriel Elior 
486621b4d66SDmitry Kravkov enum bnx2x_tpa_mode_t {
487621b4d66SDmitry Kravkov 	TPA_MODE_LRO,
488621b4d66SDmitry Kravkov 	TPA_MODE_GRO
489621b4d66SDmitry Kravkov };
490621b4d66SDmitry Kravkov 
491a2fbb9eaSEliezer Tamir struct bnx2x_fastpath {
492619c5cb6SVlad Zolotarov 	struct bnx2x		*bp; /* parent */
493a2fbb9eaSEliezer Tamir 
494d6214d7aSDmitry Kravkov #define BNX2X_NAPI_WEIGHT       128
495a2fbb9eaSEliezer Tamir 	struct napi_struct	napi;
496523224a3SDmitry Kravkov 	union host_hc_status_block	status_blk;
497523224a3SDmitry Kravkov 	/* chip independed shortcuts into sb structure */
498523224a3SDmitry Kravkov 	__le16			*sb_index_values;
499523224a3SDmitry Kravkov 	__le16			*sb_running_index;
500523224a3SDmitry Kravkov 	/* chip independed shortcut into rx_prods_offset memory */
501523224a3SDmitry Kravkov 	u32			ustorm_rx_prods_offset;
502523224a3SDmitry Kravkov 
503a8c94b91SVladislav Zolotarov 	u32			rx_buf_size;
504a8c94b91SVladislav Zolotarov 
505a2fbb9eaSEliezer Tamir 	dma_addr_t		status_blk_mapping;
506a2fbb9eaSEliezer Tamir 
507621b4d66SDmitry Kravkov 	enum bnx2x_tpa_mode_t	mode;
508621b4d66SDmitry Kravkov 
5096383c0b3SAriel Elior 	u8			max_cos; /* actual number of active tx coses */
5106383c0b3SAriel Elior 	struct bnx2x_fp_txdata	txdata[BNX2X_MULTI_TX_COS];
511a2fbb9eaSEliezer Tamir 
5127a9b2557SVladislav Zolotarov 	struct sw_rx_bd		*rx_buf_ring;	/* BDs mappings ring */
5137a9b2557SVladislav Zolotarov 	struct sw_rx_page	*rx_page_ring;	/* SGE pages mappings ring */
514a2fbb9eaSEliezer Tamir 
515a2fbb9eaSEliezer Tamir 	struct eth_rx_bd	*rx_desc_ring;
516a2fbb9eaSEliezer Tamir 	dma_addr_t		rx_desc_mapping;
517a2fbb9eaSEliezer Tamir 
518a2fbb9eaSEliezer Tamir 	union eth_rx_cqe	*rx_comp_ring;
519a2fbb9eaSEliezer Tamir 	dma_addr_t		rx_comp_mapping;
520a2fbb9eaSEliezer Tamir 
5217a9b2557SVladislav Zolotarov 	/* SGE ring */
5227a9b2557SVladislav Zolotarov 	struct eth_rx_sge	*rx_sge_ring;
5237a9b2557SVladislav Zolotarov 	dma_addr_t		rx_sge_mapping;
5247a9b2557SVladislav Zolotarov 
5257a9b2557SVladislav Zolotarov 	u64			sge_mask[RX_SGE_MASK_LEN];
5267a9b2557SVladislav Zolotarov 
527619c5cb6SVlad Zolotarov 	u32			cid;
528a2fbb9eaSEliezer Tamir 
5296383c0b3SAriel Elior 	__le16			fp_hc_idx;
5306383c0b3SAriel Elior 
53134f80b04SEilon Greenstein 	u8			index;		/* number in fp array */
532f233cafeSDmitry Kravkov 	u8			rx_queue;	/* index for skb_record */
53334f80b04SEilon Greenstein 	u8			cl_id;		/* eth client id */
534523224a3SDmitry Kravkov 	u8			cl_qzone_id;
535523224a3SDmitry Kravkov 	u8			fw_sb_id;	/* status block number in FW */
536523224a3SDmitry Kravkov 	u8			igu_sb_id;	/* status block number in HW */
537a2fbb9eaSEliezer Tamir 
538a2fbb9eaSEliezer Tamir 	u16			rx_bd_prod;
539a2fbb9eaSEliezer Tamir 	u16			rx_bd_cons;
540a2fbb9eaSEliezer Tamir 	u16			rx_comp_prod;
541a2fbb9eaSEliezer Tamir 	u16			rx_comp_cons;
5427a9b2557SVladislav Zolotarov 	u16			rx_sge_prod;
5437a9b2557SVladislav Zolotarov 	/* The last maximal completed SGE */
5447a9b2557SVladislav Zolotarov 	u16			last_max_sge;
5454781bfadSEilon Greenstein 	__le16			*rx_cons_sb;
5466383c0b3SAriel Elior 	unsigned long		rx_pkt,
54766e855f3SYitchak Gertner 				rx_calls;
548ab6ad5a4SEilon Greenstein 
5497a9b2557SVladislav Zolotarov 	/* TPA related */
550619c5cb6SVlad Zolotarov 	struct bnx2x_agg_info	tpa_info[ETH_MAX_AGGREGATION_QUEUES_E1H_E2];
5517a9b2557SVladislav Zolotarov 	u8			disable_tpa;
5527a9b2557SVladislav Zolotarov #ifdef BNX2X_STOP_ON_ERROR
5537a9b2557SVladislav Zolotarov 	u64			tpa_queue_used;
5547a9b2557SVladislav Zolotarov #endif
555a2fbb9eaSEliezer Tamir 
556619c5cb6SVlad Zolotarov 	struct tstorm_per_queue_stats old_tclient;
557619c5cb6SVlad Zolotarov 	struct ustorm_per_queue_stats old_uclient;
558619c5cb6SVlad Zolotarov 	struct xstorm_per_queue_stats old_xclient;
559de832a55SEilon Greenstein 	struct bnx2x_eth_q_stats eth_q_stats;
5601355b704SMintz Yuval 	struct bnx2x_eth_q_stats_old eth_q_stats_old;
561de832a55SEilon Greenstein 
562ca00392cSEilon Greenstein 	/* The size is calculated using the following:
563ca00392cSEilon Greenstein 	     sizeof name field from netdev structure +
564ca00392cSEilon Greenstein 	     4 ('-Xx-' string) +
565ca00392cSEilon Greenstein 	     4 (for the digits and to make it DWORD aligned) */
566ca00392cSEilon Greenstein #define FP_NAME_SIZE		(sizeof(((struct net_device *)0)->name) + 8)
567ca00392cSEilon Greenstein 	char			name[FP_NAME_SIZE];
568619c5cb6SVlad Zolotarov 
569619c5cb6SVlad Zolotarov 	/* MACs object */
570619c5cb6SVlad Zolotarov 	struct bnx2x_vlan_mac_obj mac_obj;
571619c5cb6SVlad Zolotarov 
572619c5cb6SVlad Zolotarov 	/* Queue State object */
573619c5cb6SVlad Zolotarov 	struct bnx2x_queue_sp_obj q_obj;
574619c5cb6SVlad Zolotarov 
575a2fbb9eaSEliezer Tamir };
576a2fbb9eaSEliezer Tamir 
577a2fbb9eaSEliezer Tamir #define bnx2x_fp(bp, nr, var)		(bp->fp[nr].var)
578a8c94b91SVladislav Zolotarov 
579a8c94b91SVladislav Zolotarov /* Use 2500 as a mini-jumbo MTU for FCoE */
580a8c94b91SVladislav Zolotarov #define BNX2X_FCOE_MINI_JUMBO_MTU	2500
581a8c94b91SVladislav Zolotarov 
582619c5cb6SVlad Zolotarov /* FCoE L2 `fastpath' entry is right after the eth entries */
583ec6ba945SVladislav Zolotarov #define FCOE_IDX			BNX2X_NUM_ETH_QUEUES(bp)
584ec6ba945SVladislav Zolotarov #define bnx2x_fcoe_fp(bp)		(&bp->fp[FCOE_IDX])
585ec6ba945SVladislav Zolotarov #define bnx2x_fcoe(bp, var)		(bnx2x_fcoe_fp(bp)->var)
5866383c0b3SAriel Elior #define bnx2x_fcoe_tx(bp, var)		(bnx2x_fcoe_fp(bp)-> \
5876383c0b3SAriel Elior 						txdata[FIRST_TX_COS_INDEX].var)
588619c5cb6SVlad Zolotarov 
589619c5cb6SVlad Zolotarov 
5906383c0b3SAriel Elior #define IS_ETH_FP(fp)			(fp->index < \
5916383c0b3SAriel Elior 					 BNX2X_NUM_ETH_QUEUES(fp->bp))
592619c5cb6SVlad Zolotarov #ifdef BCM_CNIC
593ec6ba945SVladislav Zolotarov #define IS_FCOE_FP(fp)			(fp->index == FCOE_IDX)
594ec6ba945SVladislav Zolotarov #define IS_FCOE_IDX(idx)		((idx) == FCOE_IDX)
595ec6ba945SVladislav Zolotarov #else
596ec6ba945SVladislav Zolotarov #define IS_FCOE_FP(fp)		false
597ec6ba945SVladislav Zolotarov #define IS_FCOE_IDX(idx)	false
598ec6ba945SVladislav Zolotarov #endif
5997a9b2557SVladislav Zolotarov 
6007a9b2557SVladislav Zolotarov 
6017a9b2557SVladislav Zolotarov /* MC hsi */
6027a9b2557SVladislav Zolotarov #define MAX_FETCH_BD		13	/* HW max BDs per packet */
6037a9b2557SVladislav Zolotarov #define RX_COPY_THRESH		92
6047a9b2557SVladislav Zolotarov 
6057a9b2557SVladislav Zolotarov #define NUM_TX_RINGS		16
606ca00392cSEilon Greenstein #define TX_DESC_CNT		(BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
6078decf868SDavid S. Miller #define NEXT_PAGE_TX_DESC_CNT	1
6088decf868SDavid S. Miller #define MAX_TX_DESC_CNT		(TX_DESC_CNT - NEXT_PAGE_TX_DESC_CNT)
6097a9b2557SVladislav Zolotarov #define NUM_TX_BD		(TX_DESC_CNT * NUM_TX_RINGS)
6107a9b2557SVladislav Zolotarov #define MAX_TX_BD		(NUM_TX_BD - 1)
6117a9b2557SVladislav Zolotarov #define MAX_TX_AVAIL		(MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
6127a9b2557SVladislav Zolotarov #define NEXT_TX_IDX(x)		((((x) & MAX_TX_DESC_CNT) == \
6138decf868SDavid S. Miller 				  (MAX_TX_DESC_CNT - 1)) ? \
6148decf868SDavid S. Miller 					(x) + 1 + NEXT_PAGE_TX_DESC_CNT : \
6158decf868SDavid S. Miller 					(x) + 1)
6167a9b2557SVladislav Zolotarov #define TX_BD(x)		((x) & MAX_TX_BD)
6177a9b2557SVladislav Zolotarov #define TX_BD_POFF(x)		((x) & MAX_TX_DESC_CNT)
6187a9b2557SVladislav Zolotarov 
6197a9b2557SVladislav Zolotarov /* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
6207a9b2557SVladislav Zolotarov #define NUM_RX_RINGS		8
6217a9b2557SVladislav Zolotarov #define RX_DESC_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
6228decf868SDavid S. Miller #define NEXT_PAGE_RX_DESC_CNT	2
6238decf868SDavid S. Miller #define MAX_RX_DESC_CNT		(RX_DESC_CNT - NEXT_PAGE_RX_DESC_CNT)
6247a9b2557SVladislav Zolotarov #define RX_DESC_MASK		(RX_DESC_CNT - 1)
6257a9b2557SVladislav Zolotarov #define NUM_RX_BD		(RX_DESC_CNT * NUM_RX_RINGS)
6267a9b2557SVladislav Zolotarov #define MAX_RX_BD		(NUM_RX_BD - 1)
6277a9b2557SVladislav Zolotarov #define MAX_RX_AVAIL		(MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
6288decf868SDavid S. Miller 
6298decf868SDavid S. Miller /* dropless fc calculations for BDs
6308decf868SDavid S. Miller  *
6318decf868SDavid S. Miller  * Number of BDs should as number of buffers in BRB:
6328decf868SDavid S. Miller  * Low threshold takes into account NEXT_PAGE_RX_DESC_CNT
6338decf868SDavid S. Miller  * "next" elements on each page
6348decf868SDavid S. Miller  */
6358decf868SDavid S. Miller #define NUM_BD_REQ		BRB_SIZE(bp)
6368decf868SDavid S. Miller #define NUM_BD_PG_REQ		((NUM_BD_REQ + MAX_RX_DESC_CNT - 1) / \
6378decf868SDavid S. Miller 					      MAX_RX_DESC_CNT)
6388decf868SDavid S. Miller #define BD_TH_LO(bp)		(NUM_BD_REQ + \
6398decf868SDavid S. Miller 				 NUM_BD_PG_REQ * NEXT_PAGE_RX_DESC_CNT + \
6408decf868SDavid S. Miller 				 FW_DROP_LEVEL(bp))
6418decf868SDavid S. Miller #define BD_TH_HI(bp)		(BD_TH_LO(bp) + DROPLESS_FC_HEADROOM)
6428decf868SDavid S. Miller 
6438decf868SDavid S. Miller #define MIN_RX_AVAIL		((bp)->dropless_fc ? BD_TH_HI(bp) + 128 : 128)
644619c5cb6SVlad Zolotarov 
645619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_TPA_HW	(CHIP_IS_E1(bp) ? \
646619c5cb6SVlad Zolotarov 					ETH_MIN_RX_CQES_WITH_TPA_E1 : \
647619c5cb6SVlad Zolotarov 					ETH_MIN_RX_CQES_WITH_TPA_E1H_E2)
648619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_NONTPA_HW   ETH_MIN_RX_CQES_WITHOUT_TPA
649619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_TPA		(max_t(u32, MIN_RX_SIZE_TPA_HW, MIN_RX_AVAIL))
650619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_NONTPA	(max_t(u32, MIN_RX_SIZE_NONTPA_HW,\
651619c5cb6SVlad Zolotarov 								MIN_RX_AVAIL))
652619c5cb6SVlad Zolotarov 
6537a9b2557SVladislav Zolotarov #define NEXT_RX_IDX(x)		((((x) & RX_DESC_MASK) == \
6548decf868SDavid S. Miller 				  (MAX_RX_DESC_CNT - 1)) ? \
6558decf868SDavid S. Miller 					(x) + 1 + NEXT_PAGE_RX_DESC_CNT : \
6568decf868SDavid S. Miller 					(x) + 1)
6577a9b2557SVladislav Zolotarov #define RX_BD(x)		((x) & MAX_RX_BD)
6587a9b2557SVladislav Zolotarov 
659619c5cb6SVlad Zolotarov /*
660619c5cb6SVlad Zolotarov  * As long as CQE is X times bigger than BD entry we have to allocate X times
661619c5cb6SVlad Zolotarov  * more pages for CQ ring in order to keep it balanced with BD ring
662619c5cb6SVlad Zolotarov  */
663619c5cb6SVlad Zolotarov #define CQE_BD_REL	(sizeof(union eth_rx_cqe) / sizeof(struct eth_rx_bd))
664619c5cb6SVlad Zolotarov #define NUM_RCQ_RINGS		(NUM_RX_RINGS * CQE_BD_REL)
6657a9b2557SVladislav Zolotarov #define RCQ_DESC_CNT		(BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
6668decf868SDavid S. Miller #define NEXT_PAGE_RCQ_DESC_CNT	1
6678decf868SDavid S. Miller #define MAX_RCQ_DESC_CNT	(RCQ_DESC_CNT - NEXT_PAGE_RCQ_DESC_CNT)
6687a9b2557SVladislav Zolotarov #define NUM_RCQ_BD		(RCQ_DESC_CNT * NUM_RCQ_RINGS)
6697a9b2557SVladislav Zolotarov #define MAX_RCQ_BD		(NUM_RCQ_BD - 1)
6707a9b2557SVladislav Zolotarov #define MAX_RCQ_AVAIL		(MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
6717a9b2557SVladislav Zolotarov #define NEXT_RCQ_IDX(x)		((((x) & MAX_RCQ_DESC_CNT) == \
6728decf868SDavid S. Miller 				  (MAX_RCQ_DESC_CNT - 1)) ? \
6738decf868SDavid S. Miller 					(x) + 1 + NEXT_PAGE_RCQ_DESC_CNT : \
6748decf868SDavid S. Miller 					(x) + 1)
6757a9b2557SVladislav Zolotarov #define RCQ_BD(x)		((x) & MAX_RCQ_BD)
6767a9b2557SVladislav Zolotarov 
6778decf868SDavid S. Miller /* dropless fc calculations for RCQs
6788decf868SDavid S. Miller  *
6798decf868SDavid S. Miller  * Number of RCQs should be as number of buffers in BRB:
6808decf868SDavid S. Miller  * Low threshold takes into account NEXT_PAGE_RCQ_DESC_CNT
6818decf868SDavid S. Miller  * "next" elements on each page
6828decf868SDavid S. Miller  */
6838decf868SDavid S. Miller #define NUM_RCQ_REQ		BRB_SIZE(bp)
6848decf868SDavid S. Miller #define NUM_RCQ_PG_REQ		((NUM_BD_REQ + MAX_RCQ_DESC_CNT - 1) / \
6858decf868SDavid S. Miller 					      MAX_RCQ_DESC_CNT)
6868decf868SDavid S. Miller #define RCQ_TH_LO(bp)		(NUM_RCQ_REQ + \
6878decf868SDavid S. Miller 				 NUM_RCQ_PG_REQ * NEXT_PAGE_RCQ_DESC_CNT + \
6888decf868SDavid S. Miller 				 FW_DROP_LEVEL(bp))
6898decf868SDavid S. Miller #define RCQ_TH_HI(bp)		(RCQ_TH_LO(bp) + DROPLESS_FC_HEADROOM)
6908decf868SDavid S. Miller 
6917a9b2557SVladislav Zolotarov 
69233471629SEilon Greenstein /* This is needed for determining of last_max */
69334f80b04SEilon Greenstein #define SUB_S16(a, b)		(s16)((s16)(a) - (s16)(b))
694619c5cb6SVlad Zolotarov #define SUB_S32(a, b)		(s32)((s32)(a) - (s32)(b))
69534f80b04SEilon Greenstein 
6967a9b2557SVladislav Zolotarov 
697619c5cb6SVlad Zolotarov #define BNX2X_SWCID_SHIFT	17
698619c5cb6SVlad Zolotarov #define BNX2X_SWCID_MASK	((0x1 << BNX2X_SWCID_SHIFT) - 1)
6997a9b2557SVladislav Zolotarov 
7007a9b2557SVladislav Zolotarov /* used on a CID received from the HW */
701619c5cb6SVlad Zolotarov #define SW_CID(x)			(le32_to_cpu(x) & BNX2X_SWCID_MASK)
7027a9b2557SVladislav Zolotarov #define CQE_CMD(x)			(le32_to_cpu(x) >> \
7037a9b2557SVladislav Zolotarov 					COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
7047a9b2557SVladislav Zolotarov 
705bb2a0f7aSYitchak Gertner #define BD_UNMAP_ADDR(bd)		HILO_U64(le32_to_cpu((bd)->addr_hi), \
706bb2a0f7aSYitchak Gertner 						 le32_to_cpu((bd)->addr_lo))
707bb2a0f7aSYitchak Gertner #define BD_UNMAP_LEN(bd)		(le16_to_cpu((bd)->nbytes))
708bb2a0f7aSYitchak Gertner 
709523224a3SDmitry Kravkov #define BNX2X_DB_MIN_SHIFT		3	/* 8 bytes */
710523224a3SDmitry Kravkov #define BNX2X_DB_SHIFT			7	/* 128 bytes*/
711619c5cb6SVlad Zolotarov #if (BNX2X_DB_SHIFT < BNX2X_DB_MIN_SHIFT)
712619c5cb6SVlad Zolotarov #error "Min DB doorbell stride is 8"
713619c5cb6SVlad Zolotarov #endif
7147a9b2557SVladislav Zolotarov #define DPM_TRIGER_TYPE			0x40
7157a9b2557SVladislav Zolotarov #define DOORBELL(bp, cid, val) \
7167a9b2557SVladislav Zolotarov 	do { \
717523224a3SDmitry Kravkov 		writel((u32)(val), bp->doorbells + (bp->db_size * (cid)) + \
7187a9b2557SVladislav Zolotarov 		       DPM_TRIGER_TYPE); \
7197a9b2557SVladislav Zolotarov 	} while (0)
7207a9b2557SVladislav Zolotarov 
7217a9b2557SVladislav Zolotarov 
7227a9b2557SVladislav Zolotarov /* TX CSUM helpers */
7237a9b2557SVladislav Zolotarov #define SKB_CS_OFF(skb)		(offsetof(struct tcphdr, check) - \
7247a9b2557SVladislav Zolotarov 				 skb->csum_offset)
7257a9b2557SVladislav Zolotarov #define SKB_CS(skb)		(*(u16 *)(skb_transport_header(skb) + \
7267a9b2557SVladislav Zolotarov 					  skb->csum_offset))
7277a9b2557SVladislav Zolotarov 
7287a9b2557SVladislav Zolotarov #define pbd_tcp_flags(skb)	(ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)
7297a9b2557SVladislav Zolotarov 
7307a9b2557SVladislav Zolotarov #define XMIT_PLAIN			0
7317a9b2557SVladislav Zolotarov #define XMIT_CSUM_V4			0x1
7327a9b2557SVladislav Zolotarov #define XMIT_CSUM_V6			0x2
7337a9b2557SVladislav Zolotarov #define XMIT_CSUM_TCP			0x4
7347a9b2557SVladislav Zolotarov #define XMIT_GSO_V4			0x8
7357a9b2557SVladislav Zolotarov #define XMIT_GSO_V6			0x10
7367a9b2557SVladislav Zolotarov 
7377a9b2557SVladislav Zolotarov #define XMIT_CSUM			(XMIT_CSUM_V4 | XMIT_CSUM_V6)
7387a9b2557SVladislav Zolotarov #define XMIT_GSO			(XMIT_GSO_V4 | XMIT_GSO_V6)
7397a9b2557SVladislav Zolotarov 
7407a9b2557SVladislav Zolotarov 
74134f80b04SEilon Greenstein /* stuff added to make the code fit 80Col */
74234f80b04SEilon Greenstein #define CQE_TYPE(cqe_fp_flags)	 ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
743619c5cb6SVlad Zolotarov #define CQE_TYPE_START(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_START_AGG)
744619c5cb6SVlad Zolotarov #define CQE_TYPE_STOP(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_STOP_AGG)
745619c5cb6SVlad Zolotarov #define CQE_TYPE_SLOW(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_RAMROD)
746619c5cb6SVlad Zolotarov #define CQE_TYPE_FAST(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_FASTPATH)
7477a9b2557SVladislav Zolotarov 
7481adcd8beSEilon Greenstein #define ETH_RX_ERROR_FALGS		ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
7491adcd8beSEilon Greenstein 
750052a38e0SEilon Greenstein #define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
751052a38e0SEilon Greenstein 				(((le16_to_cpu(flags) & \
752052a38e0SEilon Greenstein 				   PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
753052a38e0SEilon Greenstein 				  PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
754052a38e0SEilon Greenstein 				 == PRS_FLAG_OVERETH_IPV4)
7557a9b2557SVladislav Zolotarov #define BNX2X_RX_SUM_FIX(cqe) \
756052a38e0SEilon Greenstein 	BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
7577a9b2557SVladislav Zolotarov 
758619c5cb6SVlad Zolotarov 
759619c5cb6SVlad Zolotarov #define FP_USB_FUNC_OFF	\
760619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_status_block_u, func)
761619c5cb6SVlad Zolotarov #define FP_CSB_FUNC_OFF	\
762619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_status_block_c, func)
763619c5cb6SVlad Zolotarov 
7648decf868SDavid S. Miller #define HC_INDEX_ETH_RX_CQ_CONS		1
765619c5cb6SVlad Zolotarov 
7668decf868SDavid S. Miller #define HC_INDEX_OOO_TX_CQ_CONS		4
7678decf868SDavid S. Miller 
7688decf868SDavid S. Miller #define HC_INDEX_ETH_TX_CQ_CONS_COS0	5
7698decf868SDavid S. Miller 
7708decf868SDavid S. Miller #define HC_INDEX_ETH_TX_CQ_CONS_COS1	6
7718decf868SDavid S. Miller 
7728decf868SDavid S. Miller #define HC_INDEX_ETH_TX_CQ_CONS_COS2	7
773619c5cb6SVlad Zolotarov 
7746383c0b3SAriel Elior #define HC_INDEX_ETH_FIRST_TX_CQ_CONS	HC_INDEX_ETH_TX_CQ_CONS_COS0
7756383c0b3SAriel Elior 
77634f80b04SEilon Greenstein #define BNX2X_RX_SB_INDEX \
777619c5cb6SVlad Zolotarov 	(&fp->sb_index_values[HC_INDEX_ETH_RX_CQ_CONS])
77834f80b04SEilon Greenstein 
7796383c0b3SAriel Elior #define BNX2X_TX_SB_INDEX_BASE BNX2X_TX_SB_INDEX_COS0
7806383c0b3SAriel Elior 
7816383c0b3SAriel Elior #define BNX2X_TX_SB_INDEX_COS0 \
7826383c0b3SAriel Elior 	(&fp->sb_index_values[HC_INDEX_ETH_TX_CQ_CONS_COS0])
7837a9b2557SVladislav Zolotarov 
7847a9b2557SVladislav Zolotarov /* end of fast path */
7857a9b2557SVladislav Zolotarov 
78634f80b04SEilon Greenstein /* common */
78734f80b04SEilon Greenstein 
78834f80b04SEilon Greenstein struct bnx2x_common {
78934f80b04SEilon Greenstein 
79034f80b04SEilon Greenstein 	u32			chip_id;
79134f80b04SEilon Greenstein /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
79234f80b04SEilon Greenstein #define CHIP_ID(bp)			(bp->common.chip_id & 0xfffffff0)
79334f80b04SEilon Greenstein 
79434f80b04SEilon Greenstein #define CHIP_NUM(bp)			(bp->common.chip_id >> 16)
79534f80b04SEilon Greenstein #define CHIP_NUM_57710			0x164e
79634f80b04SEilon Greenstein #define CHIP_NUM_57711			0x164f
79734f80b04SEilon Greenstein #define CHIP_NUM_57711E			0x1650
798f2e0899fSDmitry Kravkov #define CHIP_NUM_57712			0x1662
799619c5cb6SVlad Zolotarov #define CHIP_NUM_57712_MF		0x1663
800619c5cb6SVlad Zolotarov #define CHIP_NUM_57713			0x1651
801619c5cb6SVlad Zolotarov #define CHIP_NUM_57713E			0x1652
802619c5cb6SVlad Zolotarov #define CHIP_NUM_57800			0x168a
803619c5cb6SVlad Zolotarov #define CHIP_NUM_57800_MF		0x16a5
804619c5cb6SVlad Zolotarov #define CHIP_NUM_57810			0x168e
805619c5cb6SVlad Zolotarov #define CHIP_NUM_57810_MF		0x16ae
8067e8e02dfSBarak Witkowski #define CHIP_NUM_57811			0x163d
8077e8e02dfSBarak Witkowski #define CHIP_NUM_57811_MF		0x163e
808619c5cb6SVlad Zolotarov #define CHIP_NUM_57840			0x168d
809619c5cb6SVlad Zolotarov #define CHIP_NUM_57840_MF		0x16ab
81034f80b04SEilon Greenstein #define CHIP_IS_E1(bp)			(CHIP_NUM(bp) == CHIP_NUM_57710)
81134f80b04SEilon Greenstein #define CHIP_IS_57711(bp)		(CHIP_NUM(bp) == CHIP_NUM_57711)
81234f80b04SEilon Greenstein #define CHIP_IS_57711E(bp)		(CHIP_NUM(bp) == CHIP_NUM_57711E)
813f2e0899fSDmitry Kravkov #define CHIP_IS_57712(bp)		(CHIP_NUM(bp) == CHIP_NUM_57712)
814619c5cb6SVlad Zolotarov #define CHIP_IS_57712_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57712_MF)
815619c5cb6SVlad Zolotarov #define CHIP_IS_57800(bp)		(CHIP_NUM(bp) == CHIP_NUM_57800)
816619c5cb6SVlad Zolotarov #define CHIP_IS_57800_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57800_MF)
817619c5cb6SVlad Zolotarov #define CHIP_IS_57810(bp)		(CHIP_NUM(bp) == CHIP_NUM_57810)
818619c5cb6SVlad Zolotarov #define CHIP_IS_57810_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57810_MF)
8197e8e02dfSBarak Witkowski #define CHIP_IS_57811(bp)		(CHIP_NUM(bp) == CHIP_NUM_57811)
8207e8e02dfSBarak Witkowski #define CHIP_IS_57811_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57811_MF)
821619c5cb6SVlad Zolotarov #define CHIP_IS_57840(bp)		(CHIP_NUM(bp) == CHIP_NUM_57840)
822619c5cb6SVlad Zolotarov #define CHIP_IS_57840_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57840_MF)
82334f80b04SEilon Greenstein #define CHIP_IS_E1H(bp)			(CHIP_IS_57711(bp) || \
82434f80b04SEilon Greenstein 					 CHIP_IS_57711E(bp))
825f2e0899fSDmitry Kravkov #define CHIP_IS_E2(bp)			(CHIP_IS_57712(bp) || \
826619c5cb6SVlad Zolotarov 					 CHIP_IS_57712_MF(bp))
827619c5cb6SVlad Zolotarov #define CHIP_IS_E3(bp)			(CHIP_IS_57800(bp) || \
828619c5cb6SVlad Zolotarov 					 CHIP_IS_57800_MF(bp) || \
829619c5cb6SVlad Zolotarov 					 CHIP_IS_57810(bp) || \
830619c5cb6SVlad Zolotarov 					 CHIP_IS_57810_MF(bp) || \
8317e8e02dfSBarak Witkowski 					 CHIP_IS_57811(bp) || \
8327e8e02dfSBarak Witkowski 					 CHIP_IS_57811_MF(bp) || \
833619c5cb6SVlad Zolotarov 					 CHIP_IS_57840(bp) || \
834619c5cb6SVlad Zolotarov 					 CHIP_IS_57840_MF(bp))
835f2e0899fSDmitry Kravkov #define CHIP_IS_E1x(bp)			(CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp)))
836619c5cb6SVlad Zolotarov #define USES_WARPCORE(bp)		(CHIP_IS_E3(bp))
837619c5cb6SVlad Zolotarov #define IS_E1H_OFFSET			(!CHIP_IS_E1(bp))
83834f80b04SEilon Greenstein 
839619c5cb6SVlad Zolotarov #define CHIP_REV_SHIFT			12
840619c5cb6SVlad Zolotarov #define CHIP_REV_MASK			(0xF << CHIP_REV_SHIFT)
841619c5cb6SVlad Zolotarov #define CHIP_REV_VAL(bp)		(bp->common.chip_id & CHIP_REV_MASK)
842619c5cb6SVlad Zolotarov #define CHIP_REV_Ax			(0x0 << CHIP_REV_SHIFT)
843619c5cb6SVlad Zolotarov #define CHIP_REV_Bx			(0x1 << CHIP_REV_SHIFT)
84434f80b04SEilon Greenstein /* assume maximum 5 revisions */
845619c5cb6SVlad Zolotarov #define CHIP_REV_IS_SLOW(bp)		(CHIP_REV_VAL(bp) > 0x00005000)
84634f80b04SEilon Greenstein /* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
84734f80b04SEilon Greenstein #define CHIP_REV_IS_EMUL(bp)		((CHIP_REV_IS_SLOW(bp)) && \
848619c5cb6SVlad Zolotarov 					 !(CHIP_REV_VAL(bp) & 0x00001000))
84934f80b04SEilon Greenstein /* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
85034f80b04SEilon Greenstein #define CHIP_REV_IS_FPGA(bp)		((CHIP_REV_IS_SLOW(bp)) && \
851619c5cb6SVlad Zolotarov 					 (CHIP_REV_VAL(bp) & 0x00001000))
85234f80b04SEilon Greenstein 
85334f80b04SEilon Greenstein #define CHIP_TIME(bp)			((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
85434f80b04SEilon Greenstein 					((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
85534f80b04SEilon Greenstein 
85634f80b04SEilon Greenstein #define CHIP_METAL(bp)			(bp->common.chip_id & 0x00000ff0)
85734f80b04SEilon Greenstein #define CHIP_BOND_ID(bp)		(bp->common.chip_id & 0x0000000f)
858619c5cb6SVlad Zolotarov #define CHIP_REV_SIM(bp)		(((CHIP_REV_MASK - CHIP_REV_VAL(bp)) >>\
859619c5cb6SVlad Zolotarov 					   (CHIP_REV_SHIFT + 1)) \
860619c5cb6SVlad Zolotarov 						<< CHIP_REV_SHIFT)
861619c5cb6SVlad Zolotarov #define CHIP_REV(bp)			(CHIP_REV_IS_SLOW(bp) ? \
862619c5cb6SVlad Zolotarov 						CHIP_REV_SIM(bp) :\
863619c5cb6SVlad Zolotarov 						CHIP_REV_VAL(bp))
864619c5cb6SVlad Zolotarov #define CHIP_IS_E3B0(bp)		(CHIP_IS_E3(bp) && \
865619c5cb6SVlad Zolotarov 					 (CHIP_REV(bp) == CHIP_REV_Bx))
866619c5cb6SVlad Zolotarov #define CHIP_IS_E3A0(bp)		(CHIP_IS_E3(bp) && \
867619c5cb6SVlad Zolotarov 					 (CHIP_REV(bp) == CHIP_REV_Ax))
86834f80b04SEilon Greenstein 
86934f80b04SEilon Greenstein 	int			flash_size;
870754a2f52SDmitry Kravkov #define BNX2X_NVRAM_1MB_SIZE			0x20000	/* 1M bit in bytes */
871754a2f52SDmitry Kravkov #define BNX2X_NVRAM_TIMEOUT_COUNT		30000
872754a2f52SDmitry Kravkov #define BNX2X_NVRAM_PAGE_SIZE			256
87334f80b04SEilon Greenstein 
87434f80b04SEilon Greenstein 	u32			shmem_base;
8752691d51dSEilon Greenstein 	u32			shmem2_base;
876523224a3SDmitry Kravkov 	u32			mf_cfg_base;
877f2e0899fSDmitry Kravkov 	u32			mf2_cfg_base;
87834f80b04SEilon Greenstein 
87934f80b04SEilon Greenstein 	u32			hw_config;
88034f80b04SEilon Greenstein 
88134f80b04SEilon Greenstein 	u32			bc_ver;
882523224a3SDmitry Kravkov 
883523224a3SDmitry Kravkov 	u8			int_block;
884523224a3SDmitry Kravkov #define INT_BLOCK_HC			0
885f2e0899fSDmitry Kravkov #define INT_BLOCK_IGU			1
886f2e0899fSDmitry Kravkov #define INT_BLOCK_MODE_NORMAL		0
887f2e0899fSDmitry Kravkov #define INT_BLOCK_MODE_BW_COMP		2
888f2e0899fSDmitry Kravkov #define CHIP_INT_MODE_IS_NBC(bp)		\
889619c5cb6SVlad Zolotarov 			(!CHIP_IS_E1x(bp) &&	\
890f2e0899fSDmitry Kravkov 			!((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP))
891f2e0899fSDmitry Kravkov #define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp))
892f2e0899fSDmitry Kravkov 
893523224a3SDmitry Kravkov 	u8			chip_port_mode;
894f2e0899fSDmitry Kravkov #define CHIP_4_PORT_MODE			0x0
895f2e0899fSDmitry Kravkov #define CHIP_2_PORT_MODE			0x1
896523224a3SDmitry Kravkov #define CHIP_PORT_MODE_NONE			0x2
897f2e0899fSDmitry Kravkov #define CHIP_MODE(bp)			(bp->common.chip_port_mode)
898f2e0899fSDmitry Kravkov #define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE)
8991d187b34SBarak Witkowski 
9001d187b34SBarak Witkowski 	u32			boot_mode;
90134f80b04SEilon Greenstein };
90234f80b04SEilon Greenstein 
903f2e0899fSDmitry Kravkov /* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */
904f2e0899fSDmitry Kravkov #define BNX2X_IGU_STAS_MSG_VF_CNT 64
905f2e0899fSDmitry Kravkov #define BNX2X_IGU_STAS_MSG_PF_CNT 4
90634f80b04SEilon Greenstein 
90734f80b04SEilon Greenstein /* end of common */
90834f80b04SEilon Greenstein 
90934f80b04SEilon Greenstein /* port */
91034f80b04SEilon Greenstein 
91134f80b04SEilon Greenstein struct bnx2x_port {
91234f80b04SEilon Greenstein 	u32			pmf;
91334f80b04SEilon Greenstein 
914a22f0788SYaniv Rosner 	u32			link_config[LINK_CONFIG_SIZE];
91534f80b04SEilon Greenstein 
916a22f0788SYaniv Rosner 	u32			supported[LINK_CONFIG_SIZE];
91734f80b04SEilon Greenstein /* link settings - missing defines */
91834f80b04SEilon Greenstein #define SUPPORTED_2500baseX_Full	(1 << 15)
91934f80b04SEilon Greenstein 
920a22f0788SYaniv Rosner 	u32			advertising[LINK_CONFIG_SIZE];
92134f80b04SEilon Greenstein /* link settings - missing defines */
92234f80b04SEilon Greenstein #define ADVERTISED_2500baseX_Full	(1 << 15)
92334f80b04SEilon Greenstein 
92434f80b04SEilon Greenstein 	u32			phy_addr;
92534f80b04SEilon Greenstein 
92634f80b04SEilon Greenstein 	/* used to synchronize phy accesses */
92734f80b04SEilon Greenstein 	struct mutex		phy_mutex;
92846c6a674SEilon Greenstein 	int			need_hw_lock;
92934f80b04SEilon Greenstein 
93034f80b04SEilon Greenstein 	u32			port_stx;
93134f80b04SEilon Greenstein 
93234f80b04SEilon Greenstein 	struct nig_stats	old_nig_stats;
93334f80b04SEilon Greenstein };
93434f80b04SEilon Greenstein 
93534f80b04SEilon Greenstein /* end of port */
93634f80b04SEilon Greenstein 
937619c5cb6SVlad Zolotarov #define STATS_OFFSET32(stat_name) \
938619c5cb6SVlad Zolotarov 			(offsetof(struct bnx2x_eth_stats, stat_name) / 4)
939bb2a0f7aSYitchak Gertner 
940619c5cb6SVlad Zolotarov /* slow path */
941619c5cb6SVlad Zolotarov 
942619c5cb6SVlad Zolotarov /* slow path work-queue */
943619c5cb6SVlad Zolotarov extern struct workqueue_struct *bnx2x_wq;
944619c5cb6SVlad Zolotarov 
945619c5cb6SVlad Zolotarov #define BNX2X_MAX_NUM_OF_VFS	64
946523224a3SDmitry Kravkov #define BNX2X_VF_ID_INVALID	0xFF
94734f80b04SEilon Greenstein 
948523224a3SDmitry Kravkov /*
949523224a3SDmitry Kravkov  * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is
950523224a3SDmitry Kravkov  * control by the number of fast-path status blocks supported by the
951523224a3SDmitry Kravkov  * device (HW/FW). Each fast-path status block (FP-SB) aka non-default
952523224a3SDmitry Kravkov  * status block represents an independent interrupts context that can
953523224a3SDmitry Kravkov  * serve a regular L2 networking queue. However special L2 queues such
954523224a3SDmitry Kravkov  * as the FCoE queue do not require a FP-SB and other components like
955523224a3SDmitry Kravkov  * the CNIC may consume FP-SB reducing the number of possible L2 queues
956523224a3SDmitry Kravkov  *
957523224a3SDmitry Kravkov  * If the maximum number of FP-SB available is X then:
958523224a3SDmitry Kravkov  * a. If CNIC is supported it consumes 1 FP-SB thus the max number of
959523224a3SDmitry Kravkov  *    regular L2 queues is Y=X-1
960523224a3SDmitry Kravkov  * b. in MF mode the actual number of L2 queues is Y= (X-1/MF_factor)
961523224a3SDmitry Kravkov  * c. If the FCoE L2 queue is supported the actual number of L2 queues
962523224a3SDmitry Kravkov  *    is Y+1
963523224a3SDmitry Kravkov  * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for
964523224a3SDmitry Kravkov  *    slow-path interrupts) or Y+2 if CNIC is supported (one additional
965523224a3SDmitry Kravkov  *    FP interrupt context for the CNIC).
966523224a3SDmitry Kravkov  * e. The number of HW context (CID count) is always X or X+1 if FCoE
967523224a3SDmitry Kravkov  *    L2 queue is supported. the cid for the FCoE L2 queue is always X.
968523224a3SDmitry Kravkov  */
969523224a3SDmitry Kravkov 
970619c5cb6SVlad Zolotarov /* fast-path interrupt contexts E1x */
971619c5cb6SVlad Zolotarov #define FP_SB_MAX_E1x		16
972619c5cb6SVlad Zolotarov /* fast-path interrupt contexts E2 */
973619c5cb6SVlad Zolotarov #define FP_SB_MAX_E2		HC_SB_MAX_SB_E2
974523224a3SDmitry Kravkov 
97534f80b04SEilon Greenstein union cdu_context {
97634f80b04SEilon Greenstein 	struct eth_context eth;
97734f80b04SEilon Greenstein 	char pad[1024];
97834f80b04SEilon Greenstein };
97934f80b04SEilon Greenstein 
980523224a3SDmitry Kravkov /* CDU host DB constants */
981523224a3SDmitry Kravkov #define CDU_ILT_PAGE_SZ_HW	3
9826383c0b3SAriel Elior #define CDU_ILT_PAGE_SZ		(8192 << CDU_ILT_PAGE_SZ_HW) /* 64K */
983523224a3SDmitry Kravkov #define ILT_PAGE_CIDS		(CDU_ILT_PAGE_SZ / sizeof(union cdu_context))
984523224a3SDmitry Kravkov 
985523224a3SDmitry Kravkov #ifdef BCM_CNIC
986523224a3SDmitry Kravkov #define CNIC_ISCSI_CID_MAX	256
987ec6ba945SVladislav Zolotarov #define CNIC_FCOE_CID_MAX	2048
988ec6ba945SVladislav Zolotarov #define CNIC_CID_MAX		(CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX)
989523224a3SDmitry Kravkov #define CNIC_ILT_LINES		DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS)
990523224a3SDmitry Kravkov #endif
991523224a3SDmitry Kravkov 
992619c5cb6SVlad Zolotarov #define QM_ILT_PAGE_SZ_HW	0
993619c5cb6SVlad Zolotarov #define QM_ILT_PAGE_SZ		(4096 << QM_ILT_PAGE_SZ_HW) /* 4K */
994523224a3SDmitry Kravkov #define QM_CID_ROUND		1024
995523224a3SDmitry Kravkov 
996523224a3SDmitry Kravkov #ifdef BCM_CNIC
997523224a3SDmitry Kravkov /* TM (timers) host DB constants */
998619c5cb6SVlad Zolotarov #define TM_ILT_PAGE_SZ_HW	0
999619c5cb6SVlad Zolotarov #define TM_ILT_PAGE_SZ		(4096 << TM_ILT_PAGE_SZ_HW) /* 4K */
1000523224a3SDmitry Kravkov /* #define TM_CONN_NUM		(CNIC_STARTING_CID+CNIC_ISCSI_CXT_MAX) */
1001523224a3SDmitry Kravkov #define TM_CONN_NUM		1024
1002523224a3SDmitry Kravkov #define TM_ILT_SZ		(8 * TM_CONN_NUM)
1003523224a3SDmitry Kravkov #define TM_ILT_LINES		DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ)
1004523224a3SDmitry Kravkov 
1005523224a3SDmitry Kravkov /* SRC (Searcher) host DB constants */
1006619c5cb6SVlad Zolotarov #define SRC_ILT_PAGE_SZ_HW	0
1007619c5cb6SVlad Zolotarov #define SRC_ILT_PAGE_SZ		(4096 << SRC_ILT_PAGE_SZ_HW) /* 4K */
1008523224a3SDmitry Kravkov #define SRC_HASH_BITS		10
1009523224a3SDmitry Kravkov #define SRC_CONN_NUM		(1 << SRC_HASH_BITS) /* 1024 */
1010523224a3SDmitry Kravkov #define SRC_ILT_SZ		(sizeof(struct src_ent) * SRC_CONN_NUM)
1011523224a3SDmitry Kravkov #define SRC_T2_SZ		SRC_ILT_SZ
1012523224a3SDmitry Kravkov #define SRC_ILT_LINES		DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ)
1013619c5cb6SVlad Zolotarov 
1014523224a3SDmitry Kravkov #endif
1015523224a3SDmitry Kravkov 
1016bb2a0f7aSYitchak Gertner #define MAX_DMAE_C		8
101734f80b04SEilon Greenstein 
101834f80b04SEilon Greenstein /* DMA memory not used in fastpath */
101934f80b04SEilon Greenstein struct bnx2x_slowpath {
1020619c5cb6SVlad Zolotarov 	union {
1021619c5cb6SVlad Zolotarov 		struct mac_configuration_cmd		e1x;
1022619c5cb6SVlad Zolotarov 		struct eth_classify_rules_ramrod_data	e2;
1023619c5cb6SVlad Zolotarov 	} mac_rdata;
1024619c5cb6SVlad Zolotarov 
1025619c5cb6SVlad Zolotarov 
1026619c5cb6SVlad Zolotarov 	union {
1027619c5cb6SVlad Zolotarov 		struct tstorm_eth_mac_filter_config	e1x;
1028619c5cb6SVlad Zolotarov 		struct eth_filter_rules_ramrod_data	e2;
1029619c5cb6SVlad Zolotarov 	} rx_mode_rdata;
1030619c5cb6SVlad Zolotarov 
1031619c5cb6SVlad Zolotarov 	union {
1032619c5cb6SVlad Zolotarov 		struct mac_configuration_cmd		e1;
1033619c5cb6SVlad Zolotarov 		struct eth_multicast_rules_ramrod_data  e2;
1034619c5cb6SVlad Zolotarov 	} mcast_rdata;
1035619c5cb6SVlad Zolotarov 
1036619c5cb6SVlad Zolotarov 	struct eth_rss_update_ramrod_data	rss_rdata;
1037619c5cb6SVlad Zolotarov 
1038619c5cb6SVlad Zolotarov 	/* Queue State related ramrods are always sent under rtnl_lock */
1039619c5cb6SVlad Zolotarov 	union {
1040619c5cb6SVlad Zolotarov 		struct client_init_ramrod_data  init_data;
1041619c5cb6SVlad Zolotarov 		struct client_update_ramrod_data update_data;
1042619c5cb6SVlad Zolotarov 	} q_rdata;
1043619c5cb6SVlad Zolotarov 
1044619c5cb6SVlad Zolotarov 	union {
1045619c5cb6SVlad Zolotarov 		struct function_start_data	func_start;
10466debea87SDmitry Kravkov 		/* pfc configuration for DCBX ramrod */
10476debea87SDmitry Kravkov 		struct flow_control_configuration pfc_config;
1048619c5cb6SVlad Zolotarov 	} func_rdata;
104934f80b04SEilon Greenstein 
1050a3348722SBarak Witkowski 	/* afex ramrod can not be a part of func_rdata union because these
1051a3348722SBarak Witkowski 	 * events might arrive in parallel to other events from func_rdata.
1052a3348722SBarak Witkowski 	 * Therefore, if they would have been defined in the same union,
1053a3348722SBarak Witkowski 	 * data can get corrupted.
1054a3348722SBarak Witkowski 	 */
1055a3348722SBarak Witkowski 	struct afex_vif_list_ramrod_data func_afex_rdata;
1056a3348722SBarak Witkowski 
105734f80b04SEilon Greenstein 	/* used by dmae command executer */
105834f80b04SEilon Greenstein 	struct dmae_command		dmae[MAX_DMAE_C];
105934f80b04SEilon Greenstein 
1060bb2a0f7aSYitchak Gertner 	u32				stats_comp;
106134f80b04SEilon Greenstein 	union mac_stats			mac_stats;
1062bb2a0f7aSYitchak Gertner 	struct nig_stats		nig_stats;
1063bb2a0f7aSYitchak Gertner 	struct host_port_stats		port_stats;
1064bb2a0f7aSYitchak Gertner 	struct host_func_stats		func_stats;
106534f80b04SEilon Greenstein 
106634f80b04SEilon Greenstein 	u32				wb_comp;
106734f80b04SEilon Greenstein 	u32				wb_data[4];
10681d187b34SBarak Witkowski 
10691d187b34SBarak Witkowski 	union drv_info_to_mcp		drv_info_to_mcp;
107034f80b04SEilon Greenstein };
107134f80b04SEilon Greenstein 
107234f80b04SEilon Greenstein #define bnx2x_sp(bp, var)		(&bp->slowpath->var)
107334f80b04SEilon Greenstein #define bnx2x_sp_mapping(bp, var) \
107434f80b04SEilon Greenstein 		(bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
1075a2fbb9eaSEliezer Tamir 
1076a2fbb9eaSEliezer Tamir 
1077a2fbb9eaSEliezer Tamir /* attn group wiring */
1078a2fbb9eaSEliezer Tamir #define MAX_DYNAMIC_ATTN_GRPS		8
1079a2fbb9eaSEliezer Tamir 
1080a2fbb9eaSEliezer Tamir struct attn_route {
1081f2e0899fSDmitry Kravkov 	u32 sig[5];
1082a2fbb9eaSEliezer Tamir };
1083a2fbb9eaSEliezer Tamir 
1084523224a3SDmitry Kravkov struct iro {
1085523224a3SDmitry Kravkov 	u32 base;
1086523224a3SDmitry Kravkov 	u16 m1;
1087523224a3SDmitry Kravkov 	u16 m2;
1088523224a3SDmitry Kravkov 	u16 m3;
1089523224a3SDmitry Kravkov 	u16 size;
1090523224a3SDmitry Kravkov };
1091523224a3SDmitry Kravkov 
1092523224a3SDmitry Kravkov struct hw_context {
1093523224a3SDmitry Kravkov 	union cdu_context *vcxt;
1094523224a3SDmitry Kravkov 	dma_addr_t cxt_mapping;
1095523224a3SDmitry Kravkov 	size_t size;
1096523224a3SDmitry Kravkov };
1097523224a3SDmitry Kravkov 
1098523224a3SDmitry Kravkov /* forward */
1099523224a3SDmitry Kravkov struct bnx2x_ilt;
1100523224a3SDmitry Kravkov 
1101c9ee9206SVladislav Zolotarov 
1102c9ee9206SVladislav Zolotarov enum bnx2x_recovery_state {
110372fd0718SVladislav Zolotarov 	BNX2X_RECOVERY_DONE,
110472fd0718SVladislav Zolotarov 	BNX2X_RECOVERY_INIT,
110572fd0718SVladislav Zolotarov 	BNX2X_RECOVERY_WAIT,
110695c6c616SAriel Elior 	BNX2X_RECOVERY_FAILED,
110795c6c616SAriel Elior 	BNX2X_RECOVERY_NIC_LOADING
1108c9ee9206SVladislav Zolotarov };
110972fd0718SVladislav Zolotarov 
1110619c5cb6SVlad Zolotarov /*
1111523224a3SDmitry Kravkov  * Event queue (EQ or event ring) MC hsi
1112523224a3SDmitry Kravkov  * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2
1113523224a3SDmitry Kravkov  */
1114523224a3SDmitry Kravkov #define NUM_EQ_PAGES		1
1115523224a3SDmitry Kravkov #define EQ_DESC_CNT_PAGE	(BCM_PAGE_SIZE / sizeof(union event_ring_elem))
1116523224a3SDmitry Kravkov #define EQ_DESC_MAX_PAGE	(EQ_DESC_CNT_PAGE - 1)
1117523224a3SDmitry Kravkov #define NUM_EQ_DESC		(EQ_DESC_CNT_PAGE * NUM_EQ_PAGES)
1118523224a3SDmitry Kravkov #define EQ_DESC_MASK		(NUM_EQ_DESC - 1)
1119523224a3SDmitry Kravkov #define MAX_EQ_AVAIL		(EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2)
1120523224a3SDmitry Kravkov 
1121523224a3SDmitry Kravkov /* depends on EQ_DESC_CNT_PAGE being a power of 2 */
1122523224a3SDmitry Kravkov #define NEXT_EQ_IDX(x)		((((x) & EQ_DESC_MAX_PAGE) == \
1123523224a3SDmitry Kravkov 				  (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1)
1124523224a3SDmitry Kravkov 
1125523224a3SDmitry Kravkov /* depends on the above and on NUM_EQ_PAGES being a power of 2 */
1126523224a3SDmitry Kravkov #define EQ_DESC(x)		((x) & EQ_DESC_MASK)
1127523224a3SDmitry Kravkov 
1128523224a3SDmitry Kravkov #define BNX2X_EQ_INDEX \
1129523224a3SDmitry Kravkov 	(&bp->def_status_blk->sp_sb.\
1130523224a3SDmitry Kravkov 	index_values[HC_SP_INDEX_EQ_CONS])
1131523224a3SDmitry Kravkov 
11322ae17f66SVladislav Zolotarov /* This is a data that will be used to create a link report message.
11332ae17f66SVladislav Zolotarov  * We will keep the data used for the last link report in order
11342ae17f66SVladislav Zolotarov  * to prevent reporting the same link parameters twice.
11352ae17f66SVladislav Zolotarov  */
11362ae17f66SVladislav Zolotarov struct bnx2x_link_report_data {
11372ae17f66SVladislav Zolotarov 	u16 line_speed;			/* Effective line speed */
11382ae17f66SVladislav Zolotarov 	unsigned long link_report_flags;/* BNX2X_LINK_REPORT_XXX flags */
11392ae17f66SVladislav Zolotarov };
11402ae17f66SVladislav Zolotarov 
11412ae17f66SVladislav Zolotarov enum {
11422ae17f66SVladislav Zolotarov 	BNX2X_LINK_REPORT_FD,		/* Full DUPLEX */
11432ae17f66SVladislav Zolotarov 	BNX2X_LINK_REPORT_LINK_DOWN,
11442ae17f66SVladislav Zolotarov 	BNX2X_LINK_REPORT_RX_FC_ON,
11452ae17f66SVladislav Zolotarov 	BNX2X_LINK_REPORT_TX_FC_ON,
11462ae17f66SVladislav Zolotarov };
11472ae17f66SVladislav Zolotarov 
1148619c5cb6SVlad Zolotarov enum {
1149619c5cb6SVlad Zolotarov 	BNX2X_PORT_QUERY_IDX,
1150619c5cb6SVlad Zolotarov 	BNX2X_PF_QUERY_IDX,
115150f0a562SBarak Witkowski 	BNX2X_FCOE_QUERY_IDX,
1152619c5cb6SVlad Zolotarov 	BNX2X_FIRST_QUEUE_QUERY_IDX,
1153619c5cb6SVlad Zolotarov };
1154619c5cb6SVlad Zolotarov 
1155619c5cb6SVlad Zolotarov struct bnx2x_fw_stats_req {
1156619c5cb6SVlad Zolotarov 	struct stats_query_header hdr;
115750f0a562SBarak Witkowski 	struct stats_query_entry query[FP_SB_MAX_E1x+
115850f0a562SBarak Witkowski 		BNX2X_FIRST_QUEUE_QUERY_IDX];
1159619c5cb6SVlad Zolotarov };
1160619c5cb6SVlad Zolotarov 
1161619c5cb6SVlad Zolotarov struct bnx2x_fw_stats_data {
1162619c5cb6SVlad Zolotarov 	struct stats_counter	storm_counters;
1163619c5cb6SVlad Zolotarov 	struct per_port_stats	port;
1164619c5cb6SVlad Zolotarov 	struct per_pf_stats	pf;
116550f0a562SBarak Witkowski 	struct fcoe_statistics_params	fcoe;
1166619c5cb6SVlad Zolotarov 	struct per_queue_stats  queue_stats[1];
1167619c5cb6SVlad Zolotarov };
1168619c5cb6SVlad Zolotarov 
11697be08a72SAriel Elior /* Public slow path states */
11707be08a72SAriel Elior enum {
11716383c0b3SAriel Elior 	BNX2X_SP_RTNL_SETUP_TC,
11727be08a72SAriel Elior 	BNX2X_SP_RTNL_TX_TIMEOUT,
1173a3348722SBarak Witkowski 	BNX2X_SP_RTNL_AFEX_F_UPDATE,
11748304859aSAriel Elior 	BNX2X_SP_RTNL_FAN_FAILURE,
11757be08a72SAriel Elior };
11767be08a72SAriel Elior 
11777be08a72SAriel Elior 
1178452427b0SYuval Mintz struct bnx2x_prev_path_list {
1179452427b0SYuval Mintz 	u8 bus;
1180452427b0SYuval Mintz 	u8 slot;
1181452427b0SYuval Mintz 	u8 path;
1182452427b0SYuval Mintz 	struct list_head list;
1183452427b0SYuval Mintz };
1184452427b0SYuval Mintz 
1185a2fbb9eaSEliezer Tamir struct bnx2x {
1186a2fbb9eaSEliezer Tamir 	/* Fields used in the tx and intr/napi performance paths
1187a2fbb9eaSEliezer Tamir 	 * are grouped together in the beginning of the structure
1188a2fbb9eaSEliezer Tamir 	 */
1189523224a3SDmitry Kravkov 	struct bnx2x_fastpath	*fp;
1190a2fbb9eaSEliezer Tamir 	void __iomem		*regview;
1191a2fbb9eaSEliezer Tamir 	void __iomem		*doorbells;
1192523224a3SDmitry Kravkov 	u16			db_size;
1193a2fbb9eaSEliezer Tamir 
1194619c5cb6SVlad Zolotarov 	u8			pf_num;	/* absolute PF number */
1195619c5cb6SVlad Zolotarov 	u8			pfid;	/* per-path PF number */
1196619c5cb6SVlad Zolotarov 	int			base_fw_ndsb; /**/
1197619c5cb6SVlad Zolotarov #define BP_PATH(bp)			(CHIP_IS_E1x(bp) ? 0 : (bp->pf_num & 1))
1198619c5cb6SVlad Zolotarov #define BP_PORT(bp)			(bp->pfid & 1)
1199619c5cb6SVlad Zolotarov #define BP_FUNC(bp)			(bp->pfid)
1200619c5cb6SVlad Zolotarov #define BP_ABS_FUNC(bp)			(bp->pf_num)
12018decf868SDavid S. Miller #define BP_VN(bp)			((bp)->pfid >> 1)
12028decf868SDavid S. Miller #define BP_MAX_VN_NUM(bp)		(CHIP_MODE_IS_4_PORT(bp) ? 2 : 4)
12038decf868SDavid S. Miller #define BP_L_ID(bp)			(BP_VN(bp) << 2)
12048decf868SDavid S. Miller #define BP_FW_MB_IDX_VN(bp, vn)		(BP_PORT(bp) +\
12058decf868SDavid S. Miller 	  (vn) * ((CHIP_IS_E1x(bp) || (CHIP_MODE_IS_4_PORT(bp))) ? 2  : 1))
12068decf868SDavid S. Miller #define BP_FW_MB_IDX(bp)		BP_FW_MB_IDX_VN(bp, BP_VN(bp))
1207619c5cb6SVlad Zolotarov 
1208a2fbb9eaSEliezer Tamir 	struct net_device	*dev;
1209a2fbb9eaSEliezer Tamir 	struct pci_dev		*pdev;
1210a2fbb9eaSEliezer Tamir 
1211619c5cb6SVlad Zolotarov 	const struct iro	*iro_arr;
1212523224a3SDmitry Kravkov #define IRO (bp->iro_arr)
1213523224a3SDmitry Kravkov 
1214c9ee9206SVladislav Zolotarov 	enum bnx2x_recovery_state recovery_state;
121572fd0718SVladislav Zolotarov 	int			is_leader;
1216523224a3SDmitry Kravkov 	struct msix_entry	*msix_table;
1217a2fbb9eaSEliezer Tamir 
1218a2fbb9eaSEliezer Tamir 	int			tx_ring_size;
1219a2fbb9eaSEliezer Tamir 
1220523224a3SDmitry Kravkov /* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
1221523224a3SDmitry Kravkov #define ETH_OVREHEAD		(ETH_HLEN + 8 + 8)
1222a2fbb9eaSEliezer Tamir #define ETH_MIN_PACKET_SIZE		60
1223a2fbb9eaSEliezer Tamir #define ETH_MAX_PACKET_SIZE		1500
1224a2fbb9eaSEliezer Tamir #define ETH_MAX_JUMBO_PACKET_SIZE	9600
1225621b4d66SDmitry Kravkov /* TCP with Timestamp Option (32) + IPv6 (40) */
1226621b4d66SDmitry Kravkov #define ETH_MAX_TPA_HEADER_SIZE		72
1227a2fbb9eaSEliezer Tamir 
12280f00846dSEilon Greenstein 	/* Max supported alignment is 256 (8 shift) */
1229e52fcb24SEric Dumazet #define BNX2X_RX_ALIGN_SHIFT		min(8, L1_CACHE_SHIFT)
1230e52fcb24SEric Dumazet 
1231e52fcb24SEric Dumazet 	/* FW uses 2 Cache lines Alignment for start packet and size
1232e52fcb24SEric Dumazet 	 *
1233e52fcb24SEric Dumazet 	 * We assume skb_build() uses sizeof(struct skb_shared_info) bytes
1234e52fcb24SEric Dumazet 	 * at the end of skb->data, to avoid wasting a full cache line.
1235e52fcb24SEric Dumazet 	 * This reduces memory use (skb->truesize).
1236e52fcb24SEric Dumazet 	 */
1237e52fcb24SEric Dumazet #define BNX2X_FW_RX_ALIGN_START	(1UL << BNX2X_RX_ALIGN_SHIFT)
1238e52fcb24SEric Dumazet 
1239e52fcb24SEric Dumazet #define BNX2X_FW_RX_ALIGN_END					\
1240e52fcb24SEric Dumazet 	max(1UL << BNX2X_RX_ALIGN_SHIFT, 			\
1241e52fcb24SEric Dumazet 	    SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
1242e52fcb24SEric Dumazet 
1243523224a3SDmitry Kravkov #define BNX2X_PXP_DRAM_ALIGN		(BNX2X_RX_ALIGN_SHIFT - 5)
12440f00846dSEilon Greenstein 
1245523224a3SDmitry Kravkov 	struct host_sp_status_block *def_status_blk;
1246523224a3SDmitry Kravkov #define DEF_SB_IGU_ID			16
1247523224a3SDmitry Kravkov #define DEF_SB_ID			HC_SP_SB_ID
1248523224a3SDmitry Kravkov 	__le16			def_idx;
12494781bfadSEilon Greenstein 	__le16			def_att_idx;
1250a2fbb9eaSEliezer Tamir 	u32			attn_state;
1251a2fbb9eaSEliezer Tamir 	struct attn_route	attn_group[MAX_DYNAMIC_ATTN_GRPS];
1252a2fbb9eaSEliezer Tamir 
1253a2fbb9eaSEliezer Tamir 	/* slow path ring */
1254a2fbb9eaSEliezer Tamir 	struct eth_spe		*spq;
1255a2fbb9eaSEliezer Tamir 	dma_addr_t		spq_mapping;
1256a2fbb9eaSEliezer Tamir 	u16			spq_prod_idx;
1257a2fbb9eaSEliezer Tamir 	struct eth_spe		*spq_prod_bd;
1258a2fbb9eaSEliezer Tamir 	struct eth_spe		*spq_last_bd;
12594781bfadSEilon Greenstein 	__le16			*dsb_sp_prod;
12606e30dd4eSVladislav Zolotarov 	atomic_t		cq_spq_left; /* ETH_XXX ramrods credit */
126134f80b04SEilon Greenstein 	/* used to synchronize spq accesses */
1262a2fbb9eaSEliezer Tamir 	spinlock_t		spq_lock;
1263a2fbb9eaSEliezer Tamir 
1264523224a3SDmitry Kravkov 	/* event queue */
1265523224a3SDmitry Kravkov 	union event_ring_elem	*eq_ring;
1266523224a3SDmitry Kravkov 	dma_addr_t		eq_mapping;
1267523224a3SDmitry Kravkov 	u16			eq_prod;
1268523224a3SDmitry Kravkov 	u16			eq_cons;
1269523224a3SDmitry Kravkov 	__le16			*eq_cons_sb;
12706e30dd4eSVladislav Zolotarov 	atomic_t		eq_spq_left; /* COMMON_XXX ramrods credit */
1271523224a3SDmitry Kravkov 
1272619c5cb6SVlad Zolotarov 
1273619c5cb6SVlad Zolotarov 
1274619c5cb6SVlad Zolotarov 	/* Counter for marking that there is a STAT_QUERY ramrod pending */
1275619c5cb6SVlad Zolotarov 	u16			stats_pending;
1276619c5cb6SVlad Zolotarov 	/*  Counter for completed statistics ramrods */
1277619c5cb6SVlad Zolotarov 	u16			stats_comp;
1278a2fbb9eaSEliezer Tamir 
127933471629SEilon Greenstein 	/* End of fields used in the performance code paths */
1280a2fbb9eaSEliezer Tamir 
1281a2fbb9eaSEliezer Tamir 	int			panic;
12827995c64eSJoe Perches 	int			msg_enable;
1283a2fbb9eaSEliezer Tamir 
1284a2fbb9eaSEliezer Tamir 	u32			flags;
1285619c5cb6SVlad Zolotarov #define PCIX_FLAG			(1 << 0)
1286619c5cb6SVlad Zolotarov #define PCI_32BIT_FLAG			(1 << 1)
1287619c5cb6SVlad Zolotarov #define ONE_PORT_FLAG			(1 << 2)
1288619c5cb6SVlad Zolotarov #define NO_WOL_FLAG			(1 << 3)
1289619c5cb6SVlad Zolotarov #define USING_DAC_FLAG			(1 << 4)
1290619c5cb6SVlad Zolotarov #define USING_MSIX_FLAG			(1 << 5)
1291619c5cb6SVlad Zolotarov #define USING_MSI_FLAG			(1 << 6)
1292619c5cb6SVlad Zolotarov #define DISABLE_MSI_FLAG		(1 << 7)
1293619c5cb6SVlad Zolotarov #define TPA_ENABLE_FLAG			(1 << 8)
1294619c5cb6SVlad Zolotarov #define NO_MCP_FLAG			(1 << 9)
1295d6214d7aSDmitry Kravkov 
129634f80b04SEilon Greenstein #define BP_NOMCP(bp)			(bp->flags & NO_MCP_FLAG)
1297621b4d66SDmitry Kravkov #define GRO_ENABLE_FLAG			(1 << 10)
1298619c5cb6SVlad Zolotarov #define MF_FUNC_DIS			(1 << 11)
1299619c5cb6SVlad Zolotarov #define OWN_CNIC_IRQ			(1 << 12)
1300619c5cb6SVlad Zolotarov #define NO_ISCSI_OOO_FLAG		(1 << 13)
1301619c5cb6SVlad Zolotarov #define NO_ISCSI_FLAG			(1 << 14)
1302619c5cb6SVlad Zolotarov #define NO_FCOE_FLAG			(1 << 15)
13030e898dd7SBarak Witkowski #define BC_SUPPORTS_PFC_STATS		(1 << 17)
130430a5de77SDmitry Kravkov #define USING_SINGLE_MSIX_FLAG		(1 << 20)
1305ec6ba945SVladislav Zolotarov 
13062ba45142SVladislav Zolotarov #define NO_ISCSI(bp)		((bp)->flags & NO_ISCSI_FLAG)
13072ba45142SVladislav Zolotarov #define NO_ISCSI_OOO(bp)	((bp)->flags & NO_ISCSI_OOO_FLAG)
1308619c5cb6SVlad Zolotarov #define NO_FCOE(bp)		((bp)->flags & NO_FCOE_FLAG)
130937b091baSMichael Chan 
1310a2fbb9eaSEliezer Tamir 	int			pm_cap;
13118d5726c4SEilon Greenstein 	int			mrrs;
1312a2fbb9eaSEliezer Tamir 
13131cf167f2SEilon Greenstein 	struct delayed_work	sp_task;
13147be08a72SAriel Elior 	struct delayed_work	sp_rtnl_task;
13153deb8167SYaniv Rosner 
13163deb8167SYaniv Rosner 	struct delayed_work	period_task;
1317a2fbb9eaSEliezer Tamir 	struct timer_list	timer;
1318a2fbb9eaSEliezer Tamir 	int			current_interval;
1319a2fbb9eaSEliezer Tamir 
1320a2fbb9eaSEliezer Tamir 	u16			fw_seq;
1321a2fbb9eaSEliezer Tamir 	u16			fw_drv_pulse_wr_seq;
132234f80b04SEilon Greenstein 	u32			func_stx;
1323a2fbb9eaSEliezer Tamir 
1324c18487eeSYaniv Rosner 	struct link_params	link_params;
1325c18487eeSYaniv Rosner 	struct link_vars	link_vars;
13262ae17f66SVladislav Zolotarov 	u32			link_cnt;
13272ae17f66SVladislav Zolotarov 	struct bnx2x_link_report_data last_reported_link;
13282ae17f66SVladislav Zolotarov 
132901cd4528SEilon Greenstein 	struct mdio_if_info	mdio;
1330c18487eeSYaniv Rosner 
133134f80b04SEilon Greenstein 	struct bnx2x_common	common;
133234f80b04SEilon Greenstein 	struct bnx2x_port	port;
1333a2fbb9eaSEliezer Tamir 
1334b475d78fSYuval Mintz 	struct cmng_init	cmng;
1335b475d78fSYuval Mintz 
1336f2e0899fSDmitry Kravkov 	u32			mf_config[E1HVN_MAX];
1337a3348722SBarak Witkowski 	u32			mf_ext_config;
1338619c5cb6SVlad Zolotarov 	u32			path_has_ovlan; /* E3 */
1339fb3bff17SDmitry Kravkov 	u16			mf_ov;
1340fb3bff17SDmitry Kravkov 	u8			mf_mode;
1341fb3bff17SDmitry Kravkov #define IS_MF(bp)		(bp->mf_mode != 0)
13420793f83fSDmitry Kravkov #define IS_MF_SI(bp)		(bp->mf_mode == MULTI_FUNCTION_SI)
13430793f83fSDmitry Kravkov #define IS_MF_SD(bp)		(bp->mf_mode == MULTI_FUNCTION_SD)
1344a3348722SBarak Witkowski #define IS_MF_AFEX(bp)		(bp->mf_mode == MULTI_FUNCTION_AFEX)
1345a2fbb9eaSEliezer Tamir 
1346f1410647SEliezer Tamir 	u8			wol;
1347f1410647SEliezer Tamir 
1348a2fbb9eaSEliezer Tamir 	int			rx_ring_size;
1349a2fbb9eaSEliezer Tamir 
1350a2fbb9eaSEliezer Tamir 	u16			tx_quick_cons_trip_int;
1351a2fbb9eaSEliezer Tamir 	u16			tx_quick_cons_trip;
1352a2fbb9eaSEliezer Tamir 	u16			tx_ticks_int;
1353a2fbb9eaSEliezer Tamir 	u16			tx_ticks;
1354a2fbb9eaSEliezer Tamir 
1355a2fbb9eaSEliezer Tamir 	u16			rx_quick_cons_trip_int;
1356a2fbb9eaSEliezer Tamir 	u16			rx_quick_cons_trip;
1357a2fbb9eaSEliezer Tamir 	u16			rx_ticks_int;
1358a2fbb9eaSEliezer Tamir 	u16			rx_ticks;
1359cdaa7cb8SVladislav Zolotarov /* Maximal coalescing timeout in us */
1360cdaa7cb8SVladislav Zolotarov #define BNX2X_MAX_COALESCE_TOUT		(0xf0*12)
1361a2fbb9eaSEliezer Tamir 
136234f80b04SEilon Greenstein 	u32			lin_cnt;
1363a2fbb9eaSEliezer Tamir 
1364619c5cb6SVlad Zolotarov 	u16			state;
1365356e2385SEilon Greenstein #define BNX2X_STATE_CLOSED		0
1366a2fbb9eaSEliezer Tamir #define BNX2X_STATE_OPENING_WAIT4_LOAD	0x1000
1367a2fbb9eaSEliezer Tamir #define BNX2X_STATE_OPENING_WAIT4_PORT	0x2000
1368a2fbb9eaSEliezer Tamir #define BNX2X_STATE_OPEN		0x3000
1369a2fbb9eaSEliezer Tamir #define BNX2X_STATE_CLOSING_WAIT4_HALT	0x4000
1370a2fbb9eaSEliezer Tamir #define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
1371619c5cb6SVlad Zolotarov 
137234f80b04SEilon Greenstein #define BNX2X_STATE_DIAG		0xe000
137334f80b04SEilon Greenstein #define BNX2X_STATE_ERROR		0xf000
1374a2fbb9eaSEliezer Tamir 
13756383c0b3SAriel Elior #define BNX2X_MAX_PRIORITY		8
13766383c0b3SAriel Elior #define BNX2X_MAX_ENTRIES_PER_PRI	16
13776383c0b3SAriel Elior #define BNX2X_MAX_COS			3
13786383c0b3SAriel Elior #define BNX2X_MAX_TX_COS		2
137954b9ddaaSVladislav Zolotarov 	int			num_queues;
13805d7cd496SDmitry Kravkov 	int			disable_tpa;
1381523224a3SDmitry Kravkov 
1382a2fbb9eaSEliezer Tamir 	u32			rx_mode;
1383a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_NONE		0
1384a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_NORMAL		1
1385a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_ALLMULTI		2
1386a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_PROMISC		3
1387a2fbb9eaSEliezer Tamir #define BNX2X_MAX_MULTICAST		64
1388a2fbb9eaSEliezer Tamir 
1389523224a3SDmitry Kravkov 	u8			igu_dsb_id;
1390523224a3SDmitry Kravkov 	u8			igu_base_sb;
1391523224a3SDmitry Kravkov 	u8			igu_sb_cnt;
1392a2fbb9eaSEliezer Tamir 	dma_addr_t		def_status_blk_mapping;
1393a2fbb9eaSEliezer Tamir 
1394a2fbb9eaSEliezer Tamir 	struct bnx2x_slowpath	*slowpath;
1395a2fbb9eaSEliezer Tamir 	dma_addr_t		slowpath_mapping;
1396619c5cb6SVlad Zolotarov 
1397619c5cb6SVlad Zolotarov 	/* Total number of FW statistics requests */
1398619c5cb6SVlad Zolotarov 	u8			fw_stats_num;
1399619c5cb6SVlad Zolotarov 
1400619c5cb6SVlad Zolotarov 	/*
1401619c5cb6SVlad Zolotarov 	 * This is a memory buffer that will contain both statistics
1402619c5cb6SVlad Zolotarov 	 * ramrod request and data.
1403619c5cb6SVlad Zolotarov 	 */
1404619c5cb6SVlad Zolotarov 	void			*fw_stats;
1405619c5cb6SVlad Zolotarov 	dma_addr_t		fw_stats_mapping;
1406619c5cb6SVlad Zolotarov 
1407619c5cb6SVlad Zolotarov 	/*
1408619c5cb6SVlad Zolotarov 	 * FW statistics request shortcut (points at the
1409619c5cb6SVlad Zolotarov 	 * beginning of fw_stats buffer).
1410619c5cb6SVlad Zolotarov 	 */
1411619c5cb6SVlad Zolotarov 	struct bnx2x_fw_stats_req	*fw_stats_req;
1412619c5cb6SVlad Zolotarov 	dma_addr_t			fw_stats_req_mapping;
1413619c5cb6SVlad Zolotarov 	int				fw_stats_req_sz;
1414619c5cb6SVlad Zolotarov 
1415619c5cb6SVlad Zolotarov 	/*
1416619c5cb6SVlad Zolotarov 	 * FW statistics data shortcut (points at the begining of
1417619c5cb6SVlad Zolotarov 	 * fw_stats buffer + fw_stats_req_sz).
1418619c5cb6SVlad Zolotarov 	 */
1419619c5cb6SVlad Zolotarov 	struct bnx2x_fw_stats_data	*fw_stats_data;
1420619c5cb6SVlad Zolotarov 	dma_addr_t			fw_stats_data_mapping;
1421619c5cb6SVlad Zolotarov 	int				fw_stats_data_sz;
1422619c5cb6SVlad Zolotarov 
1423523224a3SDmitry Kravkov 	struct hw_context	context;
1424523224a3SDmitry Kravkov 
1425523224a3SDmitry Kravkov 	struct bnx2x_ilt	*ilt;
1426523224a3SDmitry Kravkov #define BP_ILT(bp)		((bp)->ilt)
1427619c5cb6SVlad Zolotarov #define ILT_MAX_LINES		256
14286383c0b3SAriel Elior /*
14296383c0b3SAriel Elior  * Maximum supported number of RSS queues: number of IGU SBs minus one that goes
14306383c0b3SAriel Elior  * to CNIC.
14316383c0b3SAriel Elior  */
14326383c0b3SAriel Elior #define BNX2X_MAX_RSS_COUNT(bp)	((bp)->igu_sb_cnt - CNIC_PRESENT)
1433523224a3SDmitry Kravkov 
14346383c0b3SAriel Elior /*
14356383c0b3SAriel Elior  * Maximum CID count that might be required by the bnx2x:
14366383c0b3SAriel Elior  * Max Tss * Max_Tx_Multi_Cos + CNIC L2 Clients (FCoE and iSCSI related)
14376383c0b3SAriel Elior  */
14386383c0b3SAriel Elior #define BNX2X_L2_CID_COUNT(bp)	(MAX_TXQS_PER_COS * BNX2X_MULTI_TX_COS +\
14396383c0b3SAriel Elior 					NON_ETH_CONTEXT_USE + CNIC_PRESENT)
14406383c0b3SAriel Elior #define L2_ILT_LINES(bp)	(DIV_ROUND_UP(BNX2X_L2_CID_COUNT(bp),\
1441523224a3SDmitry Kravkov 					ILT_PAGE_CIDS))
14426383c0b3SAriel Elior #define BNX2X_DB_SIZE(bp)	(BNX2X_L2_CID_COUNT(bp) * (1 << BNX2X_DB_SHIFT))
1443523224a3SDmitry Kravkov 
1444523224a3SDmitry Kravkov 	int			qm_cid_count;
1445a2fbb9eaSEliezer Tamir 
144637b091baSMichael Chan 	int			dropless_fc;
144737b091baSMichael Chan 
144837b091baSMichael Chan #ifdef BCM_CNIC
144937b091baSMichael Chan 	u32			cnic_flags;
145037b091baSMichael Chan #define BNX2X_CNIC_FLAG_MAC_SET		1
1451a2fbb9eaSEliezer Tamir 	void			*t2;
1452a2fbb9eaSEliezer Tamir 	dma_addr_t		t2_mapping;
145313707f9eSEric Dumazet 	struct cnic_ops	__rcu	*cnic_ops;
145437b091baSMichael Chan 	void			*cnic_data;
145537b091baSMichael Chan 	u32			cnic_tag;
145637b091baSMichael Chan 	struct cnic_eth_dev	cnic_eth_dev;
1457523224a3SDmitry Kravkov 	union host_hc_status_block cnic_sb;
145837b091baSMichael Chan 	dma_addr_t		cnic_sb_mapping;
145937b091baSMichael Chan 	struct eth_spe		*cnic_kwq;
146037b091baSMichael Chan 	struct eth_spe		*cnic_kwq_prod;
146137b091baSMichael Chan 	struct eth_spe		*cnic_kwq_cons;
146237b091baSMichael Chan 	struct eth_spe		*cnic_kwq_last;
146337b091baSMichael Chan 	u16			cnic_kwq_pending;
146437b091baSMichael Chan 	u16			cnic_spq_pending;
1465ec6ba945SVladislav Zolotarov 	u8			fip_mac[ETH_ALEN];
1466619c5cb6SVlad Zolotarov 	struct mutex		cnic_mutex;
1467619c5cb6SVlad Zolotarov 	struct bnx2x_vlan_mac_obj iscsi_l2_mac_obj;
1468619c5cb6SVlad Zolotarov 
1469619c5cb6SVlad Zolotarov 	/* Start index of the "special" (CNIC related) L2 cleints */
1470619c5cb6SVlad Zolotarov 	u8				cnic_base_cl_id;
1471a2fbb9eaSEliezer Tamir #endif
1472a2fbb9eaSEliezer Tamir 
1473ad8d3948SEilon Greenstein 	int			dmae_ready;
1474ad8d3948SEilon Greenstein 	/* used to synchronize dmae accesses */
14756e30dd4eSVladislav Zolotarov 	spinlock_t		dmae_lock;
1476ad8d3948SEilon Greenstein 
1477c4ff7cbfSEilon Greenstein 	/* used to protect the FW mail box */
1478c4ff7cbfSEilon Greenstein 	struct mutex		fw_mb_mutex;
1479c4ff7cbfSEilon Greenstein 
1480bb2a0f7aSYitchak Gertner 	/* used to synchronize stats collecting */
1481bb2a0f7aSYitchak Gertner 	int			stats_state;
1482a13773a5SVladislav Zolotarov 
1483a13773a5SVladislav Zolotarov 	/* used for synchronization of concurrent threads statistics handling */
1484a13773a5SVladislav Zolotarov 	spinlock_t		stats_lock;
1485a13773a5SVladislav Zolotarov 
1486bb2a0f7aSYitchak Gertner 	/* used by dmae command loader */
1487bb2a0f7aSYitchak Gertner 	struct dmae_command	stats_dmae;
1488bb2a0f7aSYitchak Gertner 	int			executer_idx;
1489ad8d3948SEilon Greenstein 
1490bb2a0f7aSYitchak Gertner 	u16			stats_counter;
1491bb2a0f7aSYitchak Gertner 	struct bnx2x_eth_stats	eth_stats;
1492cb4dca27SYuval Mintz 	struct host_func_stats		func_stats;
14931355b704SMintz Yuval 	struct bnx2x_eth_stats_old	eth_stats_old;
14941355b704SMintz Yuval 	struct bnx2x_net_stats_old	net_stats_old;
14951355b704SMintz Yuval 	struct bnx2x_fw_port_stats_old	fw_stats_old;
14961355b704SMintz Yuval 	bool			stats_init;
1497bb2a0f7aSYitchak Gertner 
1498a2fbb9eaSEliezer Tamir 	struct z_stream_s	*strm;
1499a2fbb9eaSEliezer Tamir 	void			*gunzip_buf;
1500a2fbb9eaSEliezer Tamir 	dma_addr_t		gunzip_mapping;
1501a2fbb9eaSEliezer Tamir 	int			gunzip_outlen;
1502a2fbb9eaSEliezer Tamir #define FW_BUF_SIZE			0x8000
1503573f2035SEilon Greenstein #define GUNZIP_BUF(bp)			(bp->gunzip_buf)
1504573f2035SEilon Greenstein #define GUNZIP_PHYS(bp)			(bp->gunzip_mapping)
1505573f2035SEilon Greenstein #define GUNZIP_OUTLEN(bp)		(bp->gunzip_outlen)
1506a2fbb9eaSEliezer Tamir 
150794a78b79SVladislav Zolotarov 	struct raw_op		*init_ops;
150894a78b79SVladislav Zolotarov 	/* Init blocks offsets inside init_ops */
150994a78b79SVladislav Zolotarov 	u16			*init_ops_offsets;
151094a78b79SVladislav Zolotarov 	/* Data blob - has 32 bit granularity */
151194a78b79SVladislav Zolotarov 	u32			*init_data;
1512619c5cb6SVlad Zolotarov 	u32			init_mode_flags;
1513619c5cb6SVlad Zolotarov #define INIT_MODE_FLAGS(bp)	(bp->init_mode_flags)
151494a78b79SVladislav Zolotarov 	/* Zipped PRAM blobs - raw data */
151594a78b79SVladislav Zolotarov 	const u8		*tsem_int_table_data;
151694a78b79SVladislav Zolotarov 	const u8		*tsem_pram_data;
151794a78b79SVladislav Zolotarov 	const u8		*usem_int_table_data;
151894a78b79SVladislav Zolotarov 	const u8		*usem_pram_data;
151994a78b79SVladislav Zolotarov 	const u8		*xsem_int_table_data;
152094a78b79SVladislav Zolotarov 	const u8		*xsem_pram_data;
152194a78b79SVladislav Zolotarov 	const u8		*csem_int_table_data;
152294a78b79SVladislav Zolotarov 	const u8		*csem_pram_data;
1523573f2035SEilon Greenstein #define INIT_OPS(bp)			(bp->init_ops)
1524573f2035SEilon Greenstein #define INIT_OPS_OFFSETS(bp)		(bp->init_ops_offsets)
1525573f2035SEilon Greenstein #define INIT_DATA(bp)			(bp->init_data)
1526573f2035SEilon Greenstein #define INIT_TSEM_INT_TABLE_DATA(bp)	(bp->tsem_int_table_data)
1527573f2035SEilon Greenstein #define INIT_TSEM_PRAM_DATA(bp)		(bp->tsem_pram_data)
1528573f2035SEilon Greenstein #define INIT_USEM_INT_TABLE_DATA(bp)	(bp->usem_int_table_data)
1529573f2035SEilon Greenstein #define INIT_USEM_PRAM_DATA(bp)		(bp->usem_pram_data)
1530573f2035SEilon Greenstein #define INIT_XSEM_INT_TABLE_DATA(bp)	(bp->xsem_int_table_data)
1531573f2035SEilon Greenstein #define INIT_XSEM_PRAM_DATA(bp)		(bp->xsem_pram_data)
1532573f2035SEilon Greenstein #define INIT_CSEM_INT_TABLE_DATA(bp)	(bp->csem_int_table_data)
1533573f2035SEilon Greenstein #define INIT_CSEM_PRAM_DATA(bp)		(bp->csem_pram_data)
1534573f2035SEilon Greenstein 
1535619c5cb6SVlad Zolotarov #define PHY_FW_VER_LEN			20
153634f24c7fSVladislav Zolotarov 	char			fw_ver[32];
153794a78b79SVladislav Zolotarov 	const struct firmware	*firmware;
1538619c5cb6SVlad Zolotarov 
1539785b9b1aSShmulik Ravid 	/* DCB support on/off */
1540785b9b1aSShmulik Ravid 	u16 dcb_state;
1541785b9b1aSShmulik Ravid #define BNX2X_DCB_STATE_OFF			0
1542785b9b1aSShmulik Ravid #define BNX2X_DCB_STATE_ON			1
1543785b9b1aSShmulik Ravid 
1544785b9b1aSShmulik Ravid 	/* DCBX engine mode */
1545785b9b1aSShmulik Ravid 	int dcbx_enabled;
1546785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_OFF			0
1547785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_ON_NEG_OFF		1
1548785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_ON_NEG_ON		2
1549785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_INVALID		(-1)
1550785b9b1aSShmulik Ravid 
1551785b9b1aSShmulik Ravid 	bool dcbx_mode_uset;
1552785b9b1aSShmulik Ravid 
1553e4901ddeSVladislav Zolotarov 	struct bnx2x_config_dcbx_params		dcbx_config_params;
1554e4901ddeSVladislav Zolotarov 	struct bnx2x_dcbx_port_params		dcbx_port_params;
1555e4901ddeSVladislav Zolotarov 	int					dcb_version;
1556e4901ddeSVladislav Zolotarov 
1557619c5cb6SVlad Zolotarov 	/* CAM credit pools */
1558619c5cb6SVlad Zolotarov 	struct bnx2x_credit_pool_obj		macs_pool;
1559619c5cb6SVlad Zolotarov 
1560619c5cb6SVlad Zolotarov 	/* RX_MODE object */
1561619c5cb6SVlad Zolotarov 	struct bnx2x_rx_mode_obj		rx_mode_obj;
1562619c5cb6SVlad Zolotarov 
1563619c5cb6SVlad Zolotarov 	/* MCAST object */
1564619c5cb6SVlad Zolotarov 	struct bnx2x_mcast_obj			mcast_obj;
1565619c5cb6SVlad Zolotarov 
1566619c5cb6SVlad Zolotarov 	/* RSS configuration object */
1567619c5cb6SVlad Zolotarov 	struct bnx2x_rss_config_obj		rss_conf_obj;
1568619c5cb6SVlad Zolotarov 
1569619c5cb6SVlad Zolotarov 	/* Function State controlling object */
1570619c5cb6SVlad Zolotarov 	struct bnx2x_func_sp_obj		func_obj;
1571619c5cb6SVlad Zolotarov 
1572619c5cb6SVlad Zolotarov 	unsigned long				sp_state;
1573619c5cb6SVlad Zolotarov 
15747be08a72SAriel Elior 	/* operation indication for the sp_rtnl task */
15757be08a72SAriel Elior 	unsigned long				sp_rtnl_state;
15767be08a72SAriel Elior 
1577619c5cb6SVlad Zolotarov 	/* DCBX Negotation results */
1578e4901ddeSVladislav Zolotarov 	struct dcbx_features			dcbx_local_feat;
1579e4901ddeSVladislav Zolotarov 	u32					dcbx_error;
1580619c5cb6SVlad Zolotarov 
15810be6bc62SShmulik Ravid #ifdef BCM_DCBNL
15820be6bc62SShmulik Ravid 	struct dcbx_features			dcbx_remote_feat;
15830be6bc62SShmulik Ravid 	u32					dcbx_remote_flags;
15840be6bc62SShmulik Ravid #endif
1585a3348722SBarak Witkowski 	/* AFEX: store default vlan used */
1586a3348722SBarak Witkowski 	int					afex_def_vlan_tag;
1587a3348722SBarak Witkowski 	enum mf_cfg_afex_vlan_mode		afex_vlan_mode;
1588e3835b99SDmitry Kravkov 	u32					pending_max;
15896383c0b3SAriel Elior 
15906383c0b3SAriel Elior 	/* multiple tx classes of service */
15916383c0b3SAriel Elior 	u8					max_cos;
15926383c0b3SAriel Elior 
15936383c0b3SAriel Elior 	/* priority to cos mapping */
15946383c0b3SAriel Elior 	u8					prio_to_cos[8];
1595a2fbb9eaSEliezer Tamir };
1596a2fbb9eaSEliezer Tamir 
1597619c5cb6SVlad Zolotarov /* Tx queues may be less or equal to Rx queues */
1598619c5cb6SVlad Zolotarov extern int num_queues;
159954b9ddaaSVladislav Zolotarov #define BNX2X_NUM_QUEUES(bp)	(bp->num_queues)
16006383c0b3SAriel Elior #define BNX2X_NUM_ETH_QUEUES(bp) (BNX2X_NUM_QUEUES(bp) - NON_ETH_CONTEXT_USE)
16016383c0b3SAriel Elior #define BNX2X_NUM_RX_QUEUES(bp)	BNX2X_NUM_QUEUES(bp)
1602ec6ba945SVladislav Zolotarov 
160354b9ddaaSVladislav Zolotarov #define is_multi(bp)		(BNX2X_NUM_QUEUES(bp) > 1)
16043196a88aSEilon Greenstein 
16056383c0b3SAriel Elior #define BNX2X_MAX_QUEUES(bp)	BNX2X_MAX_RSS_COUNT(bp)
16066383c0b3SAriel Elior /* #define is_eth_multi(bp)	(BNX2X_NUM_ETH_QUEUES(bp) > 1) */
1607523224a3SDmitry Kravkov 
1608523224a3SDmitry Kravkov #define RSS_IPV4_CAP_MASK						\
1609523224a3SDmitry Kravkov 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY
1610523224a3SDmitry Kravkov 
1611523224a3SDmitry Kravkov #define RSS_IPV4_TCP_CAP_MASK						\
1612523224a3SDmitry Kravkov 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY
1613523224a3SDmitry Kravkov 
1614523224a3SDmitry Kravkov #define RSS_IPV6_CAP_MASK						\
1615523224a3SDmitry Kravkov 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY
1616523224a3SDmitry Kravkov 
1617523224a3SDmitry Kravkov #define RSS_IPV6_TCP_CAP_MASK						\
1618523224a3SDmitry Kravkov 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY
1619523224a3SDmitry Kravkov 
1620523224a3SDmitry Kravkov /* func init flags */
1621619c5cb6SVlad Zolotarov #define FUNC_FLG_RSS		0x0001
1622619c5cb6SVlad Zolotarov #define FUNC_FLG_STATS		0x0002
1623619c5cb6SVlad Zolotarov /* removed  FUNC_FLG_UNMATCHED	0x0004 */
1624619c5cb6SVlad Zolotarov #define FUNC_FLG_TPA		0x0008
1625619c5cb6SVlad Zolotarov #define FUNC_FLG_SPQ		0x0010
1626619c5cb6SVlad Zolotarov #define FUNC_FLG_LEADING	0x0020	/* PF only */
1627523224a3SDmitry Kravkov 
1628523224a3SDmitry Kravkov 
1629523224a3SDmitry Kravkov struct bnx2x_func_init_params {
1630523224a3SDmitry Kravkov 	/* dma */
1631523224a3SDmitry Kravkov 	dma_addr_t	fw_stat_map;	/* valid iff FUNC_FLG_STATS */
1632523224a3SDmitry Kravkov 	dma_addr_t	spq_map;	/* valid iff FUNC_FLG_SPQ */
1633523224a3SDmitry Kravkov 
1634523224a3SDmitry Kravkov 	u16		func_flgs;
1635523224a3SDmitry Kravkov 	u16		func_id;	/* abs fid */
1636523224a3SDmitry Kravkov 	u16		pf_id;
1637523224a3SDmitry Kravkov 	u16		spq_prod;	/* valid iff FUNC_FLG_SPQ */
1638523224a3SDmitry Kravkov };
1639523224a3SDmitry Kravkov 
1640ec6ba945SVladislav Zolotarov #define for_each_eth_queue(bp, var) \
16416383c0b3SAriel Elior 	for ((var) = 0; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
16423196a88aSEilon Greenstein 
1643ec6ba945SVladislav Zolotarov #define for_each_nondefault_eth_queue(bp, var) \
16446383c0b3SAriel Elior 	for ((var) = 1; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
1645ec6ba945SVladislav Zolotarov 
1646ec6ba945SVladislav Zolotarov #define for_each_queue(bp, var) \
16476383c0b3SAriel Elior 	for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1648ec6ba945SVladislav Zolotarov 		if (skip_queue(bp, var))	\
1649ec6ba945SVladislav Zolotarov 			continue;		\
1650ec6ba945SVladislav Zolotarov 		else
1651ec6ba945SVladislav Zolotarov 
16526383c0b3SAriel Elior /* Skip forwarding FP */
1653ec6ba945SVladislav Zolotarov #define for_each_rx_queue(bp, var) \
16546383c0b3SAriel Elior 	for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1655ec6ba945SVladislav Zolotarov 		if (skip_rx_queue(bp, var))	\
1656ec6ba945SVladislav Zolotarov 			continue;		\
1657ec6ba945SVladislav Zolotarov 		else
1658ec6ba945SVladislav Zolotarov 
16596383c0b3SAriel Elior /* Skip OOO FP */
1660ec6ba945SVladislav Zolotarov #define for_each_tx_queue(bp, var) \
16616383c0b3SAriel Elior 	for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1662ec6ba945SVladislav Zolotarov 		if (skip_tx_queue(bp, var))	\
1663ec6ba945SVladislav Zolotarov 			continue;		\
1664ec6ba945SVladislav Zolotarov 		else
1665ec6ba945SVladislav Zolotarov 
1666ec6ba945SVladislav Zolotarov #define for_each_nondefault_queue(bp, var) \
16676383c0b3SAriel Elior 	for ((var) = 1; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1668ec6ba945SVladislav Zolotarov 		if (skip_queue(bp, var))	\
1669ec6ba945SVladislav Zolotarov 			continue;		\
1670ec6ba945SVladislav Zolotarov 		else
1671ec6ba945SVladislav Zolotarov 
16726383c0b3SAriel Elior #define for_each_cos_in_tx_queue(fp, var) \
16736383c0b3SAriel Elior 	for ((var) = 0; (var) < (fp)->max_cos; (var)++)
16746383c0b3SAriel Elior 
1675ec6ba945SVladislav Zolotarov /* skip rx queue
1676008d23e4SLinus Torvalds  * if FCOE l2 support is disabled and this is the fcoe L2 queue
1677ec6ba945SVladislav Zolotarov  */
1678ec6ba945SVladislav Zolotarov #define skip_rx_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))
1679ec6ba945SVladislav Zolotarov 
1680ec6ba945SVladislav Zolotarov /* skip tx queue
1681008d23e4SLinus Torvalds  * if FCOE l2 support is disabled and this is the fcoe L2 queue
1682ec6ba945SVladislav Zolotarov  */
1683ec6ba945SVladislav Zolotarov #define skip_tx_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))
1684ec6ba945SVladislav Zolotarov 
1685ec6ba945SVladislav Zolotarov #define skip_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))
16863196a88aSEilon Greenstein 
1687f85582f8SDmitry Kravkov 
1688619c5cb6SVlad Zolotarov 
1689619c5cb6SVlad Zolotarov 
1690619c5cb6SVlad Zolotarov /**
1691619c5cb6SVlad Zolotarov  * bnx2x_set_mac_one - configure a single MAC address
1692619c5cb6SVlad Zolotarov  *
1693619c5cb6SVlad Zolotarov  * @bp:			driver handle
1694619c5cb6SVlad Zolotarov  * @mac:		MAC to configure
1695619c5cb6SVlad Zolotarov  * @obj:		MAC object handle
1696619c5cb6SVlad Zolotarov  * @set:		if 'true' add a new MAC, otherwise - delete
1697619c5cb6SVlad Zolotarov  * @mac_type:		the type of the MAC to configure (e.g. ETH, UC list)
1698619c5cb6SVlad Zolotarov  * @ramrod_flags:	RAMROD_XXX flags (e.g. RAMROD_CONT, RAMROD_COMP_WAIT)
1699619c5cb6SVlad Zolotarov  *
1700619c5cb6SVlad Zolotarov  * Configures one MAC according to provided parameters or continues the
1701619c5cb6SVlad Zolotarov  * execution of previously scheduled commands if RAMROD_CONT is set in
1702619c5cb6SVlad Zolotarov  * ramrod_flags.
1703619c5cb6SVlad Zolotarov  *
1704619c5cb6SVlad Zolotarov  * Returns zero if operation has successfully completed, a positive value if the
1705619c5cb6SVlad Zolotarov  * operation has been successfully scheduled and a negative - if a requested
1706619c5cb6SVlad Zolotarov  * operations has failed.
1707619c5cb6SVlad Zolotarov  */
1708619c5cb6SVlad Zolotarov int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
1709619c5cb6SVlad Zolotarov 		      struct bnx2x_vlan_mac_obj *obj, bool set,
1710619c5cb6SVlad Zolotarov 		      int mac_type, unsigned long *ramrod_flags);
1711619c5cb6SVlad Zolotarov /**
1712619c5cb6SVlad Zolotarov  * Deletes all MACs configured for the specific MAC object.
1713619c5cb6SVlad Zolotarov  *
1714619c5cb6SVlad Zolotarov  * @param bp Function driver instance
1715619c5cb6SVlad Zolotarov  * @param mac_obj MAC object to cleanup
1716619c5cb6SVlad Zolotarov  *
1717619c5cb6SVlad Zolotarov  * @return zero if all MACs were cleaned
1718619c5cb6SVlad Zolotarov  */
1719619c5cb6SVlad Zolotarov 
1720619c5cb6SVlad Zolotarov /**
1721619c5cb6SVlad Zolotarov  * bnx2x_del_all_macs - delete all MACs configured for the specific MAC object
1722619c5cb6SVlad Zolotarov  *
1723619c5cb6SVlad Zolotarov  * @bp:			driver handle
1724619c5cb6SVlad Zolotarov  * @mac_obj:		MAC object handle
1725619c5cb6SVlad Zolotarov  * @mac_type:		type of the MACs to clear (BNX2X_XXX_MAC)
1726619c5cb6SVlad Zolotarov  * @wait_for_comp:	if 'true' block until completion
1727619c5cb6SVlad Zolotarov  *
1728619c5cb6SVlad Zolotarov  * Deletes all MACs of the specific type (e.g. ETH, UC list).
1729619c5cb6SVlad Zolotarov  *
1730619c5cb6SVlad Zolotarov  * Returns zero if operation has successfully completed, a positive value if the
1731619c5cb6SVlad Zolotarov  * operation has been successfully scheduled and a negative - if a requested
1732619c5cb6SVlad Zolotarov  * operations has failed.
1733619c5cb6SVlad Zolotarov  */
1734619c5cb6SVlad Zolotarov int bnx2x_del_all_macs(struct bnx2x *bp,
1735619c5cb6SVlad Zolotarov 		       struct bnx2x_vlan_mac_obj *mac_obj,
1736619c5cb6SVlad Zolotarov 		       int mac_type, bool wait_for_comp);
1737619c5cb6SVlad Zolotarov 
1738619c5cb6SVlad Zolotarov /* Init Function API  */
1739619c5cb6SVlad Zolotarov void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p);
1740619c5cb6SVlad Zolotarov int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
1741619c5cb6SVlad Zolotarov int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
1742619c5cb6SVlad Zolotarov int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode);
1743619c5cb6SVlad Zolotarov int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
17442ae17f66SVladislav Zolotarov void bnx2x_read_mf_cfg(struct bnx2x *bp);
17452ae17f66SVladislav Zolotarov 
1746619c5cb6SVlad Zolotarov 
1747f85582f8SDmitry Kravkov /* dmae */
1748c18487eeSYaniv Rosner void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
1749c18487eeSYaniv Rosner void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
1750c18487eeSYaniv Rosner 		      u32 len32);
1751f85582f8SDmitry Kravkov void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
1752f85582f8SDmitry Kravkov u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type);
1753f85582f8SDmitry Kravkov u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode);
1754f85582f8SDmitry Kravkov u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
1755f85582f8SDmitry Kravkov 		      bool with_comp, u8 comp_type);
1756f85582f8SDmitry Kravkov 
1757f85582f8SDmitry Kravkov 
1758de0c62dbSDmitry Kravkov void bnx2x_calc_fc_adv(struct bnx2x *bp);
1759de0c62dbSDmitry Kravkov int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
1760619c5cb6SVlad Zolotarov 		  u32 data_hi, u32 data_lo, int cmd_type);
1761de0c62dbSDmitry Kravkov void bnx2x_update_coalesce(struct bnx2x *bp);
17621ac9e428SYaniv Rosner int bnx2x_get_cur_phy_idx(struct bnx2x *bp);
1763f85582f8SDmitry Kravkov 
176434f80b04SEilon Greenstein static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
176534f80b04SEilon Greenstein 			   int wait)
176634f80b04SEilon Greenstein {
176734f80b04SEilon Greenstein 	u32 val;
176834f80b04SEilon Greenstein 
176934f80b04SEilon Greenstein 	do {
177034f80b04SEilon Greenstein 		val = REG_RD(bp, reg);
177134f80b04SEilon Greenstein 		if (val == expected)
177234f80b04SEilon Greenstein 			break;
177334f80b04SEilon Greenstein 		ms -= wait;
177434f80b04SEilon Greenstein 		msleep(wait);
177534f80b04SEilon Greenstein 
177634f80b04SEilon Greenstein 	} while (ms > 0);
177734f80b04SEilon Greenstein 
177834f80b04SEilon Greenstein 	return val;
177934f80b04SEilon Greenstein }
1780f85582f8SDmitry Kravkov 
1781523224a3SDmitry Kravkov #define BNX2X_ILT_ZALLOC(x, y, size) \
1782523224a3SDmitry Kravkov 	do { \
1783d245a111SVladislav Zolotarov 		x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
1784523224a3SDmitry Kravkov 		if (x) \
1785523224a3SDmitry Kravkov 			memset(x, 0, size); \
1786523224a3SDmitry Kravkov 	} while (0)
1787523224a3SDmitry Kravkov 
1788523224a3SDmitry Kravkov #define BNX2X_ILT_FREE(x, y, size) \
1789523224a3SDmitry Kravkov 	do { \
1790523224a3SDmitry Kravkov 		if (x) { \
1791d245a111SVladislav Zolotarov 			dma_free_coherent(&bp->pdev->dev, size, x, y); \
1792523224a3SDmitry Kravkov 			x = NULL; \
1793523224a3SDmitry Kravkov 			y = 0; \
1794523224a3SDmitry Kravkov 		} \
1795523224a3SDmitry Kravkov 	} while (0)
1796523224a3SDmitry Kravkov 
1797523224a3SDmitry Kravkov #define ILOG2(x)	(ilog2((x)))
1798523224a3SDmitry Kravkov 
1799523224a3SDmitry Kravkov #define ILT_NUM_PAGE_ENTRIES	(3072)
1800523224a3SDmitry Kravkov /* In 57710/11 we use whole table since we have 8 func
1801f85582f8SDmitry Kravkov  * In 57712 we have only 4 func, but use same size per func, then only half of
1802f85582f8SDmitry Kravkov  * the table in use
1803523224a3SDmitry Kravkov  */
1804523224a3SDmitry Kravkov #define ILT_PER_FUNC		(ILT_NUM_PAGE_ENTRIES/8)
1805523224a3SDmitry Kravkov 
1806523224a3SDmitry Kravkov #define FUNC_ILT_BASE(func)	(func * ILT_PER_FUNC)
1807523224a3SDmitry Kravkov /*
1808523224a3SDmitry Kravkov  * the phys address is shifted right 12 bits and has an added
1809523224a3SDmitry Kravkov  * 1=valid bit added to the 53rd bit
1810523224a3SDmitry Kravkov  * then since this is a wide register(TM)
1811523224a3SDmitry Kravkov  * we split it into two 32 bit writes
1812523224a3SDmitry Kravkov  */
1813523224a3SDmitry Kravkov #define ONCHIP_ADDR1(x)		((u32)(((u64)x >> 12) & 0xFFFFFFFF))
1814523224a3SDmitry Kravkov #define ONCHIP_ADDR2(x)		((u32)((1 << 20) | ((u64)x >> 44)))
181534f80b04SEilon Greenstein 
181634f80b04SEilon Greenstein /* load/unload mode */
181734f80b04SEilon Greenstein #define LOAD_NORMAL			0
181834f80b04SEilon Greenstein #define LOAD_OPEN			1
181934f80b04SEilon Greenstein #define LOAD_DIAG			2
1820*8970b2e4SMerav Sicron #define LOAD_LOOPBACK_EXT		3
182134f80b04SEilon Greenstein #define UNLOAD_NORMAL			0
182234f80b04SEilon Greenstein #define UNLOAD_CLOSE			1
182372fd0718SVladislav Zolotarov #define UNLOAD_RECOVERY			2
182434f80b04SEilon Greenstein 
1825bb2a0f7aSYitchak Gertner 
1826ad8d3948SEilon Greenstein /* DMAE command defines */
1827f2e0899fSDmitry Kravkov #define DMAE_TIMEOUT			-1
1828f2e0899fSDmitry Kravkov #define DMAE_PCI_ERROR			-2	/* E2 and onward */
1829f2e0899fSDmitry Kravkov #define DMAE_NOT_RDY			-3
1830f2e0899fSDmitry Kravkov #define DMAE_PCI_ERR_FLAG		0x80000000
1831ad8d3948SEilon Greenstein 
1832f2e0899fSDmitry Kravkov #define DMAE_SRC_PCI			0
1833f2e0899fSDmitry Kravkov #define DMAE_SRC_GRC			1
1834ad8d3948SEilon Greenstein 
1835f2e0899fSDmitry Kravkov #define DMAE_DST_NONE			0
1836f2e0899fSDmitry Kravkov #define DMAE_DST_PCI			1
1837f2e0899fSDmitry Kravkov #define DMAE_DST_GRC			2
1838f2e0899fSDmitry Kravkov 
1839f2e0899fSDmitry Kravkov #define DMAE_COMP_PCI			0
1840f2e0899fSDmitry Kravkov #define DMAE_COMP_GRC			1
1841f2e0899fSDmitry Kravkov 
1842f2e0899fSDmitry Kravkov /* E2 and onward - PCI error handling in the completion */
1843f2e0899fSDmitry Kravkov 
1844f2e0899fSDmitry Kravkov #define DMAE_COMP_REGULAR		0
1845f2e0899fSDmitry Kravkov #define DMAE_COM_SET_ERR		1
1846f2e0899fSDmitry Kravkov 
1847f2e0899fSDmitry Kravkov #define DMAE_CMD_SRC_PCI		(DMAE_SRC_PCI << \
1848f2e0899fSDmitry Kravkov 						DMAE_COMMAND_SRC_SHIFT)
1849f2e0899fSDmitry Kravkov #define DMAE_CMD_SRC_GRC		(DMAE_SRC_GRC << \
1850f2e0899fSDmitry Kravkov 						DMAE_COMMAND_SRC_SHIFT)
1851f2e0899fSDmitry Kravkov 
1852f2e0899fSDmitry Kravkov #define DMAE_CMD_DST_PCI		(DMAE_DST_PCI << \
1853f2e0899fSDmitry Kravkov 						DMAE_COMMAND_DST_SHIFT)
1854f2e0899fSDmitry Kravkov #define DMAE_CMD_DST_GRC		(DMAE_DST_GRC << \
1855f2e0899fSDmitry Kravkov 						DMAE_COMMAND_DST_SHIFT)
1856f2e0899fSDmitry Kravkov 
1857f2e0899fSDmitry Kravkov #define DMAE_CMD_C_DST_PCI		(DMAE_COMP_PCI << \
1858f2e0899fSDmitry Kravkov 						DMAE_COMMAND_C_DST_SHIFT)
1859f2e0899fSDmitry Kravkov #define DMAE_CMD_C_DST_GRC		(DMAE_COMP_GRC << \
1860f2e0899fSDmitry Kravkov 						DMAE_COMMAND_C_DST_SHIFT)
1861ad8d3948SEilon Greenstein 
1862ad8d3948SEilon Greenstein #define DMAE_CMD_C_ENABLE		DMAE_COMMAND_C_TYPE_ENABLE
1863ad8d3948SEilon Greenstein 
1864ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_NO_SWAP	(0 << DMAE_COMMAND_ENDIANITY_SHIFT)
1865ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_B_SWAP	(1 << DMAE_COMMAND_ENDIANITY_SHIFT)
1866ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_DW_SWAP	(2 << DMAE_COMMAND_ENDIANITY_SHIFT)
1867ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_B_DW_SWAP	(3 << DMAE_COMMAND_ENDIANITY_SHIFT)
1868ad8d3948SEilon Greenstein 
1869ad8d3948SEilon Greenstein #define DMAE_CMD_PORT_0			0
1870ad8d3948SEilon Greenstein #define DMAE_CMD_PORT_1			DMAE_COMMAND_PORT
1871ad8d3948SEilon Greenstein 
1872ad8d3948SEilon Greenstein #define DMAE_CMD_SRC_RESET		DMAE_COMMAND_SRC_RESET
1873ad8d3948SEilon Greenstein #define DMAE_CMD_DST_RESET		DMAE_COMMAND_DST_RESET
1874ad8d3948SEilon Greenstein #define DMAE_CMD_E1HVN_SHIFT		DMAE_COMMAND_E1HVN_SHIFT
1875ad8d3948SEilon Greenstein 
1876f2e0899fSDmitry Kravkov #define DMAE_SRC_PF			0
1877f2e0899fSDmitry Kravkov #define DMAE_SRC_VF			1
1878f2e0899fSDmitry Kravkov 
1879f2e0899fSDmitry Kravkov #define DMAE_DST_PF			0
1880f2e0899fSDmitry Kravkov #define DMAE_DST_VF			1
1881f2e0899fSDmitry Kravkov 
1882f2e0899fSDmitry Kravkov #define DMAE_C_SRC			0
1883f2e0899fSDmitry Kravkov #define DMAE_C_DST			1
1884f2e0899fSDmitry Kravkov 
1885ad8d3948SEilon Greenstein #define DMAE_LEN32_RD_MAX		0x80
188602e3c6cbSVladislav Zolotarov #define DMAE_LEN32_WR_MAX(bp)		(CHIP_IS_E1(bp) ? 0x400 : 0x2000)
1887ad8d3948SEilon Greenstein 
1888f2e0899fSDmitry Kravkov #define DMAE_COMP_VAL			0x60d0d0ae /* E2 and on - upper bit
1889f2e0899fSDmitry Kravkov 							indicates eror */
1890ad8d3948SEilon Greenstein 
1891ad8d3948SEilon Greenstein #define MAX_DMAE_C_PER_PORT		8
1892ad8d3948SEilon Greenstein #define INIT_DMAE_C(bp)			(BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
18938decf868SDavid S. Miller 					 BP_VN(bp))
1894ad8d3948SEilon Greenstein #define PMF_DMAE_C(bp)			(BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
1895ad8d3948SEilon Greenstein 					 E1HVN_MAX)
1896ad8d3948SEilon Greenstein 
189725047950SEliezer Tamir /* PCIE link and speed */
189825047950SEliezer Tamir #define PCICFG_LINK_WIDTH		0x1f00000
189925047950SEliezer Tamir #define PCICFG_LINK_WIDTH_SHIFT		20
190025047950SEliezer Tamir #define PCICFG_LINK_SPEED		0xf0000
190125047950SEliezer Tamir #define PCICFG_LINK_SPEED_SHIFT		16
1902a2fbb9eaSEliezer Tamir 
1903bb2a0f7aSYitchak Gertner 
1904*8970b2e4SMerav Sicron #define BNX2X_NUM_TESTS			8
1905bb2a0f7aSYitchak Gertner 
1906b5bf9068SEilon Greenstein #define BNX2X_PHY_LOOPBACK		0
1907b5bf9068SEilon Greenstein #define BNX2X_MAC_LOOPBACK		1
1908*8970b2e4SMerav Sicron #define BNX2X_EXT_LOOPBACK		2
1909b5bf9068SEilon Greenstein #define BNX2X_PHY_LOOPBACK_FAILED	1
1910b5bf9068SEilon Greenstein #define BNX2X_MAC_LOOPBACK_FAILED	2
1911*8970b2e4SMerav Sicron #define BNX2X_EXT_LOOPBACK_FAILED	3
1912bb2a0f7aSYitchak Gertner #define BNX2X_LOOPBACK_FAILED		(BNX2X_MAC_LOOPBACK_FAILED | \
1913bb2a0f7aSYitchak Gertner 					 BNX2X_PHY_LOOPBACK_FAILED)
191496fc1784SEliezer Tamir 
19157a9b2557SVladislav Zolotarov 
19167a9b2557SVladislav Zolotarov #define STROM_ASSERT_ARRAY_SIZE		50
19177a9b2557SVladislav Zolotarov 
191896fc1784SEliezer Tamir 
191934f80b04SEilon Greenstein /* must be used on a CID before placing it on a HW ring */
1920ab6ad5a4SEilon Greenstein #define HW_CID(bp, x)			((BP_PORT(bp) << 23) | \
19218decf868SDavid S. Miller 					 (BP_VN(bp) << BNX2X_SWCID_SHIFT) | \
1922619c5cb6SVlad Zolotarov 					 (x))
1923a2fbb9eaSEliezer Tamir 
19247a9b2557SVladislav Zolotarov #define SP_DESC_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_spe))
19257a9b2557SVladislav Zolotarov #define MAX_SP_DESC_CNT			(SP_DESC_CNT - 1)
19267a9b2557SVladislav Zolotarov 
19277a9b2557SVladislav Zolotarov 
1928523224a3SDmitry Kravkov #define BNX2X_BTR			4
19297a9b2557SVladislav Zolotarov #define MAX_SPQ_PENDING			8
19307a9b2557SVladislav Zolotarov 
1931ff80ee02SDmitry Kravkov /* CMNG constants, as derived from system spec calculations */
1932ff80ee02SDmitry Kravkov /* default MIN rate in case VNIC min rate is configured to zero - 100Mbps */
193334f80b04SEilon Greenstein #define DEF_MIN_RATE					100
19349b3de1efSDmitry Kravkov /* resolution of the rate shaping timer - 400 usec */
19359b3de1efSDmitry Kravkov #define RS_PERIODIC_TIMEOUT_USEC			400
193634f80b04SEilon Greenstein /* number of bytes in single QM arbitration cycle -
1937ff80ee02SDmitry Kravkov  * coefficient for calculating the fairness timer */
1938ff80ee02SDmitry Kravkov #define QM_ARB_BYTES					160000
1939ff80ee02SDmitry Kravkov /* resolution of Min algorithm 1:100 */
1940ff80ee02SDmitry Kravkov #define MIN_RES						100
1941ff80ee02SDmitry Kravkov /* how many bytes above threshold for the minimal credit of Min algorithm*/
1942ff80ee02SDmitry Kravkov #define MIN_ABOVE_THRESH				32768
1943ff80ee02SDmitry Kravkov /* Fairness algorithm integration time coefficient -
1944ff80ee02SDmitry Kravkov  * for calculating the actual Tfair */
1945ff80ee02SDmitry Kravkov #define T_FAIR_COEF	((MIN_ABOVE_THRESH +  QM_ARB_BYTES) * 8 * MIN_RES)
1946ff80ee02SDmitry Kravkov /* Memory of fairness algorithm . 2 cycles */
194734f80b04SEilon Greenstein #define FAIR_MEM					2
1948a2fbb9eaSEliezer Tamir 
1949a2fbb9eaSEliezer Tamir 
195034f80b04SEilon Greenstein #define ATTN_NIG_FOR_FUNC		(1L << 8)
195134f80b04SEilon Greenstein #define ATTN_SW_TIMER_4_FUNC		(1L << 9)
195234f80b04SEilon Greenstein #define GPIO_2_FUNC			(1L << 10)
195334f80b04SEilon Greenstein #define GPIO_3_FUNC			(1L << 11)
195434f80b04SEilon Greenstein #define GPIO_4_FUNC			(1L << 12)
195534f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_1		(1L << 13)
195634f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_2		(1L << 14)
195734f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_3		(1L << 15)
195834f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_4		(1L << 13)
195934f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_5		(1L << 14)
196034f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_6		(1L << 15)
196134f80b04SEilon Greenstein 
196234f80b04SEilon Greenstein #define ATTN_HARD_WIRED_MASK		0xff00
196334f80b04SEilon Greenstein #define ATTENTION_ID			4
196434f80b04SEilon Greenstein 
196534f80b04SEilon Greenstein 
196634f80b04SEilon Greenstein /* stuff added to make the code fit 80Col */
196734f80b04SEilon Greenstein 
196834f80b04SEilon Greenstein #define BNX2X_PMF_LINK_ASSERT \
196934f80b04SEilon Greenstein 	GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
197034f80b04SEilon Greenstein 
1971a2fbb9eaSEliezer Tamir #define BNX2X_MC_ASSERT_BITS \
1972a2fbb9eaSEliezer Tamir 	(GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
1973a2fbb9eaSEliezer Tamir 	 GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
1974a2fbb9eaSEliezer Tamir 	 GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
1975a2fbb9eaSEliezer Tamir 	 GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
1976a2fbb9eaSEliezer Tamir 
1977a2fbb9eaSEliezer Tamir #define BNX2X_MCP_ASSERT \
1978a2fbb9eaSEliezer Tamir 	GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
1979a2fbb9eaSEliezer Tamir 
198034f80b04SEilon Greenstein #define BNX2X_GRC_TIMEOUT	GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
198134f80b04SEilon Greenstein #define BNX2X_GRC_RSV		(GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
198234f80b04SEilon Greenstein 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
198334f80b04SEilon Greenstein 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
198434f80b04SEilon Greenstein 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
198534f80b04SEilon Greenstein 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
198634f80b04SEilon Greenstein 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
198734f80b04SEilon Greenstein 
1988a2fbb9eaSEliezer Tamir #define HW_INTERRUT_ASSERT_SET_0 \
1989a2fbb9eaSEliezer Tamir 				(AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
1990a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
1991a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
1992c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT)
1993a2fbb9eaSEliezer Tamir #define HW_PRTY_ASSERT_SET_0	(AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
1994a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
1995a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
1996a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
1997c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR |\
1998c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR |\
1999c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR)
2000a2fbb9eaSEliezer Tamir #define HW_INTERRUT_ASSERT_SET_1 \
2001a2fbb9eaSEliezer Tamir 				(AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
2002a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
2003a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
2004a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
2005a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
2006a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
2007a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
2008a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
2009a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
2010a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
2011a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
2012c9ee9206SVladislav Zolotarov #define HW_PRTY_ASSERT_SET_1	(AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR |\
2013a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
2014c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR |\
2015a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
2016c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR |\
2017a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
2018a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
2019c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR |\
2020a2fbb9eaSEliezer Tamir 			     AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
2021a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
2022a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
2023c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR |\
2024a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
2025a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
2026c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR |\
2027c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR)
2028a2fbb9eaSEliezer Tamir #define HW_INTERRUT_ASSERT_SET_2 \
2029a2fbb9eaSEliezer Tamir 				(AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
2030a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
2031a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
2032a2fbb9eaSEliezer Tamir 			AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
2033a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
2034a2fbb9eaSEliezer Tamir #define HW_PRTY_ASSERT_SET_2	(AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
2035a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
2036a2fbb9eaSEliezer Tamir 			AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
2037a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
2038a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
2039c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR |\
2040a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
2041a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
2042a2fbb9eaSEliezer Tamir 
204372fd0718SVladislav Zolotarov #define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
204472fd0718SVladislav Zolotarov 		AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
204572fd0718SVladislav Zolotarov 		AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \
204672fd0718SVladislav Zolotarov 		AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
2047a2fbb9eaSEliezer Tamir 
20488736c826SVladislav Zolotarov #define HW_PRTY_ASSERT_SET_4 (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR | \
20498736c826SVladislav Zolotarov 			      AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)
20508736c826SVladislav Zolotarov 
2051a2fbb9eaSEliezer Tamir #define MULTI_MASK			0x7f
2052a2fbb9eaSEliezer Tamir 
2053619c5cb6SVlad Zolotarov 
2054619c5cb6SVlad Zolotarov #define DEF_USB_FUNC_OFF	offsetof(struct cstorm_def_status_block_u, func)
2055619c5cb6SVlad Zolotarov #define DEF_CSB_FUNC_OFF	offsetof(struct cstorm_def_status_block_c, func)
2056619c5cb6SVlad Zolotarov #define DEF_XSB_FUNC_OFF	offsetof(struct xstorm_def_status_block, func)
2057619c5cb6SVlad Zolotarov #define DEF_TSB_FUNC_OFF	offsetof(struct tstorm_def_status_block, func)
2058619c5cb6SVlad Zolotarov 
2059619c5cb6SVlad Zolotarov #define DEF_USB_IGU_INDEX_OFF \
2060619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_def_status_block_u, igu_index)
2061619c5cb6SVlad Zolotarov #define DEF_CSB_IGU_INDEX_OFF \
2062619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_def_status_block_c, igu_index)
2063619c5cb6SVlad Zolotarov #define DEF_XSB_IGU_INDEX_OFF \
2064619c5cb6SVlad Zolotarov 			offsetof(struct xstorm_def_status_block, igu_index)
2065619c5cb6SVlad Zolotarov #define DEF_TSB_IGU_INDEX_OFF \
2066619c5cb6SVlad Zolotarov 			offsetof(struct tstorm_def_status_block, igu_index)
2067619c5cb6SVlad Zolotarov 
2068619c5cb6SVlad Zolotarov #define DEF_USB_SEGMENT_OFF \
2069619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_def_status_block_u, segment)
2070619c5cb6SVlad Zolotarov #define DEF_CSB_SEGMENT_OFF \
2071619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_def_status_block_c, segment)
2072619c5cb6SVlad Zolotarov #define DEF_XSB_SEGMENT_OFF \
2073619c5cb6SVlad Zolotarov 			offsetof(struct xstorm_def_status_block, segment)
2074619c5cb6SVlad Zolotarov #define DEF_TSB_SEGMENT_OFF \
2075619c5cb6SVlad Zolotarov 			offsetof(struct tstorm_def_status_block, segment)
2076619c5cb6SVlad Zolotarov 
2077a2fbb9eaSEliezer Tamir #define BNX2X_SP_DSB_INDEX \
2078523224a3SDmitry Kravkov 		(&bp->def_status_blk->sp_sb.\
2079523224a3SDmitry Kravkov 					index_values[HC_SP_INDEX_ETH_DEF_CONS])
2080f85582f8SDmitry Kravkov 
2081523224a3SDmitry Kravkov #define SET_FLAG(value, mask, flag) \
2082523224a3SDmitry Kravkov 	do {\
2083523224a3SDmitry Kravkov 		(value) &= ~(mask);\
2084523224a3SDmitry Kravkov 		(value) |= ((flag) << (mask##_SHIFT));\
2085523224a3SDmitry Kravkov 	} while (0)
2086a2fbb9eaSEliezer Tamir 
2087523224a3SDmitry Kravkov #define GET_FLAG(value, mask) \
2088619c5cb6SVlad Zolotarov 	(((value) & (mask)) >> (mask##_SHIFT))
2089a2fbb9eaSEliezer Tamir 
2090f2e0899fSDmitry Kravkov #define GET_FIELD(value, fname) \
2091f2e0899fSDmitry Kravkov 	(((value) & (fname##_MASK)) >> (fname##_SHIFT))
2092f2e0899fSDmitry Kravkov 
2093a2fbb9eaSEliezer Tamir #define CAM_IS_INVALID(x) \
2094523224a3SDmitry Kravkov 	(GET_FLAG(x.flags, \
2095523224a3SDmitry Kravkov 	MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \
2096523224a3SDmitry Kravkov 	(T_ETH_MAC_COMMAND_INVALIDATE))
2097a2fbb9eaSEliezer Tamir 
209834f80b04SEilon Greenstein /* Number of u32 elements in MC hash array */
209934f80b04SEilon Greenstein #define MC_HASH_SIZE			8
210034f80b04SEilon Greenstein #define MC_HASH_OFFSET(bp, i)		(BAR_TSTRORM_INTMEM + \
210134f80b04SEilon Greenstein 	TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
210234f80b04SEilon Greenstein 
210334f80b04SEilon Greenstein 
210434f80b04SEilon Greenstein #ifndef PXP2_REG_PXP2_INT_STS
210534f80b04SEilon Greenstein #define PXP2_REG_PXP2_INT_STS		PXP2_REG_PXP2_INT_STS_0
210634f80b04SEilon Greenstein #endif
210734f80b04SEilon Greenstein 
2108f2e0899fSDmitry Kravkov #ifndef ETH_MAX_RX_CLIENTS_E2
2109f2e0899fSDmitry Kravkov #define ETH_MAX_RX_CLIENTS_E2		ETH_MAX_RX_CLIENTS_E1H
2110f2e0899fSDmitry Kravkov #endif
2111f85582f8SDmitry Kravkov 
211234f24c7fSVladislav Zolotarov #define BNX2X_VPD_LEN			128
211334f24c7fSVladislav Zolotarov #define VENDOR_ID_LEN			4
211434f24c7fSVladislav Zolotarov 
2115523224a3SDmitry Kravkov /* Congestion management fairness mode */
2116523224a3SDmitry Kravkov #define CMNG_FNS_NONE		0
2117523224a3SDmitry Kravkov #define CMNG_FNS_MINMAX		1
2118523224a3SDmitry Kravkov 
2119523224a3SDmitry Kravkov #define HC_SEG_ACCESS_DEF		0   /*Driver decision 0-3*/
2120523224a3SDmitry Kravkov #define HC_SEG_ACCESS_ATTN		4
2121523224a3SDmitry Kravkov #define HC_SEG_ACCESS_NORM		0   /*Driver decision 0-1*/
2122523224a3SDmitry Kravkov 
2123619c5cb6SVlad Zolotarov static const u32 dmae_reg_go_c[] = {
2124619c5cb6SVlad Zolotarov 	DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
2125619c5cb6SVlad Zolotarov 	DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
2126619c5cb6SVlad Zolotarov 	DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
2127619c5cb6SVlad Zolotarov 	DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
2128619c5cb6SVlad Zolotarov };
2129b0efbb99SDmitry Kravkov 
2130619c5cb6SVlad Zolotarov void bnx2x_set_ethtool_ops(struct net_device *netdev);
21313deb8167SYaniv Rosner void bnx2x_notify_link_changed(struct bnx2x *bp);
2132614c76dfSDmitry Kravkov 
2133614c76dfSDmitry Kravkov 
21349e62e912SDmitry Kravkov #define BNX2X_MF_SD_PROTOCOL(bp) \
2135614c76dfSDmitry Kravkov 	((bp)->mf_config[BP_VN(bp)] & FUNC_MF_CFG_PROTOCOL_MASK)
2136614c76dfSDmitry Kravkov 
2137614c76dfSDmitry Kravkov #ifdef BCM_CNIC
21389e62e912SDmitry Kravkov #define BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) \
21399e62e912SDmitry Kravkov 	(BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_ISCSI)
2140614c76dfSDmitry Kravkov 
21419e62e912SDmitry Kravkov #define BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp) \
21429e62e912SDmitry Kravkov 	(BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_FCOE)
21439e62e912SDmitry Kravkov 
21449e62e912SDmitry Kravkov #define IS_MF_ISCSI_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp))
21459e62e912SDmitry Kravkov #define IS_MF_FCOE_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp))
21469e62e912SDmitry Kravkov 
2147a3348722SBarak Witkowski #define BNX2X_MF_EXT_PROTOCOL_FCOE(bp)  ((bp)->mf_ext_config & \
2148a3348722SBarak Witkowski 					 MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
2149a3348722SBarak Witkowski 
2150a3348722SBarak Witkowski #define IS_MF_FCOE_AFEX(bp) (IS_MF_AFEX(bp) && BNX2X_MF_EXT_PROTOCOL_FCOE(bp))
21519e62e912SDmitry Kravkov #define IS_MF_STORAGE_SD(bp) (IS_MF_SD(bp) && \
21529e62e912SDmitry Kravkov 				(BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) || \
21539e62e912SDmitry Kravkov 				 BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)))
2154a3348722SBarak Witkowski #else
2155a3348722SBarak Witkowski #define IS_MF_FCOE_AFEX(bp)	false
2156614c76dfSDmitry Kravkov #endif
2157614c76dfSDmitry Kravkov 
2158a3348722SBarak Witkowski 
2159a2fbb9eaSEliezer Tamir #endif /* bnx2x.h */
2160