1a2fbb9eaSEliezer Tamir /* bnx2x.h: Broadcom Everest network driver. 2a2fbb9eaSEliezer Tamir * 3247fa82bSYuval Mintz * Copyright (c) 2007-2013 Broadcom Corporation 4a2fbb9eaSEliezer Tamir * 5a2fbb9eaSEliezer Tamir * This program is free software; you can redistribute it and/or modify 6a2fbb9eaSEliezer Tamir * it under the terms of the GNU General Public License as published by 7a2fbb9eaSEliezer Tamir * the Free Software Foundation. 8a2fbb9eaSEliezer Tamir * 908f6dd89SAriel Elior * Maintained by: Ariel Elior <ariel.elior@qlogic.com> 1024e3fcefSEilon Greenstein * Written by: Eliezer Tamir 11a2fbb9eaSEliezer Tamir * Based on code from Michael Chan's bnx2 driver 12a2fbb9eaSEliezer Tamir */ 13a2fbb9eaSEliezer Tamir 14a2fbb9eaSEliezer Tamir #ifndef BNX2X_H 15a2fbb9eaSEliezer Tamir #define BNX2X_H 16290ca2bbSAriel Elior 17290ca2bbSAriel Elior #include <linux/pci.h> 18ec6ba945SVladislav Zolotarov #include <linux/netdevice.h> 19b7f080cfSAlexey Dobriyan #include <linux/dma-mapping.h> 20ec6ba945SVladislav Zolotarov #include <linux/types.h> 21290ca2bbSAriel Elior #include <linux/pci_regs.h> 22a2fbb9eaSEliezer Tamir 2334f80b04SEilon Greenstein /* compilation time flags */ 2434f80b04SEilon Greenstein 2534f80b04SEilon Greenstein /* define this to make the driver freeze on error to allow getting debug info 2634f80b04SEilon Greenstein * (you will need to reboot afterwards) */ 2734f80b04SEilon Greenstein /* #define BNX2X_STOP_ON_ERROR */ 2834f80b04SEilon Greenstein 293156b8ebSDmitry Kravkov #define DRV_MODULE_VERSION "1.78.19-0" 303156b8ebSDmitry Kravkov #define DRV_MODULE_RELDATE "2014/02/10" 31de0c62dbSDmitry Kravkov #define BNX2X_BC_VER 0x040200 32de0c62dbSDmitry Kravkov 33785b9b1aSShmulik Ravid #if defined(CONFIG_DCB) 3498507672SShmulik Ravid #define BCM_DCBNL 35785b9b1aSShmulik Ravid #endif 36b475d78fSYuval Mintz 37b475d78fSYuval Mintz #include "bnx2x_hsi.h" 38b475d78fSYuval Mintz 395d1e859cSDmitry Kravkov #include "../cnic_if.h" 401ac218c8SVladislav Zolotarov 4155c11941SMerav Sicron #define BNX2X_MIN_MSIX_VEC_CNT(bp) ((bp)->min_msix_vec_cnt) 421ac218c8SVladislav Zolotarov 4301cd4528SEilon Greenstein #include <linux/mdio.h> 44619c5cb6SVlad Zolotarov 45359d8b15SEilon Greenstein #include "bnx2x_reg.h" 46359d8b15SEilon Greenstein #include "bnx2x_fw_defs.h" 472e499d3cSBarak Witkowski #include "bnx2x_mfw_req.h" 48359d8b15SEilon Greenstein #include "bnx2x_link.h" 49619c5cb6SVlad Zolotarov #include "bnx2x_sp.h" 50e4901ddeSVladislav Zolotarov #include "bnx2x_dcb.h" 516c719d00SDmitry Kravkov #include "bnx2x_stats.h" 52be1f1ffaSAriel Elior #include "bnx2x_vfpf.h" 53359d8b15SEilon Greenstein 541ab4434cSAriel Elior enum bnx2x_int_mode { 551ab4434cSAriel Elior BNX2X_INT_MODE_MSIX, 561ab4434cSAriel Elior BNX2X_INT_MODE_INTX, 571ab4434cSAriel Elior BNX2X_INT_MODE_MSI 581ab4434cSAriel Elior }; 591ab4434cSAriel Elior 60a2fbb9eaSEliezer Tamir /* error/debug prints */ 61a2fbb9eaSEliezer Tamir 62a2fbb9eaSEliezer Tamir #define DRV_MODULE_NAME "bnx2x" 63a2fbb9eaSEliezer Tamir 64a2fbb9eaSEliezer Tamir /* for messages that are currently off */ 6551c1a580SMerav Sicron #define BNX2X_MSG_OFF 0x0 6651c1a580SMerav Sicron #define BNX2X_MSG_MCP 0x0010000 /* was: NETIF_MSG_HW */ 6751c1a580SMerav Sicron #define BNX2X_MSG_STATS 0x0020000 /* was: NETIF_MSG_TIMER */ 6851c1a580SMerav Sicron #define BNX2X_MSG_NVM 0x0040000 /* was: NETIF_MSG_HW */ 6951c1a580SMerav Sicron #define BNX2X_MSG_DMAE 0x0080000 /* was: NETIF_MSG_HW */ 7051c1a580SMerav Sicron #define BNX2X_MSG_SP 0x0100000 /* was: NETIF_MSG_INTR */ 7151c1a580SMerav Sicron #define BNX2X_MSG_FP 0x0200000 /* was: NETIF_MSG_INTR */ 7251c1a580SMerav Sicron #define BNX2X_MSG_IOV 0x0800000 7351c1a580SMerav Sicron #define BNX2X_MSG_IDLE 0x2000000 /* used for idle check*/ 7451c1a580SMerav Sicron #define BNX2X_MSG_ETHTOOL 0x4000000 7551c1a580SMerav Sicron #define BNX2X_MSG_DCB 0x8000000 76a2fbb9eaSEliezer Tamir 77a2fbb9eaSEliezer Tamir /* regular debug print */ 7876ca70faSYuval Mintz #define DP_INNER(fmt, ...) \ 79f1deab50SJoe Perches pr_notice("[%s:%d(%s)]" fmt, \ 807995c64eSJoe Perches __func__, __LINE__, \ 817995c64eSJoe Perches bp->dev ? (bp->dev->name) : "?", \ 8276ca70faSYuval Mintz ##__VA_ARGS__); 8376ca70faSYuval Mintz 8476ca70faSYuval Mintz #define DP(__mask, fmt, ...) \ 8576ca70faSYuval Mintz do { \ 8676ca70faSYuval Mintz if (unlikely(bp->msg_enable & (__mask))) \ 8776ca70faSYuval Mintz DP_INNER(fmt, ##__VA_ARGS__); \ 8876ca70faSYuval Mintz } while (0) 8976ca70faSYuval Mintz 9076ca70faSYuval Mintz #define DP_AND(__mask, fmt, ...) \ 9176ca70faSYuval Mintz do { \ 9276ca70faSYuval Mintz if (unlikely((bp->msg_enable & (__mask)) == __mask)) \ 9376ca70faSYuval Mintz DP_INNER(fmt, ##__VA_ARGS__); \ 9434f80b04SEilon Greenstein } while (0) 9534f80b04SEilon Greenstein 96f1deab50SJoe Perches #define DP_CONT(__mask, fmt, ...) \ 97619c5cb6SVlad Zolotarov do { \ 9851c1a580SMerav Sicron if (unlikely(bp->msg_enable & (__mask))) \ 99f1deab50SJoe Perches pr_cont(fmt, ##__VA_ARGS__); \ 100619c5cb6SVlad Zolotarov } while (0) 101619c5cb6SVlad Zolotarov 10234f80b04SEilon Greenstein /* errors debug print */ 103f1deab50SJoe Perches #define BNX2X_DBG_ERR(fmt, ...) \ 1047995c64eSJoe Perches do { \ 10551c1a580SMerav Sicron if (unlikely(netif_msg_probe(bp))) \ 106f1deab50SJoe Perches pr_err("[%s:%d(%s)]" fmt, \ 1077995c64eSJoe Perches __func__, __LINE__, \ 1087995c64eSJoe Perches bp->dev ? (bp->dev->name) : "?", \ 109f1deab50SJoe Perches ##__VA_ARGS__); \ 110a2fbb9eaSEliezer Tamir } while (0) 111a2fbb9eaSEliezer Tamir 112a2fbb9eaSEliezer Tamir /* for errors (never masked) */ 113f1deab50SJoe Perches #define BNX2X_ERR(fmt, ...) \ 1147995c64eSJoe Perches do { \ 115f1deab50SJoe Perches pr_err("[%s:%d(%s)]" fmt, \ 1167995c64eSJoe Perches __func__, __LINE__, \ 1177995c64eSJoe Perches bp->dev ? (bp->dev->name) : "?", \ 118f1deab50SJoe Perches ##__VA_ARGS__); \ 119f1410647SEliezer Tamir } while (0) 120f1410647SEliezer Tamir 121f1deab50SJoe Perches #define BNX2X_ERROR(fmt, ...) \ 122f1deab50SJoe Perches pr_err("[%s:%d]" fmt, __func__, __LINE__, ##__VA_ARGS__) 123cdaa7cb8SVladislav Zolotarov 124a2fbb9eaSEliezer Tamir /* before we have a dev->name use dev_info() */ 125f1deab50SJoe Perches #define BNX2X_DEV_INFO(fmt, ...) \ 1267995c64eSJoe Perches do { \ 12751c1a580SMerav Sicron if (unlikely(netif_msg_probe(bp))) \ 128f1deab50SJoe Perches dev_info(&bp->pdev->dev, fmt, ##__VA_ARGS__); \ 129a2fbb9eaSEliezer Tamir } while (0) 130a2fbb9eaSEliezer Tamir 131ca9bdb9bSYuval Mintz /* Error handling */ 132ca9bdb9bSYuval Mintz void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int); 133a2fbb9eaSEliezer Tamir #ifdef BNX2X_STOP_ON_ERROR 134f1deab50SJoe Perches #define bnx2x_panic() \ 135f1deab50SJoe Perches do { \ 136a2fbb9eaSEliezer Tamir bp->panic = 1; \ 137a2fbb9eaSEliezer Tamir BNX2X_ERR("driver assert\n"); \ 138823e1d90SYuval Mintz bnx2x_panic_dump(bp, true); \ 139a2fbb9eaSEliezer Tamir } while (0) 140a2fbb9eaSEliezer Tamir #else 141f1deab50SJoe Perches #define bnx2x_panic() \ 142f1deab50SJoe Perches do { \ 143e3553b29SEilon Greenstein bp->panic = 1; \ 144a2fbb9eaSEliezer Tamir BNX2X_ERR("driver assert\n"); \ 145823e1d90SYuval Mintz bnx2x_panic_dump(bp, false); \ 146a2fbb9eaSEliezer Tamir } while (0) 147a2fbb9eaSEliezer Tamir #endif 148a2fbb9eaSEliezer Tamir 149523224a3SDmitry Kravkov #define bnx2x_mc_addr(ha) ((ha)->addr) 1506e30dd4eSVladislav Zolotarov #define bnx2x_uc_addr(ha) ((ha)->addr) 151a2fbb9eaSEliezer Tamir 1522de67439SYuval Mintz #define U64_LO(x) ((u32)(((u64)(x)) & 0xffffffff)) 1532de67439SYuval Mintz #define U64_HI(x) ((u32)(((u64)(x)) >> 32)) 15434f80b04SEilon Greenstein #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo)) 155a2fbb9eaSEliezer Tamir 156523224a3SDmitry Kravkov #define REG_ADDR(bp, offset) ((bp->regview) + (offset)) 157a2fbb9eaSEliezer Tamir 158a2fbb9eaSEliezer Tamir #define REG_RD(bp, offset) readl(REG_ADDR(bp, offset)) 159a2fbb9eaSEliezer Tamir #define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset)) 160523224a3SDmitry Kravkov #define REG_RD16(bp, offset) readw(REG_ADDR(bp, offset)) 161a2fbb9eaSEliezer Tamir 162a2fbb9eaSEliezer Tamir #define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset)) 163a2fbb9eaSEliezer Tamir #define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset)) 164a2fbb9eaSEliezer Tamir #define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset)) 165a2fbb9eaSEliezer Tamir 166a2fbb9eaSEliezer Tamir #define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset) 167a2fbb9eaSEliezer Tamir #define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val) 168a2fbb9eaSEliezer Tamir 169c18487eeSYaniv Rosner #define REG_RD_DMAE(bp, offset, valp, len32) \ 170c18487eeSYaniv Rosner do { \ 171c18487eeSYaniv Rosner bnx2x_read_dmae(bp, offset, len32);\ 172573f2035SEilon Greenstein memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \ 173c18487eeSYaniv Rosner } while (0) 174c18487eeSYaniv Rosner 17534f80b04SEilon Greenstein #define REG_WR_DMAE(bp, offset, valp, len32) \ 176a2fbb9eaSEliezer Tamir do { \ 177573f2035SEilon Greenstein memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \ 178a2fbb9eaSEliezer Tamir bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \ 179a2fbb9eaSEliezer Tamir offset, len32); \ 180a2fbb9eaSEliezer Tamir } while (0) 181a2fbb9eaSEliezer Tamir 182523224a3SDmitry Kravkov #define REG_WR_DMAE_LEN(bp, offset, valp, len32) \ 183523224a3SDmitry Kravkov REG_WR_DMAE(bp, offset, valp, len32) 184523224a3SDmitry Kravkov 1853359fcedSVladislav Zolotarov #define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \ 186573f2035SEilon Greenstein do { \ 187573f2035SEilon Greenstein memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \ 188573f2035SEilon Greenstein bnx2x_write_big_buf_wb(bp, addr, len32); \ 189573f2035SEilon Greenstein } while (0) 190573f2035SEilon Greenstein 19134f80b04SEilon Greenstein #define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \ 19234f80b04SEilon Greenstein offsetof(struct shmem_region, field)) 19334f80b04SEilon Greenstein #define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field)) 19434f80b04SEilon Greenstein #define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val) 195a2fbb9eaSEliezer Tamir 1962691d51dSEilon Greenstein #define SHMEM2_ADDR(bp, field) (bp->common.shmem2_base + \ 1972691d51dSEilon Greenstein offsetof(struct shmem2_region, field)) 1982691d51dSEilon Greenstein #define SHMEM2_RD(bp, field) REG_RD(bp, SHMEM2_ADDR(bp, field)) 1992691d51dSEilon Greenstein #define SHMEM2_WR(bp, field, val) REG_WR(bp, SHMEM2_ADDR(bp, field), val) 200523224a3SDmitry Kravkov #define MF_CFG_ADDR(bp, field) (bp->common.mf_cfg_base + \ 201523224a3SDmitry Kravkov offsetof(struct mf_cfg, field)) 202f2e0899fSDmitry Kravkov #define MF2_CFG_ADDR(bp, field) (bp->common.mf2_cfg_base + \ 203f2e0899fSDmitry Kravkov offsetof(struct mf2_cfg, field)) 2042691d51dSEilon Greenstein 205523224a3SDmitry Kravkov #define MF_CFG_RD(bp, field) REG_RD(bp, MF_CFG_ADDR(bp, field)) 206523224a3SDmitry Kravkov #define MF_CFG_WR(bp, field, val) REG_WR(bp,\ 207523224a3SDmitry Kravkov MF_CFG_ADDR(bp, field), (val)) 208f2e0899fSDmitry Kravkov #define MF2_CFG_RD(bp, field) REG_RD(bp, MF2_CFG_ADDR(bp, field)) 209f85582f8SDmitry Kravkov 210f2e0899fSDmitry Kravkov #define SHMEM2_HAS(bp, field) ((bp)->common.shmem2_base && \ 211f2e0899fSDmitry Kravkov (SHMEM2_RD((bp), size) > \ 212f2e0899fSDmitry Kravkov offsetof(struct shmem2_region, field))) 21372fd0718SVladislav Zolotarov 214345b5d52SEilon Greenstein #define EMAC_RD(bp, reg) REG_RD(bp, emac_base + reg) 2153196a88aSEilon Greenstein #define EMAC_WR(bp, reg, val) REG_WR(bp, emac_base + reg, val) 216a2fbb9eaSEliezer Tamir 217523224a3SDmitry Kravkov /* SP SB indices */ 218523224a3SDmitry Kravkov 219523224a3SDmitry Kravkov /* General SP events - stats query, cfc delete, etc */ 220523224a3SDmitry Kravkov #define HC_SP_INDEX_ETH_DEF_CONS 3 221523224a3SDmitry Kravkov 222523224a3SDmitry Kravkov /* EQ completions */ 223523224a3SDmitry Kravkov #define HC_SP_INDEX_EQ_CONS 7 224523224a3SDmitry Kravkov 225ec6ba945SVladislav Zolotarov /* FCoE L2 connection completions */ 226ec6ba945SVladislav Zolotarov #define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS 6 227ec6ba945SVladislav Zolotarov #define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS 4 228523224a3SDmitry Kravkov /* iSCSI L2 */ 229523224a3SDmitry Kravkov #define HC_SP_INDEX_ETH_ISCSI_CQ_CONS 5 230523224a3SDmitry Kravkov #define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS 1 231523224a3SDmitry Kravkov 232ec6ba945SVladislav Zolotarov /* Special clients parameters */ 233ec6ba945SVladislav Zolotarov 234ec6ba945SVladislav Zolotarov /* SB indices */ 235ec6ba945SVladislav Zolotarov /* FCoE L2 */ 236ec6ba945SVladislav Zolotarov #define BNX2X_FCOE_L2_RX_INDEX \ 237ec6ba945SVladislav Zolotarov (&bp->def_status_blk->sp_sb.\ 238ec6ba945SVladislav Zolotarov index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS]) 239ec6ba945SVladislav Zolotarov 240ec6ba945SVladislav Zolotarov #define BNX2X_FCOE_L2_TX_INDEX \ 241ec6ba945SVladislav Zolotarov (&bp->def_status_blk->sp_sb.\ 242ec6ba945SVladislav Zolotarov index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS]) 243ec6ba945SVladislav Zolotarov 244523224a3SDmitry Kravkov /** 245523224a3SDmitry Kravkov * CIDs and CLIDs: 246523224a3SDmitry Kravkov * CLIDs below is a CLID for func 0, then the CLID for other 247523224a3SDmitry Kravkov * functions will be calculated by the formula: 248523224a3SDmitry Kravkov * 249523224a3SDmitry Kravkov * FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X 250523224a3SDmitry Kravkov * 251523224a3SDmitry Kravkov */ 2521805b2f0SDavid S. Miller enum { 2531805b2f0SDavid S. Miller BNX2X_ISCSI_ETH_CL_ID_IDX, 2541805b2f0SDavid S. Miller BNX2X_FCOE_ETH_CL_ID_IDX, 2551805b2f0SDavid S. Miller BNX2X_MAX_CNIC_ETH_CL_ID_IDX, 2561805b2f0SDavid S. Miller }; 257523224a3SDmitry Kravkov 258f78afb35SMichael Chan /* use a value high enough to be above all the PFs, which has least significant 259f78afb35SMichael Chan * nibble as 8, so when cnic needs to come up with a CID for UIO to use to 260f78afb35SMichael Chan * calculate doorbell address according to old doorbell configuration scheme 261f78afb35SMichael Chan * (db_msg_sz 1 << 7 * cid + 0x40 DPM offset) it can come up with a valid number 262f78afb35SMichael Chan * We must avoid coming up with cid 8 for iscsi since according to this method 263f78afb35SMichael Chan * the designated UIO cid will come out 0 and it has a special handling for that 264f78afb35SMichael Chan * case which doesn't suit us. Therefore will will cieling to closes cid which 265f78afb35SMichael Chan * has least signigifcant nibble 8 and if it is 8 we will move forward to 0x18. 266f78afb35SMichael Chan */ 267f78afb35SMichael Chan 268f78afb35SMichael Chan #define BNX2X_1st_NON_L2_ETH_CID(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) * \ 26937ae41a9SMerav Sicron (bp)->max_cos) 270f78afb35SMichael Chan /* amount of cids traversed by UIO's DPM addition to doorbell */ 271f78afb35SMichael Chan #define UIO_DPM 8 272f78afb35SMichael Chan /* roundup to DPM offset */ 273f78afb35SMichael Chan #define UIO_ROUNDUP(bp) (roundup(BNX2X_1st_NON_L2_ETH_CID(bp), \ 274f78afb35SMichael Chan UIO_DPM)) 275f78afb35SMichael Chan /* offset to nearest value which has lsb nibble matching DPM */ 276f78afb35SMichael Chan #define UIO_CID_OFFSET(bp) ((UIO_ROUNDUP(bp) + UIO_DPM) % \ 277f78afb35SMichael Chan (UIO_DPM * 2)) 278f78afb35SMichael Chan /* add offset to rounded-up cid to get a value which could be used with UIO */ 279f78afb35SMichael Chan #define UIO_DPM_ALIGN(bp) (UIO_ROUNDUP(bp) + UIO_CID_OFFSET(bp)) 280f78afb35SMichael Chan /* but wait - avoid UIO special case for cid 0 */ 281f78afb35SMichael Chan #define UIO_DPM_CID0_OFFSET(bp) ((UIO_DPM * 2) * \ 282f78afb35SMichael Chan (UIO_DPM_ALIGN(bp) == UIO_DPM)) 283f78afb35SMichael Chan /* Properly DPM aligned CID dajusted to cid 0 secal case */ 284f78afb35SMichael Chan #define BNX2X_CNIC_START_ETH_CID(bp) (UIO_DPM_ALIGN(bp) + \ 285f78afb35SMichael Chan (UIO_DPM_CID0_OFFSET(bp))) 286f78afb35SMichael Chan /* how many cids were wasted - need this value for cid allocation */ 287f78afb35SMichael Chan #define UIO_CID_PAD(bp) (BNX2X_CNIC_START_ETH_CID(bp) - \ 288f78afb35SMichael Chan BNX2X_1st_NON_L2_ETH_CID(bp)) 2891805b2f0SDavid S. Miller /* iSCSI L2 */ 29037ae41a9SMerav Sicron #define BNX2X_ISCSI_ETH_CID(bp) (BNX2X_CNIC_START_ETH_CID(bp)) 291ec6ba945SVladislav Zolotarov /* FCoE L2 */ 29237ae41a9SMerav Sicron #define BNX2X_FCOE_ETH_CID(bp) (BNX2X_CNIC_START_ETH_CID(bp) + 1) 293ec6ba945SVladislav Zolotarov 29455c11941SMerav Sicron #define CNIC_SUPPORT(bp) ((bp)->cnic_support) 29555c11941SMerav Sicron #define CNIC_ENABLED(bp) ((bp)->cnic_enabled) 29655c11941SMerav Sicron #define CNIC_LOADED(bp) ((bp)->cnic_loaded) 29755c11941SMerav Sicron #define FCOE_INIT(bp) ((bp)->fcoe_init) 298523224a3SDmitry Kravkov 29972fd0718SVladislav Zolotarov #define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \ 30072fd0718SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR 30172fd0718SVladislav Zolotarov 302523224a3SDmitry Kravkov #define SM_RX_ID 0 303523224a3SDmitry Kravkov #define SM_TX_ID 1 304a2fbb9eaSEliezer Tamir 3056383c0b3SAriel Elior /* defines for multiple tx priority indices */ 3066383c0b3SAriel Elior #define FIRST_TX_ONLY_COS_INDEX 1 3076383c0b3SAriel Elior #define FIRST_TX_COS_INDEX 0 308a2fbb9eaSEliezer Tamir 3096383c0b3SAriel Elior /* rules for calculating the cids of tx-only connections */ 31065565884SMerav Sicron #define CID_TO_FP(cid, bp) ((cid) % BNX2X_NUM_NON_CNIC_QUEUES(bp)) 31165565884SMerav Sicron #define CID_COS_TO_TX_ONLY_CID(cid, cos, bp) \ 31265565884SMerav Sicron (cid + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp)) 3136383c0b3SAriel Elior 3146383c0b3SAriel Elior /* fp index inside class of service range */ 31565565884SMerav Sicron #define FP_COS_TO_TXQ(fp, cos, bp) \ 31665565884SMerav Sicron ((fp)->index + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp)) 3176383c0b3SAriel Elior 31865565884SMerav Sicron /* Indexes for transmission queues array: 31965565884SMerav Sicron * txdata for RSS i CoS j is at location i + (j * num of RSS) 32065565884SMerav Sicron * txdata for FCoE (if exist) is at location max cos * num of RSS 32165565884SMerav Sicron * txdata for FWD (if exist) is one location after FCoE 32265565884SMerav Sicron * txdata for OOO (if exist) is one location after FWD 3236383c0b3SAriel Elior */ 32465565884SMerav Sicron enum { 32565565884SMerav Sicron FCOE_TXQ_IDX_OFFSET, 32665565884SMerav Sicron FWD_TXQ_IDX_OFFSET, 32765565884SMerav Sicron OOO_TXQ_IDX_OFFSET, 32865565884SMerav Sicron }; 32965565884SMerav Sicron #define MAX_ETH_TXQ_IDX(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) * (bp)->max_cos) 33065565884SMerav Sicron #define FCOE_TXQ_IDX(bp) (MAX_ETH_TXQ_IDX(bp) + FCOE_TXQ_IDX_OFFSET) 3316383c0b3SAriel Elior 3326383c0b3SAriel Elior /* fast path */ 333e52fcb24SEric Dumazet /* 334e52fcb24SEric Dumazet * This driver uses new build_skb() API : 335e52fcb24SEric Dumazet * RX ring buffer contains pointer to kmalloc() data only, 336e52fcb24SEric Dumazet * skb are built only after Hardware filled the frame. 337e52fcb24SEric Dumazet */ 338a2fbb9eaSEliezer Tamir struct sw_rx_bd { 339e52fcb24SEric Dumazet u8 *data; 3401a983142SFUJITA Tomonori DEFINE_DMA_UNMAP_ADDR(mapping); 341a2fbb9eaSEliezer Tamir }; 342a2fbb9eaSEliezer Tamir 343a2fbb9eaSEliezer Tamir struct sw_tx_bd { 344a2fbb9eaSEliezer Tamir struct sk_buff *skb; 345a2fbb9eaSEliezer Tamir u16 first_bd; 346ca00392cSEilon Greenstein u8 flags; 347ca00392cSEilon Greenstein /* Set on the first BD descriptor when there is a split BD */ 348ca00392cSEilon Greenstein #define BNX2X_TSO_SPLIT_BD (1<<0) 349a2fbb9eaSEliezer Tamir }; 350a2fbb9eaSEliezer Tamir 3517a9b2557SVladislav Zolotarov struct sw_rx_page { 3527a9b2557SVladislav Zolotarov struct page *page; 3531a983142SFUJITA Tomonori DEFINE_DMA_UNMAP_ADDR(mapping); 3547a9b2557SVladislav Zolotarov }; 3557a9b2557SVladislav Zolotarov 356ca00392cSEilon Greenstein union db_prod { 357ca00392cSEilon Greenstein struct doorbell_set_prod data; 358ca00392cSEilon Greenstein u32 raw; 359ca00392cSEilon Greenstein }; 360ca00392cSEilon Greenstein 3618decf868SDavid S. Miller /* dropless fc FW/HW related params */ 3628decf868SDavid S. Miller #define BRB_SIZE(bp) (CHIP_IS_E3(bp) ? 1024 : 512) 3638decf868SDavid S. Miller #define MAX_AGG_QS(bp) (CHIP_IS_E1(bp) ? \ 3648decf868SDavid S. Miller ETH_MAX_AGGREGATION_QUEUES_E1 :\ 3658decf868SDavid S. Miller ETH_MAX_AGGREGATION_QUEUES_E1H_E2) 3668decf868SDavid S. Miller #define FW_DROP_LEVEL(bp) (3 + MAX_SPQ_PENDING + MAX_AGG_QS(bp)) 3678decf868SDavid S. Miller #define FW_PREFETCH_CNT 16 3688decf868SDavid S. Miller #define DROPLESS_FC_HEADROOM 100 3697a9b2557SVladislav Zolotarov 3707a9b2557SVladislav Zolotarov /* MC hsi */ 3717a9b2557SVladislav Zolotarov #define BCM_PAGE_SHIFT 12 3727a9b2557SVladislav Zolotarov #define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT) 3737a9b2557SVladislav Zolotarov #define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1)) 3747a9b2557SVladislav Zolotarov #define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK) 3757a9b2557SVladislav Zolotarov 3767a9b2557SVladislav Zolotarov #define PAGES_PER_SGE_SHIFT 0 3777a9b2557SVladislav Zolotarov #define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT) 3784f40f2cbSEilon Greenstein #define SGE_PAGE_SIZE PAGE_SIZE 3794f40f2cbSEilon Greenstein #define SGE_PAGE_SHIFT PAGE_SHIFT 3805b6402d1SEilon Greenstein #define SGE_PAGE_ALIGN(addr) PAGE_ALIGN((typeof(PAGE_SIZE))(addr)) 3818d9ac297SAriel Elior #define SGE_PAGES (SGE_PAGE_SIZE * PAGES_PER_SGE) 3828d9ac297SAriel Elior #define TPA_AGG_SIZE min_t(u32, (min_t(u32, 8, MAX_SKB_FRAGS) * \ 3838d9ac297SAriel Elior SGE_PAGES), 0xffff) 3847a9b2557SVladislav Zolotarov 3857a9b2557SVladislav Zolotarov /* SGE ring related macros */ 3867a9b2557SVladislav Zolotarov #define NUM_RX_SGE_PAGES 2 3877a9b2557SVladislav Zolotarov #define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge)) 3888decf868SDavid S. Miller #define NEXT_PAGE_SGE_DESC_CNT 2 3898decf868SDavid S. Miller #define MAX_RX_SGE_CNT (RX_SGE_CNT - NEXT_PAGE_SGE_DESC_CNT) 39033471629SEilon Greenstein /* RX_SGE_CNT is promised to be a power of 2 */ 3917a9b2557SVladislav Zolotarov #define RX_SGE_MASK (RX_SGE_CNT - 1) 3927a9b2557SVladislav Zolotarov #define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES) 3937a9b2557SVladislav Zolotarov #define MAX_RX_SGE (NUM_RX_SGE - 1) 3947a9b2557SVladislav Zolotarov #define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \ 3958decf868SDavid S. Miller (MAX_RX_SGE_CNT - 1)) ? \ 3968decf868SDavid S. Miller (x) + 1 + NEXT_PAGE_SGE_DESC_CNT : \ 3978decf868SDavid S. Miller (x) + 1) 3987a9b2557SVladislav Zolotarov #define RX_SGE(x) ((x) & MAX_RX_SGE) 3997a9b2557SVladislav Zolotarov 4008decf868SDavid S. Miller /* 4018decf868SDavid S. Miller * Number of required SGEs is the sum of two: 4028decf868SDavid S. Miller * 1. Number of possible opened aggregations (next packet for 40316a5fd92SYuval Mintz * these aggregations will probably consume SGE immediately) 4048decf868SDavid S. Miller * 2. Rest of BRB blocks divided by 2 (block will consume new SGE only 4058decf868SDavid S. Miller * after placement on BD for new TPA aggregation) 4068decf868SDavid S. Miller * 4078decf868SDavid S. Miller * Takes into account NEXT_PAGE_SGE_DESC_CNT "next" elements on each page 4088decf868SDavid S. Miller */ 4098decf868SDavid S. Miller #define NUM_SGE_REQ (MAX_AGG_QS(bp) + \ 4108decf868SDavid S. Miller (BRB_SIZE(bp) - MAX_AGG_QS(bp)) / 2) 4118decf868SDavid S. Miller #define NUM_SGE_PG_REQ ((NUM_SGE_REQ + MAX_RX_SGE_CNT - 1) / \ 4128decf868SDavid S. Miller MAX_RX_SGE_CNT) 4138decf868SDavid S. Miller #define SGE_TH_LO(bp) (NUM_SGE_REQ + \ 4148decf868SDavid S. Miller NUM_SGE_PG_REQ * NEXT_PAGE_SGE_DESC_CNT) 4158decf868SDavid S. Miller #define SGE_TH_HI(bp) (SGE_TH_LO(bp) + DROPLESS_FC_HEADROOM) 4168decf868SDavid S. Miller 417619c5cb6SVlad Zolotarov /* Manipulate a bit vector defined as an array of u64 */ 418619c5cb6SVlad Zolotarov 4197a9b2557SVladislav Zolotarov /* Number of bits in one sge_mask array element */ 420619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_SZ 64 421619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_SHIFT 6 422619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_MASK ((u64)BIT_VEC64_ELEM_SZ - 1) 423619c5cb6SVlad Zolotarov 424619c5cb6SVlad Zolotarov #define __BIT_VEC64_SET_BIT(el, bit) \ 425619c5cb6SVlad Zolotarov do { \ 426619c5cb6SVlad Zolotarov el = ((el) | ((u64)0x1 << (bit))); \ 427619c5cb6SVlad Zolotarov } while (0) 428619c5cb6SVlad Zolotarov 429619c5cb6SVlad Zolotarov #define __BIT_VEC64_CLEAR_BIT(el, bit) \ 430619c5cb6SVlad Zolotarov do { \ 431619c5cb6SVlad Zolotarov el = ((el) & (~((u64)0x1 << (bit)))); \ 432619c5cb6SVlad Zolotarov } while (0) 433619c5cb6SVlad Zolotarov 434619c5cb6SVlad Zolotarov #define BIT_VEC64_SET_BIT(vec64, idx) \ 435619c5cb6SVlad Zolotarov __BIT_VEC64_SET_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \ 436619c5cb6SVlad Zolotarov (idx) & BIT_VEC64_ELEM_MASK) 437619c5cb6SVlad Zolotarov 438619c5cb6SVlad Zolotarov #define BIT_VEC64_CLEAR_BIT(vec64, idx) \ 439619c5cb6SVlad Zolotarov __BIT_VEC64_CLEAR_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \ 440619c5cb6SVlad Zolotarov (idx) & BIT_VEC64_ELEM_MASK) 441619c5cb6SVlad Zolotarov 442619c5cb6SVlad Zolotarov #define BIT_VEC64_TEST_BIT(vec64, idx) \ 443619c5cb6SVlad Zolotarov (((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT] >> \ 444619c5cb6SVlad Zolotarov ((idx) & BIT_VEC64_ELEM_MASK)) & 0x1) 4457a9b2557SVladislav Zolotarov 4467a9b2557SVladislav Zolotarov /* Creates a bitmask of all ones in less significant bits. 4477a9b2557SVladislav Zolotarov idx - index of the most significant bit in the created mask */ 448619c5cb6SVlad Zolotarov #define BIT_VEC64_ONES_MASK(idx) \ 449619c5cb6SVlad Zolotarov (((u64)0x1 << (((idx) & BIT_VEC64_ELEM_MASK) + 1)) - 1) 450619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_ONE_MASK ((u64)(~0)) 451619c5cb6SVlad Zolotarov 452619c5cb6SVlad Zolotarov /*******************************************************/ 453619c5cb6SVlad Zolotarov 4547a9b2557SVladislav Zolotarov /* Number of u64 elements in SGE mask array */ 455b3637827SDmitry Kravkov #define RX_SGE_MASK_LEN (NUM_RX_SGE / BIT_VEC64_ELEM_SZ) 4567a9b2557SVladislav Zolotarov #define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1) 4577a9b2557SVladislav Zolotarov #define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK) 4587a9b2557SVladislav Zolotarov 459523224a3SDmitry Kravkov union host_hc_status_block { 460523224a3SDmitry Kravkov /* pointer to fp status block e1x */ 461523224a3SDmitry Kravkov struct host_hc_status_block_e1x *e1x_sb; 462f2e0899fSDmitry Kravkov /* pointer to fp status block e2 */ 463f2e0899fSDmitry Kravkov struct host_hc_status_block_e2 *e2_sb; 464523224a3SDmitry Kravkov }; 4657a9b2557SVladislav Zolotarov 466619c5cb6SVlad Zolotarov struct bnx2x_agg_info { 467619c5cb6SVlad Zolotarov /* 468e52fcb24SEric Dumazet * First aggregation buffer is a data buffer, the following - are pages. 469e52fcb24SEric Dumazet * We will preallocate the data buffer for each aggregation when 470619c5cb6SVlad Zolotarov * we open the interface and will replace the BD at the consumer 471619c5cb6SVlad Zolotarov * with this one when we receive the TPA_START CQE in order to 472619c5cb6SVlad Zolotarov * keep the Rx BD ring consistent. 473619c5cb6SVlad Zolotarov */ 474619c5cb6SVlad Zolotarov struct sw_rx_bd first_buf; 475619c5cb6SVlad Zolotarov u8 tpa_state; 476619c5cb6SVlad Zolotarov #define BNX2X_TPA_START 1 477619c5cb6SVlad Zolotarov #define BNX2X_TPA_STOP 2 478619c5cb6SVlad Zolotarov #define BNX2X_TPA_ERROR 3 479619c5cb6SVlad Zolotarov u8 placement_offset; 480619c5cb6SVlad Zolotarov u16 parsing_flags; 481619c5cb6SVlad Zolotarov u16 vlan_tag; 482619c5cb6SVlad Zolotarov u16 len_on_bd; 483e52fcb24SEric Dumazet u32 rxhash; 4845495ab75STom Herbert enum pkt_hash_types rxhash_type; 485621b4d66SDmitry Kravkov u16 gro_size; 486621b4d66SDmitry Kravkov u16 full_page; 487619c5cb6SVlad Zolotarov }; 488619c5cb6SVlad Zolotarov 489619c5cb6SVlad Zolotarov #define Q_STATS_OFFSET32(stat_name) \ 490619c5cb6SVlad Zolotarov (offsetof(struct bnx2x_eth_q_stats, stat_name) / 4) 491619c5cb6SVlad Zolotarov 4926383c0b3SAriel Elior struct bnx2x_fp_txdata { 4936383c0b3SAriel Elior 4946383c0b3SAriel Elior struct sw_tx_bd *tx_buf_ring; 4956383c0b3SAriel Elior 4966383c0b3SAriel Elior union eth_tx_bd_types *tx_desc_ring; 4976383c0b3SAriel Elior dma_addr_t tx_desc_mapping; 4986383c0b3SAriel Elior 4996383c0b3SAriel Elior u32 cid; 5006383c0b3SAriel Elior 5016383c0b3SAriel Elior union db_prod tx_db; 5026383c0b3SAriel Elior 5036383c0b3SAriel Elior u16 tx_pkt_prod; 5046383c0b3SAriel Elior u16 tx_pkt_cons; 5056383c0b3SAriel Elior u16 tx_bd_prod; 5066383c0b3SAriel Elior u16 tx_bd_cons; 5076383c0b3SAriel Elior 5086383c0b3SAriel Elior unsigned long tx_pkt; 5096383c0b3SAriel Elior 5106383c0b3SAriel Elior __le16 *tx_cons_sb; 5116383c0b3SAriel Elior 5126383c0b3SAriel Elior int txq_index; 51365565884SMerav Sicron struct bnx2x_fastpath *parent_fp; 51465565884SMerav Sicron int tx_ring_size; 5156383c0b3SAriel Elior }; 5166383c0b3SAriel Elior 517621b4d66SDmitry Kravkov enum bnx2x_tpa_mode_t { 518621b4d66SDmitry Kravkov TPA_MODE_LRO, 519621b4d66SDmitry Kravkov TPA_MODE_GRO 520621b4d66SDmitry Kravkov }; 521621b4d66SDmitry Kravkov 522a2fbb9eaSEliezer Tamir struct bnx2x_fastpath { 523619c5cb6SVlad Zolotarov struct bnx2x *bp; /* parent */ 524a2fbb9eaSEliezer Tamir 525a2fbb9eaSEliezer Tamir struct napi_struct napi; 5268f20aa57SDmitry Kravkov 527e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL 5288f20aa57SDmitry Kravkov unsigned int state; 5298f20aa57SDmitry Kravkov #define BNX2X_FP_STATE_IDLE 0 5308f20aa57SDmitry Kravkov #define BNX2X_FP_STATE_NAPI (1 << 0) /* NAPI owns this FP */ 5318f20aa57SDmitry Kravkov #define BNX2X_FP_STATE_POLL (1 << 1) /* poll owns this FP */ 5329a2620c8SYuval Mintz #define BNX2X_FP_STATE_DISABLED (1 << 2) 5339a2620c8SYuval Mintz #define BNX2X_FP_STATE_NAPI_YIELD (1 << 3) /* NAPI yielded this FP */ 5349a2620c8SYuval Mintz #define BNX2X_FP_STATE_POLL_YIELD (1 << 4) /* poll yielded this FP */ 5359a2620c8SYuval Mintz #define BNX2X_FP_OWNED (BNX2X_FP_STATE_NAPI | BNX2X_FP_STATE_POLL) 5368f20aa57SDmitry Kravkov #define BNX2X_FP_YIELD (BNX2X_FP_STATE_NAPI_YIELD | BNX2X_FP_STATE_POLL_YIELD) 5379a2620c8SYuval Mintz #define BNX2X_FP_LOCKED (BNX2X_FP_OWNED | BNX2X_FP_STATE_DISABLED) 5388f20aa57SDmitry Kravkov #define BNX2X_FP_USER_PEND (BNX2X_FP_STATE_POLL | BNX2X_FP_STATE_POLL_YIELD) 5398f20aa57SDmitry Kravkov /* protect state */ 5408f20aa57SDmitry Kravkov spinlock_t lock; 541e0d1095aSCong Wang #endif /* CONFIG_NET_RX_BUSY_POLL */ 5428f20aa57SDmitry Kravkov 543523224a3SDmitry Kravkov union host_hc_status_block status_blk; 54416a5fd92SYuval Mintz /* chip independent shortcuts into sb structure */ 545523224a3SDmitry Kravkov __le16 *sb_index_values; 546523224a3SDmitry Kravkov __le16 *sb_running_index; 54716a5fd92SYuval Mintz /* chip independent shortcut into rx_prods_offset memory */ 548523224a3SDmitry Kravkov u32 ustorm_rx_prods_offset; 549523224a3SDmitry Kravkov 550a8c94b91SVladislav Zolotarov u32 rx_buf_size; 551d46d132cSEric Dumazet u32 rx_frag_size; /* 0 if kmalloced(), or rx_buf_size + NET_SKB_PAD */ 552a2fbb9eaSEliezer Tamir dma_addr_t status_blk_mapping; 553a2fbb9eaSEliezer Tamir 554621b4d66SDmitry Kravkov enum bnx2x_tpa_mode_t mode; 555621b4d66SDmitry Kravkov 5566383c0b3SAriel Elior u8 max_cos; /* actual number of active tx coses */ 55765565884SMerav Sicron struct bnx2x_fp_txdata *txdata_ptr[BNX2X_MULTI_TX_COS]; 558a2fbb9eaSEliezer Tamir 5597a9b2557SVladislav Zolotarov struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */ 5607a9b2557SVladislav Zolotarov struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */ 561a2fbb9eaSEliezer Tamir 562a2fbb9eaSEliezer Tamir struct eth_rx_bd *rx_desc_ring; 563a2fbb9eaSEliezer Tamir dma_addr_t rx_desc_mapping; 564a2fbb9eaSEliezer Tamir 565a2fbb9eaSEliezer Tamir union eth_rx_cqe *rx_comp_ring; 566a2fbb9eaSEliezer Tamir dma_addr_t rx_comp_mapping; 567a2fbb9eaSEliezer Tamir 5687a9b2557SVladislav Zolotarov /* SGE ring */ 5697a9b2557SVladislav Zolotarov struct eth_rx_sge *rx_sge_ring; 5707a9b2557SVladislav Zolotarov dma_addr_t rx_sge_mapping; 5717a9b2557SVladislav Zolotarov 5727a9b2557SVladislav Zolotarov u64 sge_mask[RX_SGE_MASK_LEN]; 5737a9b2557SVladislav Zolotarov 574619c5cb6SVlad Zolotarov u32 cid; 575a2fbb9eaSEliezer Tamir 5766383c0b3SAriel Elior __le16 fp_hc_idx; 5776383c0b3SAriel Elior 57834f80b04SEilon Greenstein u8 index; /* number in fp array */ 579f233cafeSDmitry Kravkov u8 rx_queue; /* index for skb_record */ 58034f80b04SEilon Greenstein u8 cl_id; /* eth client id */ 581523224a3SDmitry Kravkov u8 cl_qzone_id; 582523224a3SDmitry Kravkov u8 fw_sb_id; /* status block number in FW */ 583523224a3SDmitry Kravkov u8 igu_sb_id; /* status block number in HW */ 584a2fbb9eaSEliezer Tamir 585a2fbb9eaSEliezer Tamir u16 rx_bd_prod; 586a2fbb9eaSEliezer Tamir u16 rx_bd_cons; 587a2fbb9eaSEliezer Tamir u16 rx_comp_prod; 588a2fbb9eaSEliezer Tamir u16 rx_comp_cons; 5897a9b2557SVladislav Zolotarov u16 rx_sge_prod; 5907a9b2557SVladislav Zolotarov /* The last maximal completed SGE */ 5917a9b2557SVladislav Zolotarov u16 last_max_sge; 5924781bfadSEilon Greenstein __le16 *rx_cons_sb; 5936383c0b3SAriel Elior unsigned long rx_pkt, 59466e855f3SYitchak Gertner rx_calls; 595ab6ad5a4SEilon Greenstein 5967a9b2557SVladislav Zolotarov /* TPA related */ 59715192a8cSBarak Witkowski struct bnx2x_agg_info *tpa_info; 5987a9b2557SVladislav Zolotarov u8 disable_tpa; 5997a9b2557SVladislav Zolotarov #ifdef BNX2X_STOP_ON_ERROR 6007a9b2557SVladislav Zolotarov u64 tpa_queue_used; 6017a9b2557SVladislav Zolotarov #endif 602ca00392cSEilon Greenstein /* The size is calculated using the following: 603ca00392cSEilon Greenstein sizeof name field from netdev structure + 604ca00392cSEilon Greenstein 4 ('-Xx-' string) + 605ca00392cSEilon Greenstein 4 (for the digits and to make it DWORD aligned) */ 606ca00392cSEilon Greenstein #define FP_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8) 607ca00392cSEilon Greenstein char name[FP_NAME_SIZE]; 608a2fbb9eaSEliezer Tamir }; 609a2fbb9eaSEliezer Tamir 61015192a8cSBarak Witkowski #define bnx2x_fp(bp, nr, var) ((bp)->fp[(nr)].var) 61115192a8cSBarak Witkowski #define bnx2x_sp_obj(bp, fp) ((bp)->sp_objs[(fp)->index]) 61215192a8cSBarak Witkowski #define bnx2x_fp_stats(bp, fp) (&((bp)->fp_stats[(fp)->index])) 61315192a8cSBarak Witkowski #define bnx2x_fp_qstats(bp, fp) (&((bp)->fp_stats[(fp)->index].eth_q_stats)) 614a8c94b91SVladislav Zolotarov 615e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL 6168f20aa57SDmitry Kravkov static inline void bnx2x_fp_init_lock(struct bnx2x_fastpath *fp) 6178f20aa57SDmitry Kravkov { 6188f20aa57SDmitry Kravkov spin_lock_init(&fp->lock); 6198f20aa57SDmitry Kravkov fp->state = BNX2X_FP_STATE_IDLE; 6208f20aa57SDmitry Kravkov } 6218f20aa57SDmitry Kravkov 6228f20aa57SDmitry Kravkov /* called from the device poll routine to get ownership of a FP */ 6238f20aa57SDmitry Kravkov static inline bool bnx2x_fp_lock_napi(struct bnx2x_fastpath *fp) 6248f20aa57SDmitry Kravkov { 6258f20aa57SDmitry Kravkov bool rc = true; 6268f20aa57SDmitry Kravkov 6279a2620c8SYuval Mintz spin_lock_bh(&fp->lock); 6288f20aa57SDmitry Kravkov if (fp->state & BNX2X_FP_LOCKED) { 6298f20aa57SDmitry Kravkov WARN_ON(fp->state & BNX2X_FP_STATE_NAPI); 6308f20aa57SDmitry Kravkov fp->state |= BNX2X_FP_STATE_NAPI_YIELD; 6318f20aa57SDmitry Kravkov rc = false; 6328f20aa57SDmitry Kravkov } else { 6338f20aa57SDmitry Kravkov /* we don't care if someone yielded */ 6348f20aa57SDmitry Kravkov fp->state = BNX2X_FP_STATE_NAPI; 6358f20aa57SDmitry Kravkov } 6369a2620c8SYuval Mintz spin_unlock_bh(&fp->lock); 6378f20aa57SDmitry Kravkov return rc; 6388f20aa57SDmitry Kravkov } 6398f20aa57SDmitry Kravkov 6408f20aa57SDmitry Kravkov /* returns true is someone tried to get the FP while napi had it */ 6418f20aa57SDmitry Kravkov static inline bool bnx2x_fp_unlock_napi(struct bnx2x_fastpath *fp) 6428f20aa57SDmitry Kravkov { 6438f20aa57SDmitry Kravkov bool rc = false; 6448f20aa57SDmitry Kravkov 6459a2620c8SYuval Mintz spin_lock_bh(&fp->lock); 6468f20aa57SDmitry Kravkov WARN_ON(fp->state & 6478f20aa57SDmitry Kravkov (BNX2X_FP_STATE_POLL | BNX2X_FP_STATE_NAPI_YIELD)); 6488f20aa57SDmitry Kravkov 6498f20aa57SDmitry Kravkov if (fp->state & BNX2X_FP_STATE_POLL_YIELD) 6508f20aa57SDmitry Kravkov rc = true; 6519a2620c8SYuval Mintz 6529a2620c8SYuval Mintz /* state ==> idle, unless currently disabled */ 6539a2620c8SYuval Mintz fp->state &= BNX2X_FP_STATE_DISABLED; 6549a2620c8SYuval Mintz spin_unlock_bh(&fp->lock); 6558f20aa57SDmitry Kravkov return rc; 6568f20aa57SDmitry Kravkov } 6578f20aa57SDmitry Kravkov 6588f20aa57SDmitry Kravkov /* called from bnx2x_low_latency_poll() */ 6598f20aa57SDmitry Kravkov static inline bool bnx2x_fp_lock_poll(struct bnx2x_fastpath *fp) 6608f20aa57SDmitry Kravkov { 6618f20aa57SDmitry Kravkov bool rc = true; 6628f20aa57SDmitry Kravkov 6638f20aa57SDmitry Kravkov spin_lock_bh(&fp->lock); 6648f20aa57SDmitry Kravkov if ((fp->state & BNX2X_FP_LOCKED)) { 6658f20aa57SDmitry Kravkov fp->state |= BNX2X_FP_STATE_POLL_YIELD; 6668f20aa57SDmitry Kravkov rc = false; 6678f20aa57SDmitry Kravkov } else { 6688f20aa57SDmitry Kravkov /* preserve yield marks */ 6698f20aa57SDmitry Kravkov fp->state |= BNX2X_FP_STATE_POLL; 6708f20aa57SDmitry Kravkov } 6718f20aa57SDmitry Kravkov spin_unlock_bh(&fp->lock); 6728f20aa57SDmitry Kravkov return rc; 6738f20aa57SDmitry Kravkov } 6748f20aa57SDmitry Kravkov 6758f20aa57SDmitry Kravkov /* returns true if someone tried to get the FP while it was locked */ 6768f20aa57SDmitry Kravkov static inline bool bnx2x_fp_unlock_poll(struct bnx2x_fastpath *fp) 6778f20aa57SDmitry Kravkov { 6788f20aa57SDmitry Kravkov bool rc = false; 6798f20aa57SDmitry Kravkov 6808f20aa57SDmitry Kravkov spin_lock_bh(&fp->lock); 6818f20aa57SDmitry Kravkov WARN_ON(fp->state & BNX2X_FP_STATE_NAPI); 6828f20aa57SDmitry Kravkov 6838f20aa57SDmitry Kravkov if (fp->state & BNX2X_FP_STATE_POLL_YIELD) 6848f20aa57SDmitry Kravkov rc = true; 6859a2620c8SYuval Mintz 6869a2620c8SYuval Mintz /* state ==> idle, unless currently disabled */ 6879a2620c8SYuval Mintz fp->state &= BNX2X_FP_STATE_DISABLED; 6888f20aa57SDmitry Kravkov spin_unlock_bh(&fp->lock); 6898f20aa57SDmitry Kravkov return rc; 6908f20aa57SDmitry Kravkov } 6918f20aa57SDmitry Kravkov 6928f20aa57SDmitry Kravkov /* true if a socket is polling, even if it did not get the lock */ 6938f20aa57SDmitry Kravkov static inline bool bnx2x_fp_ll_polling(struct bnx2x_fastpath *fp) 6948f20aa57SDmitry Kravkov { 6959a2620c8SYuval Mintz WARN_ON(!(fp->state & BNX2X_FP_OWNED)); 6968f20aa57SDmitry Kravkov return fp->state & BNX2X_FP_USER_PEND; 6978f20aa57SDmitry Kravkov } 6989a2620c8SYuval Mintz 6999a2620c8SYuval Mintz /* false if fp is currently owned */ 7009a2620c8SYuval Mintz static inline bool bnx2x_fp_ll_disable(struct bnx2x_fastpath *fp) 7019a2620c8SYuval Mintz { 7029a2620c8SYuval Mintz int rc = true; 7039a2620c8SYuval Mintz 7049a2620c8SYuval Mintz spin_lock_bh(&fp->lock); 7059a2620c8SYuval Mintz if (fp->state & BNX2X_FP_OWNED) 7069a2620c8SYuval Mintz rc = false; 7079a2620c8SYuval Mintz fp->state |= BNX2X_FP_STATE_DISABLED; 7089a2620c8SYuval Mintz spin_unlock_bh(&fp->lock); 7099a2620c8SYuval Mintz 7109a2620c8SYuval Mintz return rc; 7119a2620c8SYuval Mintz } 7128f20aa57SDmitry Kravkov #else 7138f20aa57SDmitry Kravkov static inline void bnx2x_fp_init_lock(struct bnx2x_fastpath *fp) 7148f20aa57SDmitry Kravkov { 7158f20aa57SDmitry Kravkov } 7168f20aa57SDmitry Kravkov 7178f20aa57SDmitry Kravkov static inline bool bnx2x_fp_lock_napi(struct bnx2x_fastpath *fp) 7188f20aa57SDmitry Kravkov { 7198f20aa57SDmitry Kravkov return true; 7208f20aa57SDmitry Kravkov } 7218f20aa57SDmitry Kravkov 7228f20aa57SDmitry Kravkov static inline bool bnx2x_fp_unlock_napi(struct bnx2x_fastpath *fp) 7238f20aa57SDmitry Kravkov { 7248f20aa57SDmitry Kravkov return false; 7258f20aa57SDmitry Kravkov } 7268f20aa57SDmitry Kravkov 7278f20aa57SDmitry Kravkov static inline bool bnx2x_fp_lock_poll(struct bnx2x_fastpath *fp) 7288f20aa57SDmitry Kravkov { 7298f20aa57SDmitry Kravkov return false; 7308f20aa57SDmitry Kravkov } 7318f20aa57SDmitry Kravkov 7328f20aa57SDmitry Kravkov static inline bool bnx2x_fp_unlock_poll(struct bnx2x_fastpath *fp) 7338f20aa57SDmitry Kravkov { 7348f20aa57SDmitry Kravkov return false; 7358f20aa57SDmitry Kravkov } 7368f20aa57SDmitry Kravkov 7378f20aa57SDmitry Kravkov static inline bool bnx2x_fp_ll_polling(struct bnx2x_fastpath *fp) 7388f20aa57SDmitry Kravkov { 7398f20aa57SDmitry Kravkov return false; 7408f20aa57SDmitry Kravkov } 7419a2620c8SYuval Mintz static inline bool bnx2x_fp_ll_disable(struct bnx2x_fastpath *fp) 7429a2620c8SYuval Mintz { 7439a2620c8SYuval Mintz return true; 7449a2620c8SYuval Mintz } 745e0d1095aSCong Wang #endif /* CONFIG_NET_RX_BUSY_POLL */ 7468f20aa57SDmitry Kravkov 747a8c94b91SVladislav Zolotarov /* Use 2500 as a mini-jumbo MTU for FCoE */ 748a8c94b91SVladislav Zolotarov #define BNX2X_FCOE_MINI_JUMBO_MTU 2500 749a8c94b91SVladislav Zolotarov 75065565884SMerav Sicron #define FCOE_IDX_OFFSET 0 75165565884SMerav Sicron 75265565884SMerav Sicron #define FCOE_IDX(bp) (BNX2X_NUM_NON_CNIC_QUEUES(bp) + \ 75365565884SMerav Sicron FCOE_IDX_OFFSET) 75465565884SMerav Sicron #define bnx2x_fcoe_fp(bp) (&bp->fp[FCOE_IDX(bp)]) 755ec6ba945SVladislav Zolotarov #define bnx2x_fcoe(bp, var) (bnx2x_fcoe_fp(bp)->var) 75615192a8cSBarak Witkowski #define bnx2x_fcoe_inner_sp_obj(bp) (&bp->sp_objs[FCOE_IDX(bp)]) 75715192a8cSBarak Witkowski #define bnx2x_fcoe_sp_obj(bp, var) (bnx2x_fcoe_inner_sp_obj(bp)->var) 7586383c0b3SAriel Elior #define bnx2x_fcoe_tx(bp, var) (bnx2x_fcoe_fp(bp)-> \ 75965565884SMerav Sicron txdata_ptr[FIRST_TX_COS_INDEX] \ 76065565884SMerav Sicron ->var) 761619c5cb6SVlad Zolotarov 76255c11941SMerav Sicron #define IS_ETH_FP(fp) ((fp)->index < BNX2X_NUM_ETH_QUEUES((fp)->bp)) 76355c11941SMerav Sicron #define IS_FCOE_FP(fp) ((fp)->index == FCOE_IDX((fp)->bp)) 76465565884SMerav Sicron #define IS_FCOE_IDX(idx) ((idx) == FCOE_IDX(bp)) 7657a9b2557SVladislav Zolotarov 7667a9b2557SVladislav Zolotarov /* MC hsi */ 7677a9b2557SVladislav Zolotarov #define MAX_FETCH_BD 13 /* HW max BDs per packet */ 7687a9b2557SVladislav Zolotarov #define RX_COPY_THRESH 92 7697a9b2557SVladislav Zolotarov 7707a9b2557SVladislav Zolotarov #define NUM_TX_RINGS 16 771ca00392cSEilon Greenstein #define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types)) 7728decf868SDavid S. Miller #define NEXT_PAGE_TX_DESC_CNT 1 7738decf868SDavid S. Miller #define MAX_TX_DESC_CNT (TX_DESC_CNT - NEXT_PAGE_TX_DESC_CNT) 7747a9b2557SVladislav Zolotarov #define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS) 7757a9b2557SVladislav Zolotarov #define MAX_TX_BD (NUM_TX_BD - 1) 7767a9b2557SVladislav Zolotarov #define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2) 7777a9b2557SVladislav Zolotarov #define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \ 7788decf868SDavid S. Miller (MAX_TX_DESC_CNT - 1)) ? \ 7798decf868SDavid S. Miller (x) + 1 + NEXT_PAGE_TX_DESC_CNT : \ 7808decf868SDavid S. Miller (x) + 1) 7817a9b2557SVladislav Zolotarov #define TX_BD(x) ((x) & MAX_TX_BD) 7827a9b2557SVladislav Zolotarov #define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT) 7837a9b2557SVladislav Zolotarov 7847df2dc6bSDmitry Kravkov /* number of NEXT_PAGE descriptors may be required during placement */ 7857df2dc6bSDmitry Kravkov #define NEXT_CNT_PER_TX_PKT(bds) \ 7867df2dc6bSDmitry Kravkov (((bds) + MAX_TX_DESC_CNT - 1) / \ 7877df2dc6bSDmitry Kravkov MAX_TX_DESC_CNT * NEXT_PAGE_TX_DESC_CNT) 7887df2dc6bSDmitry Kravkov /* max BDs per tx packet w/o next_pages: 7897df2dc6bSDmitry Kravkov * START_BD - describes packed 7907df2dc6bSDmitry Kravkov * START_BD(splitted) - includes unpaged data segment for GSO 7917df2dc6bSDmitry Kravkov * PARSING_BD - for TSO and CSUM data 792a848ade4SDmitry Kravkov * PARSING_BD2 - for encapsulation data 79316a5fd92SYuval Mintz * Frag BDs - describes pages for frags 7947df2dc6bSDmitry Kravkov */ 795a848ade4SDmitry Kravkov #define BDS_PER_TX_PKT 4 7967df2dc6bSDmitry Kravkov #define MAX_BDS_PER_TX_PKT (MAX_SKB_FRAGS + BDS_PER_TX_PKT) 7977df2dc6bSDmitry Kravkov /* max BDs per tx packet including next pages */ 7987df2dc6bSDmitry Kravkov #define MAX_DESC_PER_TX_PKT (MAX_BDS_PER_TX_PKT + \ 7997df2dc6bSDmitry Kravkov NEXT_CNT_PER_TX_PKT(MAX_BDS_PER_TX_PKT)) 8007df2dc6bSDmitry Kravkov 8017a9b2557SVladislav Zolotarov /* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */ 8027a9b2557SVladislav Zolotarov #define NUM_RX_RINGS 8 8037a9b2557SVladislav Zolotarov #define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd)) 8048decf868SDavid S. Miller #define NEXT_PAGE_RX_DESC_CNT 2 8058decf868SDavid S. Miller #define MAX_RX_DESC_CNT (RX_DESC_CNT - NEXT_PAGE_RX_DESC_CNT) 8067a9b2557SVladislav Zolotarov #define RX_DESC_MASK (RX_DESC_CNT - 1) 8077a9b2557SVladislav Zolotarov #define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS) 8087a9b2557SVladislav Zolotarov #define MAX_RX_BD (NUM_RX_BD - 1) 8097a9b2557SVladislav Zolotarov #define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2) 8108decf868SDavid S. Miller 8118decf868SDavid S. Miller /* dropless fc calculations for BDs 8128decf868SDavid S. Miller * 8138decf868SDavid S. Miller * Number of BDs should as number of buffers in BRB: 8148decf868SDavid S. Miller * Low threshold takes into account NEXT_PAGE_RX_DESC_CNT 8158decf868SDavid S. Miller * "next" elements on each page 8168decf868SDavid S. Miller */ 8178decf868SDavid S. Miller #define NUM_BD_REQ BRB_SIZE(bp) 8188decf868SDavid S. Miller #define NUM_BD_PG_REQ ((NUM_BD_REQ + MAX_RX_DESC_CNT - 1) / \ 8198decf868SDavid S. Miller MAX_RX_DESC_CNT) 8208decf868SDavid S. Miller #define BD_TH_LO(bp) (NUM_BD_REQ + \ 8218decf868SDavid S. Miller NUM_BD_PG_REQ * NEXT_PAGE_RX_DESC_CNT + \ 8228decf868SDavid S. Miller FW_DROP_LEVEL(bp)) 8238decf868SDavid S. Miller #define BD_TH_HI(bp) (BD_TH_LO(bp) + DROPLESS_FC_HEADROOM) 8248decf868SDavid S. Miller 8258decf868SDavid S. Miller #define MIN_RX_AVAIL ((bp)->dropless_fc ? BD_TH_HI(bp) + 128 : 128) 826619c5cb6SVlad Zolotarov 827619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_TPA_HW (CHIP_IS_E1(bp) ? \ 828619c5cb6SVlad Zolotarov ETH_MIN_RX_CQES_WITH_TPA_E1 : \ 829619c5cb6SVlad Zolotarov ETH_MIN_RX_CQES_WITH_TPA_E1H_E2) 830619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_NONTPA_HW ETH_MIN_RX_CQES_WITHOUT_TPA 831619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_TPA (max_t(u32, MIN_RX_SIZE_TPA_HW, MIN_RX_AVAIL)) 832619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_NONTPA (max_t(u32, MIN_RX_SIZE_NONTPA_HW,\ 833619c5cb6SVlad Zolotarov MIN_RX_AVAIL)) 834619c5cb6SVlad Zolotarov 8357a9b2557SVladislav Zolotarov #define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \ 8368decf868SDavid S. Miller (MAX_RX_DESC_CNT - 1)) ? \ 8378decf868SDavid S. Miller (x) + 1 + NEXT_PAGE_RX_DESC_CNT : \ 8388decf868SDavid S. Miller (x) + 1) 8397a9b2557SVladislav Zolotarov #define RX_BD(x) ((x) & MAX_RX_BD) 8407a9b2557SVladislav Zolotarov 841619c5cb6SVlad Zolotarov /* 842619c5cb6SVlad Zolotarov * As long as CQE is X times bigger than BD entry we have to allocate X times 843619c5cb6SVlad Zolotarov * more pages for CQ ring in order to keep it balanced with BD ring 844619c5cb6SVlad Zolotarov */ 845619c5cb6SVlad Zolotarov #define CQE_BD_REL (sizeof(union eth_rx_cqe) / sizeof(struct eth_rx_bd)) 846619c5cb6SVlad Zolotarov #define NUM_RCQ_RINGS (NUM_RX_RINGS * CQE_BD_REL) 8477a9b2557SVladislav Zolotarov #define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe)) 8488decf868SDavid S. Miller #define NEXT_PAGE_RCQ_DESC_CNT 1 8498decf868SDavid S. Miller #define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - NEXT_PAGE_RCQ_DESC_CNT) 8507a9b2557SVladislav Zolotarov #define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS) 8517a9b2557SVladislav Zolotarov #define MAX_RCQ_BD (NUM_RCQ_BD - 1) 8527a9b2557SVladislav Zolotarov #define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2) 8537a9b2557SVladislav Zolotarov #define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \ 8548decf868SDavid S. Miller (MAX_RCQ_DESC_CNT - 1)) ? \ 8558decf868SDavid S. Miller (x) + 1 + NEXT_PAGE_RCQ_DESC_CNT : \ 8568decf868SDavid S. Miller (x) + 1) 8577a9b2557SVladislav Zolotarov #define RCQ_BD(x) ((x) & MAX_RCQ_BD) 8587a9b2557SVladislav Zolotarov 8598decf868SDavid S. Miller /* dropless fc calculations for RCQs 8608decf868SDavid S. Miller * 8618decf868SDavid S. Miller * Number of RCQs should be as number of buffers in BRB: 8628decf868SDavid S. Miller * Low threshold takes into account NEXT_PAGE_RCQ_DESC_CNT 8638decf868SDavid S. Miller * "next" elements on each page 8648decf868SDavid S. Miller */ 8658decf868SDavid S. Miller #define NUM_RCQ_REQ BRB_SIZE(bp) 8668decf868SDavid S. Miller #define NUM_RCQ_PG_REQ ((NUM_BD_REQ + MAX_RCQ_DESC_CNT - 1) / \ 8678decf868SDavid S. Miller MAX_RCQ_DESC_CNT) 8688decf868SDavid S. Miller #define RCQ_TH_LO(bp) (NUM_RCQ_REQ + \ 8698decf868SDavid S. Miller NUM_RCQ_PG_REQ * NEXT_PAGE_RCQ_DESC_CNT + \ 8708decf868SDavid S. Miller FW_DROP_LEVEL(bp)) 8718decf868SDavid S. Miller #define RCQ_TH_HI(bp) (RCQ_TH_LO(bp) + DROPLESS_FC_HEADROOM) 8728decf868SDavid S. Miller 87333471629SEilon Greenstein /* This is needed for determining of last_max */ 87434f80b04SEilon Greenstein #define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b)) 875619c5cb6SVlad Zolotarov #define SUB_S32(a, b) (s32)((s32)(a) - (s32)(b)) 87634f80b04SEilon Greenstein 877619c5cb6SVlad Zolotarov #define BNX2X_SWCID_SHIFT 17 878619c5cb6SVlad Zolotarov #define BNX2X_SWCID_MASK ((0x1 << BNX2X_SWCID_SHIFT) - 1) 8797a9b2557SVladislav Zolotarov 8807a9b2557SVladislav Zolotarov /* used on a CID received from the HW */ 881619c5cb6SVlad Zolotarov #define SW_CID(x) (le32_to_cpu(x) & BNX2X_SWCID_MASK) 8827a9b2557SVladislav Zolotarov #define CQE_CMD(x) (le32_to_cpu(x) >> \ 8837a9b2557SVladislav Zolotarov COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT) 8847a9b2557SVladislav Zolotarov 885bb2a0f7aSYitchak Gertner #define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \ 886bb2a0f7aSYitchak Gertner le32_to_cpu((bd)->addr_lo)) 887bb2a0f7aSYitchak Gertner #define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes)) 888bb2a0f7aSYitchak Gertner 889523224a3SDmitry Kravkov #define BNX2X_DB_MIN_SHIFT 3 /* 8 bytes */ 890b9871bcfSAriel Elior #define BNX2X_DB_SHIFT 3 /* 8 bytes*/ 891619c5cb6SVlad Zolotarov #if (BNX2X_DB_SHIFT < BNX2X_DB_MIN_SHIFT) 892619c5cb6SVlad Zolotarov #error "Min DB doorbell stride is 8" 893619c5cb6SVlad Zolotarov #endif 8947a9b2557SVladislav Zolotarov #define DOORBELL(bp, cid, val) \ 8957a9b2557SVladislav Zolotarov do { \ 896b9871bcfSAriel Elior writel((u32)(val), bp->doorbells + (bp->db_size * (cid))); \ 8977a9b2557SVladislav Zolotarov } while (0) 8987a9b2557SVladislav Zolotarov 8997a9b2557SVladislav Zolotarov /* TX CSUM helpers */ 9007a9b2557SVladislav Zolotarov #define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \ 9017a9b2557SVladislav Zolotarov skb->csum_offset) 9027a9b2557SVladislav Zolotarov #define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \ 9037a9b2557SVladislav Zolotarov skb->csum_offset)) 9047a9b2557SVladislav Zolotarov 90591226790SDmitry Kravkov #define pbd_tcp_flags(tcp_hdr) (ntohl(tcp_flag_word(tcp_hdr))>>16 & 0xff) 9067a9b2557SVladislav Zolotarov 9077a9b2557SVladislav Zolotarov #define XMIT_PLAIN 0 908a848ade4SDmitry Kravkov #define XMIT_CSUM_V4 (1 << 0) 909a848ade4SDmitry Kravkov #define XMIT_CSUM_V6 (1 << 1) 910a848ade4SDmitry Kravkov #define XMIT_CSUM_TCP (1 << 2) 911a848ade4SDmitry Kravkov #define XMIT_GSO_V4 (1 << 3) 912a848ade4SDmitry Kravkov #define XMIT_GSO_V6 (1 << 4) 913a848ade4SDmitry Kravkov #define XMIT_CSUM_ENC_V4 (1 << 5) 914a848ade4SDmitry Kravkov #define XMIT_CSUM_ENC_V6 (1 << 6) 915a848ade4SDmitry Kravkov #define XMIT_GSO_ENC_V4 (1 << 7) 916a848ade4SDmitry Kravkov #define XMIT_GSO_ENC_V6 (1 << 8) 9177a9b2557SVladislav Zolotarov 918a848ade4SDmitry Kravkov #define XMIT_CSUM_ENC (XMIT_CSUM_ENC_V4 | XMIT_CSUM_ENC_V6) 919a848ade4SDmitry Kravkov #define XMIT_GSO_ENC (XMIT_GSO_ENC_V4 | XMIT_GSO_ENC_V6) 9207a9b2557SVladislav Zolotarov 921a848ade4SDmitry Kravkov #define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6 | XMIT_CSUM_ENC) 922a848ade4SDmitry Kravkov #define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6 | XMIT_GSO_ENC) 9237a9b2557SVladislav Zolotarov 92434f80b04SEilon Greenstein /* stuff added to make the code fit 80Col */ 92534f80b04SEilon Greenstein #define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE) 926619c5cb6SVlad Zolotarov #define CQE_TYPE_START(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_START_AGG) 927619c5cb6SVlad Zolotarov #define CQE_TYPE_STOP(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_STOP_AGG) 928619c5cb6SVlad Zolotarov #define CQE_TYPE_SLOW(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_RAMROD) 929619c5cb6SVlad Zolotarov #define CQE_TYPE_FAST(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_FASTPATH) 9307a9b2557SVladislav Zolotarov 9311adcd8beSEilon Greenstein #define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG 9321adcd8beSEilon Greenstein 933052a38e0SEilon Greenstein #define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \ 934052a38e0SEilon Greenstein (((le16_to_cpu(flags) & \ 935052a38e0SEilon Greenstein PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \ 936052a38e0SEilon Greenstein PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \ 937052a38e0SEilon Greenstein == PRS_FLAG_OVERETH_IPV4) 9387a9b2557SVladislav Zolotarov #define BNX2X_RX_SUM_FIX(cqe) \ 939052a38e0SEilon Greenstein BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags) 9407a9b2557SVladislav Zolotarov 941619c5cb6SVlad Zolotarov #define FP_USB_FUNC_OFF \ 942619c5cb6SVlad Zolotarov offsetof(struct cstorm_status_block_u, func) 943619c5cb6SVlad Zolotarov #define FP_CSB_FUNC_OFF \ 944619c5cb6SVlad Zolotarov offsetof(struct cstorm_status_block_c, func) 945619c5cb6SVlad Zolotarov 9468decf868SDavid S. Miller #define HC_INDEX_ETH_RX_CQ_CONS 1 947619c5cb6SVlad Zolotarov 9488decf868SDavid S. Miller #define HC_INDEX_OOO_TX_CQ_CONS 4 9498decf868SDavid S. Miller 9508decf868SDavid S. Miller #define HC_INDEX_ETH_TX_CQ_CONS_COS0 5 9518decf868SDavid S. Miller 9528decf868SDavid S. Miller #define HC_INDEX_ETH_TX_CQ_CONS_COS1 6 9538decf868SDavid S. Miller 9548decf868SDavid S. Miller #define HC_INDEX_ETH_TX_CQ_CONS_COS2 7 955619c5cb6SVlad Zolotarov 9566383c0b3SAriel Elior #define HC_INDEX_ETH_FIRST_TX_CQ_CONS HC_INDEX_ETH_TX_CQ_CONS_COS0 9576383c0b3SAriel Elior 95834f80b04SEilon Greenstein #define BNX2X_RX_SB_INDEX \ 959619c5cb6SVlad Zolotarov (&fp->sb_index_values[HC_INDEX_ETH_RX_CQ_CONS]) 96034f80b04SEilon Greenstein 9616383c0b3SAriel Elior #define BNX2X_TX_SB_INDEX_BASE BNX2X_TX_SB_INDEX_COS0 9626383c0b3SAriel Elior 9636383c0b3SAriel Elior #define BNX2X_TX_SB_INDEX_COS0 \ 9646383c0b3SAriel Elior (&fp->sb_index_values[HC_INDEX_ETH_TX_CQ_CONS_COS0]) 9657a9b2557SVladislav Zolotarov 9667a9b2557SVladislav Zolotarov /* end of fast path */ 9677a9b2557SVladislav Zolotarov 96834f80b04SEilon Greenstein /* common */ 96934f80b04SEilon Greenstein 97034f80b04SEilon Greenstein struct bnx2x_common { 97134f80b04SEilon Greenstein 97234f80b04SEilon Greenstein u32 chip_id; 97334f80b04SEilon Greenstein /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */ 97434f80b04SEilon Greenstein #define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0) 97534f80b04SEilon Greenstein 97634f80b04SEilon Greenstein #define CHIP_NUM(bp) (bp->common.chip_id >> 16) 97734f80b04SEilon Greenstein #define CHIP_NUM_57710 0x164e 97834f80b04SEilon Greenstein #define CHIP_NUM_57711 0x164f 97934f80b04SEilon Greenstein #define CHIP_NUM_57711E 0x1650 980f2e0899fSDmitry Kravkov #define CHIP_NUM_57712 0x1662 981619c5cb6SVlad Zolotarov #define CHIP_NUM_57712_MF 0x1663 9828395be5eSAriel Elior #define CHIP_NUM_57712_VF 0x166f 983619c5cb6SVlad Zolotarov #define CHIP_NUM_57713 0x1651 984619c5cb6SVlad Zolotarov #define CHIP_NUM_57713E 0x1652 985619c5cb6SVlad Zolotarov #define CHIP_NUM_57800 0x168a 986619c5cb6SVlad Zolotarov #define CHIP_NUM_57800_MF 0x16a5 9878395be5eSAriel Elior #define CHIP_NUM_57800_VF 0x16a9 988619c5cb6SVlad Zolotarov #define CHIP_NUM_57810 0x168e 989619c5cb6SVlad Zolotarov #define CHIP_NUM_57810_MF 0x16ae 9908395be5eSAriel Elior #define CHIP_NUM_57810_VF 0x16af 9917e8e02dfSBarak Witkowski #define CHIP_NUM_57811 0x163d 9927e8e02dfSBarak Witkowski #define CHIP_NUM_57811_MF 0x163e 9938395be5eSAriel Elior #define CHIP_NUM_57811_VF 0x163f 994c3def943SYuval Mintz #define CHIP_NUM_57840_OBSOLETE 0x168d 995c3def943SYuval Mintz #define CHIP_NUM_57840_MF_OBSOLETE 0x16ab 996c3def943SYuval Mintz #define CHIP_NUM_57840_4_10 0x16a1 997c3def943SYuval Mintz #define CHIP_NUM_57840_2_20 0x16a2 998c3def943SYuval Mintz #define CHIP_NUM_57840_MF 0x16a4 9998395be5eSAriel Elior #define CHIP_NUM_57840_VF 0x16ad 100034f80b04SEilon Greenstein #define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710) 100134f80b04SEilon Greenstein #define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711) 100234f80b04SEilon Greenstein #define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E) 1003f2e0899fSDmitry Kravkov #define CHIP_IS_57712(bp) (CHIP_NUM(bp) == CHIP_NUM_57712) 10048395be5eSAriel Elior #define CHIP_IS_57712_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57712_VF) 1005619c5cb6SVlad Zolotarov #define CHIP_IS_57712_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57712_MF) 1006619c5cb6SVlad Zolotarov #define CHIP_IS_57800(bp) (CHIP_NUM(bp) == CHIP_NUM_57800) 1007619c5cb6SVlad Zolotarov #define CHIP_IS_57800_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57800_MF) 10088395be5eSAriel Elior #define CHIP_IS_57800_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57800_VF) 1009619c5cb6SVlad Zolotarov #define CHIP_IS_57810(bp) (CHIP_NUM(bp) == CHIP_NUM_57810) 1010619c5cb6SVlad Zolotarov #define CHIP_IS_57810_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57810_MF) 10118395be5eSAriel Elior #define CHIP_IS_57810_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57810_VF) 10127e8e02dfSBarak Witkowski #define CHIP_IS_57811(bp) (CHIP_NUM(bp) == CHIP_NUM_57811) 10137e8e02dfSBarak Witkowski #define CHIP_IS_57811_MF(bp) (CHIP_NUM(bp) == CHIP_NUM_57811_MF) 10148395be5eSAriel Elior #define CHIP_IS_57811_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57811_VF) 1015c3def943SYuval Mintz #define CHIP_IS_57840(bp) \ 1016c3def943SYuval Mintz ((CHIP_NUM(bp) == CHIP_NUM_57840_4_10) || \ 1017c3def943SYuval Mintz (CHIP_NUM(bp) == CHIP_NUM_57840_2_20) || \ 1018c3def943SYuval Mintz (CHIP_NUM(bp) == CHIP_NUM_57840_OBSOLETE)) 1019c3def943SYuval Mintz #define CHIP_IS_57840_MF(bp) ((CHIP_NUM(bp) == CHIP_NUM_57840_MF) || \ 1020c3def943SYuval Mintz (CHIP_NUM(bp) == CHIP_NUM_57840_MF_OBSOLETE)) 10218395be5eSAriel Elior #define CHIP_IS_57840_VF(bp) (CHIP_NUM(bp) == CHIP_NUM_57840_VF) 102234f80b04SEilon Greenstein #define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \ 102334f80b04SEilon Greenstein CHIP_IS_57711E(bp)) 1024edb944d2SDmitry Kravkov #define CHIP_IS_57811xx(bp) (CHIP_IS_57811(bp) || \ 1025edb944d2SDmitry Kravkov CHIP_IS_57811_MF(bp) || \ 1026edb944d2SDmitry Kravkov CHIP_IS_57811_VF(bp)) 1027f2e0899fSDmitry Kravkov #define CHIP_IS_E2(bp) (CHIP_IS_57712(bp) || \ 10286ab20355SYuval Mintz CHIP_IS_57712_MF(bp) || \ 10296ab20355SYuval Mintz CHIP_IS_57712_VF(bp)) 1030619c5cb6SVlad Zolotarov #define CHIP_IS_E3(bp) (CHIP_IS_57800(bp) || \ 1031619c5cb6SVlad Zolotarov CHIP_IS_57800_MF(bp) || \ 10326ab20355SYuval Mintz CHIP_IS_57800_VF(bp) || \ 1033619c5cb6SVlad Zolotarov CHIP_IS_57810(bp) || \ 1034619c5cb6SVlad Zolotarov CHIP_IS_57810_MF(bp) || \ 10358395be5eSAriel Elior CHIP_IS_57810_VF(bp) || \ 1036edb944d2SDmitry Kravkov CHIP_IS_57811xx(bp) || \ 1037619c5cb6SVlad Zolotarov CHIP_IS_57840(bp) || \ 10388395be5eSAriel Elior CHIP_IS_57840_MF(bp) || \ 10398395be5eSAriel Elior CHIP_IS_57840_VF(bp)) 1040f2e0899fSDmitry Kravkov #define CHIP_IS_E1x(bp) (CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp))) 1041619c5cb6SVlad Zolotarov #define USES_WARPCORE(bp) (CHIP_IS_E3(bp)) 1042619c5cb6SVlad Zolotarov #define IS_E1H_OFFSET (!CHIP_IS_E1(bp)) 104334f80b04SEilon Greenstein 1044619c5cb6SVlad Zolotarov #define CHIP_REV_SHIFT 12 1045619c5cb6SVlad Zolotarov #define CHIP_REV_MASK (0xF << CHIP_REV_SHIFT) 1046619c5cb6SVlad Zolotarov #define CHIP_REV_VAL(bp) (bp->common.chip_id & CHIP_REV_MASK) 1047619c5cb6SVlad Zolotarov #define CHIP_REV_Ax (0x0 << CHIP_REV_SHIFT) 1048619c5cb6SVlad Zolotarov #define CHIP_REV_Bx (0x1 << CHIP_REV_SHIFT) 104934f80b04SEilon Greenstein /* assume maximum 5 revisions */ 1050619c5cb6SVlad Zolotarov #define CHIP_REV_IS_SLOW(bp) (CHIP_REV_VAL(bp) > 0x00005000) 105134f80b04SEilon Greenstein /* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */ 105234f80b04SEilon Greenstein #define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \ 1053619c5cb6SVlad Zolotarov !(CHIP_REV_VAL(bp) & 0x00001000)) 105434f80b04SEilon Greenstein /* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */ 105534f80b04SEilon Greenstein #define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \ 1056619c5cb6SVlad Zolotarov (CHIP_REV_VAL(bp) & 0x00001000)) 105734f80b04SEilon Greenstein 105834f80b04SEilon Greenstein #define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \ 105934f80b04SEilon Greenstein ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1)) 106034f80b04SEilon Greenstein 106134f80b04SEilon Greenstein #define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0) 106234f80b04SEilon Greenstein #define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f) 1063619c5cb6SVlad Zolotarov #define CHIP_REV_SIM(bp) (((CHIP_REV_MASK - CHIP_REV_VAL(bp)) >>\ 1064619c5cb6SVlad Zolotarov (CHIP_REV_SHIFT + 1)) \ 1065619c5cb6SVlad Zolotarov << CHIP_REV_SHIFT) 1066619c5cb6SVlad Zolotarov #define CHIP_REV(bp) (CHIP_REV_IS_SLOW(bp) ? \ 1067619c5cb6SVlad Zolotarov CHIP_REV_SIM(bp) :\ 1068619c5cb6SVlad Zolotarov CHIP_REV_VAL(bp)) 1069619c5cb6SVlad Zolotarov #define CHIP_IS_E3B0(bp) (CHIP_IS_E3(bp) && \ 1070619c5cb6SVlad Zolotarov (CHIP_REV(bp) == CHIP_REV_Bx)) 1071619c5cb6SVlad Zolotarov #define CHIP_IS_E3A0(bp) (CHIP_IS_E3(bp) && \ 1072619c5cb6SVlad Zolotarov (CHIP_REV(bp) == CHIP_REV_Ax)) 107355c11941SMerav Sicron /* This define is used in two main places: 107416a5fd92SYuval Mintz * 1. In the early stages of nic_load, to know if to configure Parser / Searcher 107555c11941SMerav Sicron * to nic-only mode or to offload mode. Offload mode is configured if either the 107655c11941SMerav Sicron * chip is E1x (where MIC_MODE register is not applicable), or if cnic already 107755c11941SMerav Sicron * registered for this port (which means that the user wants storage services). 107855c11941SMerav Sicron * 2. During cnic-related load, to know if offload mode is already configured in 107916a5fd92SYuval Mintz * the HW or needs to be configured. 108055c11941SMerav Sicron * Since the transition from nic-mode to offload-mode in HW causes traffic 108116a5fd92SYuval Mintz * corruption, nic-mode is configured only in ports on which storage services 108255c11941SMerav Sicron * where never requested. 108355c11941SMerav Sicron */ 108455c11941SMerav Sicron #define CONFIGURE_NIC_MODE(bp) (!CHIP_IS_E1x(bp) && !CNIC_ENABLED(bp)) 108534f80b04SEilon Greenstein 108634f80b04SEilon Greenstein int flash_size; 1087754a2f52SDmitry Kravkov #define BNX2X_NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */ 1088754a2f52SDmitry Kravkov #define BNX2X_NVRAM_TIMEOUT_COUNT 30000 1089754a2f52SDmitry Kravkov #define BNX2X_NVRAM_PAGE_SIZE 256 109034f80b04SEilon Greenstein 109134f80b04SEilon Greenstein u32 shmem_base; 10922691d51dSEilon Greenstein u32 shmem2_base; 1093523224a3SDmitry Kravkov u32 mf_cfg_base; 1094f2e0899fSDmitry Kravkov u32 mf2_cfg_base; 109534f80b04SEilon Greenstein 109634f80b04SEilon Greenstein u32 hw_config; 109734f80b04SEilon Greenstein 109834f80b04SEilon Greenstein u32 bc_ver; 1099523224a3SDmitry Kravkov 1100523224a3SDmitry Kravkov u8 int_block; 1101523224a3SDmitry Kravkov #define INT_BLOCK_HC 0 1102f2e0899fSDmitry Kravkov #define INT_BLOCK_IGU 1 1103f2e0899fSDmitry Kravkov #define INT_BLOCK_MODE_NORMAL 0 1104f2e0899fSDmitry Kravkov #define INT_BLOCK_MODE_BW_COMP 2 1105f2e0899fSDmitry Kravkov #define CHIP_INT_MODE_IS_NBC(bp) \ 1106619c5cb6SVlad Zolotarov (!CHIP_IS_E1x(bp) && \ 1107f2e0899fSDmitry Kravkov !((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP)) 1108f2e0899fSDmitry Kravkov #define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp)) 1109f2e0899fSDmitry Kravkov 1110523224a3SDmitry Kravkov u8 chip_port_mode; 1111f2e0899fSDmitry Kravkov #define CHIP_4_PORT_MODE 0x0 1112f2e0899fSDmitry Kravkov #define CHIP_2_PORT_MODE 0x1 1113523224a3SDmitry Kravkov #define CHIP_PORT_MODE_NONE 0x2 1114f2e0899fSDmitry Kravkov #define CHIP_MODE(bp) (bp->common.chip_port_mode) 1115f2e0899fSDmitry Kravkov #define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE) 11161d187b34SBarak Witkowski 11171d187b34SBarak Witkowski u32 boot_mode; 111834f80b04SEilon Greenstein }; 111934f80b04SEilon Greenstein 1120f2e0899fSDmitry Kravkov /* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */ 1121f2e0899fSDmitry Kravkov #define BNX2X_IGU_STAS_MSG_VF_CNT 64 1122f2e0899fSDmitry Kravkov #define BNX2X_IGU_STAS_MSG_PF_CNT 4 112334f80b04SEilon Greenstein 112427c1151cSYaniv Rosner #define MAX_IGU_ATTN_ACK_TO 100 112534f80b04SEilon Greenstein /* end of common */ 112634f80b04SEilon Greenstein 112734f80b04SEilon Greenstein /* port */ 112834f80b04SEilon Greenstein 112934f80b04SEilon Greenstein struct bnx2x_port { 113034f80b04SEilon Greenstein u32 pmf; 113134f80b04SEilon Greenstein 1132a22f0788SYaniv Rosner u32 link_config[LINK_CONFIG_SIZE]; 113334f80b04SEilon Greenstein 1134a22f0788SYaniv Rosner u32 supported[LINK_CONFIG_SIZE]; 113534f80b04SEilon Greenstein /* link settings - missing defines */ 113634f80b04SEilon Greenstein #define SUPPORTED_2500baseX_Full (1 << 15) 113734f80b04SEilon Greenstein 1138a22f0788SYaniv Rosner u32 advertising[LINK_CONFIG_SIZE]; 113934f80b04SEilon Greenstein /* link settings - missing defines */ 114034f80b04SEilon Greenstein #define ADVERTISED_2500baseX_Full (1 << 15) 114134f80b04SEilon Greenstein 114234f80b04SEilon Greenstein u32 phy_addr; 114334f80b04SEilon Greenstein 114434f80b04SEilon Greenstein /* used to synchronize phy accesses */ 114534f80b04SEilon Greenstein struct mutex phy_mutex; 114634f80b04SEilon Greenstein 114734f80b04SEilon Greenstein u32 port_stx; 114834f80b04SEilon Greenstein 114934f80b04SEilon Greenstein struct nig_stats old_nig_stats; 115034f80b04SEilon Greenstein }; 115134f80b04SEilon Greenstein 115234f80b04SEilon Greenstein /* end of port */ 115334f80b04SEilon Greenstein 1154619c5cb6SVlad Zolotarov #define STATS_OFFSET32(stat_name) \ 1155619c5cb6SVlad Zolotarov (offsetof(struct bnx2x_eth_stats, stat_name) / 4) 1156bb2a0f7aSYitchak Gertner 1157619c5cb6SVlad Zolotarov /* slow path */ 1158619c5cb6SVlad Zolotarov #define BNX2X_MAX_NUM_OF_VFS 64 1159b9871bcfSAriel Elior #define BNX2X_VF_CID_WND 4 /* log num of queues per VF. HW config. */ 11601ab4434cSAriel Elior #define BNX2X_CIDS_PER_VF (1 << BNX2X_VF_CID_WND) 1161b9871bcfSAriel Elior 1162b9871bcfSAriel Elior /* We need to reserve doorbell addresses for all VF and queue combinations */ 11631ab4434cSAriel Elior #define BNX2X_VF_CIDS (BNX2X_MAX_NUM_OF_VFS * BNX2X_CIDS_PER_VF) 1164b9871bcfSAriel Elior 1165b9871bcfSAriel Elior /* The doorbell is configured to have the same number of CIDs for PFs and for 1166b9871bcfSAriel Elior * VFs. For this reason the PF CID zone is as large as the VF zone. 1167b9871bcfSAriel Elior */ 1168b9871bcfSAriel Elior #define BNX2X_FIRST_VF_CID BNX2X_VF_CIDS 1169b9871bcfSAriel Elior #define BNX2X_MAX_NUM_VF_QUEUES 64 1170523224a3SDmitry Kravkov #define BNX2X_VF_ID_INVALID 0xFF 117134f80b04SEilon Greenstein 1172b9871bcfSAriel Elior /* the number of VF CIDS multiplied by the amount of bytes reserved for each 1173b9871bcfSAriel Elior * cid must not exceed the size of the VF doorbell 1174b9871bcfSAriel Elior */ 1175b9871bcfSAriel Elior #define BNX2X_VF_BAR_SIZE 512 1176b9871bcfSAriel Elior #if (BNX2X_VF_BAR_SIZE < BNX2X_CIDS_PER_VF * (1 << BNX2X_DB_SHIFT)) 1177b9871bcfSAriel Elior #error "VF doorbell bar size is 512" 1178b9871bcfSAriel Elior #endif 1179b9871bcfSAriel Elior 1180523224a3SDmitry Kravkov /* 1181523224a3SDmitry Kravkov * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is 1182523224a3SDmitry Kravkov * control by the number of fast-path status blocks supported by the 1183523224a3SDmitry Kravkov * device (HW/FW). Each fast-path status block (FP-SB) aka non-default 1184523224a3SDmitry Kravkov * status block represents an independent interrupts context that can 1185523224a3SDmitry Kravkov * serve a regular L2 networking queue. However special L2 queues such 1186523224a3SDmitry Kravkov * as the FCoE queue do not require a FP-SB and other components like 1187523224a3SDmitry Kravkov * the CNIC may consume FP-SB reducing the number of possible L2 queues 1188523224a3SDmitry Kravkov * 1189523224a3SDmitry Kravkov * If the maximum number of FP-SB available is X then: 1190523224a3SDmitry Kravkov * a. If CNIC is supported it consumes 1 FP-SB thus the max number of 1191523224a3SDmitry Kravkov * regular L2 queues is Y=X-1 119216a5fd92SYuval Mintz * b. In MF mode the actual number of L2 queues is Y= (X-1/MF_factor) 1193523224a3SDmitry Kravkov * c. If the FCoE L2 queue is supported the actual number of L2 queues 1194523224a3SDmitry Kravkov * is Y+1 1195523224a3SDmitry Kravkov * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for 1196523224a3SDmitry Kravkov * slow-path interrupts) or Y+2 if CNIC is supported (one additional 1197523224a3SDmitry Kravkov * FP interrupt context for the CNIC). 1198523224a3SDmitry Kravkov * e. The number of HW context (CID count) is always X or X+1 if FCoE 119916a5fd92SYuval Mintz * L2 queue is supported. The cid for the FCoE L2 queue is always X. 1200523224a3SDmitry Kravkov */ 1201523224a3SDmitry Kravkov 1202619c5cb6SVlad Zolotarov /* fast-path interrupt contexts E1x */ 1203619c5cb6SVlad Zolotarov #define FP_SB_MAX_E1x 16 1204619c5cb6SVlad Zolotarov /* fast-path interrupt contexts E2 */ 1205619c5cb6SVlad Zolotarov #define FP_SB_MAX_E2 HC_SB_MAX_SB_E2 1206523224a3SDmitry Kravkov 120734f80b04SEilon Greenstein union cdu_context { 120834f80b04SEilon Greenstein struct eth_context eth; 120934f80b04SEilon Greenstein char pad[1024]; 121034f80b04SEilon Greenstein }; 121134f80b04SEilon Greenstein 1212523224a3SDmitry Kravkov /* CDU host DB constants */ 1213a052997eSMerav Sicron #define CDU_ILT_PAGE_SZ_HW 2 1214a052997eSMerav Sicron #define CDU_ILT_PAGE_SZ (8192 << CDU_ILT_PAGE_SZ_HW) /* 32K */ 1215523224a3SDmitry Kravkov #define ILT_PAGE_CIDS (CDU_ILT_PAGE_SZ / sizeof(union cdu_context)) 1216523224a3SDmitry Kravkov 1217523224a3SDmitry Kravkov #define CNIC_ISCSI_CID_MAX 256 1218ec6ba945SVladislav Zolotarov #define CNIC_FCOE_CID_MAX 2048 1219ec6ba945SVladislav Zolotarov #define CNIC_CID_MAX (CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX) 1220523224a3SDmitry Kravkov #define CNIC_ILT_LINES DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS) 1221523224a3SDmitry Kravkov 1222619c5cb6SVlad Zolotarov #define QM_ILT_PAGE_SZ_HW 0 1223619c5cb6SVlad Zolotarov #define QM_ILT_PAGE_SZ (4096 << QM_ILT_PAGE_SZ_HW) /* 4K */ 1224523224a3SDmitry Kravkov #define QM_CID_ROUND 1024 1225523224a3SDmitry Kravkov 1226523224a3SDmitry Kravkov /* TM (timers) host DB constants */ 1227619c5cb6SVlad Zolotarov #define TM_ILT_PAGE_SZ_HW 0 1228619c5cb6SVlad Zolotarov #define TM_ILT_PAGE_SZ (4096 << TM_ILT_PAGE_SZ_HW) /* 4K */ 12290907f34cSAriel Elior #define TM_CONN_NUM (BNX2X_FIRST_VF_CID + \ 12300907f34cSAriel Elior BNX2X_VF_CIDS + \ 12310907f34cSAriel Elior CNIC_ISCSI_CID_MAX) 1232523224a3SDmitry Kravkov #define TM_ILT_SZ (8 * TM_CONN_NUM) 1233523224a3SDmitry Kravkov #define TM_ILT_LINES DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ) 1234523224a3SDmitry Kravkov 1235523224a3SDmitry Kravkov /* SRC (Searcher) host DB constants */ 1236619c5cb6SVlad Zolotarov #define SRC_ILT_PAGE_SZ_HW 0 1237619c5cb6SVlad Zolotarov #define SRC_ILT_PAGE_SZ (4096 << SRC_ILT_PAGE_SZ_HW) /* 4K */ 1238523224a3SDmitry Kravkov #define SRC_HASH_BITS 10 1239523224a3SDmitry Kravkov #define SRC_CONN_NUM (1 << SRC_HASH_BITS) /* 1024 */ 1240523224a3SDmitry Kravkov #define SRC_ILT_SZ (sizeof(struct src_ent) * SRC_CONN_NUM) 1241523224a3SDmitry Kravkov #define SRC_T2_SZ SRC_ILT_SZ 1242523224a3SDmitry Kravkov #define SRC_ILT_LINES DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ) 1243619c5cb6SVlad Zolotarov 1244bb2a0f7aSYitchak Gertner #define MAX_DMAE_C 8 124534f80b04SEilon Greenstein 124634f80b04SEilon Greenstein /* DMA memory not used in fastpath */ 124734f80b04SEilon Greenstein struct bnx2x_slowpath { 1248619c5cb6SVlad Zolotarov union { 1249619c5cb6SVlad Zolotarov struct mac_configuration_cmd e1x; 1250619c5cb6SVlad Zolotarov struct eth_classify_rules_ramrod_data e2; 1251619c5cb6SVlad Zolotarov } mac_rdata; 1252619c5cb6SVlad Zolotarov 1253619c5cb6SVlad Zolotarov union { 1254619c5cb6SVlad Zolotarov struct tstorm_eth_mac_filter_config e1x; 1255619c5cb6SVlad Zolotarov struct eth_filter_rules_ramrod_data e2; 1256619c5cb6SVlad Zolotarov } rx_mode_rdata; 1257619c5cb6SVlad Zolotarov 1258619c5cb6SVlad Zolotarov union { 1259619c5cb6SVlad Zolotarov struct mac_configuration_cmd e1; 1260619c5cb6SVlad Zolotarov struct eth_multicast_rules_ramrod_data e2; 1261619c5cb6SVlad Zolotarov } mcast_rdata; 1262619c5cb6SVlad Zolotarov 1263619c5cb6SVlad Zolotarov struct eth_rss_update_ramrod_data rss_rdata; 1264619c5cb6SVlad Zolotarov 1265619c5cb6SVlad Zolotarov /* Queue State related ramrods are always sent under rtnl_lock */ 1266619c5cb6SVlad Zolotarov union { 1267619c5cb6SVlad Zolotarov struct client_init_ramrod_data init_data; 1268619c5cb6SVlad Zolotarov struct client_update_ramrod_data update_data; 126914a94ebdSMichal Kalderon struct tpa_update_ramrod_data tpa_data; 1270619c5cb6SVlad Zolotarov } q_rdata; 1271619c5cb6SVlad Zolotarov 1272619c5cb6SVlad Zolotarov union { 1273619c5cb6SVlad Zolotarov struct function_start_data func_start; 12746debea87SDmitry Kravkov /* pfc configuration for DCBX ramrod */ 12756debea87SDmitry Kravkov struct flow_control_configuration pfc_config; 1276619c5cb6SVlad Zolotarov } func_rdata; 127734f80b04SEilon Greenstein 1278a3348722SBarak Witkowski /* afex ramrod can not be a part of func_rdata union because these 1279a3348722SBarak Witkowski * events might arrive in parallel to other events from func_rdata. 1280a3348722SBarak Witkowski * Therefore, if they would have been defined in the same union, 1281a3348722SBarak Witkowski * data can get corrupted. 1282a3348722SBarak Witkowski */ 12839dfef3adSYuval Mintz union { 12849dfef3adSYuval Mintz struct afex_vif_list_ramrod_data viflist_data; 12859dfef3adSYuval Mintz struct function_update_data func_update; 12869dfef3adSYuval Mintz } func_afex_rdata; 1287a3348722SBarak Witkowski 128834f80b04SEilon Greenstein /* used by dmae command executer */ 128934f80b04SEilon Greenstein struct dmae_command dmae[MAX_DMAE_C]; 129034f80b04SEilon Greenstein 1291bb2a0f7aSYitchak Gertner u32 stats_comp; 129234f80b04SEilon Greenstein union mac_stats mac_stats; 1293bb2a0f7aSYitchak Gertner struct nig_stats nig_stats; 1294bb2a0f7aSYitchak Gertner struct host_port_stats port_stats; 1295bb2a0f7aSYitchak Gertner struct host_func_stats func_stats; 129634f80b04SEilon Greenstein 129734f80b04SEilon Greenstein u32 wb_comp; 129834f80b04SEilon Greenstein u32 wb_data[4]; 12991d187b34SBarak Witkowski 13001d187b34SBarak Witkowski union drv_info_to_mcp drv_info_to_mcp; 130134f80b04SEilon Greenstein }; 130234f80b04SEilon Greenstein 130334f80b04SEilon Greenstein #define bnx2x_sp(bp, var) (&bp->slowpath->var) 130434f80b04SEilon Greenstein #define bnx2x_sp_mapping(bp, var) \ 130534f80b04SEilon Greenstein (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var)) 1306a2fbb9eaSEliezer Tamir 1307a2fbb9eaSEliezer Tamir /* attn group wiring */ 1308a2fbb9eaSEliezer Tamir #define MAX_DYNAMIC_ATTN_GRPS 8 1309a2fbb9eaSEliezer Tamir 1310a2fbb9eaSEliezer Tamir struct attn_route { 1311f2e0899fSDmitry Kravkov u32 sig[5]; 1312a2fbb9eaSEliezer Tamir }; 1313a2fbb9eaSEliezer Tamir 1314523224a3SDmitry Kravkov struct iro { 1315523224a3SDmitry Kravkov u32 base; 1316523224a3SDmitry Kravkov u16 m1; 1317523224a3SDmitry Kravkov u16 m2; 1318523224a3SDmitry Kravkov u16 m3; 1319523224a3SDmitry Kravkov u16 size; 1320523224a3SDmitry Kravkov }; 1321523224a3SDmitry Kravkov 1322523224a3SDmitry Kravkov struct hw_context { 1323523224a3SDmitry Kravkov union cdu_context *vcxt; 1324523224a3SDmitry Kravkov dma_addr_t cxt_mapping; 1325523224a3SDmitry Kravkov size_t size; 1326523224a3SDmitry Kravkov }; 1327523224a3SDmitry Kravkov 1328523224a3SDmitry Kravkov /* forward */ 1329523224a3SDmitry Kravkov struct bnx2x_ilt; 1330523224a3SDmitry Kravkov 1331290ca2bbSAriel Elior struct bnx2x_vfdb; 1332c9ee9206SVladislav Zolotarov 1333c9ee9206SVladislav Zolotarov enum bnx2x_recovery_state { 133472fd0718SVladislav Zolotarov BNX2X_RECOVERY_DONE, 133572fd0718SVladislav Zolotarov BNX2X_RECOVERY_INIT, 133672fd0718SVladislav Zolotarov BNX2X_RECOVERY_WAIT, 133795c6c616SAriel Elior BNX2X_RECOVERY_FAILED, 133895c6c616SAriel Elior BNX2X_RECOVERY_NIC_LOADING 1339c9ee9206SVladislav Zolotarov }; 134072fd0718SVladislav Zolotarov 1341619c5cb6SVlad Zolotarov /* 1342523224a3SDmitry Kravkov * Event queue (EQ or event ring) MC hsi 1343523224a3SDmitry Kravkov * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2 1344523224a3SDmitry Kravkov */ 1345523224a3SDmitry Kravkov #define NUM_EQ_PAGES 1 1346523224a3SDmitry Kravkov #define EQ_DESC_CNT_PAGE (BCM_PAGE_SIZE / sizeof(union event_ring_elem)) 1347523224a3SDmitry Kravkov #define EQ_DESC_MAX_PAGE (EQ_DESC_CNT_PAGE - 1) 1348523224a3SDmitry Kravkov #define NUM_EQ_DESC (EQ_DESC_CNT_PAGE * NUM_EQ_PAGES) 1349523224a3SDmitry Kravkov #define EQ_DESC_MASK (NUM_EQ_DESC - 1) 1350523224a3SDmitry Kravkov #define MAX_EQ_AVAIL (EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2) 1351523224a3SDmitry Kravkov 1352523224a3SDmitry Kravkov /* depends on EQ_DESC_CNT_PAGE being a power of 2 */ 1353523224a3SDmitry Kravkov #define NEXT_EQ_IDX(x) ((((x) & EQ_DESC_MAX_PAGE) == \ 1354523224a3SDmitry Kravkov (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1) 1355523224a3SDmitry Kravkov 1356523224a3SDmitry Kravkov /* depends on the above and on NUM_EQ_PAGES being a power of 2 */ 1357523224a3SDmitry Kravkov #define EQ_DESC(x) ((x) & EQ_DESC_MASK) 1358523224a3SDmitry Kravkov 1359523224a3SDmitry Kravkov #define BNX2X_EQ_INDEX \ 1360523224a3SDmitry Kravkov (&bp->def_status_blk->sp_sb.\ 1361523224a3SDmitry Kravkov index_values[HC_SP_INDEX_EQ_CONS]) 1362523224a3SDmitry Kravkov 13632ae17f66SVladislav Zolotarov /* This is a data that will be used to create a link report message. 13642ae17f66SVladislav Zolotarov * We will keep the data used for the last link report in order 13652ae17f66SVladislav Zolotarov * to prevent reporting the same link parameters twice. 13662ae17f66SVladislav Zolotarov */ 13672ae17f66SVladislav Zolotarov struct bnx2x_link_report_data { 13682ae17f66SVladislav Zolotarov u16 line_speed; /* Effective line speed */ 13692ae17f66SVladislav Zolotarov unsigned long link_report_flags;/* BNX2X_LINK_REPORT_XXX flags */ 13702ae17f66SVladislav Zolotarov }; 13712ae17f66SVladislav Zolotarov 13722ae17f66SVladislav Zolotarov enum { 13732ae17f66SVladislav Zolotarov BNX2X_LINK_REPORT_FD, /* Full DUPLEX */ 13742ae17f66SVladislav Zolotarov BNX2X_LINK_REPORT_LINK_DOWN, 13752ae17f66SVladislav Zolotarov BNX2X_LINK_REPORT_RX_FC_ON, 13762ae17f66SVladislav Zolotarov BNX2X_LINK_REPORT_TX_FC_ON, 13772ae17f66SVladislav Zolotarov }; 13782ae17f66SVladislav Zolotarov 1379619c5cb6SVlad Zolotarov enum { 1380619c5cb6SVlad Zolotarov BNX2X_PORT_QUERY_IDX, 1381619c5cb6SVlad Zolotarov BNX2X_PF_QUERY_IDX, 138250f0a562SBarak Witkowski BNX2X_FCOE_QUERY_IDX, 1383619c5cb6SVlad Zolotarov BNX2X_FIRST_QUEUE_QUERY_IDX, 1384619c5cb6SVlad Zolotarov }; 1385619c5cb6SVlad Zolotarov 1386619c5cb6SVlad Zolotarov struct bnx2x_fw_stats_req { 1387619c5cb6SVlad Zolotarov struct stats_query_header hdr; 138850f0a562SBarak Witkowski struct stats_query_entry query[FP_SB_MAX_E1x+ 138950f0a562SBarak Witkowski BNX2X_FIRST_QUEUE_QUERY_IDX]; 1390619c5cb6SVlad Zolotarov }; 1391619c5cb6SVlad Zolotarov 1392619c5cb6SVlad Zolotarov struct bnx2x_fw_stats_data { 1393619c5cb6SVlad Zolotarov struct stats_counter storm_counters; 1394619c5cb6SVlad Zolotarov struct per_port_stats port; 1395619c5cb6SVlad Zolotarov struct per_pf_stats pf; 139650f0a562SBarak Witkowski struct fcoe_statistics_params fcoe; 1397619c5cb6SVlad Zolotarov struct per_queue_stats queue_stats[1]; 1398619c5cb6SVlad Zolotarov }; 1399619c5cb6SVlad Zolotarov 14007be08a72SAriel Elior /* Public slow path states */ 1401230bb0f3SYuval Mintz enum sp_rtnl_flag { 14026383c0b3SAriel Elior BNX2X_SP_RTNL_SETUP_TC, 14037be08a72SAriel Elior BNX2X_SP_RTNL_TX_TIMEOUT, 14048304859aSAriel Elior BNX2X_SP_RTNL_FAN_FAILURE, 14058395be5eSAriel Elior BNX2X_SP_RTNL_AFEX_F_UPDATE, 14068395be5eSAriel Elior BNX2X_SP_RTNL_ENABLE_SRIOV, 1407381ac16bSAriel Elior BNX2X_SP_RTNL_VFPF_MCAST, 140878c3bcc5SAriel Elior BNX2X_SP_RTNL_VFPF_CHANNEL_DOWN, 14098b09be5fSYuval Mintz BNX2X_SP_RTNL_RX_MODE, 14103ec9f9caSAriel Elior BNX2X_SP_RTNL_HYPERVISOR_VLAN, 141107b4eb3bSDmitry Kravkov BNX2X_SP_RTNL_TX_STOP, 141242f8277fSYuval Mintz BNX2X_SP_RTNL_GET_DRV_VERSION, 14137be08a72SAriel Elior }; 14147be08a72SAriel Elior 1415370d4a26SYuval Mintz enum bnx2x_iov_flag { 1416370d4a26SYuval Mintz BNX2X_IOV_HANDLE_VF_MSG, 1417370d4a26SYuval Mintz BNX2X_IOV_HANDLE_FLR, 1418370d4a26SYuval Mintz }; 1419370d4a26SYuval Mintz 1420452427b0SYuval Mintz struct bnx2x_prev_path_list { 14217fa6f340SYuval Mintz struct list_head list; 1422452427b0SYuval Mintz u8 bus; 1423452427b0SYuval Mintz u8 slot; 1424452427b0SYuval Mintz u8 path; 14257fa6f340SYuval Mintz u8 aer; 1426c63da990SBarak Witkowski u8 undi; 1427452427b0SYuval Mintz }; 1428452427b0SYuval Mintz 142915192a8cSBarak Witkowski struct bnx2x_sp_objs { 143015192a8cSBarak Witkowski /* MACs object */ 143115192a8cSBarak Witkowski struct bnx2x_vlan_mac_obj mac_obj; 143215192a8cSBarak Witkowski 143315192a8cSBarak Witkowski /* Queue State object */ 143415192a8cSBarak Witkowski struct bnx2x_queue_sp_obj q_obj; 143515192a8cSBarak Witkowski }; 143615192a8cSBarak Witkowski 143715192a8cSBarak Witkowski struct bnx2x_fp_stats { 143815192a8cSBarak Witkowski struct tstorm_per_queue_stats old_tclient; 143915192a8cSBarak Witkowski struct ustorm_per_queue_stats old_uclient; 144015192a8cSBarak Witkowski struct xstorm_per_queue_stats old_xclient; 144115192a8cSBarak Witkowski struct bnx2x_eth_q_stats eth_q_stats; 144215192a8cSBarak Witkowski struct bnx2x_eth_q_stats_old eth_q_stats_old; 144315192a8cSBarak Witkowski }; 144415192a8cSBarak Witkowski 1445a2fbb9eaSEliezer Tamir struct bnx2x { 1446a2fbb9eaSEliezer Tamir /* Fields used in the tx and intr/napi performance paths 1447a2fbb9eaSEliezer Tamir * are grouped together in the beginning of the structure 1448a2fbb9eaSEliezer Tamir */ 1449523224a3SDmitry Kravkov struct bnx2x_fastpath *fp; 145015192a8cSBarak Witkowski struct bnx2x_sp_objs *sp_objs; 145115192a8cSBarak Witkowski struct bnx2x_fp_stats *fp_stats; 145265565884SMerav Sicron struct bnx2x_fp_txdata *bnx2x_txq; 1453a2fbb9eaSEliezer Tamir void __iomem *regview; 1454a2fbb9eaSEliezer Tamir void __iomem *doorbells; 1455523224a3SDmitry Kravkov u16 db_size; 1456a2fbb9eaSEliezer Tamir 1457619c5cb6SVlad Zolotarov u8 pf_num; /* absolute PF number */ 1458619c5cb6SVlad Zolotarov u8 pfid; /* per-path PF number */ 1459619c5cb6SVlad Zolotarov int base_fw_ndsb; /**/ 1460619c5cb6SVlad Zolotarov #define BP_PATH(bp) (CHIP_IS_E1x(bp) ? 0 : (bp->pf_num & 1)) 1461619c5cb6SVlad Zolotarov #define BP_PORT(bp) (bp->pfid & 1) 1462619c5cb6SVlad Zolotarov #define BP_FUNC(bp) (bp->pfid) 1463619c5cb6SVlad Zolotarov #define BP_ABS_FUNC(bp) (bp->pf_num) 14648decf868SDavid S. Miller #define BP_VN(bp) ((bp)->pfid >> 1) 14658decf868SDavid S. Miller #define BP_MAX_VN_NUM(bp) (CHIP_MODE_IS_4_PORT(bp) ? 2 : 4) 14668decf868SDavid S. Miller #define BP_L_ID(bp) (BP_VN(bp) << 2) 14678decf868SDavid S. Miller #define BP_FW_MB_IDX_VN(bp, vn) (BP_PORT(bp) +\ 14688decf868SDavid S. Miller (vn) * ((CHIP_IS_E1x(bp) || (CHIP_MODE_IS_4_PORT(bp))) ? 2 : 1)) 14698decf868SDavid S. Miller #define BP_FW_MB_IDX(bp) BP_FW_MB_IDX_VN(bp, BP_VN(bp)) 1470619c5cb6SVlad Zolotarov 14716411280aSAriel Elior #ifdef CONFIG_BNX2X_SRIOV 14721d6f3cd8SDmitry Kravkov /* protects vf2pf mailbox from simultaneous access */ 14731d6f3cd8SDmitry Kravkov struct mutex vf2pf_mutex; 14741ab4434cSAriel Elior /* vf pf channel mailbox contains request and response buffers */ 14751ab4434cSAriel Elior struct bnx2x_vf_mbx_msg *vf2pf_mbox; 14761ab4434cSAriel Elior dma_addr_t vf2pf_mbox_mapping; 14771ab4434cSAriel Elior 1478be1f1ffaSAriel Elior /* we set aside a copy of the acquire response */ 1479be1f1ffaSAriel Elior struct pfvf_acquire_resp_tlv acquire_resp; 1480be1f1ffaSAriel Elior 1481abc5a021SAriel Elior /* bulletin board for messages from pf to vf */ 1482abc5a021SAriel Elior union pf_vf_bulletin *pf2vf_bulletin; 1483abc5a021SAriel Elior dma_addr_t pf2vf_bulletin_mapping; 1484abc5a021SAriel Elior 1485*6495d15aSDmitry Kravkov union pf_vf_bulletin shadow_bulletin; 1486abc5a021SAriel Elior struct pf_vf_bulletin_content old_bulletin; 14873c76feffSAriel Elior 14883c76feffSAriel Elior u16 requested_nr_virtfn; 14896411280aSAriel Elior #endif /* CONFIG_BNX2X_SRIOV */ 1490abc5a021SAriel Elior 1491a2fbb9eaSEliezer Tamir struct net_device *dev; 1492a2fbb9eaSEliezer Tamir struct pci_dev *pdev; 1493a2fbb9eaSEliezer Tamir 1494619c5cb6SVlad Zolotarov const struct iro *iro_arr; 1495523224a3SDmitry Kravkov #define IRO (bp->iro_arr) 1496523224a3SDmitry Kravkov 1497c9ee9206SVladislav Zolotarov enum bnx2x_recovery_state recovery_state; 149872fd0718SVladislav Zolotarov int is_leader; 1499523224a3SDmitry Kravkov struct msix_entry *msix_table; 1500a2fbb9eaSEliezer Tamir 1501a2fbb9eaSEliezer Tamir int tx_ring_size; 1502a2fbb9eaSEliezer Tamir 1503523224a3SDmitry Kravkov /* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */ 1504523224a3SDmitry Kravkov #define ETH_OVREHEAD (ETH_HLEN + 8 + 8) 1505a2fbb9eaSEliezer Tamir #define ETH_MIN_PACKET_SIZE 60 1506a2fbb9eaSEliezer Tamir #define ETH_MAX_PACKET_SIZE 1500 1507a2fbb9eaSEliezer Tamir #define ETH_MAX_JUMBO_PACKET_SIZE 9600 1508621b4d66SDmitry Kravkov /* TCP with Timestamp Option (32) + IPv6 (40) */ 1509621b4d66SDmitry Kravkov #define ETH_MAX_TPA_HEADER_SIZE 72 1510a2fbb9eaSEliezer Tamir 15110f00846dSEilon Greenstein /* Max supported alignment is 256 (8 shift) */ 1512e52fcb24SEric Dumazet #define BNX2X_RX_ALIGN_SHIFT min(8, L1_CACHE_SHIFT) 1513e52fcb24SEric Dumazet 1514e52fcb24SEric Dumazet /* FW uses 2 Cache lines Alignment for start packet and size 1515e52fcb24SEric Dumazet * 1516e52fcb24SEric Dumazet * We assume skb_build() uses sizeof(struct skb_shared_info) bytes 1517e52fcb24SEric Dumazet * at the end of skb->data, to avoid wasting a full cache line. 1518e52fcb24SEric Dumazet * This reduces memory use (skb->truesize). 1519e52fcb24SEric Dumazet */ 1520e52fcb24SEric Dumazet #define BNX2X_FW_RX_ALIGN_START (1UL << BNX2X_RX_ALIGN_SHIFT) 1521e52fcb24SEric Dumazet 1522e52fcb24SEric Dumazet #define BNX2X_FW_RX_ALIGN_END \ 1523f57b07c0SJoren Van Onder max_t(u64, 1UL << BNX2X_RX_ALIGN_SHIFT, \ 1524e52fcb24SEric Dumazet SKB_DATA_ALIGN(sizeof(struct skb_shared_info))) 1525e52fcb24SEric Dumazet 1526523224a3SDmitry Kravkov #define BNX2X_PXP_DRAM_ALIGN (BNX2X_RX_ALIGN_SHIFT - 5) 15270f00846dSEilon Greenstein 1528523224a3SDmitry Kravkov struct host_sp_status_block *def_status_blk; 1529523224a3SDmitry Kravkov #define DEF_SB_IGU_ID 16 1530523224a3SDmitry Kravkov #define DEF_SB_ID HC_SP_SB_ID 1531523224a3SDmitry Kravkov __le16 def_idx; 15324781bfadSEilon Greenstein __le16 def_att_idx; 1533a2fbb9eaSEliezer Tamir u32 attn_state; 1534a2fbb9eaSEliezer Tamir struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS]; 1535a2fbb9eaSEliezer Tamir 1536a2fbb9eaSEliezer Tamir /* slow path ring */ 1537a2fbb9eaSEliezer Tamir struct eth_spe *spq; 1538a2fbb9eaSEliezer Tamir dma_addr_t spq_mapping; 1539a2fbb9eaSEliezer Tamir u16 spq_prod_idx; 1540a2fbb9eaSEliezer Tamir struct eth_spe *spq_prod_bd; 1541a2fbb9eaSEliezer Tamir struct eth_spe *spq_last_bd; 15424781bfadSEilon Greenstein __le16 *dsb_sp_prod; 15436e30dd4eSVladislav Zolotarov atomic_t cq_spq_left; /* ETH_XXX ramrods credit */ 154434f80b04SEilon Greenstein /* used to synchronize spq accesses */ 1545a2fbb9eaSEliezer Tamir spinlock_t spq_lock; 1546a2fbb9eaSEliezer Tamir 1547523224a3SDmitry Kravkov /* event queue */ 1548523224a3SDmitry Kravkov union event_ring_elem *eq_ring; 1549523224a3SDmitry Kravkov dma_addr_t eq_mapping; 1550523224a3SDmitry Kravkov u16 eq_prod; 1551523224a3SDmitry Kravkov u16 eq_cons; 1552523224a3SDmitry Kravkov __le16 *eq_cons_sb; 15536e30dd4eSVladislav Zolotarov atomic_t eq_spq_left; /* COMMON_XXX ramrods credit */ 1554523224a3SDmitry Kravkov 1555619c5cb6SVlad Zolotarov /* Counter for marking that there is a STAT_QUERY ramrod pending */ 1556619c5cb6SVlad Zolotarov u16 stats_pending; 1557619c5cb6SVlad Zolotarov /* Counter for completed statistics ramrods */ 1558619c5cb6SVlad Zolotarov u16 stats_comp; 1559a2fbb9eaSEliezer Tamir 156033471629SEilon Greenstein /* End of fields used in the performance code paths */ 1561a2fbb9eaSEliezer Tamir 1562a2fbb9eaSEliezer Tamir int panic; 15637995c64eSJoe Perches int msg_enable; 1564a2fbb9eaSEliezer Tamir 1565a2fbb9eaSEliezer Tamir u32 flags; 1566619c5cb6SVlad Zolotarov #define PCIX_FLAG (1 << 0) 1567619c5cb6SVlad Zolotarov #define PCI_32BIT_FLAG (1 << 1) 1568619c5cb6SVlad Zolotarov #define ONE_PORT_FLAG (1 << 2) 1569619c5cb6SVlad Zolotarov #define NO_WOL_FLAG (1 << 3) 1570619c5cb6SVlad Zolotarov #define USING_MSIX_FLAG (1 << 5) 1571619c5cb6SVlad Zolotarov #define USING_MSI_FLAG (1 << 6) 1572619c5cb6SVlad Zolotarov #define DISABLE_MSI_FLAG (1 << 7) 1573619c5cb6SVlad Zolotarov #define TPA_ENABLE_FLAG (1 << 8) 1574619c5cb6SVlad Zolotarov #define NO_MCP_FLAG (1 << 9) 1575621b4d66SDmitry Kravkov #define GRO_ENABLE_FLAG (1 << 10) 1576619c5cb6SVlad Zolotarov #define MF_FUNC_DIS (1 << 11) 1577619c5cb6SVlad Zolotarov #define OWN_CNIC_IRQ (1 << 12) 1578619c5cb6SVlad Zolotarov #define NO_ISCSI_OOO_FLAG (1 << 13) 1579619c5cb6SVlad Zolotarov #define NO_ISCSI_FLAG (1 << 14) 1580619c5cb6SVlad Zolotarov #define NO_FCOE_FLAG (1 << 15) 15810e898dd7SBarak Witkowski #define BC_SUPPORTS_PFC_STATS (1 << 17) 1582c14db202SYuval Mintz #define TX_SWITCHING (1 << 18) 15832e499d3cSBarak Witkowski #define BC_SUPPORTS_FCOE_FEATURES (1 << 19) 158430a5de77SDmitry Kravkov #define USING_SINGLE_MSIX_FLAG (1 << 20) 15859876879fSBarak Witkowski #define BC_SUPPORTS_DCBX_MSG_NON_PMF (1 << 21) 15861ab4434cSAriel Elior #define IS_VF_FLAG (1 << 22) 158778c3bcc5SAriel Elior #define INTERRUPTS_ENABLED_FLAG (1 << 23) 1588a6d3a5baSBarak Witkowsky #define BC_SUPPORTS_RMMOD_CMD (1 << 24) 15893d7d562cSYuval Mintz #define HAS_PHYS_PORT_ID (1 << 25) 159033d8e6a5SYuval Mintz #define AER_ENABLED (1 << 26) 15911ab4434cSAriel Elior 15921ab4434cSAriel Elior #define BP_NOMCP(bp) ((bp)->flags & NO_MCP_FLAG) 15936411280aSAriel Elior 15946411280aSAriel Elior #ifdef CONFIG_BNX2X_SRIOV 15951ab4434cSAriel Elior #define IS_VF(bp) ((bp)->flags & IS_VF_FLAG) 15961ab4434cSAriel Elior #define IS_PF(bp) (!((bp)->flags & IS_VF_FLAG)) 15976411280aSAriel Elior #else 15986411280aSAriel Elior #define IS_VF(bp) false 15996411280aSAriel Elior #define IS_PF(bp) true 16006411280aSAriel Elior #endif 1601ec6ba945SVladislav Zolotarov 16022ba45142SVladislav Zolotarov #define NO_ISCSI(bp) ((bp)->flags & NO_ISCSI_FLAG) 16032ba45142SVladislav Zolotarov #define NO_ISCSI_OOO(bp) ((bp)->flags & NO_ISCSI_OOO_FLAG) 1604619c5cb6SVlad Zolotarov #define NO_FCOE(bp) ((bp)->flags & NO_FCOE_FLAG) 160537b091baSMichael Chan 160655c11941SMerav Sicron u8 cnic_support; 160755c11941SMerav Sicron bool cnic_enabled; 160855c11941SMerav Sicron bool cnic_loaded; 16094bd9b0ffSMichael Chan struct cnic_eth_dev *(*cnic_probe)(struct net_device *); 161055c11941SMerav Sicron 161155c11941SMerav Sicron /* Flag that indicates that we can start looking for FCoE L2 queue 161255c11941SMerav Sicron * completions in the default status block. 161355c11941SMerav Sicron */ 161455c11941SMerav Sicron bool fcoe_init; 161555c11941SMerav Sicron 16168d5726c4SEilon Greenstein int mrrs; 1617a2fbb9eaSEliezer Tamir 16181cf167f2SEilon Greenstein struct delayed_work sp_task; 1619370d4a26SYuval Mintz struct delayed_work iov_task; 1620370d4a26SYuval Mintz 1621fd1fc79dSAriel Elior atomic_t interrupt_occurred; 16227be08a72SAriel Elior struct delayed_work sp_rtnl_task; 16233deb8167SYaniv Rosner 16243deb8167SYaniv Rosner struct delayed_work period_task; 1625a2fbb9eaSEliezer Tamir struct timer_list timer; 1626a2fbb9eaSEliezer Tamir int current_interval; 1627a2fbb9eaSEliezer Tamir 1628a2fbb9eaSEliezer Tamir u16 fw_seq; 1629a2fbb9eaSEliezer Tamir u16 fw_drv_pulse_wr_seq; 163034f80b04SEilon Greenstein u32 func_stx; 1631a2fbb9eaSEliezer Tamir 1632c18487eeSYaniv Rosner struct link_params link_params; 1633c18487eeSYaniv Rosner struct link_vars link_vars; 16342ae17f66SVladislav Zolotarov u32 link_cnt; 16352ae17f66SVladislav Zolotarov struct bnx2x_link_report_data last_reported_link; 16362ae17f66SVladislav Zolotarov 163701cd4528SEilon Greenstein struct mdio_if_info mdio; 1638c18487eeSYaniv Rosner 163934f80b04SEilon Greenstein struct bnx2x_common common; 164034f80b04SEilon Greenstein struct bnx2x_port port; 1641a2fbb9eaSEliezer Tamir 1642b475d78fSYuval Mintz struct cmng_init cmng; 1643b475d78fSYuval Mintz 1644f2e0899fSDmitry Kravkov u32 mf_config[E1HVN_MAX]; 1645a3348722SBarak Witkowski u32 mf_ext_config; 1646619c5cb6SVlad Zolotarov u32 path_has_ovlan; /* E3 */ 1647fb3bff17SDmitry Kravkov u16 mf_ov; 1648fb3bff17SDmitry Kravkov u8 mf_mode; 1649fb3bff17SDmitry Kravkov #define IS_MF(bp) (bp->mf_mode != 0) 16500793f83fSDmitry Kravkov #define IS_MF_SI(bp) (bp->mf_mode == MULTI_FUNCTION_SI) 16510793f83fSDmitry Kravkov #define IS_MF_SD(bp) (bp->mf_mode == MULTI_FUNCTION_SD) 1652a3348722SBarak Witkowski #define IS_MF_AFEX(bp) (bp->mf_mode == MULTI_FUNCTION_AFEX) 1653a2fbb9eaSEliezer Tamir 1654f1410647SEliezer Tamir u8 wol; 1655f1410647SEliezer Tamir 1656a2fbb9eaSEliezer Tamir int rx_ring_size; 1657a2fbb9eaSEliezer Tamir 1658a2fbb9eaSEliezer Tamir u16 tx_quick_cons_trip_int; 1659a2fbb9eaSEliezer Tamir u16 tx_quick_cons_trip; 1660a2fbb9eaSEliezer Tamir u16 tx_ticks_int; 1661a2fbb9eaSEliezer Tamir u16 tx_ticks; 1662a2fbb9eaSEliezer Tamir 1663a2fbb9eaSEliezer Tamir u16 rx_quick_cons_trip_int; 1664a2fbb9eaSEliezer Tamir u16 rx_quick_cons_trip; 1665a2fbb9eaSEliezer Tamir u16 rx_ticks_int; 1666a2fbb9eaSEliezer Tamir u16 rx_ticks; 1667cdaa7cb8SVladislav Zolotarov /* Maximal coalescing timeout in us */ 16686802516eSDmitry Kravkov #define BNX2X_MAX_COALESCE_TOUT (0xff*BNX2X_BTR) 1669a2fbb9eaSEliezer Tamir 167034f80b04SEilon Greenstein u32 lin_cnt; 1671a2fbb9eaSEliezer Tamir 1672619c5cb6SVlad Zolotarov u16 state; 1673356e2385SEilon Greenstein #define BNX2X_STATE_CLOSED 0 1674a2fbb9eaSEliezer Tamir #define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000 1675a2fbb9eaSEliezer Tamir #define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000 1676a2fbb9eaSEliezer Tamir #define BNX2X_STATE_OPEN 0x3000 1677a2fbb9eaSEliezer Tamir #define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000 1678a2fbb9eaSEliezer Tamir #define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000 1679619c5cb6SVlad Zolotarov 168034f80b04SEilon Greenstein #define BNX2X_STATE_DIAG 0xe000 168134f80b04SEilon Greenstein #define BNX2X_STATE_ERROR 0xf000 1682a2fbb9eaSEliezer Tamir 16836383c0b3SAriel Elior #define BNX2X_MAX_PRIORITY 8 16846383c0b3SAriel Elior #define BNX2X_MAX_ENTRIES_PER_PRI 16 16856383c0b3SAriel Elior #define BNX2X_MAX_COS 3 16866383c0b3SAriel Elior #define BNX2X_MAX_TX_COS 2 168754b9ddaaSVladislav Zolotarov int num_queues; 168855c11941SMerav Sicron uint num_ethernet_queues; 168955c11941SMerav Sicron uint num_cnic_queues; 16900e8d2ec5SMerav Sicron int num_napi_queues; 16915d7cd496SDmitry Kravkov int disable_tpa; 1692523224a3SDmitry Kravkov 1693a2fbb9eaSEliezer Tamir u32 rx_mode; 1694a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_NONE 0 1695a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_NORMAL 1 1696a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_ALLMULTI 2 1697a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_PROMISC 3 1698a2fbb9eaSEliezer Tamir #define BNX2X_MAX_MULTICAST 64 1699a2fbb9eaSEliezer Tamir 1700523224a3SDmitry Kravkov u8 igu_dsb_id; 1701523224a3SDmitry Kravkov u8 igu_base_sb; 1702523224a3SDmitry Kravkov u8 igu_sb_cnt; 170355c11941SMerav Sicron u8 min_msix_vec_cnt; 170465565884SMerav Sicron 17051ab4434cSAriel Elior u32 igu_base_addr; 1706a2fbb9eaSEliezer Tamir dma_addr_t def_status_blk_mapping; 1707a2fbb9eaSEliezer Tamir 1708a2fbb9eaSEliezer Tamir struct bnx2x_slowpath *slowpath; 1709a2fbb9eaSEliezer Tamir dma_addr_t slowpath_mapping; 1710619c5cb6SVlad Zolotarov 171142f8277fSYuval Mintz /* Mechanism protecting the drv_info_to_mcp */ 171242f8277fSYuval Mintz struct mutex drv_info_mutex; 171342f8277fSYuval Mintz bool drv_info_mng_owner; 171442f8277fSYuval Mintz 1715619c5cb6SVlad Zolotarov /* Total number of FW statistics requests */ 1716619c5cb6SVlad Zolotarov u8 fw_stats_num; 1717619c5cb6SVlad Zolotarov 1718619c5cb6SVlad Zolotarov /* 1719619c5cb6SVlad Zolotarov * This is a memory buffer that will contain both statistics 1720619c5cb6SVlad Zolotarov * ramrod request and data. 1721619c5cb6SVlad Zolotarov */ 1722619c5cb6SVlad Zolotarov void *fw_stats; 1723619c5cb6SVlad Zolotarov dma_addr_t fw_stats_mapping; 1724619c5cb6SVlad Zolotarov 1725619c5cb6SVlad Zolotarov /* 1726619c5cb6SVlad Zolotarov * FW statistics request shortcut (points at the 1727619c5cb6SVlad Zolotarov * beginning of fw_stats buffer). 1728619c5cb6SVlad Zolotarov */ 1729619c5cb6SVlad Zolotarov struct bnx2x_fw_stats_req *fw_stats_req; 1730619c5cb6SVlad Zolotarov dma_addr_t fw_stats_req_mapping; 1731619c5cb6SVlad Zolotarov int fw_stats_req_sz; 1732619c5cb6SVlad Zolotarov 1733619c5cb6SVlad Zolotarov /* 17344907cb7bSAnatol Pomozov * FW statistics data shortcut (points at the beginning of 1735619c5cb6SVlad Zolotarov * fw_stats buffer + fw_stats_req_sz). 1736619c5cb6SVlad Zolotarov */ 1737619c5cb6SVlad Zolotarov struct bnx2x_fw_stats_data *fw_stats_data; 1738619c5cb6SVlad Zolotarov dma_addr_t fw_stats_data_mapping; 1739619c5cb6SVlad Zolotarov int fw_stats_data_sz; 1740619c5cb6SVlad Zolotarov 1741b9871bcfSAriel Elior /* For max 1024 cids (VF RSS), 32KB ILT page size and 1KB 1742a052997eSMerav Sicron * context size we need 8 ILT entries. 1743a052997eSMerav Sicron */ 1744b9871bcfSAriel Elior #define ILT_MAX_L2_LINES 32 1745a052997eSMerav Sicron struct hw_context context[ILT_MAX_L2_LINES]; 1746523224a3SDmitry Kravkov 1747523224a3SDmitry Kravkov struct bnx2x_ilt *ilt; 1748523224a3SDmitry Kravkov #define BP_ILT(bp) ((bp)->ilt) 1749619c5cb6SVlad Zolotarov #define ILT_MAX_LINES 256 17506383c0b3SAriel Elior /* 17516383c0b3SAriel Elior * Maximum supported number of RSS queues: number of IGU SBs minus one that goes 17526383c0b3SAriel Elior * to CNIC. 17536383c0b3SAriel Elior */ 175455c11941SMerav Sicron #define BNX2X_MAX_RSS_COUNT(bp) ((bp)->igu_sb_cnt - CNIC_SUPPORT(bp)) 1755523224a3SDmitry Kravkov 17566383c0b3SAriel Elior /* 17576383c0b3SAriel Elior * Maximum CID count that might be required by the bnx2x: 175837ae41a9SMerav Sicron * Max RSS * Max_Tx_Multi_Cos + FCoE + iSCSI 17596383c0b3SAriel Elior */ 1760f78afb35SMichael Chan 176137ae41a9SMerav Sicron #define BNX2X_L2_CID_COUNT(bp) (BNX2X_NUM_ETH_QUEUES(bp) * BNX2X_MULTI_TX_COS \ 1762f78afb35SMichael Chan + CNIC_SUPPORT(bp) * (2 + UIO_CID_PAD(bp))) 176337ae41a9SMerav Sicron #define BNX2X_L2_MAX_CID(bp) (BNX2X_MAX_RSS_COUNT(bp) * BNX2X_MULTI_TX_COS \ 1764f78afb35SMichael Chan + CNIC_SUPPORT(bp) * (2 + UIO_CID_PAD(bp))) 17656383c0b3SAriel Elior #define L2_ILT_LINES(bp) (DIV_ROUND_UP(BNX2X_L2_CID_COUNT(bp),\ 1766523224a3SDmitry Kravkov ILT_PAGE_CIDS)) 1767523224a3SDmitry Kravkov 1768523224a3SDmitry Kravkov int qm_cid_count; 1769a2fbb9eaSEliezer Tamir 17707964211dSYuval Mintz bool dropless_fc; 177137b091baSMichael Chan 1772a2fbb9eaSEliezer Tamir void *t2; 1773a2fbb9eaSEliezer Tamir dma_addr_t t2_mapping; 177413707f9eSEric Dumazet struct cnic_ops __rcu *cnic_ops; 177537b091baSMichael Chan void *cnic_data; 177637b091baSMichael Chan u32 cnic_tag; 177737b091baSMichael Chan struct cnic_eth_dev cnic_eth_dev; 1778523224a3SDmitry Kravkov union host_hc_status_block cnic_sb; 177937b091baSMichael Chan dma_addr_t cnic_sb_mapping; 178037b091baSMichael Chan struct eth_spe *cnic_kwq; 178137b091baSMichael Chan struct eth_spe *cnic_kwq_prod; 178237b091baSMichael Chan struct eth_spe *cnic_kwq_cons; 178337b091baSMichael Chan struct eth_spe *cnic_kwq_last; 178437b091baSMichael Chan u16 cnic_kwq_pending; 178537b091baSMichael Chan u16 cnic_spq_pending; 1786ec6ba945SVladislav Zolotarov u8 fip_mac[ETH_ALEN]; 1787619c5cb6SVlad Zolotarov struct mutex cnic_mutex; 1788619c5cb6SVlad Zolotarov struct bnx2x_vlan_mac_obj iscsi_l2_mac_obj; 1789619c5cb6SVlad Zolotarov 179016a5fd92SYuval Mintz /* Start index of the "special" (CNIC related) L2 clients */ 1791619c5cb6SVlad Zolotarov u8 cnic_base_cl_id; 1792a2fbb9eaSEliezer Tamir 1793ad8d3948SEilon Greenstein int dmae_ready; 1794ad8d3948SEilon Greenstein /* used to synchronize dmae accesses */ 17956e30dd4eSVladislav Zolotarov spinlock_t dmae_lock; 1796ad8d3948SEilon Greenstein 1797c4ff7cbfSEilon Greenstein /* used to protect the FW mail box */ 1798c4ff7cbfSEilon Greenstein struct mutex fw_mb_mutex; 1799c4ff7cbfSEilon Greenstein 1800bb2a0f7aSYitchak Gertner /* used to synchronize stats collecting */ 1801bb2a0f7aSYitchak Gertner int stats_state; 1802a13773a5SVladislav Zolotarov 1803a13773a5SVladislav Zolotarov /* used for synchronization of concurrent threads statistics handling */ 1804a13773a5SVladislav Zolotarov spinlock_t stats_lock; 1805a13773a5SVladislav Zolotarov 1806bb2a0f7aSYitchak Gertner /* used by dmae command loader */ 1807bb2a0f7aSYitchak Gertner struct dmae_command stats_dmae; 1808bb2a0f7aSYitchak Gertner int executer_idx; 1809ad8d3948SEilon Greenstein 1810bb2a0f7aSYitchak Gertner u16 stats_counter; 1811bb2a0f7aSYitchak Gertner struct bnx2x_eth_stats eth_stats; 1812cb4dca27SYuval Mintz struct host_func_stats func_stats; 18131355b704SMintz Yuval struct bnx2x_eth_stats_old eth_stats_old; 18141355b704SMintz Yuval struct bnx2x_net_stats_old net_stats_old; 18151355b704SMintz Yuval struct bnx2x_fw_port_stats_old fw_stats_old; 18161355b704SMintz Yuval bool stats_init; 1817bb2a0f7aSYitchak Gertner 1818a2fbb9eaSEliezer Tamir struct z_stream_s *strm; 1819a2fbb9eaSEliezer Tamir void *gunzip_buf; 1820a2fbb9eaSEliezer Tamir dma_addr_t gunzip_mapping; 1821a2fbb9eaSEliezer Tamir int gunzip_outlen; 1822a2fbb9eaSEliezer Tamir #define FW_BUF_SIZE 0x8000 1823573f2035SEilon Greenstein #define GUNZIP_BUF(bp) (bp->gunzip_buf) 1824573f2035SEilon Greenstein #define GUNZIP_PHYS(bp) (bp->gunzip_mapping) 1825573f2035SEilon Greenstein #define GUNZIP_OUTLEN(bp) (bp->gunzip_outlen) 1826a2fbb9eaSEliezer Tamir 182794a78b79SVladislav Zolotarov struct raw_op *init_ops; 182894a78b79SVladislav Zolotarov /* Init blocks offsets inside init_ops */ 182994a78b79SVladislav Zolotarov u16 *init_ops_offsets; 183094a78b79SVladislav Zolotarov /* Data blob - has 32 bit granularity */ 183194a78b79SVladislav Zolotarov u32 *init_data; 1832619c5cb6SVlad Zolotarov u32 init_mode_flags; 1833619c5cb6SVlad Zolotarov #define INIT_MODE_FLAGS(bp) (bp->init_mode_flags) 183494a78b79SVladislav Zolotarov /* Zipped PRAM blobs - raw data */ 183594a78b79SVladislav Zolotarov const u8 *tsem_int_table_data; 183694a78b79SVladislav Zolotarov const u8 *tsem_pram_data; 183794a78b79SVladislav Zolotarov const u8 *usem_int_table_data; 183894a78b79SVladislav Zolotarov const u8 *usem_pram_data; 183994a78b79SVladislav Zolotarov const u8 *xsem_int_table_data; 184094a78b79SVladislav Zolotarov const u8 *xsem_pram_data; 184194a78b79SVladislav Zolotarov const u8 *csem_int_table_data; 184294a78b79SVladislav Zolotarov const u8 *csem_pram_data; 1843573f2035SEilon Greenstein #define INIT_OPS(bp) (bp->init_ops) 1844573f2035SEilon Greenstein #define INIT_OPS_OFFSETS(bp) (bp->init_ops_offsets) 1845573f2035SEilon Greenstein #define INIT_DATA(bp) (bp->init_data) 1846573f2035SEilon Greenstein #define INIT_TSEM_INT_TABLE_DATA(bp) (bp->tsem_int_table_data) 1847573f2035SEilon Greenstein #define INIT_TSEM_PRAM_DATA(bp) (bp->tsem_pram_data) 1848573f2035SEilon Greenstein #define INIT_USEM_INT_TABLE_DATA(bp) (bp->usem_int_table_data) 1849573f2035SEilon Greenstein #define INIT_USEM_PRAM_DATA(bp) (bp->usem_pram_data) 1850573f2035SEilon Greenstein #define INIT_XSEM_INT_TABLE_DATA(bp) (bp->xsem_int_table_data) 1851573f2035SEilon Greenstein #define INIT_XSEM_PRAM_DATA(bp) (bp->xsem_pram_data) 1852573f2035SEilon Greenstein #define INIT_CSEM_INT_TABLE_DATA(bp) (bp->csem_int_table_data) 1853573f2035SEilon Greenstein #define INIT_CSEM_PRAM_DATA(bp) (bp->csem_pram_data) 1854573f2035SEilon Greenstein 1855619c5cb6SVlad Zolotarov #define PHY_FW_VER_LEN 20 185634f24c7fSVladislav Zolotarov char fw_ver[32]; 185794a78b79SVladislav Zolotarov const struct firmware *firmware; 1858619c5cb6SVlad Zolotarov 1859290ca2bbSAriel Elior struct bnx2x_vfdb *vfdb; 1860290ca2bbSAriel Elior #define IS_SRIOV(bp) ((bp)->vfdb) 1861290ca2bbSAriel Elior 1862785b9b1aSShmulik Ravid /* DCB support on/off */ 1863785b9b1aSShmulik Ravid u16 dcb_state; 1864785b9b1aSShmulik Ravid #define BNX2X_DCB_STATE_OFF 0 1865785b9b1aSShmulik Ravid #define BNX2X_DCB_STATE_ON 1 1866785b9b1aSShmulik Ravid 1867785b9b1aSShmulik Ravid /* DCBX engine mode */ 1868785b9b1aSShmulik Ravid int dcbx_enabled; 1869785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_OFF 0 1870785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_ON_NEG_OFF 1 1871785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_ON_NEG_ON 2 1872785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_INVALID (-1) 1873785b9b1aSShmulik Ravid 1874785b9b1aSShmulik Ravid bool dcbx_mode_uset; 1875785b9b1aSShmulik Ravid 1876e4901ddeSVladislav Zolotarov struct bnx2x_config_dcbx_params dcbx_config_params; 1877e4901ddeSVladislav Zolotarov struct bnx2x_dcbx_port_params dcbx_port_params; 1878e4901ddeSVladislav Zolotarov int dcb_version; 1879e4901ddeSVladislav Zolotarov 1880619c5cb6SVlad Zolotarov /* CAM credit pools */ 1881b56e9670SAriel Elior 1882b56e9670SAriel Elior /* used only in sriov */ 1883b56e9670SAriel Elior struct bnx2x_credit_pool_obj vlans_pool; 1884b56e9670SAriel Elior 1885619c5cb6SVlad Zolotarov struct bnx2x_credit_pool_obj macs_pool; 1886619c5cb6SVlad Zolotarov 1887619c5cb6SVlad Zolotarov /* RX_MODE object */ 1888619c5cb6SVlad Zolotarov struct bnx2x_rx_mode_obj rx_mode_obj; 1889619c5cb6SVlad Zolotarov 1890619c5cb6SVlad Zolotarov /* MCAST object */ 1891619c5cb6SVlad Zolotarov struct bnx2x_mcast_obj mcast_obj; 1892619c5cb6SVlad Zolotarov 1893619c5cb6SVlad Zolotarov /* RSS configuration object */ 1894619c5cb6SVlad Zolotarov struct bnx2x_rss_config_obj rss_conf_obj; 1895619c5cb6SVlad Zolotarov 1896619c5cb6SVlad Zolotarov /* Function State controlling object */ 1897619c5cb6SVlad Zolotarov struct bnx2x_func_sp_obj func_obj; 1898619c5cb6SVlad Zolotarov 1899619c5cb6SVlad Zolotarov unsigned long sp_state; 1900619c5cb6SVlad Zolotarov 19017be08a72SAriel Elior /* operation indication for the sp_rtnl task */ 19027be08a72SAriel Elior unsigned long sp_rtnl_state; 19037be08a72SAriel Elior 1904370d4a26SYuval Mintz /* Indication of the IOV tasks */ 1905370d4a26SYuval Mintz unsigned long iov_task_state; 1906370d4a26SYuval Mintz 190716a5fd92SYuval Mintz /* DCBX Negotiation results */ 1908e4901ddeSVladislav Zolotarov struct dcbx_features dcbx_local_feat; 1909e4901ddeSVladislav Zolotarov u32 dcbx_error; 1910619c5cb6SVlad Zolotarov 19110be6bc62SShmulik Ravid #ifdef BCM_DCBNL 19120be6bc62SShmulik Ravid struct dcbx_features dcbx_remote_feat; 19130be6bc62SShmulik Ravid u32 dcbx_remote_flags; 19140be6bc62SShmulik Ravid #endif 1915a3348722SBarak Witkowski /* AFEX: store default vlan used */ 1916a3348722SBarak Witkowski int afex_def_vlan_tag; 1917a3348722SBarak Witkowski enum mf_cfg_afex_vlan_mode afex_vlan_mode; 1918e3835b99SDmitry Kravkov u32 pending_max; 19196383c0b3SAriel Elior 19206383c0b3SAriel Elior /* multiple tx classes of service */ 19216383c0b3SAriel Elior u8 max_cos; 19226383c0b3SAriel Elior 19236383c0b3SAriel Elior /* priority to cos mapping */ 19246383c0b3SAriel Elior u8 prio_to_cos[8]; 1925c3146eb6SDmitry Kravkov 1926c3146eb6SDmitry Kravkov int fp_array_size; 192707ba6af4SMiriam Shitrit u32 dump_preset_idx; 1928507393ebSDmitry Kravkov bool stats_started; 1929507393ebSDmitry Kravkov struct semaphore stats_sema; 19303d7d562cSYuval Mintz 19313d7d562cSYuval Mintz u8 phys_port_id[ETH_ALEN]; 1932*6495d15aSDmitry Kravkov 1933*6495d15aSDmitry Kravkov struct bnx2x_link_report_data vf_link_vars; 1934a2fbb9eaSEliezer Tamir }; 1935a2fbb9eaSEliezer Tamir 1936619c5cb6SVlad Zolotarov /* Tx queues may be less or equal to Rx queues */ 1937619c5cb6SVlad Zolotarov extern int num_queues; 193854b9ddaaSVladislav Zolotarov #define BNX2X_NUM_QUEUES(bp) (bp->num_queues) 193955c11941SMerav Sicron #define BNX2X_NUM_ETH_QUEUES(bp) ((bp)->num_ethernet_queues) 194065565884SMerav Sicron #define BNX2X_NUM_NON_CNIC_QUEUES(bp) (BNX2X_NUM_QUEUES(bp) - \ 194155c11941SMerav Sicron (bp)->num_cnic_queues) 19426383c0b3SAriel Elior #define BNX2X_NUM_RX_QUEUES(bp) BNX2X_NUM_QUEUES(bp) 1943ec6ba945SVladislav Zolotarov 194454b9ddaaSVladislav Zolotarov #define is_multi(bp) (BNX2X_NUM_QUEUES(bp) > 1) 19453196a88aSEilon Greenstein 19466383c0b3SAriel Elior #define BNX2X_MAX_QUEUES(bp) BNX2X_MAX_RSS_COUNT(bp) 19476383c0b3SAriel Elior /* #define is_eth_multi(bp) (BNX2X_NUM_ETH_QUEUES(bp) > 1) */ 1948523224a3SDmitry Kravkov 1949523224a3SDmitry Kravkov #define RSS_IPV4_CAP_MASK \ 1950523224a3SDmitry Kravkov TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY 1951523224a3SDmitry Kravkov 1952523224a3SDmitry Kravkov #define RSS_IPV4_TCP_CAP_MASK \ 1953523224a3SDmitry Kravkov TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY 1954523224a3SDmitry Kravkov 1955523224a3SDmitry Kravkov #define RSS_IPV6_CAP_MASK \ 1956523224a3SDmitry Kravkov TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY 1957523224a3SDmitry Kravkov 1958523224a3SDmitry Kravkov #define RSS_IPV6_TCP_CAP_MASK \ 1959523224a3SDmitry Kravkov TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY 1960523224a3SDmitry Kravkov 1961523224a3SDmitry Kravkov /* func init flags */ 1962619c5cb6SVlad Zolotarov #define FUNC_FLG_RSS 0x0001 1963619c5cb6SVlad Zolotarov #define FUNC_FLG_STATS 0x0002 1964619c5cb6SVlad Zolotarov /* removed FUNC_FLG_UNMATCHED 0x0004 */ 1965619c5cb6SVlad Zolotarov #define FUNC_FLG_TPA 0x0008 1966619c5cb6SVlad Zolotarov #define FUNC_FLG_SPQ 0x0010 1967619c5cb6SVlad Zolotarov #define FUNC_FLG_LEADING 0x0020 /* PF only */ 1968b9871bcfSAriel Elior #define FUNC_FLG_LEADING_STATS 0x0040 1969523224a3SDmitry Kravkov struct bnx2x_func_init_params { 1970523224a3SDmitry Kravkov /* dma */ 1971523224a3SDmitry Kravkov dma_addr_t fw_stat_map; /* valid iff FUNC_FLG_STATS */ 1972523224a3SDmitry Kravkov dma_addr_t spq_map; /* valid iff FUNC_FLG_SPQ */ 1973523224a3SDmitry Kravkov 1974523224a3SDmitry Kravkov u16 func_flgs; 1975523224a3SDmitry Kravkov u16 func_id; /* abs fid */ 1976523224a3SDmitry Kravkov u16 pf_id; 1977523224a3SDmitry Kravkov u16 spq_prod; /* valid iff FUNC_FLG_SPQ */ 1978523224a3SDmitry Kravkov }; 1979523224a3SDmitry Kravkov 198055c11941SMerav Sicron #define for_each_cnic_queue(bp, var) \ 198155c11941SMerav Sicron for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \ 198255c11941SMerav Sicron (var)++) \ 198355c11941SMerav Sicron if (skip_queue(bp, var)) \ 198455c11941SMerav Sicron continue; \ 198555c11941SMerav Sicron else 198655c11941SMerav Sicron 1987ec6ba945SVladislav Zolotarov #define for_each_eth_queue(bp, var) \ 19886383c0b3SAriel Elior for ((var) = 0; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++) 19893196a88aSEilon Greenstein 1990ec6ba945SVladislav Zolotarov #define for_each_nondefault_eth_queue(bp, var) \ 19916383c0b3SAriel Elior for ((var) = 1; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++) 1992ec6ba945SVladislav Zolotarov 1993ec6ba945SVladislav Zolotarov #define for_each_queue(bp, var) \ 19946383c0b3SAriel Elior for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \ 1995ec6ba945SVladislav Zolotarov if (skip_queue(bp, var)) \ 1996ec6ba945SVladislav Zolotarov continue; \ 1997ec6ba945SVladislav Zolotarov else 1998ec6ba945SVladislav Zolotarov 19996383c0b3SAriel Elior /* Skip forwarding FP */ 200055c11941SMerav Sicron #define for_each_valid_rx_queue(bp, var) \ 200155c11941SMerav Sicron for ((var) = 0; \ 200255c11941SMerav Sicron (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) : \ 200355c11941SMerav Sicron BNX2X_NUM_ETH_QUEUES(bp)); \ 200455c11941SMerav Sicron (var)++) \ 200555c11941SMerav Sicron if (skip_rx_queue(bp, var)) \ 200655c11941SMerav Sicron continue; \ 200755c11941SMerav Sicron else 200855c11941SMerav Sicron 200955c11941SMerav Sicron #define for_each_rx_queue_cnic(bp, var) \ 201055c11941SMerav Sicron for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \ 201155c11941SMerav Sicron (var)++) \ 201255c11941SMerav Sicron if (skip_rx_queue(bp, var)) \ 201355c11941SMerav Sicron continue; \ 201455c11941SMerav Sicron else 201555c11941SMerav Sicron 2016ec6ba945SVladislav Zolotarov #define for_each_rx_queue(bp, var) \ 20176383c0b3SAriel Elior for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \ 2018ec6ba945SVladislav Zolotarov if (skip_rx_queue(bp, var)) \ 2019ec6ba945SVladislav Zolotarov continue; \ 2020ec6ba945SVladislav Zolotarov else 2021ec6ba945SVladislav Zolotarov 20226383c0b3SAriel Elior /* Skip OOO FP */ 202355c11941SMerav Sicron #define for_each_valid_tx_queue(bp, var) \ 202455c11941SMerav Sicron for ((var) = 0; \ 202555c11941SMerav Sicron (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) : \ 202655c11941SMerav Sicron BNX2X_NUM_ETH_QUEUES(bp)); \ 202755c11941SMerav Sicron (var)++) \ 202855c11941SMerav Sicron if (skip_tx_queue(bp, var)) \ 202955c11941SMerav Sicron continue; \ 203055c11941SMerav Sicron else 203155c11941SMerav Sicron 203255c11941SMerav Sicron #define for_each_tx_queue_cnic(bp, var) \ 203355c11941SMerav Sicron for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \ 203455c11941SMerav Sicron (var)++) \ 203555c11941SMerav Sicron if (skip_tx_queue(bp, var)) \ 203655c11941SMerav Sicron continue; \ 203755c11941SMerav Sicron else 203855c11941SMerav Sicron 2039ec6ba945SVladislav Zolotarov #define for_each_tx_queue(bp, var) \ 20406383c0b3SAriel Elior for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \ 2041ec6ba945SVladislav Zolotarov if (skip_tx_queue(bp, var)) \ 2042ec6ba945SVladislav Zolotarov continue; \ 2043ec6ba945SVladislav Zolotarov else 2044ec6ba945SVladislav Zolotarov 2045ec6ba945SVladislav Zolotarov #define for_each_nondefault_queue(bp, var) \ 20466383c0b3SAriel Elior for ((var) = 1; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \ 2047ec6ba945SVladislav Zolotarov if (skip_queue(bp, var)) \ 2048ec6ba945SVladislav Zolotarov continue; \ 2049ec6ba945SVladislav Zolotarov else 2050ec6ba945SVladislav Zolotarov 20516383c0b3SAriel Elior #define for_each_cos_in_tx_queue(fp, var) \ 20526383c0b3SAriel Elior for ((var) = 0; (var) < (fp)->max_cos; (var)++) 20536383c0b3SAriel Elior 2054ec6ba945SVladislav Zolotarov /* skip rx queue 2055008d23e4SLinus Torvalds * if FCOE l2 support is disabled and this is the fcoe L2 queue 2056ec6ba945SVladislav Zolotarov */ 2057ec6ba945SVladislav Zolotarov #define skip_rx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx)) 2058ec6ba945SVladislav Zolotarov 2059ec6ba945SVladislav Zolotarov /* skip tx queue 2060008d23e4SLinus Torvalds * if FCOE l2 support is disabled and this is the fcoe L2 queue 2061ec6ba945SVladislav Zolotarov */ 2062ec6ba945SVladislav Zolotarov #define skip_tx_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx)) 2063ec6ba945SVladislav Zolotarov 2064ec6ba945SVladislav Zolotarov #define skip_queue(bp, idx) (NO_FCOE(bp) && IS_FCOE_IDX(idx)) 20653196a88aSEilon Greenstein 2066619c5cb6SVlad Zolotarov /** 2067619c5cb6SVlad Zolotarov * bnx2x_set_mac_one - configure a single MAC address 2068619c5cb6SVlad Zolotarov * 2069619c5cb6SVlad Zolotarov * @bp: driver handle 2070619c5cb6SVlad Zolotarov * @mac: MAC to configure 2071619c5cb6SVlad Zolotarov * @obj: MAC object handle 2072619c5cb6SVlad Zolotarov * @set: if 'true' add a new MAC, otherwise - delete 2073619c5cb6SVlad Zolotarov * @mac_type: the type of the MAC to configure (e.g. ETH, UC list) 2074619c5cb6SVlad Zolotarov * @ramrod_flags: RAMROD_XXX flags (e.g. RAMROD_CONT, RAMROD_COMP_WAIT) 2075619c5cb6SVlad Zolotarov * 2076619c5cb6SVlad Zolotarov * Configures one MAC according to provided parameters or continues the 2077619c5cb6SVlad Zolotarov * execution of previously scheduled commands if RAMROD_CONT is set in 2078619c5cb6SVlad Zolotarov * ramrod_flags. 2079619c5cb6SVlad Zolotarov * 2080619c5cb6SVlad Zolotarov * Returns zero if operation has successfully completed, a positive value if the 2081619c5cb6SVlad Zolotarov * operation has been successfully scheduled and a negative - if a requested 2082619c5cb6SVlad Zolotarov * operations has failed. 2083619c5cb6SVlad Zolotarov */ 2084619c5cb6SVlad Zolotarov int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac, 2085619c5cb6SVlad Zolotarov struct bnx2x_vlan_mac_obj *obj, bool set, 2086619c5cb6SVlad Zolotarov int mac_type, unsigned long *ramrod_flags); 2087619c5cb6SVlad Zolotarov /** 2088619c5cb6SVlad Zolotarov * bnx2x_del_all_macs - delete all MACs configured for the specific MAC object 2089619c5cb6SVlad Zolotarov * 2090619c5cb6SVlad Zolotarov * @bp: driver handle 2091619c5cb6SVlad Zolotarov * @mac_obj: MAC object handle 2092619c5cb6SVlad Zolotarov * @mac_type: type of the MACs to clear (BNX2X_XXX_MAC) 2093619c5cb6SVlad Zolotarov * @wait_for_comp: if 'true' block until completion 2094619c5cb6SVlad Zolotarov * 2095619c5cb6SVlad Zolotarov * Deletes all MACs of the specific type (e.g. ETH, UC list). 2096619c5cb6SVlad Zolotarov * 2097619c5cb6SVlad Zolotarov * Returns zero if operation has successfully completed, a positive value if the 2098619c5cb6SVlad Zolotarov * operation has been successfully scheduled and a negative - if a requested 2099619c5cb6SVlad Zolotarov * operations has failed. 2100619c5cb6SVlad Zolotarov */ 2101619c5cb6SVlad Zolotarov int bnx2x_del_all_macs(struct bnx2x *bp, 2102619c5cb6SVlad Zolotarov struct bnx2x_vlan_mac_obj *mac_obj, 2103619c5cb6SVlad Zolotarov int mac_type, bool wait_for_comp); 2104619c5cb6SVlad Zolotarov 2105619c5cb6SVlad Zolotarov /* Init Function API */ 2106619c5cb6SVlad Zolotarov void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p); 2107b93288d5SAriel Elior void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid, 2108b93288d5SAriel Elior u8 vf_valid, int fw_sb_id, int igu_sb_id); 2109619c5cb6SVlad Zolotarov int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port); 2110619c5cb6SVlad Zolotarov int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port); 2111619c5cb6SVlad Zolotarov int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode); 2112619c5cb6SVlad Zolotarov int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port); 21132ae17f66SVladislav Zolotarov void bnx2x_read_mf_cfg(struct bnx2x *bp); 21142ae17f66SVladislav Zolotarov 2115b56e9670SAriel Elior int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val); 2116619c5cb6SVlad Zolotarov 2117f85582f8SDmitry Kravkov /* dmae */ 2118c18487eeSYaniv Rosner void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32); 2119c18487eeSYaniv Rosner void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr, 2120c18487eeSYaniv Rosner u32 len32); 2121f85582f8SDmitry Kravkov void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx); 2122f85582f8SDmitry Kravkov u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type); 2123f85582f8SDmitry Kravkov u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode); 2124f85582f8SDmitry Kravkov u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type, 2125f85582f8SDmitry Kravkov bool with_comp, u8 comp_type); 2126f85582f8SDmitry Kravkov 2127fd1fc79dSAriel Elior void bnx2x_prep_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae, 2128fd1fc79dSAriel Elior u8 src_type, u8 dst_type); 212932316a46SAriel Elior int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae, 213032316a46SAriel Elior u32 *comp); 2131fd1fc79dSAriel Elior 2132d16132ceSAriel Elior /* FLR related routines */ 2133d16132ceSAriel Elior u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp); 2134d16132ceSAriel Elior void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count); 2135d16132ceSAriel Elior int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt); 2136b56e9670SAriel Elior u8 bnx2x_is_pcie_pending(struct pci_dev *dev); 2137d16132ceSAriel Elior int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg, 2138d16132ceSAriel Elior char *msg, u32 poll_cnt); 2139f85582f8SDmitry Kravkov 2140de0c62dbSDmitry Kravkov void bnx2x_calc_fc_adv(struct bnx2x *bp); 2141de0c62dbSDmitry Kravkov int bnx2x_sp_post(struct bnx2x *bp, int command, int cid, 2142619c5cb6SVlad Zolotarov u32 data_hi, u32 data_lo, int cmd_type); 2143de0c62dbSDmitry Kravkov void bnx2x_update_coalesce(struct bnx2x *bp); 21441ac9e428SYaniv Rosner int bnx2x_get_cur_phy_idx(struct bnx2x *bp); 2145f85582f8SDmitry Kravkov 2146178135c1SDmitry Kravkov bool bnx2x_port_after_undi(struct bnx2x *bp); 2147178135c1SDmitry Kravkov 214834f80b04SEilon Greenstein static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms, 214934f80b04SEilon Greenstein int wait) 215034f80b04SEilon Greenstein { 215134f80b04SEilon Greenstein u32 val; 215234f80b04SEilon Greenstein 215334f80b04SEilon Greenstein do { 215434f80b04SEilon Greenstein val = REG_RD(bp, reg); 215534f80b04SEilon Greenstein if (val == expected) 215634f80b04SEilon Greenstein break; 215734f80b04SEilon Greenstein ms -= wait; 215834f80b04SEilon Greenstein msleep(wait); 215934f80b04SEilon Greenstein 216034f80b04SEilon Greenstein } while (ms > 0); 216134f80b04SEilon Greenstein 216234f80b04SEilon Greenstein return val; 216334f80b04SEilon Greenstein } 2164f85582f8SDmitry Kravkov 2165b56e9670SAriel Elior void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id, 2166b56e9670SAriel Elior bool is_pf); 2167b56e9670SAriel Elior 2168523224a3SDmitry Kravkov #define BNX2X_ILT_ZALLOC(x, y, size) \ 2169ede23fa8SJoe Perches x = dma_zalloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL) 2170523224a3SDmitry Kravkov 2171523224a3SDmitry Kravkov #define BNX2X_ILT_FREE(x, y, size) \ 2172523224a3SDmitry Kravkov do { \ 2173523224a3SDmitry Kravkov if (x) { \ 2174d245a111SVladislav Zolotarov dma_free_coherent(&bp->pdev->dev, size, x, y); \ 2175523224a3SDmitry Kravkov x = NULL; \ 2176523224a3SDmitry Kravkov y = 0; \ 2177523224a3SDmitry Kravkov } \ 2178523224a3SDmitry Kravkov } while (0) 2179523224a3SDmitry Kravkov 2180523224a3SDmitry Kravkov #define ILOG2(x) (ilog2((x))) 2181523224a3SDmitry Kravkov 2182523224a3SDmitry Kravkov #define ILT_NUM_PAGE_ENTRIES (3072) 2183523224a3SDmitry Kravkov /* In 57710/11 we use whole table since we have 8 func 2184f85582f8SDmitry Kravkov * In 57712 we have only 4 func, but use same size per func, then only half of 2185f85582f8SDmitry Kravkov * the table in use 2186523224a3SDmitry Kravkov */ 2187523224a3SDmitry Kravkov #define ILT_PER_FUNC (ILT_NUM_PAGE_ENTRIES/8) 2188523224a3SDmitry Kravkov 2189523224a3SDmitry Kravkov #define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC) 2190523224a3SDmitry Kravkov /* 2191523224a3SDmitry Kravkov * the phys address is shifted right 12 bits and has an added 2192523224a3SDmitry Kravkov * 1=valid bit added to the 53rd bit 2193523224a3SDmitry Kravkov * then since this is a wide register(TM) 2194523224a3SDmitry Kravkov * we split it into two 32 bit writes 2195523224a3SDmitry Kravkov */ 2196523224a3SDmitry Kravkov #define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF)) 2197523224a3SDmitry Kravkov #define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44))) 219834f80b04SEilon Greenstein 219934f80b04SEilon Greenstein /* load/unload mode */ 220034f80b04SEilon Greenstein #define LOAD_NORMAL 0 220134f80b04SEilon Greenstein #define LOAD_OPEN 1 220234f80b04SEilon Greenstein #define LOAD_DIAG 2 22038970b2e4SMerav Sicron #define LOAD_LOOPBACK_EXT 3 220434f80b04SEilon Greenstein #define UNLOAD_NORMAL 0 220534f80b04SEilon Greenstein #define UNLOAD_CLOSE 1 220672fd0718SVladislav Zolotarov #define UNLOAD_RECOVERY 2 220734f80b04SEilon Greenstein 2208ad8d3948SEilon Greenstein /* DMAE command defines */ 2209f2e0899fSDmitry Kravkov #define DMAE_TIMEOUT -1 2210f2e0899fSDmitry Kravkov #define DMAE_PCI_ERROR -2 /* E2 and onward */ 2211f2e0899fSDmitry Kravkov #define DMAE_NOT_RDY -3 2212f2e0899fSDmitry Kravkov #define DMAE_PCI_ERR_FLAG 0x80000000 2213ad8d3948SEilon Greenstein 2214f2e0899fSDmitry Kravkov #define DMAE_SRC_PCI 0 2215f2e0899fSDmitry Kravkov #define DMAE_SRC_GRC 1 2216ad8d3948SEilon Greenstein 2217f2e0899fSDmitry Kravkov #define DMAE_DST_NONE 0 2218f2e0899fSDmitry Kravkov #define DMAE_DST_PCI 1 2219f2e0899fSDmitry Kravkov #define DMAE_DST_GRC 2 2220f2e0899fSDmitry Kravkov 2221f2e0899fSDmitry Kravkov #define DMAE_COMP_PCI 0 2222f2e0899fSDmitry Kravkov #define DMAE_COMP_GRC 1 2223f2e0899fSDmitry Kravkov 2224f2e0899fSDmitry Kravkov /* E2 and onward - PCI error handling in the completion */ 2225f2e0899fSDmitry Kravkov 2226f2e0899fSDmitry Kravkov #define DMAE_COMP_REGULAR 0 2227f2e0899fSDmitry Kravkov #define DMAE_COM_SET_ERR 1 2228f2e0899fSDmitry Kravkov 2229f2e0899fSDmitry Kravkov #define DMAE_CMD_SRC_PCI (DMAE_SRC_PCI << \ 2230f2e0899fSDmitry Kravkov DMAE_COMMAND_SRC_SHIFT) 2231f2e0899fSDmitry Kravkov #define DMAE_CMD_SRC_GRC (DMAE_SRC_GRC << \ 2232f2e0899fSDmitry Kravkov DMAE_COMMAND_SRC_SHIFT) 2233f2e0899fSDmitry Kravkov 2234f2e0899fSDmitry Kravkov #define DMAE_CMD_DST_PCI (DMAE_DST_PCI << \ 2235f2e0899fSDmitry Kravkov DMAE_COMMAND_DST_SHIFT) 2236f2e0899fSDmitry Kravkov #define DMAE_CMD_DST_GRC (DMAE_DST_GRC << \ 2237f2e0899fSDmitry Kravkov DMAE_COMMAND_DST_SHIFT) 2238f2e0899fSDmitry Kravkov 2239f2e0899fSDmitry Kravkov #define DMAE_CMD_C_DST_PCI (DMAE_COMP_PCI << \ 2240f2e0899fSDmitry Kravkov DMAE_COMMAND_C_DST_SHIFT) 2241f2e0899fSDmitry Kravkov #define DMAE_CMD_C_DST_GRC (DMAE_COMP_GRC << \ 2242f2e0899fSDmitry Kravkov DMAE_COMMAND_C_DST_SHIFT) 2243ad8d3948SEilon Greenstein 2244ad8d3948SEilon Greenstein #define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE 2245ad8d3948SEilon Greenstein 2246ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT) 2247ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT) 2248ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT) 2249ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT) 2250ad8d3948SEilon Greenstein 2251ad8d3948SEilon Greenstein #define DMAE_CMD_PORT_0 0 2252ad8d3948SEilon Greenstein #define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT 2253ad8d3948SEilon Greenstein 2254ad8d3948SEilon Greenstein #define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET 2255ad8d3948SEilon Greenstein #define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET 2256ad8d3948SEilon Greenstein #define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT 2257ad8d3948SEilon Greenstein 2258f2e0899fSDmitry Kravkov #define DMAE_SRC_PF 0 2259f2e0899fSDmitry Kravkov #define DMAE_SRC_VF 1 2260f2e0899fSDmitry Kravkov 2261f2e0899fSDmitry Kravkov #define DMAE_DST_PF 0 2262f2e0899fSDmitry Kravkov #define DMAE_DST_VF 1 2263f2e0899fSDmitry Kravkov 2264f2e0899fSDmitry Kravkov #define DMAE_C_SRC 0 2265f2e0899fSDmitry Kravkov #define DMAE_C_DST 1 2266f2e0899fSDmitry Kravkov 2267ad8d3948SEilon Greenstein #define DMAE_LEN32_RD_MAX 0x80 226802e3c6cbSVladislav Zolotarov #define DMAE_LEN32_WR_MAX(bp) (CHIP_IS_E1(bp) ? 0x400 : 0x2000) 2269ad8d3948SEilon Greenstein 2270f2e0899fSDmitry Kravkov #define DMAE_COMP_VAL 0x60d0d0ae /* E2 and on - upper bit 227116a5fd92SYuval Mintz * indicates error 227216a5fd92SYuval Mintz */ 2273ad8d3948SEilon Greenstein 2274ad8d3948SEilon Greenstein #define MAX_DMAE_C_PER_PORT 8 2275ad8d3948SEilon Greenstein #define INIT_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \ 22768decf868SDavid S. Miller BP_VN(bp)) 2277ad8d3948SEilon Greenstein #define PMF_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \ 2278ad8d3948SEilon Greenstein E1HVN_MAX) 2279ad8d3948SEilon Greenstein 228025047950SEliezer Tamir /* PCIE link and speed */ 228125047950SEliezer Tamir #define PCICFG_LINK_WIDTH 0x1f00000 228225047950SEliezer Tamir #define PCICFG_LINK_WIDTH_SHIFT 20 228325047950SEliezer Tamir #define PCICFG_LINK_SPEED 0xf0000 228425047950SEliezer Tamir #define PCICFG_LINK_SPEED_SHIFT 16 2285a2fbb9eaSEliezer Tamir 2286cf2c1df6SMerav Sicron #define BNX2X_NUM_TESTS_SF 7 2287cf2c1df6SMerav Sicron #define BNX2X_NUM_TESTS_MF 3 2288cf2c1df6SMerav Sicron #define BNX2X_NUM_TESTS(bp) (IS_MF(bp) ? BNX2X_NUM_TESTS_MF : \ 228975543741SYuval Mintz IS_VF(bp) ? 0 : BNX2X_NUM_TESTS_SF) 2290bb2a0f7aSYitchak Gertner 2291b5bf9068SEilon Greenstein #define BNX2X_PHY_LOOPBACK 0 2292b5bf9068SEilon Greenstein #define BNX2X_MAC_LOOPBACK 1 22938970b2e4SMerav Sicron #define BNX2X_EXT_LOOPBACK 2 2294b5bf9068SEilon Greenstein #define BNX2X_PHY_LOOPBACK_FAILED 1 2295b5bf9068SEilon Greenstein #define BNX2X_MAC_LOOPBACK_FAILED 2 22968970b2e4SMerav Sicron #define BNX2X_EXT_LOOPBACK_FAILED 3 2297bb2a0f7aSYitchak Gertner #define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \ 2298bb2a0f7aSYitchak Gertner BNX2X_PHY_LOOPBACK_FAILED) 229996fc1784SEliezer Tamir 23007a9b2557SVladislav Zolotarov #define STROM_ASSERT_ARRAY_SIZE 50 23017a9b2557SVladislav Zolotarov 230234f80b04SEilon Greenstein /* must be used on a CID before placing it on a HW ring */ 2303ab6ad5a4SEilon Greenstein #define HW_CID(bp, x) ((BP_PORT(bp) << 23) | \ 23048decf868SDavid S. Miller (BP_VN(bp) << BNX2X_SWCID_SHIFT) | \ 2305619c5cb6SVlad Zolotarov (x)) 2306a2fbb9eaSEliezer Tamir 23077a9b2557SVladislav Zolotarov #define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe)) 23087a9b2557SVladislav Zolotarov #define MAX_SP_DESC_CNT (SP_DESC_CNT - 1) 23097a9b2557SVladislav Zolotarov 2310523224a3SDmitry Kravkov #define BNX2X_BTR 4 23117a9b2557SVladislav Zolotarov #define MAX_SPQ_PENDING 8 23127a9b2557SVladislav Zolotarov 2313ff80ee02SDmitry Kravkov /* CMNG constants, as derived from system spec calculations */ 2314ff80ee02SDmitry Kravkov /* default MIN rate in case VNIC min rate is configured to zero - 100Mbps */ 231534f80b04SEilon Greenstein #define DEF_MIN_RATE 100 23169b3de1efSDmitry Kravkov /* resolution of the rate shaping timer - 400 usec */ 23179b3de1efSDmitry Kravkov #define RS_PERIODIC_TIMEOUT_USEC 400 231834f80b04SEilon Greenstein /* number of bytes in single QM arbitration cycle - 2319ff80ee02SDmitry Kravkov * coefficient for calculating the fairness timer */ 2320ff80ee02SDmitry Kravkov #define QM_ARB_BYTES 160000 2321ff80ee02SDmitry Kravkov /* resolution of Min algorithm 1:100 */ 2322ff80ee02SDmitry Kravkov #define MIN_RES 100 2323ff80ee02SDmitry Kravkov /* how many bytes above threshold for the minimal credit of Min algorithm*/ 2324ff80ee02SDmitry Kravkov #define MIN_ABOVE_THRESH 32768 2325ff80ee02SDmitry Kravkov /* Fairness algorithm integration time coefficient - 2326ff80ee02SDmitry Kravkov * for calculating the actual Tfair */ 2327ff80ee02SDmitry Kravkov #define T_FAIR_COEF ((MIN_ABOVE_THRESH + QM_ARB_BYTES) * 8 * MIN_RES) 2328ff80ee02SDmitry Kravkov /* Memory of fairness algorithm . 2 cycles */ 232934f80b04SEilon Greenstein #define FAIR_MEM 2 2330a2fbb9eaSEliezer Tamir 233134f80b04SEilon Greenstein #define ATTN_NIG_FOR_FUNC (1L << 8) 233234f80b04SEilon Greenstein #define ATTN_SW_TIMER_4_FUNC (1L << 9) 233334f80b04SEilon Greenstein #define GPIO_2_FUNC (1L << 10) 233434f80b04SEilon Greenstein #define GPIO_3_FUNC (1L << 11) 233534f80b04SEilon Greenstein #define GPIO_4_FUNC (1L << 12) 233634f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_1 (1L << 13) 233734f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_2 (1L << 14) 233834f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_3 (1L << 15) 233934f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_4 (1L << 13) 234034f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_5 (1L << 14) 234134f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_6 (1L << 15) 234234f80b04SEilon Greenstein 234334f80b04SEilon Greenstein #define ATTN_HARD_WIRED_MASK 0xff00 234434f80b04SEilon Greenstein #define ATTENTION_ID 4 234534f80b04SEilon Greenstein 23463521b419SYuval Mintz #define IS_MF_STORAGE_ONLY(bp) (IS_MF_STORAGE_SD(bp) || \ 23473521b419SYuval Mintz IS_MF_FCOE_AFEX(bp)) 234834f80b04SEilon Greenstein 234934f80b04SEilon Greenstein /* stuff added to make the code fit 80Col */ 235034f80b04SEilon Greenstein 235134f80b04SEilon Greenstein #define BNX2X_PMF_LINK_ASSERT \ 235234f80b04SEilon Greenstein GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp)) 235334f80b04SEilon Greenstein 2354a2fbb9eaSEliezer Tamir #define BNX2X_MC_ASSERT_BITS \ 2355a2fbb9eaSEliezer Tamir (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \ 2356a2fbb9eaSEliezer Tamir GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \ 2357a2fbb9eaSEliezer Tamir GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \ 2358a2fbb9eaSEliezer Tamir GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT)) 2359a2fbb9eaSEliezer Tamir 2360a2fbb9eaSEliezer Tamir #define BNX2X_MCP_ASSERT \ 2361a2fbb9eaSEliezer Tamir GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT) 2362a2fbb9eaSEliezer Tamir 236334f80b04SEilon Greenstein #define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC) 236434f80b04SEilon Greenstein #define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \ 236534f80b04SEilon Greenstein GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \ 236634f80b04SEilon Greenstein GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \ 236734f80b04SEilon Greenstein GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \ 236834f80b04SEilon Greenstein GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \ 236934f80b04SEilon Greenstein GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC)) 237034f80b04SEilon Greenstein 2371a2fbb9eaSEliezer Tamir #define HW_INTERRUT_ASSERT_SET_0 \ 2372a2fbb9eaSEliezer Tamir (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \ 2373a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \ 2374a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \ 2375c14a09b7SDmitry Kravkov AEU_INPUTS_ATTN_BITS_BRB_HW_INTERRUPT | \ 2376c9ee9206SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT) 2377a2fbb9eaSEliezer Tamir #define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \ 2378a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \ 2379a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \ 2380a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\ 2381c9ee9206SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR |\ 2382c9ee9206SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR |\ 2383c9ee9206SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR) 2384a2fbb9eaSEliezer Tamir #define HW_INTERRUT_ASSERT_SET_1 \ 2385a2fbb9eaSEliezer Tamir (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \ 2386a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \ 2387a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \ 2388a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \ 2389a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \ 2390a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \ 2391a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \ 2392a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \ 2393a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \ 2394a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \ 2395a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT) 2396c9ee9206SVladislav Zolotarov #define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR |\ 2397a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \ 2398c9ee9206SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR |\ 2399a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \ 2400c9ee9206SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR |\ 2401a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \ 2402a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\ 2403c9ee9206SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR |\ 2404a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\ 2405a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \ 2406a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \ 2407c9ee9206SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR |\ 2408a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \ 2409a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \ 2410c9ee9206SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR |\ 2411c9ee9206SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR) 2412a2fbb9eaSEliezer Tamir #define HW_INTERRUT_ASSERT_SET_2 \ 2413a2fbb9eaSEliezer Tamir (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \ 2414a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \ 2415a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \ 2416a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\ 2417a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT) 2418a2fbb9eaSEliezer Tamir #define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \ 2419a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \ 2420a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\ 2421a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \ 2422a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \ 2423c9ee9206SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR |\ 2424a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \ 2425a2fbb9eaSEliezer Tamir AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR) 2426a2fbb9eaSEliezer Tamir 242772fd0718SVladislav Zolotarov #define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \ 242872fd0718SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \ 242972fd0718SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \ 243072fd0718SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY) 2431a2fbb9eaSEliezer Tamir 24328736c826SVladislav Zolotarov #define HW_PRTY_ASSERT_SET_4 (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR | \ 24338736c826SVladislav Zolotarov AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR) 24348736c826SVladislav Zolotarov 2435a2fbb9eaSEliezer Tamir #define MULTI_MASK 0x7f 2436a2fbb9eaSEliezer Tamir 2437619c5cb6SVlad Zolotarov #define DEF_USB_FUNC_OFF offsetof(struct cstorm_def_status_block_u, func) 2438619c5cb6SVlad Zolotarov #define DEF_CSB_FUNC_OFF offsetof(struct cstorm_def_status_block_c, func) 2439619c5cb6SVlad Zolotarov #define DEF_XSB_FUNC_OFF offsetof(struct xstorm_def_status_block, func) 2440619c5cb6SVlad Zolotarov #define DEF_TSB_FUNC_OFF offsetof(struct tstorm_def_status_block, func) 2441619c5cb6SVlad Zolotarov 2442619c5cb6SVlad Zolotarov #define DEF_USB_IGU_INDEX_OFF \ 2443619c5cb6SVlad Zolotarov offsetof(struct cstorm_def_status_block_u, igu_index) 2444619c5cb6SVlad Zolotarov #define DEF_CSB_IGU_INDEX_OFF \ 2445619c5cb6SVlad Zolotarov offsetof(struct cstorm_def_status_block_c, igu_index) 2446619c5cb6SVlad Zolotarov #define DEF_XSB_IGU_INDEX_OFF \ 2447619c5cb6SVlad Zolotarov offsetof(struct xstorm_def_status_block, igu_index) 2448619c5cb6SVlad Zolotarov #define DEF_TSB_IGU_INDEX_OFF \ 2449619c5cb6SVlad Zolotarov offsetof(struct tstorm_def_status_block, igu_index) 2450619c5cb6SVlad Zolotarov 2451619c5cb6SVlad Zolotarov #define DEF_USB_SEGMENT_OFF \ 2452619c5cb6SVlad Zolotarov offsetof(struct cstorm_def_status_block_u, segment) 2453619c5cb6SVlad Zolotarov #define DEF_CSB_SEGMENT_OFF \ 2454619c5cb6SVlad Zolotarov offsetof(struct cstorm_def_status_block_c, segment) 2455619c5cb6SVlad Zolotarov #define DEF_XSB_SEGMENT_OFF \ 2456619c5cb6SVlad Zolotarov offsetof(struct xstorm_def_status_block, segment) 2457619c5cb6SVlad Zolotarov #define DEF_TSB_SEGMENT_OFF \ 2458619c5cb6SVlad Zolotarov offsetof(struct tstorm_def_status_block, segment) 2459619c5cb6SVlad Zolotarov 2460a2fbb9eaSEliezer Tamir #define BNX2X_SP_DSB_INDEX \ 2461523224a3SDmitry Kravkov (&bp->def_status_blk->sp_sb.\ 2462523224a3SDmitry Kravkov index_values[HC_SP_INDEX_ETH_DEF_CONS]) 2463f85582f8SDmitry Kravkov 2464a2fbb9eaSEliezer Tamir #define CAM_IS_INVALID(x) \ 2465523224a3SDmitry Kravkov (GET_FLAG(x.flags, \ 2466523224a3SDmitry Kravkov MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \ 2467523224a3SDmitry Kravkov (T_ETH_MAC_COMMAND_INVALIDATE)) 2468a2fbb9eaSEliezer Tamir 246934f80b04SEilon Greenstein /* Number of u32 elements in MC hash array */ 247034f80b04SEilon Greenstein #define MC_HASH_SIZE 8 247134f80b04SEilon Greenstein #define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \ 247234f80b04SEilon Greenstein TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4) 247334f80b04SEilon Greenstein 247434f80b04SEilon Greenstein #ifndef PXP2_REG_PXP2_INT_STS 247534f80b04SEilon Greenstein #define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0 247634f80b04SEilon Greenstein #endif 247734f80b04SEilon Greenstein 2478f2e0899fSDmitry Kravkov #ifndef ETH_MAX_RX_CLIENTS_E2 2479f2e0899fSDmitry Kravkov #define ETH_MAX_RX_CLIENTS_E2 ETH_MAX_RX_CLIENTS_E1H 2480f2e0899fSDmitry Kravkov #endif 2481f85582f8SDmitry Kravkov 248234f24c7fSVladislav Zolotarov #define BNX2X_VPD_LEN 128 248334f24c7fSVladislav Zolotarov #define VENDOR_ID_LEN 4 248434f24c7fSVladislav Zolotarov 2485be1f1ffaSAriel Elior #define VF_ACQUIRE_THRESH 3 2486be1f1ffaSAriel Elior #define VF_ACQUIRE_MAC_FILTERS 1 2487be1f1ffaSAriel Elior #define VF_ACQUIRE_MC_FILTERS 10 2488be1f1ffaSAriel Elior 2489be1f1ffaSAriel Elior #define GOOD_ME_REG(me_reg) (((me_reg) & ME_REG_VF_VALID) && \ 2490be1f1ffaSAriel Elior (!((me_reg) & ME_REG_VF_ERR))) 249191ebb929SYuval Mintz int bnx2x_compare_fw_ver(struct bnx2x *bp, u32 load_code, bool print_err); 249291ebb929SYuval Mintz 2493523224a3SDmitry Kravkov /* Congestion management fairness mode */ 2494523224a3SDmitry Kravkov #define CMNG_FNS_NONE 0 2495523224a3SDmitry Kravkov #define CMNG_FNS_MINMAX 1 2496523224a3SDmitry Kravkov 2497523224a3SDmitry Kravkov #define HC_SEG_ACCESS_DEF 0 /*Driver decision 0-3*/ 2498523224a3SDmitry Kravkov #define HC_SEG_ACCESS_ATTN 4 2499523224a3SDmitry Kravkov #define HC_SEG_ACCESS_NORM 0 /*Driver decision 0-1*/ 2500523224a3SDmitry Kravkov 2501619c5cb6SVlad Zolotarov static const u32 dmae_reg_go_c[] = { 2502619c5cb6SVlad Zolotarov DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3, 2503619c5cb6SVlad Zolotarov DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7, 2504619c5cb6SVlad Zolotarov DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11, 2505619c5cb6SVlad Zolotarov DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15 2506619c5cb6SVlad Zolotarov }; 2507b0efbb99SDmitry Kravkov 2508005a07baSAriel Elior void bnx2x_set_ethtool_ops(struct bnx2x *bp, struct net_device *netdev); 25093deb8167SYaniv Rosner void bnx2x_notify_link_changed(struct bnx2x *bp); 2510614c76dfSDmitry Kravkov 25119e62e912SDmitry Kravkov #define BNX2X_MF_SD_PROTOCOL(bp) \ 2512614c76dfSDmitry Kravkov ((bp)->mf_config[BP_VN(bp)] & FUNC_MF_CFG_PROTOCOL_MASK) 2513614c76dfSDmitry Kravkov 25149e62e912SDmitry Kravkov #define BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) \ 25159e62e912SDmitry Kravkov (BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_ISCSI) 2516614c76dfSDmitry Kravkov 25179e62e912SDmitry Kravkov #define BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp) \ 25189e62e912SDmitry Kravkov (BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_FCOE) 25199e62e912SDmitry Kravkov 25209e62e912SDmitry Kravkov #define IS_MF_ISCSI_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) 25219e62e912SDmitry Kravkov #define IS_MF_FCOE_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) 25229e62e912SDmitry Kravkov 2523a3348722SBarak Witkowski #define BNX2X_MF_EXT_PROTOCOL_FCOE(bp) ((bp)->mf_ext_config & \ 2524a3348722SBarak Witkowski MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) 2525a3348722SBarak Witkowski 2526a3348722SBarak Witkowski #define IS_MF_FCOE_AFEX(bp) (IS_MF_AFEX(bp) && BNX2X_MF_EXT_PROTOCOL_FCOE(bp)) 25279e62e912SDmitry Kravkov #define IS_MF_STORAGE_SD(bp) (IS_MF_SD(bp) && \ 25289e62e912SDmitry Kravkov (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) || \ 25299e62e912SDmitry Kravkov BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp))) 2530614c76dfSDmitry Kravkov 25312de67439SYuval Mintz #define SET_FLAG(value, mask, flag) \ 25322de67439SYuval Mintz do {\ 25332de67439SYuval Mintz (value) &= ~(mask);\ 25342de67439SYuval Mintz (value) |= ((flag) << (mask##_SHIFT));\ 25352de67439SYuval Mintz } while (0) 25362de67439SYuval Mintz 25372de67439SYuval Mintz #define GET_FLAG(value, mask) \ 25382de67439SYuval Mintz (((value) & (mask)) >> (mask##_SHIFT)) 25392de67439SYuval Mintz 25402de67439SYuval Mintz #define GET_FIELD(value, fname) \ 25412de67439SYuval Mintz (((value) & (fname##_MASK)) >> (fname##_SHIFT)) 25422de67439SYuval Mintz 254355c11941SMerav Sicron enum { 254455c11941SMerav Sicron SWITCH_UPDATE, 254555c11941SMerav Sicron AFEX_UPDATE, 254655c11941SMerav Sicron }; 254755c11941SMerav Sicron 254855c11941SMerav Sicron #define NUM_MACS 8 2549a3348722SBarak Witkowski 2550568e2426SDmitry Kravkov void bnx2x_set_local_cmng(struct bnx2x *bp); 25511a6974b2SYuval Mintz 255242f8277fSYuval Mintz void bnx2x_update_mng_version(struct bnx2x *bp); 255342f8277fSYuval Mintz 25541a6974b2SYuval Mintz #define MCPR_SCRATCH_BASE(bp) \ 25551a6974b2SYuval Mintz (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH) 25561a6974b2SYuval Mintz 2557e848582cSDmitry Kravkov #define E1H_MAX_MF_SB_COUNT (HC_SB_MAX_SB_E1X/(E1HVN_MAX * PORT_MAX)) 2558e848582cSDmitry Kravkov 2559a2fbb9eaSEliezer Tamir #endif /* bnx2x.h */ 2560