xref: /linux/drivers/net/ethernet/broadcom/bnx2x/bnx2x.h (revision 4cace675d687ebd2d813e90af80ff87ee85202f9)
1a2fbb9eaSEliezer Tamir /* bnx2x.h: Broadcom Everest network driver.
2a2fbb9eaSEliezer Tamir  *
3247fa82bSYuval Mintz  * Copyright (c) 2007-2013 Broadcom Corporation
4a2fbb9eaSEliezer Tamir  *
5a2fbb9eaSEliezer Tamir  * This program is free software; you can redistribute it and/or modify
6a2fbb9eaSEliezer Tamir  * it under the terms of the GNU General Public License as published by
7a2fbb9eaSEliezer Tamir  * the Free Software Foundation.
8a2fbb9eaSEliezer Tamir  *
908f6dd89SAriel Elior  * Maintained by: Ariel Elior <ariel.elior@qlogic.com>
1024e3fcefSEilon Greenstein  * Written by: Eliezer Tamir
11a2fbb9eaSEliezer Tamir  * Based on code from Michael Chan's bnx2 driver
12a2fbb9eaSEliezer Tamir  */
13a2fbb9eaSEliezer Tamir 
14a2fbb9eaSEliezer Tamir #ifndef BNX2X_H
15a2fbb9eaSEliezer Tamir #define BNX2X_H
16290ca2bbSAriel Elior 
17290ca2bbSAriel Elior #include <linux/pci.h>
18ec6ba945SVladislav Zolotarov #include <linux/netdevice.h>
19b7f080cfSAlexey Dobriyan #include <linux/dma-mapping.h>
20ec6ba945SVladislav Zolotarov #include <linux/types.h>
21290ca2bbSAriel Elior #include <linux/pci_regs.h>
22a2fbb9eaSEliezer Tamir 
23eeed018cSMichal Kalderon #include <linux/ptp_clock_kernel.h>
24eeed018cSMichal Kalderon #include <linux/net_tstamp.h>
2574d23cc7SRichard Cochran #include <linux/timecounter.h>
26eeed018cSMichal Kalderon 
2734f80b04SEilon Greenstein /* compilation time flags */
2834f80b04SEilon Greenstein 
2934f80b04SEilon Greenstein /* define this to make the driver freeze on error to allow getting debug info
3034f80b04SEilon Greenstein  * (you will need to reboot afterwards) */
3134f80b04SEilon Greenstein /* #define BNX2X_STOP_ON_ERROR */
3234f80b04SEilon Greenstein 
3362604124SYuval Mintz #define DRV_MODULE_VERSION      "1.710.51-0"
343156b8ebSDmitry Kravkov #define DRV_MODULE_RELDATE      "2014/02/10"
35de0c62dbSDmitry Kravkov #define BNX2X_BC_VER            0x040200
36de0c62dbSDmitry Kravkov 
37785b9b1aSShmulik Ravid #if defined(CONFIG_DCB)
3898507672SShmulik Ravid #define BCM_DCBNL
39785b9b1aSShmulik Ravid #endif
40b475d78fSYuval Mintz 
41b475d78fSYuval Mintz #include "bnx2x_hsi.h"
42b475d78fSYuval Mintz 
435d1e859cSDmitry Kravkov #include "../cnic_if.h"
441ac218c8SVladislav Zolotarov 
4555c11941SMerav Sicron #define BNX2X_MIN_MSIX_VEC_CNT(bp)		((bp)->min_msix_vec_cnt)
461ac218c8SVladislav Zolotarov 
4701cd4528SEilon Greenstein #include <linux/mdio.h>
48619c5cb6SVlad Zolotarov 
49359d8b15SEilon Greenstein #include "bnx2x_reg.h"
50359d8b15SEilon Greenstein #include "bnx2x_fw_defs.h"
512e499d3cSBarak Witkowski #include "bnx2x_mfw_req.h"
52359d8b15SEilon Greenstein #include "bnx2x_link.h"
53619c5cb6SVlad Zolotarov #include "bnx2x_sp.h"
54e4901ddeSVladislav Zolotarov #include "bnx2x_dcb.h"
556c719d00SDmitry Kravkov #include "bnx2x_stats.h"
56be1f1ffaSAriel Elior #include "bnx2x_vfpf.h"
57359d8b15SEilon Greenstein 
581ab4434cSAriel Elior enum bnx2x_int_mode {
591ab4434cSAriel Elior 	BNX2X_INT_MODE_MSIX,
601ab4434cSAriel Elior 	BNX2X_INT_MODE_INTX,
611ab4434cSAriel Elior 	BNX2X_INT_MODE_MSI
621ab4434cSAriel Elior };
631ab4434cSAriel Elior 
64a2fbb9eaSEliezer Tamir /* error/debug prints */
65a2fbb9eaSEliezer Tamir 
66a2fbb9eaSEliezer Tamir #define DRV_MODULE_NAME		"bnx2x"
67a2fbb9eaSEliezer Tamir 
68a2fbb9eaSEliezer Tamir /* for messages that are currently off */
6951c1a580SMerav Sicron #define BNX2X_MSG_OFF			0x0
7051c1a580SMerav Sicron #define BNX2X_MSG_MCP			0x0010000 /* was: NETIF_MSG_HW */
7151c1a580SMerav Sicron #define BNX2X_MSG_STATS			0x0020000 /* was: NETIF_MSG_TIMER */
7251c1a580SMerav Sicron #define BNX2X_MSG_NVM			0x0040000 /* was: NETIF_MSG_HW */
7351c1a580SMerav Sicron #define BNX2X_MSG_DMAE			0x0080000 /* was: NETIF_MSG_HW */
7451c1a580SMerav Sicron #define BNX2X_MSG_SP			0x0100000 /* was: NETIF_MSG_INTR */
7551c1a580SMerav Sicron #define BNX2X_MSG_FP			0x0200000 /* was: NETIF_MSG_INTR */
7651c1a580SMerav Sicron #define BNX2X_MSG_IOV			0x0800000
77eeed018cSMichal Kalderon #define BNX2X_MSG_PTP			0x1000000
7851c1a580SMerav Sicron #define BNX2X_MSG_IDLE			0x2000000 /* used for idle check*/
7951c1a580SMerav Sicron #define BNX2X_MSG_ETHTOOL		0x4000000
8051c1a580SMerav Sicron #define BNX2X_MSG_DCB			0x8000000
81a2fbb9eaSEliezer Tamir 
82a2fbb9eaSEliezer Tamir /* regular debug print */
8376ca70faSYuval Mintz #define DP_INNER(fmt, ...)					\
84f1deab50SJoe Perches 	pr_notice("[%s:%d(%s)]" fmt,				\
857995c64eSJoe Perches 		  __func__, __LINE__,				\
867995c64eSJoe Perches 		  bp->dev ? (bp->dev->name) : "?",		\
8776ca70faSYuval Mintz 		  ##__VA_ARGS__);
8876ca70faSYuval Mintz 
8976ca70faSYuval Mintz #define DP(__mask, fmt, ...)					\
9076ca70faSYuval Mintz do {								\
9176ca70faSYuval Mintz 	if (unlikely(bp->msg_enable & (__mask)))		\
9276ca70faSYuval Mintz 		DP_INNER(fmt, ##__VA_ARGS__);			\
9376ca70faSYuval Mintz } while (0)
9476ca70faSYuval Mintz 
9576ca70faSYuval Mintz #define DP_AND(__mask, fmt, ...)				\
9676ca70faSYuval Mintz do {								\
9776ca70faSYuval Mintz 	if (unlikely((bp->msg_enable & (__mask)) == __mask))	\
9876ca70faSYuval Mintz 		DP_INNER(fmt, ##__VA_ARGS__);			\
9934f80b04SEilon Greenstein } while (0)
10034f80b04SEilon Greenstein 
101f1deab50SJoe Perches #define DP_CONT(__mask, fmt, ...)				\
102619c5cb6SVlad Zolotarov do {								\
10351c1a580SMerav Sicron 	if (unlikely(bp->msg_enable & (__mask)))		\
104f1deab50SJoe Perches 		pr_cont(fmt, ##__VA_ARGS__);			\
105619c5cb6SVlad Zolotarov } while (0)
106619c5cb6SVlad Zolotarov 
10734f80b04SEilon Greenstein /* errors debug print */
108f1deab50SJoe Perches #define BNX2X_DBG_ERR(fmt, ...)					\
1097995c64eSJoe Perches do {								\
11051c1a580SMerav Sicron 	if (unlikely(netif_msg_probe(bp)))			\
111f1deab50SJoe Perches 		pr_err("[%s:%d(%s)]" fmt,			\
1127995c64eSJoe Perches 		       __func__, __LINE__,			\
1137995c64eSJoe Perches 		       bp->dev ? (bp->dev->name) : "?",		\
114f1deab50SJoe Perches 		       ##__VA_ARGS__);				\
115a2fbb9eaSEliezer Tamir } while (0)
116a2fbb9eaSEliezer Tamir 
117a2fbb9eaSEliezer Tamir /* for errors (never masked) */
118f1deab50SJoe Perches #define BNX2X_ERR(fmt, ...)					\
1197995c64eSJoe Perches do {								\
120f1deab50SJoe Perches 	pr_err("[%s:%d(%s)]" fmt,				\
1217995c64eSJoe Perches 	       __func__, __LINE__,				\
1227995c64eSJoe Perches 	       bp->dev ? (bp->dev->name) : "?",			\
123f1deab50SJoe Perches 	       ##__VA_ARGS__);					\
124f1410647SEliezer Tamir } while (0)
125f1410647SEliezer Tamir 
126f1deab50SJoe Perches #define BNX2X_ERROR(fmt, ...)					\
127f1deab50SJoe Perches 	pr_err("[%s:%d]" fmt, __func__, __LINE__, ##__VA_ARGS__)
128cdaa7cb8SVladislav Zolotarov 
129a2fbb9eaSEliezer Tamir /* before we have a dev->name use dev_info() */
130f1deab50SJoe Perches #define BNX2X_DEV_INFO(fmt, ...)				 \
1317995c64eSJoe Perches do {								 \
13251c1a580SMerav Sicron 	if (unlikely(netif_msg_probe(bp)))			 \
133f1deab50SJoe Perches 		dev_info(&bp->pdev->dev, fmt, ##__VA_ARGS__);	 \
134a2fbb9eaSEliezer Tamir } while (0)
135a2fbb9eaSEliezer Tamir 
136ca9bdb9bSYuval Mintz /* Error handling */
137ca9bdb9bSYuval Mintz void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int);
138a2fbb9eaSEliezer Tamir #ifdef BNX2X_STOP_ON_ERROR
139f1deab50SJoe Perches #define bnx2x_panic()				\
140f1deab50SJoe Perches do {						\
141a2fbb9eaSEliezer Tamir 	bp->panic = 1;				\
142a2fbb9eaSEliezer Tamir 	BNX2X_ERR("driver assert\n");		\
143823e1d90SYuval Mintz 	bnx2x_panic_dump(bp, true);		\
144a2fbb9eaSEliezer Tamir } while (0)
145a2fbb9eaSEliezer Tamir #else
146f1deab50SJoe Perches #define bnx2x_panic()				\
147f1deab50SJoe Perches do {						\
148e3553b29SEilon Greenstein 	bp->panic = 1;				\
149a2fbb9eaSEliezer Tamir 	BNX2X_ERR("driver assert\n");		\
150823e1d90SYuval Mintz 	bnx2x_panic_dump(bp, false);		\
151a2fbb9eaSEliezer Tamir } while (0)
152a2fbb9eaSEliezer Tamir #endif
153a2fbb9eaSEliezer Tamir 
154523224a3SDmitry Kravkov #define bnx2x_mc_addr(ha)      ((ha)->addr)
1556e30dd4eSVladislav Zolotarov #define bnx2x_uc_addr(ha)      ((ha)->addr)
156a2fbb9eaSEliezer Tamir 
1572de67439SYuval Mintz #define U64_LO(x)			((u32)(((u64)(x)) & 0xffffffff))
1582de67439SYuval Mintz #define U64_HI(x)			((u32)(((u64)(x)) >> 32))
15934f80b04SEilon Greenstein #define HILO_U64(hi, lo)		((((u64)(hi)) << 32) + (lo))
160a2fbb9eaSEliezer Tamir 
161523224a3SDmitry Kravkov #define REG_ADDR(bp, offset)		((bp->regview) + (offset))
162a2fbb9eaSEliezer Tamir 
163a2fbb9eaSEliezer Tamir #define REG_RD(bp, offset)		readl(REG_ADDR(bp, offset))
164a2fbb9eaSEliezer Tamir #define REG_RD8(bp, offset)		readb(REG_ADDR(bp, offset))
165523224a3SDmitry Kravkov #define REG_RD16(bp, offset)		readw(REG_ADDR(bp, offset))
166a2fbb9eaSEliezer Tamir 
167a2fbb9eaSEliezer Tamir #define REG_WR(bp, offset, val)		writel((u32)val, REG_ADDR(bp, offset))
168a2fbb9eaSEliezer Tamir #define REG_WR8(bp, offset, val)	writeb((u8)val, REG_ADDR(bp, offset))
169a2fbb9eaSEliezer Tamir #define REG_WR16(bp, offset, val)	writew((u16)val, REG_ADDR(bp, offset))
170a2fbb9eaSEliezer Tamir 
171a2fbb9eaSEliezer Tamir #define REG_RD_IND(bp, offset)		bnx2x_reg_rd_ind(bp, offset)
172a2fbb9eaSEliezer Tamir #define REG_WR_IND(bp, offset, val)	bnx2x_reg_wr_ind(bp, offset, val)
173a2fbb9eaSEliezer Tamir 
174c18487eeSYaniv Rosner #define REG_RD_DMAE(bp, offset, valp, len32) \
175c18487eeSYaniv Rosner 	do { \
176c18487eeSYaniv Rosner 		bnx2x_read_dmae(bp, offset, len32);\
177573f2035SEilon Greenstein 		memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
178c18487eeSYaniv Rosner 	} while (0)
179c18487eeSYaniv Rosner 
18034f80b04SEilon Greenstein #define REG_WR_DMAE(bp, offset, valp, len32) \
181a2fbb9eaSEliezer Tamir 	do { \
182573f2035SEilon Greenstein 		memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
183a2fbb9eaSEliezer Tamir 		bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
184a2fbb9eaSEliezer Tamir 				 offset, len32); \
185a2fbb9eaSEliezer Tamir 	} while (0)
186a2fbb9eaSEliezer Tamir 
187523224a3SDmitry Kravkov #define REG_WR_DMAE_LEN(bp, offset, valp, len32) \
188523224a3SDmitry Kravkov 	REG_WR_DMAE(bp, offset, valp, len32)
189523224a3SDmitry Kravkov 
1903359fcedSVladislav Zolotarov #define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
191573f2035SEilon Greenstein 	do { \
192573f2035SEilon Greenstein 		memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
193573f2035SEilon Greenstein 		bnx2x_write_big_buf_wb(bp, addr, len32); \
194573f2035SEilon Greenstein 	} while (0)
195573f2035SEilon Greenstein 
19634f80b04SEilon Greenstein #define SHMEM_ADDR(bp, field)		(bp->common.shmem_base + \
19734f80b04SEilon Greenstein 					 offsetof(struct shmem_region, field))
19834f80b04SEilon Greenstein #define SHMEM_RD(bp, field)		REG_RD(bp, SHMEM_ADDR(bp, field))
19934f80b04SEilon Greenstein #define SHMEM_WR(bp, field, val)	REG_WR(bp, SHMEM_ADDR(bp, field), val)
200a2fbb9eaSEliezer Tamir 
2012691d51dSEilon Greenstein #define SHMEM2_ADDR(bp, field)		(bp->common.shmem2_base + \
2022691d51dSEilon Greenstein 					 offsetof(struct shmem2_region, field))
2032691d51dSEilon Greenstein #define SHMEM2_RD(bp, field)		REG_RD(bp, SHMEM2_ADDR(bp, field))
2042691d51dSEilon Greenstein #define SHMEM2_WR(bp, field, val)	REG_WR(bp, SHMEM2_ADDR(bp, field), val)
205523224a3SDmitry Kravkov #define MF_CFG_ADDR(bp, field)		(bp->common.mf_cfg_base + \
206523224a3SDmitry Kravkov 					 offsetof(struct mf_cfg, field))
207f2e0899fSDmitry Kravkov #define MF2_CFG_ADDR(bp, field)		(bp->common.mf2_cfg_base + \
208f2e0899fSDmitry Kravkov 					 offsetof(struct mf2_cfg, field))
2092691d51dSEilon Greenstein 
210523224a3SDmitry Kravkov #define MF_CFG_RD(bp, field)		REG_RD(bp, MF_CFG_ADDR(bp, field))
211523224a3SDmitry Kravkov #define MF_CFG_WR(bp, field, val)	REG_WR(bp,\
212523224a3SDmitry Kravkov 					       MF_CFG_ADDR(bp, field), (val))
213f2e0899fSDmitry Kravkov #define MF2_CFG_RD(bp, field)		REG_RD(bp, MF2_CFG_ADDR(bp, field))
214f85582f8SDmitry Kravkov 
215f2e0899fSDmitry Kravkov #define SHMEM2_HAS(bp, field)		((bp)->common.shmem2_base &&	\
216f2e0899fSDmitry Kravkov 					 (SHMEM2_RD((bp), size) >	\
217f2e0899fSDmitry Kravkov 					 offsetof(struct shmem2_region, field)))
21872fd0718SVladislav Zolotarov 
219345b5d52SEilon Greenstein #define EMAC_RD(bp, reg)		REG_RD(bp, emac_base + reg)
2203196a88aSEilon Greenstein #define EMAC_WR(bp, reg, val)		REG_WR(bp, emac_base + reg, val)
221a2fbb9eaSEliezer Tamir 
222523224a3SDmitry Kravkov /* SP SB indices */
223523224a3SDmitry Kravkov 
224523224a3SDmitry Kravkov /* General SP events - stats query, cfc delete, etc  */
225523224a3SDmitry Kravkov #define HC_SP_INDEX_ETH_DEF_CONS		3
226523224a3SDmitry Kravkov 
227523224a3SDmitry Kravkov /* EQ completions */
228523224a3SDmitry Kravkov #define HC_SP_INDEX_EQ_CONS			7
229523224a3SDmitry Kravkov 
230ec6ba945SVladislav Zolotarov /* FCoE L2 connection completions */
231ec6ba945SVladislav Zolotarov #define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS		6
232ec6ba945SVladislav Zolotarov #define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS		4
233523224a3SDmitry Kravkov /* iSCSI L2 */
234523224a3SDmitry Kravkov #define HC_SP_INDEX_ETH_ISCSI_CQ_CONS		5
235523224a3SDmitry Kravkov #define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS	1
236523224a3SDmitry Kravkov 
237ec6ba945SVladislav Zolotarov /* Special clients parameters */
238ec6ba945SVladislav Zolotarov 
239ec6ba945SVladislav Zolotarov /* SB indices */
240ec6ba945SVladislav Zolotarov /* FCoE L2 */
241ec6ba945SVladislav Zolotarov #define BNX2X_FCOE_L2_RX_INDEX \
242ec6ba945SVladislav Zolotarov 	(&bp->def_status_blk->sp_sb.\
243ec6ba945SVladislav Zolotarov 	index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS])
244ec6ba945SVladislav Zolotarov 
245ec6ba945SVladislav Zolotarov #define BNX2X_FCOE_L2_TX_INDEX \
246ec6ba945SVladislav Zolotarov 	(&bp->def_status_blk->sp_sb.\
247ec6ba945SVladislav Zolotarov 	index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS])
248ec6ba945SVladislav Zolotarov 
249523224a3SDmitry Kravkov /**
250523224a3SDmitry Kravkov  *  CIDs and CLIDs:
251523224a3SDmitry Kravkov  *  CLIDs below is a CLID for func 0, then the CLID for other
252523224a3SDmitry Kravkov  *  functions will be calculated by the formula:
253523224a3SDmitry Kravkov  *
254523224a3SDmitry Kravkov  *  FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X
255523224a3SDmitry Kravkov  *
256523224a3SDmitry Kravkov  */
2571805b2f0SDavid S. Miller enum {
2581805b2f0SDavid S. Miller 	BNX2X_ISCSI_ETH_CL_ID_IDX,
2591805b2f0SDavid S. Miller 	BNX2X_FCOE_ETH_CL_ID_IDX,
2601805b2f0SDavid S. Miller 	BNX2X_MAX_CNIC_ETH_CL_ID_IDX,
2611805b2f0SDavid S. Miller };
262523224a3SDmitry Kravkov 
263f78afb35SMichael Chan /* use a value high enough to be above all the PFs, which has least significant
264f78afb35SMichael Chan  * nibble as 8, so when cnic needs to come up with a CID for UIO to use to
265f78afb35SMichael Chan  * calculate doorbell address according to old doorbell configuration scheme
266f78afb35SMichael Chan  * (db_msg_sz 1 << 7 * cid + 0x40 DPM offset) it can come up with a valid number
267f78afb35SMichael Chan  * We must avoid coming up with cid 8 for iscsi since according to this method
268f78afb35SMichael Chan  * the designated UIO cid will come out 0 and it has a special handling for that
269f78afb35SMichael Chan  * case which doesn't suit us. Therefore will will cieling to closes cid which
270f78afb35SMichael Chan  * has least signigifcant nibble 8 and if it is 8 we will move forward to 0x18.
271f78afb35SMichael Chan  */
272f78afb35SMichael Chan 
273f78afb35SMichael Chan #define BNX2X_1st_NON_L2_ETH_CID(bp)	(BNX2X_NUM_NON_CNIC_QUEUES(bp) * \
27437ae41a9SMerav Sicron 					 (bp)->max_cos)
275f78afb35SMichael Chan /* amount of cids traversed by UIO's DPM addition to doorbell */
276f78afb35SMichael Chan #define UIO_DPM				8
277f78afb35SMichael Chan /* roundup to DPM offset */
278f78afb35SMichael Chan #define UIO_ROUNDUP(bp)			(roundup(BNX2X_1st_NON_L2_ETH_CID(bp), \
279f78afb35SMichael Chan 					 UIO_DPM))
280f78afb35SMichael Chan /* offset to nearest value which has lsb nibble matching DPM */
281f78afb35SMichael Chan #define UIO_CID_OFFSET(bp)		((UIO_ROUNDUP(bp) + UIO_DPM) % \
282f78afb35SMichael Chan 					 (UIO_DPM * 2))
283f78afb35SMichael Chan /* add offset to rounded-up cid to get a value which could be used with UIO */
284f78afb35SMichael Chan #define UIO_DPM_ALIGN(bp)		(UIO_ROUNDUP(bp) + UIO_CID_OFFSET(bp))
285f78afb35SMichael Chan /* but wait - avoid UIO special case for cid 0 */
286f78afb35SMichael Chan #define UIO_DPM_CID0_OFFSET(bp)		((UIO_DPM * 2) * \
287f78afb35SMichael Chan 					 (UIO_DPM_ALIGN(bp) == UIO_DPM))
288f78afb35SMichael Chan /* Properly DPM aligned CID dajusted to cid 0 secal case */
289f78afb35SMichael Chan #define BNX2X_CNIC_START_ETH_CID(bp)	(UIO_DPM_ALIGN(bp) + \
290f78afb35SMichael Chan 					 (UIO_DPM_CID0_OFFSET(bp)))
291f78afb35SMichael Chan /* how many cids were wasted  - need this value for cid allocation */
292f78afb35SMichael Chan #define UIO_CID_PAD(bp)			(BNX2X_CNIC_START_ETH_CID(bp) - \
293f78afb35SMichael Chan 					 BNX2X_1st_NON_L2_ETH_CID(bp))
2941805b2f0SDavid S. Miller 	/* iSCSI L2 */
29537ae41a9SMerav Sicron #define	BNX2X_ISCSI_ETH_CID(bp)		(BNX2X_CNIC_START_ETH_CID(bp))
296ec6ba945SVladislav Zolotarov 	/* FCoE L2 */
29737ae41a9SMerav Sicron #define	BNX2X_FCOE_ETH_CID(bp)		(BNX2X_CNIC_START_ETH_CID(bp) + 1)
298ec6ba945SVladislav Zolotarov 
29955c11941SMerav Sicron #define CNIC_SUPPORT(bp)		((bp)->cnic_support)
30055c11941SMerav Sicron #define CNIC_ENABLED(bp)		((bp)->cnic_enabled)
30155c11941SMerav Sicron #define CNIC_LOADED(bp)			((bp)->cnic_loaded)
30255c11941SMerav Sicron #define FCOE_INIT(bp)			((bp)->fcoe_init)
303523224a3SDmitry Kravkov 
30472fd0718SVladislav Zolotarov #define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
30572fd0718SVladislav Zolotarov 	AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR
30672fd0718SVladislav Zolotarov 
307523224a3SDmitry Kravkov #define SM_RX_ID			0
308523224a3SDmitry Kravkov #define SM_TX_ID			1
309a2fbb9eaSEliezer Tamir 
3106383c0b3SAriel Elior /* defines for multiple tx priority indices */
3116383c0b3SAriel Elior #define FIRST_TX_ONLY_COS_INDEX		1
3126383c0b3SAriel Elior #define FIRST_TX_COS_INDEX		0
313a2fbb9eaSEliezer Tamir 
3146383c0b3SAriel Elior /* rules for calculating the cids of tx-only connections */
31565565884SMerav Sicron #define CID_TO_FP(cid, bp)		((cid) % BNX2X_NUM_NON_CNIC_QUEUES(bp))
31665565884SMerav Sicron #define CID_COS_TO_TX_ONLY_CID(cid, cos, bp) \
31765565884SMerav Sicron 				(cid + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
3186383c0b3SAriel Elior 
3196383c0b3SAriel Elior /* fp index inside class of service range */
32065565884SMerav Sicron #define FP_COS_TO_TXQ(fp, cos, bp) \
32165565884SMerav Sicron 			((fp)->index + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
3226383c0b3SAriel Elior 
32365565884SMerav Sicron /* Indexes for transmission queues array:
32465565884SMerav Sicron  * txdata for RSS i CoS j is at location i + (j * num of RSS)
32565565884SMerav Sicron  * txdata for FCoE (if exist) is at location max cos * num of RSS
32665565884SMerav Sicron  * txdata for FWD (if exist) is one location after FCoE
32765565884SMerav Sicron  * txdata for OOO (if exist) is one location after FWD
3286383c0b3SAriel Elior  */
32965565884SMerav Sicron enum {
33065565884SMerav Sicron 	FCOE_TXQ_IDX_OFFSET,
33165565884SMerav Sicron 	FWD_TXQ_IDX_OFFSET,
33265565884SMerav Sicron 	OOO_TXQ_IDX_OFFSET,
33365565884SMerav Sicron };
33465565884SMerav Sicron #define MAX_ETH_TXQ_IDX(bp)	(BNX2X_NUM_NON_CNIC_QUEUES(bp) * (bp)->max_cos)
33565565884SMerav Sicron #define FCOE_TXQ_IDX(bp)	(MAX_ETH_TXQ_IDX(bp) + FCOE_TXQ_IDX_OFFSET)
3366383c0b3SAriel Elior 
3376383c0b3SAriel Elior /* fast path */
338e52fcb24SEric Dumazet /*
339e52fcb24SEric Dumazet  * This driver uses new build_skb() API :
340e52fcb24SEric Dumazet  * RX ring buffer contains pointer to kmalloc() data only,
341e52fcb24SEric Dumazet  * skb are built only after Hardware filled the frame.
342e52fcb24SEric Dumazet  */
343a2fbb9eaSEliezer Tamir struct sw_rx_bd {
344e52fcb24SEric Dumazet 	u8		*data;
3451a983142SFUJITA Tomonori 	DEFINE_DMA_UNMAP_ADDR(mapping);
346a2fbb9eaSEliezer Tamir };
347a2fbb9eaSEliezer Tamir 
348a2fbb9eaSEliezer Tamir struct sw_tx_bd {
349a2fbb9eaSEliezer Tamir 	struct sk_buff	*skb;
350a2fbb9eaSEliezer Tamir 	u16		first_bd;
351ca00392cSEilon Greenstein 	u8		flags;
352ca00392cSEilon Greenstein /* Set on the first BD descriptor when there is a split BD */
353ca00392cSEilon Greenstein #define BNX2X_TSO_SPLIT_BD		(1<<0)
354fe26566dSDmitry Kravkov #define BNX2X_HAS_SECOND_PBD		(1<<1)
355a2fbb9eaSEliezer Tamir };
356a2fbb9eaSEliezer Tamir 
3577a9b2557SVladislav Zolotarov struct sw_rx_page {
3587a9b2557SVladislav Zolotarov 	struct page	*page;
3591a983142SFUJITA Tomonori 	DEFINE_DMA_UNMAP_ADDR(mapping);
360*4cace675SGabriel Krisman Bertazi 	unsigned int	offset;
3617a9b2557SVladislav Zolotarov };
3627a9b2557SVladislav Zolotarov 
363ca00392cSEilon Greenstein union db_prod {
364ca00392cSEilon Greenstein 	struct doorbell_set_prod data;
365ca00392cSEilon Greenstein 	u32		raw;
366ca00392cSEilon Greenstein };
367ca00392cSEilon Greenstein 
3688decf868SDavid S. Miller /* dropless fc FW/HW related params */
3698decf868SDavid S. Miller #define BRB_SIZE(bp)		(CHIP_IS_E3(bp) ? 1024 : 512)
3708decf868SDavid S. Miller #define MAX_AGG_QS(bp)		(CHIP_IS_E1(bp) ? \
3718decf868SDavid S. Miller 					ETH_MAX_AGGREGATION_QUEUES_E1 :\
3728decf868SDavid S. Miller 					ETH_MAX_AGGREGATION_QUEUES_E1H_E2)
3738decf868SDavid S. Miller #define FW_DROP_LEVEL(bp)	(3 + MAX_SPQ_PENDING + MAX_AGG_QS(bp))
3748decf868SDavid S. Miller #define FW_PREFETCH_CNT		16
3758decf868SDavid S. Miller #define DROPLESS_FC_HEADROOM	100
3767a9b2557SVladislav Zolotarov 
3777a9b2557SVladislav Zolotarov /* MC hsi */
3787a9b2557SVladislav Zolotarov #define BCM_PAGE_SHIFT		12
3797a9b2557SVladislav Zolotarov #define BCM_PAGE_SIZE		(1 << BCM_PAGE_SHIFT)
3807a9b2557SVladislav Zolotarov #define BCM_PAGE_MASK		(~(BCM_PAGE_SIZE - 1))
3817a9b2557SVladislav Zolotarov #define BCM_PAGE_ALIGN(addr)	(((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
3827a9b2557SVladislav Zolotarov 
3837a9b2557SVladislav Zolotarov #define PAGES_PER_SGE_SHIFT	0
3847a9b2557SVladislav Zolotarov #define PAGES_PER_SGE		(1 << PAGES_PER_SGE_SHIFT)
385*4cace675SGabriel Krisman Bertazi #define SGE_PAGE_SHIFT		12
386*4cace675SGabriel Krisman Bertazi #define SGE_PAGE_SIZE		(1 << SGE_PAGE_SHIFT)
387*4cace675SGabriel Krisman Bertazi #define SGE_PAGE_MASK		(~(SGE_PAGE_SIZE - 1))
388*4cace675SGabriel Krisman Bertazi #define SGE_PAGE_ALIGN(addr)	(((addr) + SGE_PAGE_SIZE - 1) & SGE_PAGE_MASK)
3898d9ac297SAriel Elior #define SGE_PAGES		(SGE_PAGE_SIZE * PAGES_PER_SGE)
3908d9ac297SAriel Elior #define TPA_AGG_SIZE		min_t(u32, (min_t(u32, 8, MAX_SKB_FRAGS) * \
3918d9ac297SAriel Elior 					    SGE_PAGES), 0xffff)
3927a9b2557SVladislav Zolotarov 
3937a9b2557SVladislav Zolotarov /* SGE ring related macros */
3947a9b2557SVladislav Zolotarov #define NUM_RX_SGE_PAGES	2
3957a9b2557SVladislav Zolotarov #define RX_SGE_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
3968decf868SDavid S. Miller #define NEXT_PAGE_SGE_DESC_CNT	2
3978decf868SDavid S. Miller #define MAX_RX_SGE_CNT		(RX_SGE_CNT - NEXT_PAGE_SGE_DESC_CNT)
39833471629SEilon Greenstein /* RX_SGE_CNT is promised to be a power of 2 */
3997a9b2557SVladislav Zolotarov #define RX_SGE_MASK		(RX_SGE_CNT - 1)
4007a9b2557SVladislav Zolotarov #define NUM_RX_SGE		(RX_SGE_CNT * NUM_RX_SGE_PAGES)
4017a9b2557SVladislav Zolotarov #define MAX_RX_SGE		(NUM_RX_SGE - 1)
4027a9b2557SVladislav Zolotarov #define NEXT_SGE_IDX(x)		((((x) & RX_SGE_MASK) == \
4038decf868SDavid S. Miller 				  (MAX_RX_SGE_CNT - 1)) ? \
4048decf868SDavid S. Miller 					(x) + 1 + NEXT_PAGE_SGE_DESC_CNT : \
4058decf868SDavid S. Miller 					(x) + 1)
4067a9b2557SVladislav Zolotarov #define RX_SGE(x)		((x) & MAX_RX_SGE)
4077a9b2557SVladislav Zolotarov 
4088decf868SDavid S. Miller /*
4098decf868SDavid S. Miller  * Number of required  SGEs is the sum of two:
4108decf868SDavid S. Miller  * 1. Number of possible opened aggregations (next packet for
41116a5fd92SYuval Mintz  *    these aggregations will probably consume SGE immediately)
4128decf868SDavid S. Miller  * 2. Rest of BRB blocks divided by 2 (block will consume new SGE only
4138decf868SDavid S. Miller  *    after placement on BD for new TPA aggregation)
4148decf868SDavid S. Miller  *
4158decf868SDavid S. Miller  * Takes into account NEXT_PAGE_SGE_DESC_CNT "next" elements on each page
4168decf868SDavid S. Miller  */
4178decf868SDavid S. Miller #define NUM_SGE_REQ		(MAX_AGG_QS(bp) + \
4188decf868SDavid S. Miller 					(BRB_SIZE(bp) - MAX_AGG_QS(bp)) / 2)
4198decf868SDavid S. Miller #define NUM_SGE_PG_REQ		((NUM_SGE_REQ + MAX_RX_SGE_CNT - 1) / \
4208decf868SDavid S. Miller 						MAX_RX_SGE_CNT)
4218decf868SDavid S. Miller #define SGE_TH_LO(bp)		(NUM_SGE_REQ + \
4228decf868SDavid S. Miller 				 NUM_SGE_PG_REQ * NEXT_PAGE_SGE_DESC_CNT)
4238decf868SDavid S. Miller #define SGE_TH_HI(bp)		(SGE_TH_LO(bp) + DROPLESS_FC_HEADROOM)
4248decf868SDavid S. Miller 
425619c5cb6SVlad Zolotarov /* Manipulate a bit vector defined as an array of u64 */
426619c5cb6SVlad Zolotarov 
4277a9b2557SVladislav Zolotarov /* Number of bits in one sge_mask array element */
428619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_SZ		64
429619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_SHIFT		6
430619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_MASK		((u64)BIT_VEC64_ELEM_SZ - 1)
431619c5cb6SVlad Zolotarov 
432619c5cb6SVlad Zolotarov #define __BIT_VEC64_SET_BIT(el, bit) \
433619c5cb6SVlad Zolotarov 	do { \
434619c5cb6SVlad Zolotarov 		el = ((el) | ((u64)0x1 << (bit))); \
435619c5cb6SVlad Zolotarov 	} while (0)
436619c5cb6SVlad Zolotarov 
437619c5cb6SVlad Zolotarov #define __BIT_VEC64_CLEAR_BIT(el, bit) \
438619c5cb6SVlad Zolotarov 	do { \
439619c5cb6SVlad Zolotarov 		el = ((el) & (~((u64)0x1 << (bit)))); \
440619c5cb6SVlad Zolotarov 	} while (0)
441619c5cb6SVlad Zolotarov 
442619c5cb6SVlad Zolotarov #define BIT_VEC64_SET_BIT(vec64, idx) \
443619c5cb6SVlad Zolotarov 	__BIT_VEC64_SET_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
444619c5cb6SVlad Zolotarov 			   (idx) & BIT_VEC64_ELEM_MASK)
445619c5cb6SVlad Zolotarov 
446619c5cb6SVlad Zolotarov #define BIT_VEC64_CLEAR_BIT(vec64, idx) \
447619c5cb6SVlad Zolotarov 	__BIT_VEC64_CLEAR_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
448619c5cb6SVlad Zolotarov 			     (idx) & BIT_VEC64_ELEM_MASK)
449619c5cb6SVlad Zolotarov 
450619c5cb6SVlad Zolotarov #define BIT_VEC64_TEST_BIT(vec64, idx) \
451619c5cb6SVlad Zolotarov 	(((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT] >> \
452619c5cb6SVlad Zolotarov 	((idx) & BIT_VEC64_ELEM_MASK)) & 0x1)
4537a9b2557SVladislav Zolotarov 
4547a9b2557SVladislav Zolotarov /* Creates a bitmask of all ones in less significant bits.
4557a9b2557SVladislav Zolotarov    idx - index of the most significant bit in the created mask */
456619c5cb6SVlad Zolotarov #define BIT_VEC64_ONES_MASK(idx) \
457619c5cb6SVlad Zolotarov 		(((u64)0x1 << (((idx) & BIT_VEC64_ELEM_MASK) + 1)) - 1)
458619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_ONE_MASK	((u64)(~0))
459619c5cb6SVlad Zolotarov 
460619c5cb6SVlad Zolotarov /*******************************************************/
461619c5cb6SVlad Zolotarov 
4627a9b2557SVladislav Zolotarov /* Number of u64 elements in SGE mask array */
463b3637827SDmitry Kravkov #define RX_SGE_MASK_LEN			(NUM_RX_SGE / BIT_VEC64_ELEM_SZ)
4647a9b2557SVladislav Zolotarov #define RX_SGE_MASK_LEN_MASK		(RX_SGE_MASK_LEN - 1)
4657a9b2557SVladislav Zolotarov #define NEXT_SGE_MASK_ELEM(el)		(((el) + 1) & RX_SGE_MASK_LEN_MASK)
4667a9b2557SVladislav Zolotarov 
467523224a3SDmitry Kravkov union host_hc_status_block {
468523224a3SDmitry Kravkov 	/* pointer to fp status block e1x */
469523224a3SDmitry Kravkov 	struct host_hc_status_block_e1x *e1x_sb;
470f2e0899fSDmitry Kravkov 	/* pointer to fp status block e2 */
471f2e0899fSDmitry Kravkov 	struct host_hc_status_block_e2  *e2_sb;
472523224a3SDmitry Kravkov };
4737a9b2557SVladislav Zolotarov 
474619c5cb6SVlad Zolotarov struct bnx2x_agg_info {
475619c5cb6SVlad Zolotarov 	/*
476e52fcb24SEric Dumazet 	 * First aggregation buffer is a data buffer, the following - are pages.
477e52fcb24SEric Dumazet 	 * We will preallocate the data buffer for each aggregation when
478619c5cb6SVlad Zolotarov 	 * we open the interface and will replace the BD at the consumer
479619c5cb6SVlad Zolotarov 	 * with this one when we receive the TPA_START CQE in order to
480619c5cb6SVlad Zolotarov 	 * keep the Rx BD ring consistent.
481619c5cb6SVlad Zolotarov 	 */
482619c5cb6SVlad Zolotarov 	struct sw_rx_bd		first_buf;
483619c5cb6SVlad Zolotarov 	u8			tpa_state;
484619c5cb6SVlad Zolotarov #define BNX2X_TPA_START			1
485619c5cb6SVlad Zolotarov #define BNX2X_TPA_STOP			2
486619c5cb6SVlad Zolotarov #define BNX2X_TPA_ERROR			3
487619c5cb6SVlad Zolotarov 	u8			placement_offset;
488619c5cb6SVlad Zolotarov 	u16			parsing_flags;
489619c5cb6SVlad Zolotarov 	u16			vlan_tag;
490619c5cb6SVlad Zolotarov 	u16			len_on_bd;
491e52fcb24SEric Dumazet 	u32			rxhash;
4925495ab75STom Herbert 	enum pkt_hash_types	rxhash_type;
493621b4d66SDmitry Kravkov 	u16			gro_size;
494621b4d66SDmitry Kravkov 	u16			full_page;
495619c5cb6SVlad Zolotarov };
496619c5cb6SVlad Zolotarov 
497619c5cb6SVlad Zolotarov #define Q_STATS_OFFSET32(stat_name) \
498619c5cb6SVlad Zolotarov 			(offsetof(struct bnx2x_eth_q_stats, stat_name) / 4)
499619c5cb6SVlad Zolotarov 
5006383c0b3SAriel Elior struct bnx2x_fp_txdata {
5016383c0b3SAriel Elior 
5026383c0b3SAriel Elior 	struct sw_tx_bd		*tx_buf_ring;
5036383c0b3SAriel Elior 
5046383c0b3SAriel Elior 	union eth_tx_bd_types	*tx_desc_ring;
5056383c0b3SAriel Elior 	dma_addr_t		tx_desc_mapping;
5066383c0b3SAriel Elior 
5076383c0b3SAriel Elior 	u32			cid;
5086383c0b3SAriel Elior 
5096383c0b3SAriel Elior 	union db_prod		tx_db;
5106383c0b3SAriel Elior 
5116383c0b3SAriel Elior 	u16			tx_pkt_prod;
5126383c0b3SAriel Elior 	u16			tx_pkt_cons;
5136383c0b3SAriel Elior 	u16			tx_bd_prod;
5146383c0b3SAriel Elior 	u16			tx_bd_cons;
5156383c0b3SAriel Elior 
5166383c0b3SAriel Elior 	unsigned long		tx_pkt;
5176383c0b3SAriel Elior 
5186383c0b3SAriel Elior 	__le16			*tx_cons_sb;
5196383c0b3SAriel Elior 
5206383c0b3SAriel Elior 	int			txq_index;
52165565884SMerav Sicron 	struct bnx2x_fastpath	*parent_fp;
52265565884SMerav Sicron 	int			tx_ring_size;
5236383c0b3SAriel Elior };
5246383c0b3SAriel Elior 
525621b4d66SDmitry Kravkov enum bnx2x_tpa_mode_t {
5267e6b4d44SMichal Schmidt 	TPA_MODE_DISABLED,
527621b4d66SDmitry Kravkov 	TPA_MODE_LRO,
528621b4d66SDmitry Kravkov 	TPA_MODE_GRO
529621b4d66SDmitry Kravkov };
530621b4d66SDmitry Kravkov 
531*4cace675SGabriel Krisman Bertazi struct bnx2x_alloc_pool {
532*4cace675SGabriel Krisman Bertazi 	struct page	*page;
533*4cace675SGabriel Krisman Bertazi 	dma_addr_t	dma;
534*4cace675SGabriel Krisman Bertazi 	unsigned int	offset;
535*4cace675SGabriel Krisman Bertazi };
536*4cace675SGabriel Krisman Bertazi 
537a2fbb9eaSEliezer Tamir struct bnx2x_fastpath {
538619c5cb6SVlad Zolotarov 	struct bnx2x		*bp; /* parent */
539a2fbb9eaSEliezer Tamir 
540a2fbb9eaSEliezer Tamir 	struct napi_struct	napi;
5418f20aa57SDmitry Kravkov 
542e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL
543074975d0SEric Dumazet 	unsigned long		busy_poll_state;
544074975d0SEric Dumazet #endif
5458f20aa57SDmitry Kravkov 
546523224a3SDmitry Kravkov 	union host_hc_status_block	status_blk;
54716a5fd92SYuval Mintz 	/* chip independent shortcuts into sb structure */
548523224a3SDmitry Kravkov 	__le16			*sb_index_values;
549523224a3SDmitry Kravkov 	__le16			*sb_running_index;
55016a5fd92SYuval Mintz 	/* chip independent shortcut into rx_prods_offset memory */
551523224a3SDmitry Kravkov 	u32			ustorm_rx_prods_offset;
552523224a3SDmitry Kravkov 
553a8c94b91SVladislav Zolotarov 	u32			rx_buf_size;
554d46d132cSEric Dumazet 	u32			rx_frag_size; /* 0 if kmalloced(), or rx_buf_size + NET_SKB_PAD */
555a2fbb9eaSEliezer Tamir 	dma_addr_t		status_blk_mapping;
556a2fbb9eaSEliezer Tamir 
557621b4d66SDmitry Kravkov 	enum bnx2x_tpa_mode_t	mode;
558621b4d66SDmitry Kravkov 
5596383c0b3SAriel Elior 	u8			max_cos; /* actual number of active tx coses */
56065565884SMerav Sicron 	struct bnx2x_fp_txdata	*txdata_ptr[BNX2X_MULTI_TX_COS];
561a2fbb9eaSEliezer Tamir 
5627a9b2557SVladislav Zolotarov 	struct sw_rx_bd		*rx_buf_ring;	/* BDs mappings ring */
5637a9b2557SVladislav Zolotarov 	struct sw_rx_page	*rx_page_ring;	/* SGE pages mappings ring */
564a2fbb9eaSEliezer Tamir 
565a2fbb9eaSEliezer Tamir 	struct eth_rx_bd	*rx_desc_ring;
566a2fbb9eaSEliezer Tamir 	dma_addr_t		rx_desc_mapping;
567a2fbb9eaSEliezer Tamir 
568a2fbb9eaSEliezer Tamir 	union eth_rx_cqe	*rx_comp_ring;
569a2fbb9eaSEliezer Tamir 	dma_addr_t		rx_comp_mapping;
570a2fbb9eaSEliezer Tamir 
5717a9b2557SVladislav Zolotarov 	/* SGE ring */
5727a9b2557SVladislav Zolotarov 	struct eth_rx_sge	*rx_sge_ring;
5737a9b2557SVladislav Zolotarov 	dma_addr_t		rx_sge_mapping;
5747a9b2557SVladislav Zolotarov 
5757a9b2557SVladislav Zolotarov 	u64			sge_mask[RX_SGE_MASK_LEN];
5767a9b2557SVladislav Zolotarov 
577619c5cb6SVlad Zolotarov 	u32			cid;
578a2fbb9eaSEliezer Tamir 
5796383c0b3SAriel Elior 	__le16			fp_hc_idx;
5806383c0b3SAriel Elior 
58134f80b04SEilon Greenstein 	u8			index;		/* number in fp array */
582f233cafeSDmitry Kravkov 	u8			rx_queue;	/* index for skb_record */
58334f80b04SEilon Greenstein 	u8			cl_id;		/* eth client id */
584523224a3SDmitry Kravkov 	u8			cl_qzone_id;
585523224a3SDmitry Kravkov 	u8			fw_sb_id;	/* status block number in FW */
586523224a3SDmitry Kravkov 	u8			igu_sb_id;	/* status block number in HW */
587a2fbb9eaSEliezer Tamir 
588a2fbb9eaSEliezer Tamir 	u16			rx_bd_prod;
589a2fbb9eaSEliezer Tamir 	u16			rx_bd_cons;
590a2fbb9eaSEliezer Tamir 	u16			rx_comp_prod;
591a2fbb9eaSEliezer Tamir 	u16			rx_comp_cons;
5927a9b2557SVladislav Zolotarov 	u16			rx_sge_prod;
5937a9b2557SVladislav Zolotarov 	/* The last maximal completed SGE */
5947a9b2557SVladislav Zolotarov 	u16			last_max_sge;
5954781bfadSEilon Greenstein 	__le16			*rx_cons_sb;
5966383c0b3SAriel Elior 	unsigned long		rx_pkt,
59766e855f3SYitchak Gertner 				rx_calls;
598ab6ad5a4SEilon Greenstein 
5997a9b2557SVladislav Zolotarov 	/* TPA related */
60015192a8cSBarak Witkowski 	struct bnx2x_agg_info	*tpa_info;
6017a9b2557SVladislav Zolotarov #ifdef BNX2X_STOP_ON_ERROR
6027a9b2557SVladislav Zolotarov 	u64			tpa_queue_used;
6037a9b2557SVladislav Zolotarov #endif
604ca00392cSEilon Greenstein 	/* The size is calculated using the following:
605ca00392cSEilon Greenstein 	     sizeof name field from netdev structure +
606ca00392cSEilon Greenstein 	     4 ('-Xx-' string) +
607ca00392cSEilon Greenstein 	     4 (for the digits and to make it DWORD aligned) */
608ca00392cSEilon Greenstein #define FP_NAME_SIZE		(sizeof(((struct net_device *)0)->name) + 8)
609ca00392cSEilon Greenstein 	char			name[FP_NAME_SIZE];
610*4cace675SGabriel Krisman Bertazi 
611*4cace675SGabriel Krisman Bertazi 	struct bnx2x_alloc_pool	page_pool;
612a2fbb9eaSEliezer Tamir };
613a2fbb9eaSEliezer Tamir 
61415192a8cSBarak Witkowski #define bnx2x_fp(bp, nr, var)	((bp)->fp[(nr)].var)
61515192a8cSBarak Witkowski #define bnx2x_sp_obj(bp, fp)	((bp)->sp_objs[(fp)->index])
61615192a8cSBarak Witkowski #define bnx2x_fp_stats(bp, fp)	(&((bp)->fp_stats[(fp)->index]))
61715192a8cSBarak Witkowski #define bnx2x_fp_qstats(bp, fp)	(&((bp)->fp_stats[(fp)->index].eth_q_stats))
618a8c94b91SVladislav Zolotarov 
619e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL
620074975d0SEric Dumazet 
621074975d0SEric Dumazet enum bnx2x_fp_state {
622074975d0SEric Dumazet 	BNX2X_STATE_FP_NAPI	= BIT(0), /* NAPI handler owns the queue */
623074975d0SEric Dumazet 
624074975d0SEric Dumazet 	BNX2X_STATE_FP_NAPI_REQ_BIT = 1, /* NAPI would like to own the queue */
625074975d0SEric Dumazet 	BNX2X_STATE_FP_NAPI_REQ = BIT(1),
626074975d0SEric Dumazet 
627074975d0SEric Dumazet 	BNX2X_STATE_FP_POLL_BIT = 2,
628074975d0SEric Dumazet 	BNX2X_STATE_FP_POLL     = BIT(2), /* busy_poll owns the queue */
629074975d0SEric Dumazet 
630074975d0SEric Dumazet 	BNX2X_STATE_FP_DISABLE_BIT = 3, /* queue is dismantled */
631074975d0SEric Dumazet };
632074975d0SEric Dumazet 
633074975d0SEric Dumazet static inline void bnx2x_fp_busy_poll_init(struct bnx2x_fastpath *fp)
6348f20aa57SDmitry Kravkov {
635074975d0SEric Dumazet 	WRITE_ONCE(fp->busy_poll_state, 0);
6368f20aa57SDmitry Kravkov }
6378f20aa57SDmitry Kravkov 
6388f20aa57SDmitry Kravkov /* called from the device poll routine to get ownership of a FP */
6398f20aa57SDmitry Kravkov static inline bool bnx2x_fp_lock_napi(struct bnx2x_fastpath *fp)
6408f20aa57SDmitry Kravkov {
641074975d0SEric Dumazet 	unsigned long prev, old = READ_ONCE(fp->busy_poll_state);
6428f20aa57SDmitry Kravkov 
643074975d0SEric Dumazet 	while (1) {
644074975d0SEric Dumazet 		switch (old) {
645074975d0SEric Dumazet 		case BNX2X_STATE_FP_POLL:
646074975d0SEric Dumazet 			/* make sure bnx2x_fp_lock_poll() wont starve us */
647074975d0SEric Dumazet 			set_bit(BNX2X_STATE_FP_NAPI_REQ_BIT,
648074975d0SEric Dumazet 				&fp->busy_poll_state);
649074975d0SEric Dumazet 			/* fallthrough */
650074975d0SEric Dumazet 		case BNX2X_STATE_FP_POLL | BNX2X_STATE_FP_NAPI_REQ:
651074975d0SEric Dumazet 			return false;
652074975d0SEric Dumazet 		default:
653074975d0SEric Dumazet 			break;
6548f20aa57SDmitry Kravkov 		}
655074975d0SEric Dumazet 		prev = cmpxchg(&fp->busy_poll_state, old, BNX2X_STATE_FP_NAPI);
656074975d0SEric Dumazet 		if (unlikely(prev != old)) {
657074975d0SEric Dumazet 			old = prev;
658074975d0SEric Dumazet 			continue;
659074975d0SEric Dumazet 		}
660074975d0SEric Dumazet 		return true;
661074975d0SEric Dumazet 	}
6628f20aa57SDmitry Kravkov }
6638f20aa57SDmitry Kravkov 
664074975d0SEric Dumazet static inline void bnx2x_fp_unlock_napi(struct bnx2x_fastpath *fp)
6658f20aa57SDmitry Kravkov {
666074975d0SEric Dumazet 	smp_wmb();
667074975d0SEric Dumazet 	fp->busy_poll_state = 0;
6688f20aa57SDmitry Kravkov }
6698f20aa57SDmitry Kravkov 
6708f20aa57SDmitry Kravkov /* called from bnx2x_low_latency_poll() */
6718f20aa57SDmitry Kravkov static inline bool bnx2x_fp_lock_poll(struct bnx2x_fastpath *fp)
6728f20aa57SDmitry Kravkov {
673074975d0SEric Dumazet 	return cmpxchg(&fp->busy_poll_state, 0, BNX2X_STATE_FP_POLL) == 0;
6748f20aa57SDmitry Kravkov }
6758f20aa57SDmitry Kravkov 
676074975d0SEric Dumazet static inline void bnx2x_fp_unlock_poll(struct bnx2x_fastpath *fp)
6778f20aa57SDmitry Kravkov {
678074975d0SEric Dumazet 	smp_mb__before_atomic();
679074975d0SEric Dumazet 	clear_bit(BNX2X_STATE_FP_POLL_BIT, &fp->busy_poll_state);
6808f20aa57SDmitry Kravkov }
6818f20aa57SDmitry Kravkov 
682074975d0SEric Dumazet /* true if a socket is polling */
6838f20aa57SDmitry Kravkov static inline bool bnx2x_fp_ll_polling(struct bnx2x_fastpath *fp)
6848f20aa57SDmitry Kravkov {
685074975d0SEric Dumazet 	return READ_ONCE(fp->busy_poll_state) & BNX2X_STATE_FP_POLL;
6868f20aa57SDmitry Kravkov }
6879a2620c8SYuval Mintz 
6889a2620c8SYuval Mintz /* false if fp is currently owned */
6899a2620c8SYuval Mintz static inline bool bnx2x_fp_ll_disable(struct bnx2x_fastpath *fp)
6909a2620c8SYuval Mintz {
691074975d0SEric Dumazet 	set_bit(BNX2X_STATE_FP_DISABLE_BIT, &fp->busy_poll_state);
692074975d0SEric Dumazet 	return !bnx2x_fp_ll_polling(fp);
6939a2620c8SYuval Mintz 
6949a2620c8SYuval Mintz }
6958f20aa57SDmitry Kravkov #else
696074975d0SEric Dumazet static inline void bnx2x_fp_busy_poll_init(struct bnx2x_fastpath *fp)
6978f20aa57SDmitry Kravkov {
6988f20aa57SDmitry Kravkov }
6998f20aa57SDmitry Kravkov 
7008f20aa57SDmitry Kravkov static inline bool bnx2x_fp_lock_napi(struct bnx2x_fastpath *fp)
7018f20aa57SDmitry Kravkov {
7028f20aa57SDmitry Kravkov 	return true;
7038f20aa57SDmitry Kravkov }
7048f20aa57SDmitry Kravkov 
705074975d0SEric Dumazet static inline void bnx2x_fp_unlock_napi(struct bnx2x_fastpath *fp)
7068f20aa57SDmitry Kravkov {
7078f20aa57SDmitry Kravkov }
7088f20aa57SDmitry Kravkov 
7098f20aa57SDmitry Kravkov static inline bool bnx2x_fp_lock_poll(struct bnx2x_fastpath *fp)
7108f20aa57SDmitry Kravkov {
7118f20aa57SDmitry Kravkov 	return false;
7128f20aa57SDmitry Kravkov }
7138f20aa57SDmitry Kravkov 
714074975d0SEric Dumazet static inline void bnx2x_fp_unlock_poll(struct bnx2x_fastpath *fp)
7158f20aa57SDmitry Kravkov {
7168f20aa57SDmitry Kravkov }
7178f20aa57SDmitry Kravkov 
7188f20aa57SDmitry Kravkov static inline bool bnx2x_fp_ll_polling(struct bnx2x_fastpath *fp)
7198f20aa57SDmitry Kravkov {
7208f20aa57SDmitry Kravkov 	return false;
7218f20aa57SDmitry Kravkov }
7229a2620c8SYuval Mintz static inline bool bnx2x_fp_ll_disable(struct bnx2x_fastpath *fp)
7239a2620c8SYuval Mintz {
7249a2620c8SYuval Mintz 	return true;
7259a2620c8SYuval Mintz }
726e0d1095aSCong Wang #endif /* CONFIG_NET_RX_BUSY_POLL */
7278f20aa57SDmitry Kravkov 
728a8c94b91SVladislav Zolotarov /* Use 2500 as a mini-jumbo MTU for FCoE */
729a8c94b91SVladislav Zolotarov #define BNX2X_FCOE_MINI_JUMBO_MTU	2500
730a8c94b91SVladislav Zolotarov 
73165565884SMerav Sicron #define	FCOE_IDX_OFFSET		0
73265565884SMerav Sicron 
73365565884SMerav Sicron #define FCOE_IDX(bp)		(BNX2X_NUM_NON_CNIC_QUEUES(bp) + \
73465565884SMerav Sicron 				 FCOE_IDX_OFFSET)
73565565884SMerav Sicron #define bnx2x_fcoe_fp(bp)	(&bp->fp[FCOE_IDX(bp)])
736ec6ba945SVladislav Zolotarov #define bnx2x_fcoe(bp, var)	(bnx2x_fcoe_fp(bp)->var)
73715192a8cSBarak Witkowski #define bnx2x_fcoe_inner_sp_obj(bp)	(&bp->sp_objs[FCOE_IDX(bp)])
73815192a8cSBarak Witkowski #define bnx2x_fcoe_sp_obj(bp, var)	(bnx2x_fcoe_inner_sp_obj(bp)->var)
7396383c0b3SAriel Elior #define bnx2x_fcoe_tx(bp, var)	(bnx2x_fcoe_fp(bp)-> \
74065565884SMerav Sicron 						txdata_ptr[FIRST_TX_COS_INDEX] \
74165565884SMerav Sicron 						->var)
742619c5cb6SVlad Zolotarov 
74355c11941SMerav Sicron #define IS_ETH_FP(fp)		((fp)->index < BNX2X_NUM_ETH_QUEUES((fp)->bp))
74455c11941SMerav Sicron #define IS_FCOE_FP(fp)		((fp)->index == FCOE_IDX((fp)->bp))
74565565884SMerav Sicron #define IS_FCOE_IDX(idx)	((idx) == FCOE_IDX(bp))
7467a9b2557SVladislav Zolotarov 
7477a9b2557SVladislav Zolotarov /* MC hsi */
7487a9b2557SVladislav Zolotarov #define MAX_FETCH_BD		13	/* HW max BDs per packet */
7497a9b2557SVladislav Zolotarov #define RX_COPY_THRESH		92
7507a9b2557SVladislav Zolotarov 
7517a9b2557SVladislav Zolotarov #define NUM_TX_RINGS		16
752ca00392cSEilon Greenstein #define TX_DESC_CNT		(BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
7538decf868SDavid S. Miller #define NEXT_PAGE_TX_DESC_CNT	1
7548decf868SDavid S. Miller #define MAX_TX_DESC_CNT		(TX_DESC_CNT - NEXT_PAGE_TX_DESC_CNT)
7557a9b2557SVladislav Zolotarov #define NUM_TX_BD		(TX_DESC_CNT * NUM_TX_RINGS)
7567a9b2557SVladislav Zolotarov #define MAX_TX_BD		(NUM_TX_BD - 1)
7577a9b2557SVladislav Zolotarov #define MAX_TX_AVAIL		(MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
7587a9b2557SVladislav Zolotarov #define NEXT_TX_IDX(x)		((((x) & MAX_TX_DESC_CNT) == \
7598decf868SDavid S. Miller 				  (MAX_TX_DESC_CNT - 1)) ? \
7608decf868SDavid S. Miller 					(x) + 1 + NEXT_PAGE_TX_DESC_CNT : \
7618decf868SDavid S. Miller 					(x) + 1)
7627a9b2557SVladislav Zolotarov #define TX_BD(x)		((x) & MAX_TX_BD)
7637a9b2557SVladislav Zolotarov #define TX_BD_POFF(x)		((x) & MAX_TX_DESC_CNT)
7647a9b2557SVladislav Zolotarov 
7657df2dc6bSDmitry Kravkov /* number of NEXT_PAGE descriptors may be required during placement */
7667df2dc6bSDmitry Kravkov #define NEXT_CNT_PER_TX_PKT(bds)	\
7677df2dc6bSDmitry Kravkov 				(((bds) + MAX_TX_DESC_CNT - 1) / \
7687df2dc6bSDmitry Kravkov 				 MAX_TX_DESC_CNT * NEXT_PAGE_TX_DESC_CNT)
7697df2dc6bSDmitry Kravkov /* max BDs per tx packet w/o next_pages:
7707df2dc6bSDmitry Kravkov  * START_BD		- describes packed
7717df2dc6bSDmitry Kravkov  * START_BD(splitted)	- includes unpaged data segment for GSO
7727df2dc6bSDmitry Kravkov  * PARSING_BD		- for TSO and CSUM data
773a848ade4SDmitry Kravkov  * PARSING_BD2		- for encapsulation data
77416a5fd92SYuval Mintz  * Frag BDs		- describes pages for frags
7757df2dc6bSDmitry Kravkov  */
776a848ade4SDmitry Kravkov #define BDS_PER_TX_PKT		4
7777df2dc6bSDmitry Kravkov #define MAX_BDS_PER_TX_PKT	(MAX_SKB_FRAGS + BDS_PER_TX_PKT)
7787df2dc6bSDmitry Kravkov /* max BDs per tx packet including next pages */
7797df2dc6bSDmitry Kravkov #define MAX_DESC_PER_TX_PKT	(MAX_BDS_PER_TX_PKT + \
7807df2dc6bSDmitry Kravkov 				 NEXT_CNT_PER_TX_PKT(MAX_BDS_PER_TX_PKT))
7817df2dc6bSDmitry Kravkov 
7827a9b2557SVladislav Zolotarov /* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
7837a9b2557SVladislav Zolotarov #define NUM_RX_RINGS		8
7847a9b2557SVladislav Zolotarov #define RX_DESC_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
7858decf868SDavid S. Miller #define NEXT_PAGE_RX_DESC_CNT	2
7868decf868SDavid S. Miller #define MAX_RX_DESC_CNT		(RX_DESC_CNT - NEXT_PAGE_RX_DESC_CNT)
7877a9b2557SVladislav Zolotarov #define RX_DESC_MASK		(RX_DESC_CNT - 1)
7887a9b2557SVladislav Zolotarov #define NUM_RX_BD		(RX_DESC_CNT * NUM_RX_RINGS)
7897a9b2557SVladislav Zolotarov #define MAX_RX_BD		(NUM_RX_BD - 1)
7907a9b2557SVladislav Zolotarov #define MAX_RX_AVAIL		(MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
7918decf868SDavid S. Miller 
7928decf868SDavid S. Miller /* dropless fc calculations for BDs
7938decf868SDavid S. Miller  *
7948decf868SDavid S. Miller  * Number of BDs should as number of buffers in BRB:
7958decf868SDavid S. Miller  * Low threshold takes into account NEXT_PAGE_RX_DESC_CNT
7968decf868SDavid S. Miller  * "next" elements on each page
7978decf868SDavid S. Miller  */
7988decf868SDavid S. Miller #define NUM_BD_REQ		BRB_SIZE(bp)
7998decf868SDavid S. Miller #define NUM_BD_PG_REQ		((NUM_BD_REQ + MAX_RX_DESC_CNT - 1) / \
8008decf868SDavid S. Miller 					      MAX_RX_DESC_CNT)
8018decf868SDavid S. Miller #define BD_TH_LO(bp)		(NUM_BD_REQ + \
8028decf868SDavid S. Miller 				 NUM_BD_PG_REQ * NEXT_PAGE_RX_DESC_CNT + \
8038decf868SDavid S. Miller 				 FW_DROP_LEVEL(bp))
8048decf868SDavid S. Miller #define BD_TH_HI(bp)		(BD_TH_LO(bp) + DROPLESS_FC_HEADROOM)
8058decf868SDavid S. Miller 
8068decf868SDavid S. Miller #define MIN_RX_AVAIL		((bp)->dropless_fc ? BD_TH_HI(bp) + 128 : 128)
807619c5cb6SVlad Zolotarov 
808619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_TPA_HW	(CHIP_IS_E1(bp) ? \
809619c5cb6SVlad Zolotarov 					ETH_MIN_RX_CQES_WITH_TPA_E1 : \
810619c5cb6SVlad Zolotarov 					ETH_MIN_RX_CQES_WITH_TPA_E1H_E2)
811619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_NONTPA_HW   ETH_MIN_RX_CQES_WITHOUT_TPA
812619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_TPA		(max_t(u32, MIN_RX_SIZE_TPA_HW, MIN_RX_AVAIL))
813619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_NONTPA	(max_t(u32, MIN_RX_SIZE_NONTPA_HW,\
814619c5cb6SVlad Zolotarov 								MIN_RX_AVAIL))
815619c5cb6SVlad Zolotarov 
8167a9b2557SVladislav Zolotarov #define NEXT_RX_IDX(x)		((((x) & RX_DESC_MASK) == \
8178decf868SDavid S. Miller 				  (MAX_RX_DESC_CNT - 1)) ? \
8188decf868SDavid S. Miller 					(x) + 1 + NEXT_PAGE_RX_DESC_CNT : \
8198decf868SDavid S. Miller 					(x) + 1)
8207a9b2557SVladislav Zolotarov #define RX_BD(x)		((x) & MAX_RX_BD)
8217a9b2557SVladislav Zolotarov 
822619c5cb6SVlad Zolotarov /*
823619c5cb6SVlad Zolotarov  * As long as CQE is X times bigger than BD entry we have to allocate X times
824619c5cb6SVlad Zolotarov  * more pages for CQ ring in order to keep it balanced with BD ring
825619c5cb6SVlad Zolotarov  */
826619c5cb6SVlad Zolotarov #define CQE_BD_REL	(sizeof(union eth_rx_cqe) / sizeof(struct eth_rx_bd))
827619c5cb6SVlad Zolotarov #define NUM_RCQ_RINGS		(NUM_RX_RINGS * CQE_BD_REL)
8287a9b2557SVladislav Zolotarov #define RCQ_DESC_CNT		(BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
8298decf868SDavid S. Miller #define NEXT_PAGE_RCQ_DESC_CNT	1
8308decf868SDavid S. Miller #define MAX_RCQ_DESC_CNT	(RCQ_DESC_CNT - NEXT_PAGE_RCQ_DESC_CNT)
8317a9b2557SVladislav Zolotarov #define NUM_RCQ_BD		(RCQ_DESC_CNT * NUM_RCQ_RINGS)
8327a9b2557SVladislav Zolotarov #define MAX_RCQ_BD		(NUM_RCQ_BD - 1)
8337a9b2557SVladislav Zolotarov #define MAX_RCQ_AVAIL		(MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
8347a9b2557SVladislav Zolotarov #define NEXT_RCQ_IDX(x)		((((x) & MAX_RCQ_DESC_CNT) == \
8358decf868SDavid S. Miller 				  (MAX_RCQ_DESC_CNT - 1)) ? \
8368decf868SDavid S. Miller 					(x) + 1 + NEXT_PAGE_RCQ_DESC_CNT : \
8378decf868SDavid S. Miller 					(x) + 1)
8387a9b2557SVladislav Zolotarov #define RCQ_BD(x)		((x) & MAX_RCQ_BD)
8397a9b2557SVladislav Zolotarov 
8408decf868SDavid S. Miller /* dropless fc calculations for RCQs
8418decf868SDavid S. Miller  *
8428decf868SDavid S. Miller  * Number of RCQs should be as number of buffers in BRB:
8438decf868SDavid S. Miller  * Low threshold takes into account NEXT_PAGE_RCQ_DESC_CNT
8448decf868SDavid S. Miller  * "next" elements on each page
8458decf868SDavid S. Miller  */
8468decf868SDavid S. Miller #define NUM_RCQ_REQ		BRB_SIZE(bp)
8478decf868SDavid S. Miller #define NUM_RCQ_PG_REQ		((NUM_BD_REQ + MAX_RCQ_DESC_CNT - 1) / \
8488decf868SDavid S. Miller 					      MAX_RCQ_DESC_CNT)
8498decf868SDavid S. Miller #define RCQ_TH_LO(bp)		(NUM_RCQ_REQ + \
8508decf868SDavid S. Miller 				 NUM_RCQ_PG_REQ * NEXT_PAGE_RCQ_DESC_CNT + \
8518decf868SDavid S. Miller 				 FW_DROP_LEVEL(bp))
8528decf868SDavid S. Miller #define RCQ_TH_HI(bp)		(RCQ_TH_LO(bp) + DROPLESS_FC_HEADROOM)
8538decf868SDavid S. Miller 
85433471629SEilon Greenstein /* This is needed for determining of last_max */
85534f80b04SEilon Greenstein #define SUB_S16(a, b)		(s16)((s16)(a) - (s16)(b))
856619c5cb6SVlad Zolotarov #define SUB_S32(a, b)		(s32)((s32)(a) - (s32)(b))
85734f80b04SEilon Greenstein 
858619c5cb6SVlad Zolotarov #define BNX2X_SWCID_SHIFT	17
859619c5cb6SVlad Zolotarov #define BNX2X_SWCID_MASK	((0x1 << BNX2X_SWCID_SHIFT) - 1)
8607a9b2557SVladislav Zolotarov 
8617a9b2557SVladislav Zolotarov /* used on a CID received from the HW */
862619c5cb6SVlad Zolotarov #define SW_CID(x)			(le32_to_cpu(x) & BNX2X_SWCID_MASK)
8637a9b2557SVladislav Zolotarov #define CQE_CMD(x)			(le32_to_cpu(x) >> \
8647a9b2557SVladislav Zolotarov 					COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
8657a9b2557SVladislav Zolotarov 
866bb2a0f7aSYitchak Gertner #define BD_UNMAP_ADDR(bd)		HILO_U64(le32_to_cpu((bd)->addr_hi), \
867bb2a0f7aSYitchak Gertner 						 le32_to_cpu((bd)->addr_lo))
868bb2a0f7aSYitchak Gertner #define BD_UNMAP_LEN(bd)		(le16_to_cpu((bd)->nbytes))
869bb2a0f7aSYitchak Gertner 
870523224a3SDmitry Kravkov #define BNX2X_DB_MIN_SHIFT		3	/* 8 bytes */
871b9871bcfSAriel Elior #define BNX2X_DB_SHIFT			3	/* 8 bytes*/
872619c5cb6SVlad Zolotarov #if (BNX2X_DB_SHIFT < BNX2X_DB_MIN_SHIFT)
873619c5cb6SVlad Zolotarov #error "Min DB doorbell stride is 8"
874619c5cb6SVlad Zolotarov #endif
8757a9b2557SVladislav Zolotarov #define DOORBELL(bp, cid, val) \
8767a9b2557SVladislav Zolotarov 	do { \
877b9871bcfSAriel Elior 		writel((u32)(val), bp->doorbells + (bp->db_size * (cid))); \
8787a9b2557SVladislav Zolotarov 	} while (0)
8797a9b2557SVladislav Zolotarov 
8807a9b2557SVladislav Zolotarov /* TX CSUM helpers */
8817a9b2557SVladislav Zolotarov #define SKB_CS_OFF(skb)		(offsetof(struct tcphdr, check) - \
8827a9b2557SVladislav Zolotarov 				 skb->csum_offset)
8837a9b2557SVladislav Zolotarov #define SKB_CS(skb)		(*(u16 *)(skb_transport_header(skb) + \
8847a9b2557SVladislav Zolotarov 					  skb->csum_offset))
8857a9b2557SVladislav Zolotarov 
88691226790SDmitry Kravkov #define pbd_tcp_flags(tcp_hdr)	(ntohl(tcp_flag_word(tcp_hdr))>>16 & 0xff)
8877a9b2557SVladislav Zolotarov 
8887a9b2557SVladislav Zolotarov #define XMIT_PLAIN		0
889a848ade4SDmitry Kravkov #define XMIT_CSUM_V4		(1 << 0)
890a848ade4SDmitry Kravkov #define XMIT_CSUM_V6		(1 << 1)
891a848ade4SDmitry Kravkov #define XMIT_CSUM_TCP		(1 << 2)
892a848ade4SDmitry Kravkov #define XMIT_GSO_V4		(1 << 3)
893a848ade4SDmitry Kravkov #define XMIT_GSO_V6		(1 << 4)
894a848ade4SDmitry Kravkov #define XMIT_CSUM_ENC_V4	(1 << 5)
895a848ade4SDmitry Kravkov #define XMIT_CSUM_ENC_V6	(1 << 6)
896a848ade4SDmitry Kravkov #define XMIT_GSO_ENC_V4		(1 << 7)
897a848ade4SDmitry Kravkov #define XMIT_GSO_ENC_V6		(1 << 8)
8987a9b2557SVladislav Zolotarov 
899a848ade4SDmitry Kravkov #define XMIT_CSUM_ENC		(XMIT_CSUM_ENC_V4 | XMIT_CSUM_ENC_V6)
900a848ade4SDmitry Kravkov #define XMIT_GSO_ENC		(XMIT_GSO_ENC_V4 | XMIT_GSO_ENC_V6)
9017a9b2557SVladislav Zolotarov 
902a848ade4SDmitry Kravkov #define XMIT_CSUM		(XMIT_CSUM_V4 | XMIT_CSUM_V6 | XMIT_CSUM_ENC)
903a848ade4SDmitry Kravkov #define XMIT_GSO		(XMIT_GSO_V4 | XMIT_GSO_V6 | XMIT_GSO_ENC)
9047a9b2557SVladislav Zolotarov 
90534f80b04SEilon Greenstein /* stuff added to make the code fit 80Col */
90634f80b04SEilon Greenstein #define CQE_TYPE(cqe_fp_flags)	 ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
907619c5cb6SVlad Zolotarov #define CQE_TYPE_START(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_START_AGG)
908619c5cb6SVlad Zolotarov #define CQE_TYPE_STOP(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_STOP_AGG)
909619c5cb6SVlad Zolotarov #define CQE_TYPE_SLOW(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_RAMROD)
910619c5cb6SVlad Zolotarov #define CQE_TYPE_FAST(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_FASTPATH)
9117a9b2557SVladislav Zolotarov 
9121adcd8beSEilon Greenstein #define ETH_RX_ERROR_FALGS		ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
9131adcd8beSEilon Greenstein 
914052a38e0SEilon Greenstein #define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
915052a38e0SEilon Greenstein 				(((le16_to_cpu(flags) & \
916052a38e0SEilon Greenstein 				   PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
917052a38e0SEilon Greenstein 				  PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
918052a38e0SEilon Greenstein 				 == PRS_FLAG_OVERETH_IPV4)
9197a9b2557SVladislav Zolotarov #define BNX2X_RX_SUM_FIX(cqe) \
920052a38e0SEilon Greenstein 	BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
9217a9b2557SVladislav Zolotarov 
922619c5cb6SVlad Zolotarov #define FP_USB_FUNC_OFF	\
923619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_status_block_u, func)
924619c5cb6SVlad Zolotarov #define FP_CSB_FUNC_OFF	\
925619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_status_block_c, func)
926619c5cb6SVlad Zolotarov 
9278decf868SDavid S. Miller #define HC_INDEX_ETH_RX_CQ_CONS		1
928619c5cb6SVlad Zolotarov 
9298decf868SDavid S. Miller #define HC_INDEX_OOO_TX_CQ_CONS		4
9308decf868SDavid S. Miller 
9318decf868SDavid S. Miller #define HC_INDEX_ETH_TX_CQ_CONS_COS0	5
9328decf868SDavid S. Miller 
9338decf868SDavid S. Miller #define HC_INDEX_ETH_TX_CQ_CONS_COS1	6
9348decf868SDavid S. Miller 
9358decf868SDavid S. Miller #define HC_INDEX_ETH_TX_CQ_CONS_COS2	7
936619c5cb6SVlad Zolotarov 
9376383c0b3SAriel Elior #define HC_INDEX_ETH_FIRST_TX_CQ_CONS	HC_INDEX_ETH_TX_CQ_CONS_COS0
9386383c0b3SAriel Elior 
93934f80b04SEilon Greenstein #define BNX2X_RX_SB_INDEX \
940619c5cb6SVlad Zolotarov 	(&fp->sb_index_values[HC_INDEX_ETH_RX_CQ_CONS])
94134f80b04SEilon Greenstein 
9426383c0b3SAriel Elior #define BNX2X_TX_SB_INDEX_BASE BNX2X_TX_SB_INDEX_COS0
9436383c0b3SAriel Elior 
9446383c0b3SAriel Elior #define BNX2X_TX_SB_INDEX_COS0 \
9456383c0b3SAriel Elior 	(&fp->sb_index_values[HC_INDEX_ETH_TX_CQ_CONS_COS0])
9467a9b2557SVladislav Zolotarov 
9477a9b2557SVladislav Zolotarov /* end of fast path */
9487a9b2557SVladislav Zolotarov 
94934f80b04SEilon Greenstein /* common */
95034f80b04SEilon Greenstein 
95134f80b04SEilon Greenstein struct bnx2x_common {
95234f80b04SEilon Greenstein 
95334f80b04SEilon Greenstein 	u32			chip_id;
95434f80b04SEilon Greenstein /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
95534f80b04SEilon Greenstein #define CHIP_ID(bp)			(bp->common.chip_id & 0xfffffff0)
95634f80b04SEilon Greenstein 
95734f80b04SEilon Greenstein #define CHIP_NUM(bp)			(bp->common.chip_id >> 16)
95834f80b04SEilon Greenstein #define CHIP_NUM_57710			0x164e
95934f80b04SEilon Greenstein #define CHIP_NUM_57711			0x164f
96034f80b04SEilon Greenstein #define CHIP_NUM_57711E			0x1650
961f2e0899fSDmitry Kravkov #define CHIP_NUM_57712			0x1662
962619c5cb6SVlad Zolotarov #define CHIP_NUM_57712_MF		0x1663
9638395be5eSAriel Elior #define CHIP_NUM_57712_VF		0x166f
964619c5cb6SVlad Zolotarov #define CHIP_NUM_57713			0x1651
965619c5cb6SVlad Zolotarov #define CHIP_NUM_57713E			0x1652
966619c5cb6SVlad Zolotarov #define CHIP_NUM_57800			0x168a
967619c5cb6SVlad Zolotarov #define CHIP_NUM_57800_MF		0x16a5
9688395be5eSAriel Elior #define CHIP_NUM_57800_VF		0x16a9
969619c5cb6SVlad Zolotarov #define CHIP_NUM_57810			0x168e
970619c5cb6SVlad Zolotarov #define CHIP_NUM_57810_MF		0x16ae
9718395be5eSAriel Elior #define CHIP_NUM_57810_VF		0x16af
9727e8e02dfSBarak Witkowski #define CHIP_NUM_57811			0x163d
9737e8e02dfSBarak Witkowski #define CHIP_NUM_57811_MF		0x163e
9748395be5eSAriel Elior #define CHIP_NUM_57811_VF		0x163f
975c3def943SYuval Mintz #define CHIP_NUM_57840_OBSOLETE		0x168d
976c3def943SYuval Mintz #define CHIP_NUM_57840_MF_OBSOLETE	0x16ab
977c3def943SYuval Mintz #define CHIP_NUM_57840_4_10		0x16a1
978c3def943SYuval Mintz #define CHIP_NUM_57840_2_20		0x16a2
979c3def943SYuval Mintz #define CHIP_NUM_57840_MF		0x16a4
9808395be5eSAriel Elior #define CHIP_NUM_57840_VF		0x16ad
98134f80b04SEilon Greenstein #define CHIP_IS_E1(bp)			(CHIP_NUM(bp) == CHIP_NUM_57710)
98234f80b04SEilon Greenstein #define CHIP_IS_57711(bp)		(CHIP_NUM(bp) == CHIP_NUM_57711)
98334f80b04SEilon Greenstein #define CHIP_IS_57711E(bp)		(CHIP_NUM(bp) == CHIP_NUM_57711E)
984f2e0899fSDmitry Kravkov #define CHIP_IS_57712(bp)		(CHIP_NUM(bp) == CHIP_NUM_57712)
9858395be5eSAriel Elior #define CHIP_IS_57712_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57712_VF)
986619c5cb6SVlad Zolotarov #define CHIP_IS_57712_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57712_MF)
987619c5cb6SVlad Zolotarov #define CHIP_IS_57800(bp)		(CHIP_NUM(bp) == CHIP_NUM_57800)
988619c5cb6SVlad Zolotarov #define CHIP_IS_57800_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57800_MF)
9898395be5eSAriel Elior #define CHIP_IS_57800_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57800_VF)
990619c5cb6SVlad Zolotarov #define CHIP_IS_57810(bp)		(CHIP_NUM(bp) == CHIP_NUM_57810)
991619c5cb6SVlad Zolotarov #define CHIP_IS_57810_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57810_MF)
9928395be5eSAriel Elior #define CHIP_IS_57810_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57810_VF)
9937e8e02dfSBarak Witkowski #define CHIP_IS_57811(bp)		(CHIP_NUM(bp) == CHIP_NUM_57811)
9947e8e02dfSBarak Witkowski #define CHIP_IS_57811_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57811_MF)
9958395be5eSAriel Elior #define CHIP_IS_57811_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57811_VF)
996c3def943SYuval Mintz #define CHIP_IS_57840(bp)		\
997c3def943SYuval Mintz 		((CHIP_NUM(bp) == CHIP_NUM_57840_4_10) || \
998c3def943SYuval Mintz 		 (CHIP_NUM(bp) == CHIP_NUM_57840_2_20) || \
999c3def943SYuval Mintz 		 (CHIP_NUM(bp) == CHIP_NUM_57840_OBSOLETE))
1000c3def943SYuval Mintz #define CHIP_IS_57840_MF(bp)	((CHIP_NUM(bp) == CHIP_NUM_57840_MF) || \
1001c3def943SYuval Mintz 				 (CHIP_NUM(bp) == CHIP_NUM_57840_MF_OBSOLETE))
10028395be5eSAriel Elior #define CHIP_IS_57840_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57840_VF)
100334f80b04SEilon Greenstein #define CHIP_IS_E1H(bp)			(CHIP_IS_57711(bp) || \
100434f80b04SEilon Greenstein 					 CHIP_IS_57711E(bp))
1005edb944d2SDmitry Kravkov #define CHIP_IS_57811xx(bp)		(CHIP_IS_57811(bp) || \
1006edb944d2SDmitry Kravkov 					 CHIP_IS_57811_MF(bp) || \
1007edb944d2SDmitry Kravkov 					 CHIP_IS_57811_VF(bp))
1008f2e0899fSDmitry Kravkov #define CHIP_IS_E2(bp)			(CHIP_IS_57712(bp) || \
10096ab20355SYuval Mintz 					 CHIP_IS_57712_MF(bp) || \
10106ab20355SYuval Mintz 					 CHIP_IS_57712_VF(bp))
1011619c5cb6SVlad Zolotarov #define CHIP_IS_E3(bp)			(CHIP_IS_57800(bp) || \
1012619c5cb6SVlad Zolotarov 					 CHIP_IS_57800_MF(bp) || \
10136ab20355SYuval Mintz 					 CHIP_IS_57800_VF(bp) || \
1014619c5cb6SVlad Zolotarov 					 CHIP_IS_57810(bp) || \
1015619c5cb6SVlad Zolotarov 					 CHIP_IS_57810_MF(bp) || \
10168395be5eSAriel Elior 					 CHIP_IS_57810_VF(bp) || \
1017edb944d2SDmitry Kravkov 					 CHIP_IS_57811xx(bp) || \
1018619c5cb6SVlad Zolotarov 					 CHIP_IS_57840(bp) || \
10198395be5eSAriel Elior 					 CHIP_IS_57840_MF(bp) || \
10208395be5eSAriel Elior 					 CHIP_IS_57840_VF(bp))
1021f2e0899fSDmitry Kravkov #define CHIP_IS_E1x(bp)			(CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp)))
1022619c5cb6SVlad Zolotarov #define USES_WARPCORE(bp)		(CHIP_IS_E3(bp))
1023619c5cb6SVlad Zolotarov #define IS_E1H_OFFSET			(!CHIP_IS_E1(bp))
102434f80b04SEilon Greenstein 
1025619c5cb6SVlad Zolotarov #define CHIP_REV_SHIFT			12
1026619c5cb6SVlad Zolotarov #define CHIP_REV_MASK			(0xF << CHIP_REV_SHIFT)
1027619c5cb6SVlad Zolotarov #define CHIP_REV_VAL(bp)		(bp->common.chip_id & CHIP_REV_MASK)
1028619c5cb6SVlad Zolotarov #define CHIP_REV_Ax			(0x0 << CHIP_REV_SHIFT)
1029619c5cb6SVlad Zolotarov #define CHIP_REV_Bx			(0x1 << CHIP_REV_SHIFT)
103034f80b04SEilon Greenstein /* assume maximum 5 revisions */
1031619c5cb6SVlad Zolotarov #define CHIP_REV_IS_SLOW(bp)		(CHIP_REV_VAL(bp) > 0x00005000)
103234f80b04SEilon Greenstein /* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
103334f80b04SEilon Greenstein #define CHIP_REV_IS_EMUL(bp)		((CHIP_REV_IS_SLOW(bp)) && \
1034619c5cb6SVlad Zolotarov 					 !(CHIP_REV_VAL(bp) & 0x00001000))
103534f80b04SEilon Greenstein /* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
103634f80b04SEilon Greenstein #define CHIP_REV_IS_FPGA(bp)		((CHIP_REV_IS_SLOW(bp)) && \
1037619c5cb6SVlad Zolotarov 					 (CHIP_REV_VAL(bp) & 0x00001000))
103834f80b04SEilon Greenstein 
103934f80b04SEilon Greenstein #define CHIP_TIME(bp)			((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
104034f80b04SEilon Greenstein 					((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
104134f80b04SEilon Greenstein 
104234f80b04SEilon Greenstein #define CHIP_METAL(bp)			(bp->common.chip_id & 0x00000ff0)
104334f80b04SEilon Greenstein #define CHIP_BOND_ID(bp)		(bp->common.chip_id & 0x0000000f)
1044619c5cb6SVlad Zolotarov #define CHIP_REV_SIM(bp)		(((CHIP_REV_MASK - CHIP_REV_VAL(bp)) >>\
1045619c5cb6SVlad Zolotarov 					   (CHIP_REV_SHIFT + 1)) \
1046619c5cb6SVlad Zolotarov 						<< CHIP_REV_SHIFT)
1047619c5cb6SVlad Zolotarov #define CHIP_REV(bp)			(CHIP_REV_IS_SLOW(bp) ? \
1048619c5cb6SVlad Zolotarov 						CHIP_REV_SIM(bp) :\
1049619c5cb6SVlad Zolotarov 						CHIP_REV_VAL(bp))
1050619c5cb6SVlad Zolotarov #define CHIP_IS_E3B0(bp)		(CHIP_IS_E3(bp) && \
1051619c5cb6SVlad Zolotarov 					 (CHIP_REV(bp) == CHIP_REV_Bx))
1052619c5cb6SVlad Zolotarov #define CHIP_IS_E3A0(bp)		(CHIP_IS_E3(bp) && \
1053619c5cb6SVlad Zolotarov 					 (CHIP_REV(bp) == CHIP_REV_Ax))
105455c11941SMerav Sicron /* This define is used in two main places:
105516a5fd92SYuval Mintz  * 1. In the early stages of nic_load, to know if to configure Parser / Searcher
105655c11941SMerav Sicron  * to nic-only mode or to offload mode. Offload mode is configured if either the
105755c11941SMerav Sicron  * chip is E1x (where MIC_MODE register is not applicable), or if cnic already
105855c11941SMerav Sicron  * registered for this port (which means that the user wants storage services).
105955c11941SMerav Sicron  * 2. During cnic-related load, to know if offload mode is already configured in
106016a5fd92SYuval Mintz  * the HW or needs to be configured.
106155c11941SMerav Sicron  * Since the transition from nic-mode to offload-mode in HW causes traffic
106216a5fd92SYuval Mintz  * corruption, nic-mode is configured only in ports on which storage services
106355c11941SMerav Sicron  * where never requested.
106455c11941SMerav Sicron  */
106555c11941SMerav Sicron #define CONFIGURE_NIC_MODE(bp)		(!CHIP_IS_E1x(bp) && !CNIC_ENABLED(bp))
106634f80b04SEilon Greenstein 
106734f80b04SEilon Greenstein 	int			flash_size;
1068754a2f52SDmitry Kravkov #define BNX2X_NVRAM_1MB_SIZE			0x20000	/* 1M bit in bytes */
1069754a2f52SDmitry Kravkov #define BNX2X_NVRAM_TIMEOUT_COUNT		30000
1070754a2f52SDmitry Kravkov #define BNX2X_NVRAM_PAGE_SIZE			256
107134f80b04SEilon Greenstein 
107234f80b04SEilon Greenstein 	u32			shmem_base;
10732691d51dSEilon Greenstein 	u32			shmem2_base;
1074523224a3SDmitry Kravkov 	u32			mf_cfg_base;
1075f2e0899fSDmitry Kravkov 	u32			mf2_cfg_base;
107634f80b04SEilon Greenstein 
107734f80b04SEilon Greenstein 	u32			hw_config;
107834f80b04SEilon Greenstein 
107934f80b04SEilon Greenstein 	u32			bc_ver;
1080523224a3SDmitry Kravkov 
1081523224a3SDmitry Kravkov 	u8			int_block;
1082523224a3SDmitry Kravkov #define INT_BLOCK_HC			0
1083f2e0899fSDmitry Kravkov #define INT_BLOCK_IGU			1
1084f2e0899fSDmitry Kravkov #define INT_BLOCK_MODE_NORMAL		0
1085f2e0899fSDmitry Kravkov #define INT_BLOCK_MODE_BW_COMP		2
1086f2e0899fSDmitry Kravkov #define CHIP_INT_MODE_IS_NBC(bp)		\
1087619c5cb6SVlad Zolotarov 			(!CHIP_IS_E1x(bp) &&	\
1088f2e0899fSDmitry Kravkov 			!((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP))
1089f2e0899fSDmitry Kravkov #define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp))
1090f2e0899fSDmitry Kravkov 
1091523224a3SDmitry Kravkov 	u8			chip_port_mode;
1092f2e0899fSDmitry Kravkov #define CHIP_4_PORT_MODE			0x0
1093f2e0899fSDmitry Kravkov #define CHIP_2_PORT_MODE			0x1
1094523224a3SDmitry Kravkov #define CHIP_PORT_MODE_NONE			0x2
1095f2e0899fSDmitry Kravkov #define CHIP_MODE(bp)			(bp->common.chip_port_mode)
1096f2e0899fSDmitry Kravkov #define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE)
10971d187b34SBarak Witkowski 
10981d187b34SBarak Witkowski 	u32			boot_mode;
109934f80b04SEilon Greenstein };
110034f80b04SEilon Greenstein 
1101f2e0899fSDmitry Kravkov /* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */
1102f2e0899fSDmitry Kravkov #define BNX2X_IGU_STAS_MSG_VF_CNT 64
1103f2e0899fSDmitry Kravkov #define BNX2X_IGU_STAS_MSG_PF_CNT 4
110434f80b04SEilon Greenstein 
110527c1151cSYaniv Rosner #define MAX_IGU_ATTN_ACK_TO       100
110634f80b04SEilon Greenstein /* end of common */
110734f80b04SEilon Greenstein 
110834f80b04SEilon Greenstein /* port */
110934f80b04SEilon Greenstein 
111034f80b04SEilon Greenstein struct bnx2x_port {
111134f80b04SEilon Greenstein 	u32			pmf;
111234f80b04SEilon Greenstein 
1113a22f0788SYaniv Rosner 	u32			link_config[LINK_CONFIG_SIZE];
111434f80b04SEilon Greenstein 
1115a22f0788SYaniv Rosner 	u32			supported[LINK_CONFIG_SIZE];
111634f80b04SEilon Greenstein 
1117a22f0788SYaniv Rosner 	u32			advertising[LINK_CONFIG_SIZE];
111834f80b04SEilon Greenstein 
111934f80b04SEilon Greenstein 	u32			phy_addr;
112034f80b04SEilon Greenstein 
112134f80b04SEilon Greenstein 	/* used to synchronize phy accesses */
112234f80b04SEilon Greenstein 	struct mutex		phy_mutex;
112334f80b04SEilon Greenstein 
112434f80b04SEilon Greenstein 	u32			port_stx;
112534f80b04SEilon Greenstein 
112634f80b04SEilon Greenstein 	struct nig_stats	old_nig_stats;
112734f80b04SEilon Greenstein };
112834f80b04SEilon Greenstein 
112934f80b04SEilon Greenstein /* end of port */
113034f80b04SEilon Greenstein 
1131619c5cb6SVlad Zolotarov #define STATS_OFFSET32(stat_name) \
1132619c5cb6SVlad Zolotarov 			(offsetof(struct bnx2x_eth_stats, stat_name) / 4)
1133bb2a0f7aSYitchak Gertner 
1134619c5cb6SVlad Zolotarov /* slow path */
1135619c5cb6SVlad Zolotarov #define BNX2X_MAX_NUM_OF_VFS	64
1136b9871bcfSAriel Elior #define BNX2X_VF_CID_WND	4 /* log num of queues per VF. HW config. */
11371ab4434cSAriel Elior #define BNX2X_CIDS_PER_VF	(1 << BNX2X_VF_CID_WND)
1138b9871bcfSAriel Elior 
1139b9871bcfSAriel Elior /* We need to reserve doorbell addresses for all VF and queue combinations */
11401ab4434cSAriel Elior #define BNX2X_VF_CIDS		(BNX2X_MAX_NUM_OF_VFS * BNX2X_CIDS_PER_VF)
1141b9871bcfSAriel Elior 
1142b9871bcfSAriel Elior /* The doorbell is configured to have the same number of CIDs for PFs and for
1143b9871bcfSAriel Elior  * VFs. For this reason the PF CID zone is as large as the VF zone.
1144b9871bcfSAriel Elior  */
1145b9871bcfSAriel Elior #define BNX2X_FIRST_VF_CID	BNX2X_VF_CIDS
1146b9871bcfSAriel Elior #define BNX2X_MAX_NUM_VF_QUEUES	64
1147523224a3SDmitry Kravkov #define BNX2X_VF_ID_INVALID	0xFF
114834f80b04SEilon Greenstein 
1149b9871bcfSAriel Elior /* the number of VF CIDS multiplied by the amount of bytes reserved for each
1150b9871bcfSAriel Elior  * cid must not exceed the size of the VF doorbell
1151b9871bcfSAriel Elior  */
1152b9871bcfSAriel Elior #define BNX2X_VF_BAR_SIZE	512
1153b9871bcfSAriel Elior #if (BNX2X_VF_BAR_SIZE < BNX2X_CIDS_PER_VF * (1 << BNX2X_DB_SHIFT))
1154b9871bcfSAriel Elior #error "VF doorbell bar size is 512"
1155b9871bcfSAriel Elior #endif
1156b9871bcfSAriel Elior 
1157523224a3SDmitry Kravkov /*
1158523224a3SDmitry Kravkov  * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is
1159523224a3SDmitry Kravkov  * control by the number of fast-path status blocks supported by the
1160523224a3SDmitry Kravkov  * device (HW/FW). Each fast-path status block (FP-SB) aka non-default
1161523224a3SDmitry Kravkov  * status block represents an independent interrupts context that can
1162523224a3SDmitry Kravkov  * serve a regular L2 networking queue. However special L2 queues such
1163523224a3SDmitry Kravkov  * as the FCoE queue do not require a FP-SB and other components like
1164523224a3SDmitry Kravkov  * the CNIC may consume FP-SB reducing the number of possible L2 queues
1165523224a3SDmitry Kravkov  *
1166523224a3SDmitry Kravkov  * If the maximum number of FP-SB available is X then:
1167523224a3SDmitry Kravkov  * a. If CNIC is supported it consumes 1 FP-SB thus the max number of
1168523224a3SDmitry Kravkov  *    regular L2 queues is Y=X-1
116916a5fd92SYuval Mintz  * b. In MF mode the actual number of L2 queues is Y= (X-1/MF_factor)
1170523224a3SDmitry Kravkov  * c. If the FCoE L2 queue is supported the actual number of L2 queues
1171523224a3SDmitry Kravkov  *    is Y+1
1172523224a3SDmitry Kravkov  * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for
1173523224a3SDmitry Kravkov  *    slow-path interrupts) or Y+2 if CNIC is supported (one additional
1174523224a3SDmitry Kravkov  *    FP interrupt context for the CNIC).
1175523224a3SDmitry Kravkov  * e. The number of HW context (CID count) is always X or X+1 if FCoE
117616a5fd92SYuval Mintz  *    L2 queue is supported. The cid for the FCoE L2 queue is always X.
1177523224a3SDmitry Kravkov  */
1178523224a3SDmitry Kravkov 
1179619c5cb6SVlad Zolotarov /* fast-path interrupt contexts E1x */
1180619c5cb6SVlad Zolotarov #define FP_SB_MAX_E1x		16
1181619c5cb6SVlad Zolotarov /* fast-path interrupt contexts E2 */
1182619c5cb6SVlad Zolotarov #define FP_SB_MAX_E2		HC_SB_MAX_SB_E2
1183523224a3SDmitry Kravkov 
118434f80b04SEilon Greenstein union cdu_context {
118534f80b04SEilon Greenstein 	struct eth_context eth;
118634f80b04SEilon Greenstein 	char pad[1024];
118734f80b04SEilon Greenstein };
118834f80b04SEilon Greenstein 
1189523224a3SDmitry Kravkov /* CDU host DB constants */
1190a052997eSMerav Sicron #define CDU_ILT_PAGE_SZ_HW	2
1191a052997eSMerav Sicron #define CDU_ILT_PAGE_SZ		(8192 << CDU_ILT_PAGE_SZ_HW) /* 32K */
1192523224a3SDmitry Kravkov #define ILT_PAGE_CIDS		(CDU_ILT_PAGE_SZ / sizeof(union cdu_context))
1193523224a3SDmitry Kravkov 
1194523224a3SDmitry Kravkov #define CNIC_ISCSI_CID_MAX	256
1195ec6ba945SVladislav Zolotarov #define CNIC_FCOE_CID_MAX	2048
1196ec6ba945SVladislav Zolotarov #define CNIC_CID_MAX		(CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX)
1197523224a3SDmitry Kravkov #define CNIC_ILT_LINES		DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS)
1198523224a3SDmitry Kravkov 
1199619c5cb6SVlad Zolotarov #define QM_ILT_PAGE_SZ_HW	0
1200619c5cb6SVlad Zolotarov #define QM_ILT_PAGE_SZ		(4096 << QM_ILT_PAGE_SZ_HW) /* 4K */
1201523224a3SDmitry Kravkov #define QM_CID_ROUND		1024
1202523224a3SDmitry Kravkov 
1203523224a3SDmitry Kravkov /* TM (timers) host DB constants */
1204619c5cb6SVlad Zolotarov #define TM_ILT_PAGE_SZ_HW	0
1205619c5cb6SVlad Zolotarov #define TM_ILT_PAGE_SZ		(4096 << TM_ILT_PAGE_SZ_HW) /* 4K */
12060907f34cSAriel Elior #define TM_CONN_NUM		(BNX2X_FIRST_VF_CID + \
12070907f34cSAriel Elior 				 BNX2X_VF_CIDS + \
12080907f34cSAriel Elior 				 CNIC_ISCSI_CID_MAX)
1209523224a3SDmitry Kravkov #define TM_ILT_SZ		(8 * TM_CONN_NUM)
1210523224a3SDmitry Kravkov #define TM_ILT_LINES		DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ)
1211523224a3SDmitry Kravkov 
1212523224a3SDmitry Kravkov /* SRC (Searcher) host DB constants */
1213619c5cb6SVlad Zolotarov #define SRC_ILT_PAGE_SZ_HW	0
1214619c5cb6SVlad Zolotarov #define SRC_ILT_PAGE_SZ		(4096 << SRC_ILT_PAGE_SZ_HW) /* 4K */
1215523224a3SDmitry Kravkov #define SRC_HASH_BITS		10
1216523224a3SDmitry Kravkov #define SRC_CONN_NUM		(1 << SRC_HASH_BITS) /* 1024 */
1217523224a3SDmitry Kravkov #define SRC_ILT_SZ		(sizeof(struct src_ent) * SRC_CONN_NUM)
1218523224a3SDmitry Kravkov #define SRC_T2_SZ		SRC_ILT_SZ
1219523224a3SDmitry Kravkov #define SRC_ILT_LINES		DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ)
1220619c5cb6SVlad Zolotarov 
1221bb2a0f7aSYitchak Gertner #define MAX_DMAE_C		8
122234f80b04SEilon Greenstein 
122334f80b04SEilon Greenstein /* DMA memory not used in fastpath */
122434f80b04SEilon Greenstein struct bnx2x_slowpath {
1225619c5cb6SVlad Zolotarov 	union {
1226619c5cb6SVlad Zolotarov 		struct mac_configuration_cmd		e1x;
1227619c5cb6SVlad Zolotarov 		struct eth_classify_rules_ramrod_data	e2;
1228619c5cb6SVlad Zolotarov 	} mac_rdata;
1229619c5cb6SVlad Zolotarov 
1230619c5cb6SVlad Zolotarov 	union {
1231619c5cb6SVlad Zolotarov 		struct tstorm_eth_mac_filter_config	e1x;
1232619c5cb6SVlad Zolotarov 		struct eth_filter_rules_ramrod_data	e2;
1233619c5cb6SVlad Zolotarov 	} rx_mode_rdata;
1234619c5cb6SVlad Zolotarov 
1235619c5cb6SVlad Zolotarov 	union {
1236619c5cb6SVlad Zolotarov 		struct mac_configuration_cmd		e1;
1237619c5cb6SVlad Zolotarov 		struct eth_multicast_rules_ramrod_data  e2;
1238619c5cb6SVlad Zolotarov 	} mcast_rdata;
1239619c5cb6SVlad Zolotarov 
1240619c5cb6SVlad Zolotarov 	struct eth_rss_update_ramrod_data	rss_rdata;
1241619c5cb6SVlad Zolotarov 
1242619c5cb6SVlad Zolotarov 	/* Queue State related ramrods are always sent under rtnl_lock */
1243619c5cb6SVlad Zolotarov 	union {
1244619c5cb6SVlad Zolotarov 		struct client_init_ramrod_data  init_data;
1245619c5cb6SVlad Zolotarov 		struct client_update_ramrod_data update_data;
124614a94ebdSMichal Kalderon 		struct tpa_update_ramrod_data tpa_data;
1247619c5cb6SVlad Zolotarov 	} q_rdata;
1248619c5cb6SVlad Zolotarov 
1249619c5cb6SVlad Zolotarov 	union {
1250619c5cb6SVlad Zolotarov 		struct function_start_data	func_start;
12516debea87SDmitry Kravkov 		/* pfc configuration for DCBX ramrod */
12526debea87SDmitry Kravkov 		struct flow_control_configuration pfc_config;
1253619c5cb6SVlad Zolotarov 	} func_rdata;
125434f80b04SEilon Greenstein 
1255a3348722SBarak Witkowski 	/* afex ramrod can not be a part of func_rdata union because these
1256a3348722SBarak Witkowski 	 * events might arrive in parallel to other events from func_rdata.
1257a3348722SBarak Witkowski 	 * Therefore, if they would have been defined in the same union,
1258a3348722SBarak Witkowski 	 * data can get corrupted.
1259a3348722SBarak Witkowski 	 */
12609dfef3adSYuval Mintz 	union {
12619dfef3adSYuval Mintz 		struct afex_vif_list_ramrod_data	viflist_data;
12629dfef3adSYuval Mintz 		struct function_update_data		func_update;
12639dfef3adSYuval Mintz 	} func_afex_rdata;
1264a3348722SBarak Witkowski 
126534f80b04SEilon Greenstein 	/* used by dmae command executer */
126634f80b04SEilon Greenstein 	struct dmae_command		dmae[MAX_DMAE_C];
126734f80b04SEilon Greenstein 
1268bb2a0f7aSYitchak Gertner 	u32				stats_comp;
126934f80b04SEilon Greenstein 	union mac_stats			mac_stats;
1270bb2a0f7aSYitchak Gertner 	struct nig_stats		nig_stats;
1271bb2a0f7aSYitchak Gertner 	struct host_port_stats		port_stats;
1272bb2a0f7aSYitchak Gertner 	struct host_func_stats		func_stats;
127334f80b04SEilon Greenstein 
127434f80b04SEilon Greenstein 	u32				wb_comp;
127534f80b04SEilon Greenstein 	u32				wb_data[4];
12761d187b34SBarak Witkowski 
12771d187b34SBarak Witkowski 	union drv_info_to_mcp		drv_info_to_mcp;
127834f80b04SEilon Greenstein };
127934f80b04SEilon Greenstein 
128034f80b04SEilon Greenstein #define bnx2x_sp(bp, var)		(&bp->slowpath->var)
128134f80b04SEilon Greenstein #define bnx2x_sp_mapping(bp, var) \
128234f80b04SEilon Greenstein 		(bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
1283a2fbb9eaSEliezer Tamir 
1284a2fbb9eaSEliezer Tamir /* attn group wiring */
1285a2fbb9eaSEliezer Tamir #define MAX_DYNAMIC_ATTN_GRPS		8
1286a2fbb9eaSEliezer Tamir 
1287a2fbb9eaSEliezer Tamir struct attn_route {
1288f2e0899fSDmitry Kravkov 	u32 sig[5];
1289a2fbb9eaSEliezer Tamir };
1290a2fbb9eaSEliezer Tamir 
1291523224a3SDmitry Kravkov struct iro {
1292523224a3SDmitry Kravkov 	u32 base;
1293523224a3SDmitry Kravkov 	u16 m1;
1294523224a3SDmitry Kravkov 	u16 m2;
1295523224a3SDmitry Kravkov 	u16 m3;
1296523224a3SDmitry Kravkov 	u16 size;
1297523224a3SDmitry Kravkov };
1298523224a3SDmitry Kravkov 
1299523224a3SDmitry Kravkov struct hw_context {
1300523224a3SDmitry Kravkov 	union cdu_context *vcxt;
1301523224a3SDmitry Kravkov 	dma_addr_t cxt_mapping;
1302523224a3SDmitry Kravkov 	size_t size;
1303523224a3SDmitry Kravkov };
1304523224a3SDmitry Kravkov 
1305523224a3SDmitry Kravkov /* forward */
1306523224a3SDmitry Kravkov struct bnx2x_ilt;
1307523224a3SDmitry Kravkov 
1308290ca2bbSAriel Elior struct bnx2x_vfdb;
1309c9ee9206SVladislav Zolotarov 
1310c9ee9206SVladislav Zolotarov enum bnx2x_recovery_state {
131172fd0718SVladislav Zolotarov 	BNX2X_RECOVERY_DONE,
131272fd0718SVladislav Zolotarov 	BNX2X_RECOVERY_INIT,
131372fd0718SVladislav Zolotarov 	BNX2X_RECOVERY_WAIT,
131495c6c616SAriel Elior 	BNX2X_RECOVERY_FAILED,
131595c6c616SAriel Elior 	BNX2X_RECOVERY_NIC_LOADING
1316c9ee9206SVladislav Zolotarov };
131772fd0718SVladislav Zolotarov 
1318619c5cb6SVlad Zolotarov /*
1319523224a3SDmitry Kravkov  * Event queue (EQ or event ring) MC hsi
1320523224a3SDmitry Kravkov  * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2
1321523224a3SDmitry Kravkov  */
1322523224a3SDmitry Kravkov #define NUM_EQ_PAGES		1
1323523224a3SDmitry Kravkov #define EQ_DESC_CNT_PAGE	(BCM_PAGE_SIZE / sizeof(union event_ring_elem))
1324523224a3SDmitry Kravkov #define EQ_DESC_MAX_PAGE	(EQ_DESC_CNT_PAGE - 1)
1325523224a3SDmitry Kravkov #define NUM_EQ_DESC		(EQ_DESC_CNT_PAGE * NUM_EQ_PAGES)
1326523224a3SDmitry Kravkov #define EQ_DESC_MASK		(NUM_EQ_DESC - 1)
1327523224a3SDmitry Kravkov #define MAX_EQ_AVAIL		(EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2)
1328523224a3SDmitry Kravkov 
1329523224a3SDmitry Kravkov /* depends on EQ_DESC_CNT_PAGE being a power of 2 */
1330523224a3SDmitry Kravkov #define NEXT_EQ_IDX(x)		((((x) & EQ_DESC_MAX_PAGE) == \
1331523224a3SDmitry Kravkov 				  (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1)
1332523224a3SDmitry Kravkov 
1333523224a3SDmitry Kravkov /* depends on the above and on NUM_EQ_PAGES being a power of 2 */
1334523224a3SDmitry Kravkov #define EQ_DESC(x)		((x) & EQ_DESC_MASK)
1335523224a3SDmitry Kravkov 
1336523224a3SDmitry Kravkov #define BNX2X_EQ_INDEX \
1337523224a3SDmitry Kravkov 	(&bp->def_status_blk->sp_sb.\
1338523224a3SDmitry Kravkov 	index_values[HC_SP_INDEX_EQ_CONS])
1339523224a3SDmitry Kravkov 
13402ae17f66SVladislav Zolotarov /* This is a data that will be used to create a link report message.
13412ae17f66SVladislav Zolotarov  * We will keep the data used for the last link report in order
13422ae17f66SVladislav Zolotarov  * to prevent reporting the same link parameters twice.
13432ae17f66SVladislav Zolotarov  */
13442ae17f66SVladislav Zolotarov struct bnx2x_link_report_data {
13452ae17f66SVladislav Zolotarov 	u16 line_speed;			/* Effective line speed */
13462ae17f66SVladislav Zolotarov 	unsigned long link_report_flags;/* BNX2X_LINK_REPORT_XXX flags */
13472ae17f66SVladislav Zolotarov };
13482ae17f66SVladislav Zolotarov 
13492ae17f66SVladislav Zolotarov enum {
13502ae17f66SVladislav Zolotarov 	BNX2X_LINK_REPORT_FD,		/* Full DUPLEX */
13512ae17f66SVladislav Zolotarov 	BNX2X_LINK_REPORT_LINK_DOWN,
13522ae17f66SVladislav Zolotarov 	BNX2X_LINK_REPORT_RX_FC_ON,
13532ae17f66SVladislav Zolotarov 	BNX2X_LINK_REPORT_TX_FC_ON,
13542ae17f66SVladislav Zolotarov };
13552ae17f66SVladislav Zolotarov 
1356619c5cb6SVlad Zolotarov enum {
1357619c5cb6SVlad Zolotarov 	BNX2X_PORT_QUERY_IDX,
1358619c5cb6SVlad Zolotarov 	BNX2X_PF_QUERY_IDX,
135950f0a562SBarak Witkowski 	BNX2X_FCOE_QUERY_IDX,
1360619c5cb6SVlad Zolotarov 	BNX2X_FIRST_QUEUE_QUERY_IDX,
1361619c5cb6SVlad Zolotarov };
1362619c5cb6SVlad Zolotarov 
1363619c5cb6SVlad Zolotarov struct bnx2x_fw_stats_req {
1364619c5cb6SVlad Zolotarov 	struct stats_query_header hdr;
136550f0a562SBarak Witkowski 	struct stats_query_entry query[FP_SB_MAX_E1x+
136650f0a562SBarak Witkowski 		BNX2X_FIRST_QUEUE_QUERY_IDX];
1367619c5cb6SVlad Zolotarov };
1368619c5cb6SVlad Zolotarov 
1369619c5cb6SVlad Zolotarov struct bnx2x_fw_stats_data {
1370619c5cb6SVlad Zolotarov 	struct stats_counter		storm_counters;
1371619c5cb6SVlad Zolotarov 	struct per_port_stats		port;
1372619c5cb6SVlad Zolotarov 	struct per_pf_stats		pf;
137350f0a562SBarak Witkowski 	struct fcoe_statistics_params	fcoe;
1374619c5cb6SVlad Zolotarov 	struct per_queue_stats		queue_stats[1];
1375619c5cb6SVlad Zolotarov };
1376619c5cb6SVlad Zolotarov 
13777be08a72SAriel Elior /* Public slow path states */
1378230bb0f3SYuval Mintz enum sp_rtnl_flag {
13796383c0b3SAriel Elior 	BNX2X_SP_RTNL_SETUP_TC,
13807be08a72SAriel Elior 	BNX2X_SP_RTNL_TX_TIMEOUT,
13818304859aSAriel Elior 	BNX2X_SP_RTNL_FAN_FAILURE,
13828395be5eSAriel Elior 	BNX2X_SP_RTNL_AFEX_F_UPDATE,
13838395be5eSAriel Elior 	BNX2X_SP_RTNL_ENABLE_SRIOV,
1384381ac16bSAriel Elior 	BNX2X_SP_RTNL_VFPF_MCAST,
138578c3bcc5SAriel Elior 	BNX2X_SP_RTNL_VFPF_CHANNEL_DOWN,
13868b09be5fSYuval Mintz 	BNX2X_SP_RTNL_RX_MODE,
13873ec9f9caSAriel Elior 	BNX2X_SP_RTNL_HYPERVISOR_VLAN,
138807b4eb3bSDmitry Kravkov 	BNX2X_SP_RTNL_TX_STOP,
138942f8277fSYuval Mintz 	BNX2X_SP_RTNL_GET_DRV_VERSION,
13907be08a72SAriel Elior };
13917be08a72SAriel Elior 
1392370d4a26SYuval Mintz enum bnx2x_iov_flag {
1393370d4a26SYuval Mintz 	BNX2X_IOV_HANDLE_VF_MSG,
1394370d4a26SYuval Mintz 	BNX2X_IOV_HANDLE_FLR,
1395370d4a26SYuval Mintz };
1396370d4a26SYuval Mintz 
1397452427b0SYuval Mintz struct bnx2x_prev_path_list {
13987fa6f340SYuval Mintz 	struct list_head list;
1399452427b0SYuval Mintz 	u8 bus;
1400452427b0SYuval Mintz 	u8 slot;
1401452427b0SYuval Mintz 	u8 path;
14027fa6f340SYuval Mintz 	u8 aer;
1403c63da990SBarak Witkowski 	u8 undi;
1404452427b0SYuval Mintz };
1405452427b0SYuval Mintz 
140615192a8cSBarak Witkowski struct bnx2x_sp_objs {
140715192a8cSBarak Witkowski 	/* MACs object */
140815192a8cSBarak Witkowski 	struct bnx2x_vlan_mac_obj mac_obj;
140915192a8cSBarak Witkowski 
141015192a8cSBarak Witkowski 	/* Queue State object */
141115192a8cSBarak Witkowski 	struct bnx2x_queue_sp_obj q_obj;
141215192a8cSBarak Witkowski };
141315192a8cSBarak Witkowski 
141415192a8cSBarak Witkowski struct bnx2x_fp_stats {
141515192a8cSBarak Witkowski 	struct tstorm_per_queue_stats old_tclient;
141615192a8cSBarak Witkowski 	struct ustorm_per_queue_stats old_uclient;
141715192a8cSBarak Witkowski 	struct xstorm_per_queue_stats old_xclient;
141815192a8cSBarak Witkowski 	struct bnx2x_eth_q_stats eth_q_stats;
141915192a8cSBarak Witkowski 	struct bnx2x_eth_q_stats_old eth_q_stats_old;
142015192a8cSBarak Witkowski };
142115192a8cSBarak Witkowski 
14227609647eSYuval Mintz enum {
14237609647eSYuval Mintz 	SUB_MF_MODE_UNKNOWN = 0,
14247609647eSYuval Mintz 	SUB_MF_MODE_UFP,
142583bad206SYuval Mintz 	SUB_MF_MODE_NPAR1_DOT_5,
14267609647eSYuval Mintz };
14277609647eSYuval Mintz 
1428a2fbb9eaSEliezer Tamir struct bnx2x {
1429a2fbb9eaSEliezer Tamir 	/* Fields used in the tx and intr/napi performance paths
1430a2fbb9eaSEliezer Tamir 	 * are grouped together in the beginning of the structure
1431a2fbb9eaSEliezer Tamir 	 */
1432523224a3SDmitry Kravkov 	struct bnx2x_fastpath	*fp;
143315192a8cSBarak Witkowski 	struct bnx2x_sp_objs	*sp_objs;
143415192a8cSBarak Witkowski 	struct bnx2x_fp_stats	*fp_stats;
143565565884SMerav Sicron 	struct bnx2x_fp_txdata	*bnx2x_txq;
1436a2fbb9eaSEliezer Tamir 	void __iomem		*regview;
1437a2fbb9eaSEliezer Tamir 	void __iomem		*doorbells;
1438523224a3SDmitry Kravkov 	u16			db_size;
1439a2fbb9eaSEliezer Tamir 
1440619c5cb6SVlad Zolotarov 	u8			pf_num;	/* absolute PF number */
1441619c5cb6SVlad Zolotarov 	u8			pfid;	/* per-path PF number */
1442619c5cb6SVlad Zolotarov 	int			base_fw_ndsb; /**/
1443619c5cb6SVlad Zolotarov #define BP_PATH(bp)			(CHIP_IS_E1x(bp) ? 0 : (bp->pf_num & 1))
1444619c5cb6SVlad Zolotarov #define BP_PORT(bp)			(bp->pfid & 1)
1445619c5cb6SVlad Zolotarov #define BP_FUNC(bp)			(bp->pfid)
1446619c5cb6SVlad Zolotarov #define BP_ABS_FUNC(bp)			(bp->pf_num)
14478decf868SDavid S. Miller #define BP_VN(bp)			((bp)->pfid >> 1)
14488decf868SDavid S. Miller #define BP_MAX_VN_NUM(bp)		(CHIP_MODE_IS_4_PORT(bp) ? 2 : 4)
14498decf868SDavid S. Miller #define BP_L_ID(bp)			(BP_VN(bp) << 2)
14508decf868SDavid S. Miller #define BP_FW_MB_IDX_VN(bp, vn)		(BP_PORT(bp) +\
14518decf868SDavid S. Miller 	  (vn) * ((CHIP_IS_E1x(bp) || (CHIP_MODE_IS_4_PORT(bp))) ? 2  : 1))
14528decf868SDavid S. Miller #define BP_FW_MB_IDX(bp)		BP_FW_MB_IDX_VN(bp, BP_VN(bp))
1453619c5cb6SVlad Zolotarov 
14546411280aSAriel Elior #ifdef CONFIG_BNX2X_SRIOV
14551d6f3cd8SDmitry Kravkov 	/* protects vf2pf mailbox from simultaneous access */
14561d6f3cd8SDmitry Kravkov 	struct mutex		vf2pf_mutex;
14571ab4434cSAriel Elior 	/* vf pf channel mailbox contains request and response buffers */
14581ab4434cSAriel Elior 	struct bnx2x_vf_mbx_msg	*vf2pf_mbox;
14591ab4434cSAriel Elior 	dma_addr_t		vf2pf_mbox_mapping;
14601ab4434cSAriel Elior 
1461be1f1ffaSAriel Elior 	/* we set aside a copy of the acquire response */
1462be1f1ffaSAriel Elior 	struct pfvf_acquire_resp_tlv acquire_resp;
1463be1f1ffaSAriel Elior 
1464abc5a021SAriel Elior 	/* bulletin board for messages from pf to vf */
1465abc5a021SAriel Elior 	union pf_vf_bulletin   *pf2vf_bulletin;
1466abc5a021SAriel Elior 	dma_addr_t		pf2vf_bulletin_mapping;
1467abc5a021SAriel Elior 
14686495d15aSDmitry Kravkov 	union pf_vf_bulletin		shadow_bulletin;
1469abc5a021SAriel Elior 	struct pf_vf_bulletin_content	old_bulletin;
14703c76feffSAriel Elior 
14713c76feffSAriel Elior 	u16 requested_nr_virtfn;
14726411280aSAriel Elior #endif /* CONFIG_BNX2X_SRIOV */
1473abc5a021SAriel Elior 
1474a2fbb9eaSEliezer Tamir 	struct net_device	*dev;
1475a2fbb9eaSEliezer Tamir 	struct pci_dev		*pdev;
1476a2fbb9eaSEliezer Tamir 
1477619c5cb6SVlad Zolotarov 	const struct iro	*iro_arr;
1478523224a3SDmitry Kravkov #define IRO (bp->iro_arr)
1479523224a3SDmitry Kravkov 
1480c9ee9206SVladislav Zolotarov 	enum bnx2x_recovery_state recovery_state;
148172fd0718SVladislav Zolotarov 	int			is_leader;
1482523224a3SDmitry Kravkov 	struct msix_entry	*msix_table;
1483a2fbb9eaSEliezer Tamir 
1484a2fbb9eaSEliezer Tamir 	int			tx_ring_size;
1485a2fbb9eaSEliezer Tamir 
1486523224a3SDmitry Kravkov /* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
1487523224a3SDmitry Kravkov #define ETH_OVREHEAD		(ETH_HLEN + 8 + 8)
1488a2fbb9eaSEliezer Tamir #define ETH_MIN_PACKET_SIZE		60
1489a2fbb9eaSEliezer Tamir #define ETH_MAX_PACKET_SIZE		1500
1490a2fbb9eaSEliezer Tamir #define ETH_MAX_JUMBO_PACKET_SIZE	9600
1491621b4d66SDmitry Kravkov /* TCP with Timestamp Option (32) + IPv6 (40) */
1492621b4d66SDmitry Kravkov #define ETH_MAX_TPA_HEADER_SIZE		72
1493a2fbb9eaSEliezer Tamir 
14949927b514SDmitry Kravkov 	/* Max supported alignment is 256 (8 shift)
14959927b514SDmitry Kravkov 	 * minimal alignment shift 6 is optimal for 57xxx HW performance
14969927b514SDmitry Kravkov 	 */
14979927b514SDmitry Kravkov #define BNX2X_RX_ALIGN_SHIFT		max(6, min(8, L1_CACHE_SHIFT))
1498e52fcb24SEric Dumazet 
1499e52fcb24SEric Dumazet 	/* FW uses 2 Cache lines Alignment for start packet and size
1500e52fcb24SEric Dumazet 	 *
1501e52fcb24SEric Dumazet 	 * We assume skb_build() uses sizeof(struct skb_shared_info) bytes
1502e52fcb24SEric Dumazet 	 * at the end of skb->data, to avoid wasting a full cache line.
1503e52fcb24SEric Dumazet 	 * This reduces memory use (skb->truesize).
1504e52fcb24SEric Dumazet 	 */
1505e52fcb24SEric Dumazet #define BNX2X_FW_RX_ALIGN_START	(1UL << BNX2X_RX_ALIGN_SHIFT)
1506e52fcb24SEric Dumazet 
1507e52fcb24SEric Dumazet #define BNX2X_FW_RX_ALIGN_END					\
1508f57b07c0SJoren Van Onder 	max_t(u64, 1UL << BNX2X_RX_ALIGN_SHIFT,			\
1509e52fcb24SEric Dumazet 	    SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
1510e52fcb24SEric Dumazet 
1511523224a3SDmitry Kravkov #define BNX2X_PXP_DRAM_ALIGN		(BNX2X_RX_ALIGN_SHIFT - 5)
15120f00846dSEilon Greenstein 
1513523224a3SDmitry Kravkov 	struct host_sp_status_block *def_status_blk;
1514523224a3SDmitry Kravkov #define DEF_SB_IGU_ID			16
1515523224a3SDmitry Kravkov #define DEF_SB_ID			HC_SP_SB_ID
1516523224a3SDmitry Kravkov 	__le16			def_idx;
15174781bfadSEilon Greenstein 	__le16			def_att_idx;
1518a2fbb9eaSEliezer Tamir 	u32			attn_state;
1519a2fbb9eaSEliezer Tamir 	struct attn_route	attn_group[MAX_DYNAMIC_ATTN_GRPS];
1520a2fbb9eaSEliezer Tamir 
1521a2fbb9eaSEliezer Tamir 	/* slow path ring */
1522a2fbb9eaSEliezer Tamir 	struct eth_spe		*spq;
1523a2fbb9eaSEliezer Tamir 	dma_addr_t		spq_mapping;
1524a2fbb9eaSEliezer Tamir 	u16			spq_prod_idx;
1525a2fbb9eaSEliezer Tamir 	struct eth_spe		*spq_prod_bd;
1526a2fbb9eaSEliezer Tamir 	struct eth_spe		*spq_last_bd;
15274781bfadSEilon Greenstein 	__le16			*dsb_sp_prod;
15286e30dd4eSVladislav Zolotarov 	atomic_t		cq_spq_left; /* ETH_XXX ramrods credit */
152934f80b04SEilon Greenstein 	/* used to synchronize spq accesses */
1530a2fbb9eaSEliezer Tamir 	spinlock_t		spq_lock;
1531a2fbb9eaSEliezer Tamir 
1532523224a3SDmitry Kravkov 	/* event queue */
1533523224a3SDmitry Kravkov 	union event_ring_elem	*eq_ring;
1534523224a3SDmitry Kravkov 	dma_addr_t		eq_mapping;
1535523224a3SDmitry Kravkov 	u16			eq_prod;
1536523224a3SDmitry Kravkov 	u16			eq_cons;
1537523224a3SDmitry Kravkov 	__le16			*eq_cons_sb;
15386e30dd4eSVladislav Zolotarov 	atomic_t		eq_spq_left; /* COMMON_XXX ramrods credit */
1539523224a3SDmitry Kravkov 
1540619c5cb6SVlad Zolotarov 	/* Counter for marking that there is a STAT_QUERY ramrod pending */
1541619c5cb6SVlad Zolotarov 	u16			stats_pending;
1542619c5cb6SVlad Zolotarov 	/*  Counter for completed statistics ramrods */
1543619c5cb6SVlad Zolotarov 	u16			stats_comp;
1544a2fbb9eaSEliezer Tamir 
154533471629SEilon Greenstein 	/* End of fields used in the performance code paths */
1546a2fbb9eaSEliezer Tamir 
1547a2fbb9eaSEliezer Tamir 	int			panic;
15487995c64eSJoe Perches 	int			msg_enable;
1549a2fbb9eaSEliezer Tamir 
1550a2fbb9eaSEliezer Tamir 	u32			flags;
1551619c5cb6SVlad Zolotarov #define PCIX_FLAG			(1 << 0)
1552619c5cb6SVlad Zolotarov #define PCI_32BIT_FLAG			(1 << 1)
1553619c5cb6SVlad Zolotarov #define ONE_PORT_FLAG			(1 << 2)
1554619c5cb6SVlad Zolotarov #define NO_WOL_FLAG			(1 << 3)
1555619c5cb6SVlad Zolotarov #define USING_MSIX_FLAG			(1 << 5)
1556619c5cb6SVlad Zolotarov #define USING_MSI_FLAG			(1 << 6)
1557619c5cb6SVlad Zolotarov #define DISABLE_MSI_FLAG		(1 << 7)
1558619c5cb6SVlad Zolotarov #define NO_MCP_FLAG			(1 << 9)
1559619c5cb6SVlad Zolotarov #define MF_FUNC_DIS			(1 << 11)
1560619c5cb6SVlad Zolotarov #define OWN_CNIC_IRQ			(1 << 12)
1561619c5cb6SVlad Zolotarov #define NO_ISCSI_OOO_FLAG		(1 << 13)
1562619c5cb6SVlad Zolotarov #define NO_ISCSI_FLAG			(1 << 14)
1563619c5cb6SVlad Zolotarov #define NO_FCOE_FLAG			(1 << 15)
15640e898dd7SBarak Witkowski #define BC_SUPPORTS_PFC_STATS		(1 << 17)
1565c14db202SYuval Mintz #define TX_SWITCHING			(1 << 18)
15662e499d3cSBarak Witkowski #define BC_SUPPORTS_FCOE_FEATURES	(1 << 19)
156730a5de77SDmitry Kravkov #define USING_SINGLE_MSIX_FLAG		(1 << 20)
15689876879fSBarak Witkowski #define BC_SUPPORTS_DCBX_MSG_NON_PMF	(1 << 21)
15691ab4434cSAriel Elior #define IS_VF_FLAG			(1 << 22)
15700c23ad37SYuval Mintz #define BC_SUPPORTS_RMMOD_CMD		(1 << 23)
15710c23ad37SYuval Mintz #define HAS_PHYS_PORT_ID		(1 << 24)
15720c23ad37SYuval Mintz #define AER_ENABLED			(1 << 25)
15730c23ad37SYuval Mintz #define PTP_SUPPORTED			(1 << 26)
15740c23ad37SYuval Mintz #define TX_TIMESTAMPING_EN		(1 << 27)
15751ab4434cSAriel Elior 
15761ab4434cSAriel Elior #define BP_NOMCP(bp)			((bp)->flags & NO_MCP_FLAG)
15776411280aSAriel Elior 
15786411280aSAriel Elior #ifdef CONFIG_BNX2X_SRIOV
15791ab4434cSAriel Elior #define IS_VF(bp)			((bp)->flags & IS_VF_FLAG)
15801ab4434cSAriel Elior #define IS_PF(bp)			(!((bp)->flags & IS_VF_FLAG))
15816411280aSAriel Elior #else
15826411280aSAriel Elior #define IS_VF(bp)			false
15836411280aSAriel Elior #define IS_PF(bp)			true
15846411280aSAriel Elior #endif
1585ec6ba945SVladislav Zolotarov 
15862ba45142SVladislav Zolotarov #define NO_ISCSI(bp)		((bp)->flags & NO_ISCSI_FLAG)
15872ba45142SVladislav Zolotarov #define NO_ISCSI_OOO(bp)	((bp)->flags & NO_ISCSI_OOO_FLAG)
1588619c5cb6SVlad Zolotarov #define NO_FCOE(bp)		((bp)->flags & NO_FCOE_FLAG)
158937b091baSMichael Chan 
159055c11941SMerav Sicron 	u8			cnic_support;
159155c11941SMerav Sicron 	bool			cnic_enabled;
159255c11941SMerav Sicron 	bool			cnic_loaded;
15934bd9b0ffSMichael Chan 	struct cnic_eth_dev	*(*cnic_probe)(struct net_device *);
159455c11941SMerav Sicron 
159555c11941SMerav Sicron 	/* Flag that indicates that we can start looking for FCoE L2 queue
159655c11941SMerav Sicron 	 * completions in the default status block.
159755c11941SMerav Sicron 	 */
159855c11941SMerav Sicron 	bool			fcoe_init;
159955c11941SMerav Sicron 
16008d5726c4SEilon Greenstein 	int			mrrs;
1601a2fbb9eaSEliezer Tamir 
16021cf167f2SEilon Greenstein 	struct delayed_work	sp_task;
1603370d4a26SYuval Mintz 	struct delayed_work	iov_task;
1604370d4a26SYuval Mintz 
1605fd1fc79dSAriel Elior 	atomic_t		interrupt_occurred;
16067be08a72SAriel Elior 	struct delayed_work	sp_rtnl_task;
16073deb8167SYaniv Rosner 
16083deb8167SYaniv Rosner 	struct delayed_work	period_task;
1609a2fbb9eaSEliezer Tamir 	struct timer_list	timer;
1610a2fbb9eaSEliezer Tamir 	int			current_interval;
1611a2fbb9eaSEliezer Tamir 
1612a2fbb9eaSEliezer Tamir 	u16			fw_seq;
1613a2fbb9eaSEliezer Tamir 	u16			fw_drv_pulse_wr_seq;
161434f80b04SEilon Greenstein 	u32			func_stx;
1615a2fbb9eaSEliezer Tamir 
1616c18487eeSYaniv Rosner 	struct link_params	link_params;
1617c18487eeSYaniv Rosner 	struct link_vars	link_vars;
16182ae17f66SVladislav Zolotarov 	u32			link_cnt;
16192ae17f66SVladislav Zolotarov 	struct bnx2x_link_report_data last_reported_link;
16202ae17f66SVladislav Zolotarov 
162101cd4528SEilon Greenstein 	struct mdio_if_info	mdio;
1622c18487eeSYaniv Rosner 
162334f80b04SEilon Greenstein 	struct bnx2x_common	common;
162434f80b04SEilon Greenstein 	struct bnx2x_port	port;
1625a2fbb9eaSEliezer Tamir 
1626b475d78fSYuval Mintz 	struct cmng_init	cmng;
1627b475d78fSYuval Mintz 
1628f2e0899fSDmitry Kravkov 	u32			mf_config[E1HVN_MAX];
1629a3348722SBarak Witkowski 	u32			mf_ext_config;
1630619c5cb6SVlad Zolotarov 	u32			path_has_ovlan; /* E3 */
1631fb3bff17SDmitry Kravkov 	u16			mf_ov;
1632fb3bff17SDmitry Kravkov 	u8			mf_mode;
1633fb3bff17SDmitry Kravkov #define IS_MF(bp)		(bp->mf_mode != 0)
16340793f83fSDmitry Kravkov #define IS_MF_SI(bp)		(bp->mf_mode == MULTI_FUNCTION_SI)
16350793f83fSDmitry Kravkov #define IS_MF_SD(bp)		(bp->mf_mode == MULTI_FUNCTION_SD)
1636a3348722SBarak Witkowski #define IS_MF_AFEX(bp)		(bp->mf_mode == MULTI_FUNCTION_AFEX)
16377609647eSYuval Mintz 	u8			mf_sub_mode;
16387609647eSYuval Mintz #define IS_MF_UFP(bp)		(IS_MF_SD(bp) && \
16397609647eSYuval Mintz 				 bp->mf_sub_mode == SUB_MF_MODE_UFP)
1640a2fbb9eaSEliezer Tamir 
1641f1410647SEliezer Tamir 	u8			wol;
1642f1410647SEliezer Tamir 
1643a2fbb9eaSEliezer Tamir 	int			rx_ring_size;
1644a2fbb9eaSEliezer Tamir 
1645a2fbb9eaSEliezer Tamir 	u16			tx_quick_cons_trip_int;
1646a2fbb9eaSEliezer Tamir 	u16			tx_quick_cons_trip;
1647a2fbb9eaSEliezer Tamir 	u16			tx_ticks_int;
1648a2fbb9eaSEliezer Tamir 	u16			tx_ticks;
1649a2fbb9eaSEliezer Tamir 
1650a2fbb9eaSEliezer Tamir 	u16			rx_quick_cons_trip_int;
1651a2fbb9eaSEliezer Tamir 	u16			rx_quick_cons_trip;
1652a2fbb9eaSEliezer Tamir 	u16			rx_ticks_int;
1653a2fbb9eaSEliezer Tamir 	u16			rx_ticks;
1654cdaa7cb8SVladislav Zolotarov /* Maximal coalescing timeout in us */
16556802516eSDmitry Kravkov #define BNX2X_MAX_COALESCE_TOUT		(0xff*BNX2X_BTR)
1656a2fbb9eaSEliezer Tamir 
165734f80b04SEilon Greenstein 	u32			lin_cnt;
1658a2fbb9eaSEliezer Tamir 
1659619c5cb6SVlad Zolotarov 	u16			state;
1660356e2385SEilon Greenstein #define BNX2X_STATE_CLOSED		0
1661a2fbb9eaSEliezer Tamir #define BNX2X_STATE_OPENING_WAIT4_LOAD	0x1000
1662a2fbb9eaSEliezer Tamir #define BNX2X_STATE_OPENING_WAIT4_PORT	0x2000
1663a2fbb9eaSEliezer Tamir #define BNX2X_STATE_OPEN		0x3000
1664a2fbb9eaSEliezer Tamir #define BNX2X_STATE_CLOSING_WAIT4_HALT	0x4000
1665a2fbb9eaSEliezer Tamir #define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
1666619c5cb6SVlad Zolotarov 
166734f80b04SEilon Greenstein #define BNX2X_STATE_DIAG		0xe000
166834f80b04SEilon Greenstein #define BNX2X_STATE_ERROR		0xf000
1669a2fbb9eaSEliezer Tamir 
16706383c0b3SAriel Elior #define BNX2X_MAX_PRIORITY		8
167154b9ddaaSVladislav Zolotarov 	int			num_queues;
167255c11941SMerav Sicron 	uint			num_ethernet_queues;
167355c11941SMerav Sicron 	uint			num_cnic_queues;
16745d7cd496SDmitry Kravkov 	int			disable_tpa;
1675523224a3SDmitry Kravkov 
1676a2fbb9eaSEliezer Tamir 	u32			rx_mode;
1677a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_NONE		0
1678a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_NORMAL		1
1679a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_ALLMULTI		2
1680a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_PROMISC		3
1681a2fbb9eaSEliezer Tamir #define BNX2X_MAX_MULTICAST		64
1682a2fbb9eaSEliezer Tamir 
1683523224a3SDmitry Kravkov 	u8			igu_dsb_id;
1684523224a3SDmitry Kravkov 	u8			igu_base_sb;
1685523224a3SDmitry Kravkov 	u8			igu_sb_cnt;
168655c11941SMerav Sicron 	u8			min_msix_vec_cnt;
168765565884SMerav Sicron 
16881ab4434cSAriel Elior 	u32			igu_base_addr;
1689a2fbb9eaSEliezer Tamir 	dma_addr_t		def_status_blk_mapping;
1690a2fbb9eaSEliezer Tamir 
1691a2fbb9eaSEliezer Tamir 	struct bnx2x_slowpath	*slowpath;
1692a2fbb9eaSEliezer Tamir 	dma_addr_t		slowpath_mapping;
1693619c5cb6SVlad Zolotarov 
169442f8277fSYuval Mintz 	/* Mechanism protecting the drv_info_to_mcp */
169542f8277fSYuval Mintz 	struct mutex		drv_info_mutex;
169642f8277fSYuval Mintz 	bool			drv_info_mng_owner;
169742f8277fSYuval Mintz 
1698619c5cb6SVlad Zolotarov 	/* Total number of FW statistics requests */
1699619c5cb6SVlad Zolotarov 	u8			fw_stats_num;
1700619c5cb6SVlad Zolotarov 
1701619c5cb6SVlad Zolotarov 	/*
1702619c5cb6SVlad Zolotarov 	 * This is a memory buffer that will contain both statistics
1703619c5cb6SVlad Zolotarov 	 * ramrod request and data.
1704619c5cb6SVlad Zolotarov 	 */
1705619c5cb6SVlad Zolotarov 	void			*fw_stats;
1706619c5cb6SVlad Zolotarov 	dma_addr_t		fw_stats_mapping;
1707619c5cb6SVlad Zolotarov 
1708619c5cb6SVlad Zolotarov 	/*
1709619c5cb6SVlad Zolotarov 	 * FW statistics request shortcut (points at the
1710619c5cb6SVlad Zolotarov 	 * beginning of fw_stats buffer).
1711619c5cb6SVlad Zolotarov 	 */
1712619c5cb6SVlad Zolotarov 	struct bnx2x_fw_stats_req	*fw_stats_req;
1713619c5cb6SVlad Zolotarov 	dma_addr_t			fw_stats_req_mapping;
1714619c5cb6SVlad Zolotarov 	int				fw_stats_req_sz;
1715619c5cb6SVlad Zolotarov 
1716619c5cb6SVlad Zolotarov 	/*
17174907cb7bSAnatol Pomozov 	 * FW statistics data shortcut (points at the beginning of
1718619c5cb6SVlad Zolotarov 	 * fw_stats buffer + fw_stats_req_sz).
1719619c5cb6SVlad Zolotarov 	 */
1720619c5cb6SVlad Zolotarov 	struct bnx2x_fw_stats_data	*fw_stats_data;
1721619c5cb6SVlad Zolotarov 	dma_addr_t			fw_stats_data_mapping;
1722619c5cb6SVlad Zolotarov 	int				fw_stats_data_sz;
1723619c5cb6SVlad Zolotarov 
1724b9871bcfSAriel Elior 	/* For max 1024 cids (VF RSS), 32KB ILT page size and 1KB
1725a052997eSMerav Sicron 	 * context size we need 8 ILT entries.
1726a052997eSMerav Sicron 	 */
1727b9871bcfSAriel Elior #define ILT_MAX_L2_LINES	32
1728a052997eSMerav Sicron 	struct hw_context	context[ILT_MAX_L2_LINES];
1729523224a3SDmitry Kravkov 
1730523224a3SDmitry Kravkov 	struct bnx2x_ilt	*ilt;
1731523224a3SDmitry Kravkov #define BP_ILT(bp)		((bp)->ilt)
1732619c5cb6SVlad Zolotarov #define ILT_MAX_LINES		256
17336383c0b3SAriel Elior /*
17346383c0b3SAriel Elior  * Maximum supported number of RSS queues: number of IGU SBs minus one that goes
17356383c0b3SAriel Elior  * to CNIC.
17366383c0b3SAriel Elior  */
173755c11941SMerav Sicron #define BNX2X_MAX_RSS_COUNT(bp)	((bp)->igu_sb_cnt - CNIC_SUPPORT(bp))
1738523224a3SDmitry Kravkov 
17396383c0b3SAriel Elior /*
17406383c0b3SAriel Elior  * Maximum CID count that might be required by the bnx2x:
174137ae41a9SMerav Sicron  * Max RSS * Max_Tx_Multi_Cos + FCoE + iSCSI
17426383c0b3SAriel Elior  */
1743f78afb35SMichael Chan 
174437ae41a9SMerav Sicron #define BNX2X_L2_CID_COUNT(bp)	(BNX2X_NUM_ETH_QUEUES(bp) * BNX2X_MULTI_TX_COS \
1745f78afb35SMichael Chan 				+ CNIC_SUPPORT(bp) * (2 + UIO_CID_PAD(bp)))
174637ae41a9SMerav Sicron #define BNX2X_L2_MAX_CID(bp)	(BNX2X_MAX_RSS_COUNT(bp) * BNX2X_MULTI_TX_COS \
1747f78afb35SMichael Chan 				+ CNIC_SUPPORT(bp) * (2 + UIO_CID_PAD(bp)))
17486383c0b3SAriel Elior #define L2_ILT_LINES(bp)	(DIV_ROUND_UP(BNX2X_L2_CID_COUNT(bp),\
1749523224a3SDmitry Kravkov 					ILT_PAGE_CIDS))
1750523224a3SDmitry Kravkov 
1751523224a3SDmitry Kravkov 	int			qm_cid_count;
1752a2fbb9eaSEliezer Tamir 
17537964211dSYuval Mintz 	bool			dropless_fc;
175437b091baSMichael Chan 
1755a2fbb9eaSEliezer Tamir 	void			*t2;
1756a2fbb9eaSEliezer Tamir 	dma_addr_t		t2_mapping;
175713707f9eSEric Dumazet 	struct cnic_ops	__rcu	*cnic_ops;
175837b091baSMichael Chan 	void			*cnic_data;
175937b091baSMichael Chan 	u32			cnic_tag;
176037b091baSMichael Chan 	struct cnic_eth_dev	cnic_eth_dev;
1761523224a3SDmitry Kravkov 	union host_hc_status_block cnic_sb;
176237b091baSMichael Chan 	dma_addr_t		cnic_sb_mapping;
176337b091baSMichael Chan 	struct eth_spe		*cnic_kwq;
176437b091baSMichael Chan 	struct eth_spe		*cnic_kwq_prod;
176537b091baSMichael Chan 	struct eth_spe		*cnic_kwq_cons;
176637b091baSMichael Chan 	struct eth_spe		*cnic_kwq_last;
176737b091baSMichael Chan 	u16			cnic_kwq_pending;
176837b091baSMichael Chan 	u16			cnic_spq_pending;
1769ec6ba945SVladislav Zolotarov 	u8			fip_mac[ETH_ALEN];
1770619c5cb6SVlad Zolotarov 	struct mutex		cnic_mutex;
1771619c5cb6SVlad Zolotarov 	struct bnx2x_vlan_mac_obj iscsi_l2_mac_obj;
1772619c5cb6SVlad Zolotarov 
177316a5fd92SYuval Mintz 	/* Start index of the "special" (CNIC related) L2 clients */
1774619c5cb6SVlad Zolotarov 	u8				cnic_base_cl_id;
1775a2fbb9eaSEliezer Tamir 
1776ad8d3948SEilon Greenstein 	int			dmae_ready;
1777ad8d3948SEilon Greenstein 	/* used to synchronize dmae accesses */
17786e30dd4eSVladislav Zolotarov 	spinlock_t		dmae_lock;
1779ad8d3948SEilon Greenstein 
1780c4ff7cbfSEilon Greenstein 	/* used to protect the FW mail box */
1781c4ff7cbfSEilon Greenstein 	struct mutex		fw_mb_mutex;
1782c4ff7cbfSEilon Greenstein 
1783bb2a0f7aSYitchak Gertner 	/* used to synchronize stats collecting */
1784bb2a0f7aSYitchak Gertner 	int			stats_state;
1785a13773a5SVladislav Zolotarov 
1786a13773a5SVladislav Zolotarov 	/* used for synchronization of concurrent threads statistics handling */
1787dff173deSYuval Mintz 	struct mutex		stats_lock;
1788a13773a5SVladislav Zolotarov 
1789bb2a0f7aSYitchak Gertner 	/* used by dmae command loader */
1790bb2a0f7aSYitchak Gertner 	struct dmae_command	stats_dmae;
1791bb2a0f7aSYitchak Gertner 	int			executer_idx;
1792ad8d3948SEilon Greenstein 
1793bb2a0f7aSYitchak Gertner 	u16			stats_counter;
1794bb2a0f7aSYitchak Gertner 	struct bnx2x_eth_stats	eth_stats;
1795cb4dca27SYuval Mintz 	struct host_func_stats		func_stats;
17961355b704SMintz Yuval 	struct bnx2x_eth_stats_old	eth_stats_old;
17971355b704SMintz Yuval 	struct bnx2x_net_stats_old	net_stats_old;
17981355b704SMintz Yuval 	struct bnx2x_fw_port_stats_old	fw_stats_old;
17991355b704SMintz Yuval 	bool			stats_init;
1800bb2a0f7aSYitchak Gertner 
1801a2fbb9eaSEliezer Tamir 	struct z_stream_s	*strm;
1802a2fbb9eaSEliezer Tamir 	void			*gunzip_buf;
1803a2fbb9eaSEliezer Tamir 	dma_addr_t		gunzip_mapping;
1804a2fbb9eaSEliezer Tamir 	int			gunzip_outlen;
1805a2fbb9eaSEliezer Tamir #define FW_BUF_SIZE			0x8000
1806573f2035SEilon Greenstein #define GUNZIP_BUF(bp)			(bp->gunzip_buf)
1807573f2035SEilon Greenstein #define GUNZIP_PHYS(bp)			(bp->gunzip_mapping)
1808573f2035SEilon Greenstein #define GUNZIP_OUTLEN(bp)		(bp->gunzip_outlen)
1809a2fbb9eaSEliezer Tamir 
181094a78b79SVladislav Zolotarov 	struct raw_op		*init_ops;
181194a78b79SVladislav Zolotarov 	/* Init blocks offsets inside init_ops */
181294a78b79SVladislav Zolotarov 	u16			*init_ops_offsets;
181394a78b79SVladislav Zolotarov 	/* Data blob - has 32 bit granularity */
181494a78b79SVladislav Zolotarov 	u32			*init_data;
1815619c5cb6SVlad Zolotarov 	u32			init_mode_flags;
1816619c5cb6SVlad Zolotarov #define INIT_MODE_FLAGS(bp)	(bp->init_mode_flags)
181794a78b79SVladislav Zolotarov 	/* Zipped PRAM blobs - raw data */
181894a78b79SVladislav Zolotarov 	const u8		*tsem_int_table_data;
181994a78b79SVladislav Zolotarov 	const u8		*tsem_pram_data;
182094a78b79SVladislav Zolotarov 	const u8		*usem_int_table_data;
182194a78b79SVladislav Zolotarov 	const u8		*usem_pram_data;
182294a78b79SVladislav Zolotarov 	const u8		*xsem_int_table_data;
182394a78b79SVladislav Zolotarov 	const u8		*xsem_pram_data;
182494a78b79SVladislav Zolotarov 	const u8		*csem_int_table_data;
182594a78b79SVladislav Zolotarov 	const u8		*csem_pram_data;
1826573f2035SEilon Greenstein #define INIT_OPS(bp)			(bp->init_ops)
1827573f2035SEilon Greenstein #define INIT_OPS_OFFSETS(bp)		(bp->init_ops_offsets)
1828573f2035SEilon Greenstein #define INIT_DATA(bp)			(bp->init_data)
1829573f2035SEilon Greenstein #define INIT_TSEM_INT_TABLE_DATA(bp)	(bp->tsem_int_table_data)
1830573f2035SEilon Greenstein #define INIT_TSEM_PRAM_DATA(bp)		(bp->tsem_pram_data)
1831573f2035SEilon Greenstein #define INIT_USEM_INT_TABLE_DATA(bp)	(bp->usem_int_table_data)
1832573f2035SEilon Greenstein #define INIT_USEM_PRAM_DATA(bp)		(bp->usem_pram_data)
1833573f2035SEilon Greenstein #define INIT_XSEM_INT_TABLE_DATA(bp)	(bp->xsem_int_table_data)
1834573f2035SEilon Greenstein #define INIT_XSEM_PRAM_DATA(bp)		(bp->xsem_pram_data)
1835573f2035SEilon Greenstein #define INIT_CSEM_INT_TABLE_DATA(bp)	(bp->csem_int_table_data)
1836573f2035SEilon Greenstein #define INIT_CSEM_PRAM_DATA(bp)		(bp->csem_pram_data)
1837573f2035SEilon Greenstein 
1838619c5cb6SVlad Zolotarov #define PHY_FW_VER_LEN			20
183934f24c7fSVladislav Zolotarov 	char			fw_ver[32];
184094a78b79SVladislav Zolotarov 	const struct firmware	*firmware;
1841619c5cb6SVlad Zolotarov 
1842290ca2bbSAriel Elior 	struct bnx2x_vfdb	*vfdb;
1843290ca2bbSAriel Elior #define IS_SRIOV(bp)		((bp)->vfdb)
1844290ca2bbSAriel Elior 
1845785b9b1aSShmulik Ravid 	/* DCB support on/off */
1846785b9b1aSShmulik Ravid 	u16 dcb_state;
1847785b9b1aSShmulik Ravid #define BNX2X_DCB_STATE_OFF			0
1848785b9b1aSShmulik Ravid #define BNX2X_DCB_STATE_ON			1
1849785b9b1aSShmulik Ravid 
1850785b9b1aSShmulik Ravid 	/* DCBX engine mode */
1851785b9b1aSShmulik Ravid 	int dcbx_enabled;
1852785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_OFF			0
1853785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_ON_NEG_OFF		1
1854785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_ON_NEG_ON		2
1855785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_INVALID		(-1)
1856785b9b1aSShmulik Ravid 
1857785b9b1aSShmulik Ravid 	bool dcbx_mode_uset;
1858785b9b1aSShmulik Ravid 
1859e4901ddeSVladislav Zolotarov 	struct bnx2x_config_dcbx_params		dcbx_config_params;
1860e4901ddeSVladislav Zolotarov 	struct bnx2x_dcbx_port_params		dcbx_port_params;
1861e4901ddeSVladislav Zolotarov 	int					dcb_version;
1862e4901ddeSVladislav Zolotarov 
1863619c5cb6SVlad Zolotarov 	/* CAM credit pools */
1864b56e9670SAriel Elior 
1865b56e9670SAriel Elior 	/* used only in sriov */
1866b56e9670SAriel Elior 	struct bnx2x_credit_pool_obj		vlans_pool;
1867b56e9670SAriel Elior 
1868619c5cb6SVlad Zolotarov 	struct bnx2x_credit_pool_obj		macs_pool;
1869619c5cb6SVlad Zolotarov 
1870619c5cb6SVlad Zolotarov 	/* RX_MODE object */
1871619c5cb6SVlad Zolotarov 	struct bnx2x_rx_mode_obj		rx_mode_obj;
1872619c5cb6SVlad Zolotarov 
1873619c5cb6SVlad Zolotarov 	/* MCAST object */
1874619c5cb6SVlad Zolotarov 	struct bnx2x_mcast_obj			mcast_obj;
1875619c5cb6SVlad Zolotarov 
1876619c5cb6SVlad Zolotarov 	/* RSS configuration object */
1877619c5cb6SVlad Zolotarov 	struct bnx2x_rss_config_obj		rss_conf_obj;
1878619c5cb6SVlad Zolotarov 
1879619c5cb6SVlad Zolotarov 	/* Function State controlling object */
1880619c5cb6SVlad Zolotarov 	struct bnx2x_func_sp_obj		func_obj;
1881619c5cb6SVlad Zolotarov 
1882619c5cb6SVlad Zolotarov 	unsigned long				sp_state;
1883619c5cb6SVlad Zolotarov 
18847be08a72SAriel Elior 	/* operation indication for the sp_rtnl task */
18857be08a72SAriel Elior 	unsigned long				sp_rtnl_state;
18867be08a72SAriel Elior 
1887370d4a26SYuval Mintz 	/* Indication of the IOV tasks */
1888370d4a26SYuval Mintz 	unsigned long				iov_task_state;
1889370d4a26SYuval Mintz 
189016a5fd92SYuval Mintz 	/* DCBX Negotiation results */
1891e4901ddeSVladislav Zolotarov 	struct dcbx_features			dcbx_local_feat;
1892e4901ddeSVladislav Zolotarov 	u32					dcbx_error;
1893619c5cb6SVlad Zolotarov 
18940be6bc62SShmulik Ravid #ifdef BCM_DCBNL
18950be6bc62SShmulik Ravid 	struct dcbx_features			dcbx_remote_feat;
18960be6bc62SShmulik Ravid 	u32					dcbx_remote_flags;
18970be6bc62SShmulik Ravid #endif
1898a3348722SBarak Witkowski 	/* AFEX: store default vlan used */
1899a3348722SBarak Witkowski 	int					afex_def_vlan_tag;
1900a3348722SBarak Witkowski 	enum mf_cfg_afex_vlan_mode		afex_vlan_mode;
1901e3835b99SDmitry Kravkov 	u32					pending_max;
19026383c0b3SAriel Elior 
19036383c0b3SAriel Elior 	/* multiple tx classes of service */
19046383c0b3SAriel Elior 	u8					max_cos;
19056383c0b3SAriel Elior 
19066383c0b3SAriel Elior 	/* priority to cos mapping */
19076383c0b3SAriel Elior 	u8					prio_to_cos[8];
1908c3146eb6SDmitry Kravkov 
1909c3146eb6SDmitry Kravkov 	int fp_array_size;
191007ba6af4SMiriam Shitrit 	u32 dump_preset_idx;
19113d7d562cSYuval Mintz 
19123d7d562cSYuval Mintz 	u8					phys_port_id[ETH_ALEN];
19136495d15aSDmitry Kravkov 
1914eeed018cSMichal Kalderon 	/* PTP related context */
1915eeed018cSMichal Kalderon 	struct ptp_clock *ptp_clock;
1916eeed018cSMichal Kalderon 	struct ptp_clock_info ptp_clock_info;
1917eeed018cSMichal Kalderon 	struct work_struct ptp_task;
1918eeed018cSMichal Kalderon 	struct cyclecounter cyclecounter;
1919eeed018cSMichal Kalderon 	struct timecounter timecounter;
1920eeed018cSMichal Kalderon 	bool timecounter_init_done;
1921eeed018cSMichal Kalderon 	struct sk_buff *ptp_tx_skb;
1922eeed018cSMichal Kalderon 	unsigned long ptp_tx_start;
1923eeed018cSMichal Kalderon 	bool hwtstamp_ioctl_called;
1924eeed018cSMichal Kalderon 	u16 tx_type;
1925eeed018cSMichal Kalderon 	u16 rx_filter;
1926eeed018cSMichal Kalderon 
19276495d15aSDmitry Kravkov 	struct bnx2x_link_report_data		vf_link_vars;
1928a2fbb9eaSEliezer Tamir };
1929a2fbb9eaSEliezer Tamir 
1930619c5cb6SVlad Zolotarov /* Tx queues may be less or equal to Rx queues */
1931619c5cb6SVlad Zolotarov extern int num_queues;
193254b9ddaaSVladislav Zolotarov #define BNX2X_NUM_QUEUES(bp)	(bp->num_queues)
193355c11941SMerav Sicron #define BNX2X_NUM_ETH_QUEUES(bp) ((bp)->num_ethernet_queues)
193465565884SMerav Sicron #define BNX2X_NUM_NON_CNIC_QUEUES(bp)	(BNX2X_NUM_QUEUES(bp) - \
193555c11941SMerav Sicron 					 (bp)->num_cnic_queues)
19366383c0b3SAriel Elior #define BNX2X_NUM_RX_QUEUES(bp)	BNX2X_NUM_QUEUES(bp)
1937ec6ba945SVladislav Zolotarov 
193854b9ddaaSVladislav Zolotarov #define is_multi(bp)		(BNX2X_NUM_QUEUES(bp) > 1)
19393196a88aSEilon Greenstein 
19406383c0b3SAriel Elior #define BNX2X_MAX_QUEUES(bp)	BNX2X_MAX_RSS_COUNT(bp)
19416383c0b3SAriel Elior /* #define is_eth_multi(bp)	(BNX2X_NUM_ETH_QUEUES(bp) > 1) */
1942523224a3SDmitry Kravkov 
1943523224a3SDmitry Kravkov #define RSS_IPV4_CAP_MASK						\
1944523224a3SDmitry Kravkov 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY
1945523224a3SDmitry Kravkov 
1946523224a3SDmitry Kravkov #define RSS_IPV4_TCP_CAP_MASK						\
1947523224a3SDmitry Kravkov 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY
1948523224a3SDmitry Kravkov 
1949523224a3SDmitry Kravkov #define RSS_IPV6_CAP_MASK						\
1950523224a3SDmitry Kravkov 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY
1951523224a3SDmitry Kravkov 
1952523224a3SDmitry Kravkov #define RSS_IPV6_TCP_CAP_MASK						\
1953523224a3SDmitry Kravkov 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY
1954523224a3SDmitry Kravkov 
1955523224a3SDmitry Kravkov /* func init flags */
1956619c5cb6SVlad Zolotarov #define FUNC_FLG_RSS		0x0001
1957619c5cb6SVlad Zolotarov #define FUNC_FLG_STATS		0x0002
1958619c5cb6SVlad Zolotarov /* removed  FUNC_FLG_UNMATCHED	0x0004 */
1959619c5cb6SVlad Zolotarov #define FUNC_FLG_TPA		0x0008
1960619c5cb6SVlad Zolotarov #define FUNC_FLG_SPQ		0x0010
1961619c5cb6SVlad Zolotarov #define FUNC_FLG_LEADING	0x0020	/* PF only */
1962b9871bcfSAriel Elior #define FUNC_FLG_LEADING_STATS	0x0040
1963523224a3SDmitry Kravkov struct bnx2x_func_init_params {
1964523224a3SDmitry Kravkov 	/* dma */
1965523224a3SDmitry Kravkov 	dma_addr_t	fw_stat_map;	/* valid iff FUNC_FLG_STATS */
1966523224a3SDmitry Kravkov 	dma_addr_t	spq_map;	/* valid iff FUNC_FLG_SPQ */
1967523224a3SDmitry Kravkov 
1968523224a3SDmitry Kravkov 	u16		func_flgs;
1969523224a3SDmitry Kravkov 	u16		func_id;	/* abs fid */
1970523224a3SDmitry Kravkov 	u16		pf_id;
1971523224a3SDmitry Kravkov 	u16		spq_prod;	/* valid iff FUNC_FLG_SPQ */
1972523224a3SDmitry Kravkov };
1973523224a3SDmitry Kravkov 
197455c11941SMerav Sicron #define for_each_cnic_queue(bp, var) \
197555c11941SMerav Sicron 	for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
197655c11941SMerav Sicron 	     (var)++) \
197755c11941SMerav Sicron 		if (skip_queue(bp, var))	\
197855c11941SMerav Sicron 			continue;		\
197955c11941SMerav Sicron 		else
198055c11941SMerav Sicron 
1981ec6ba945SVladislav Zolotarov #define for_each_eth_queue(bp, var) \
19826383c0b3SAriel Elior 	for ((var) = 0; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
19833196a88aSEilon Greenstein 
1984ec6ba945SVladislav Zolotarov #define for_each_nondefault_eth_queue(bp, var) \
19856383c0b3SAriel Elior 	for ((var) = 1; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
1986ec6ba945SVladislav Zolotarov 
1987ec6ba945SVladislav Zolotarov #define for_each_queue(bp, var) \
19886383c0b3SAriel Elior 	for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1989ec6ba945SVladislav Zolotarov 		if (skip_queue(bp, var))	\
1990ec6ba945SVladislav Zolotarov 			continue;		\
1991ec6ba945SVladislav Zolotarov 		else
1992ec6ba945SVladislav Zolotarov 
19936383c0b3SAriel Elior /* Skip forwarding FP */
199455c11941SMerav Sicron #define for_each_valid_rx_queue(bp, var)			\
199555c11941SMerav Sicron 	for ((var) = 0;						\
199655c11941SMerav Sicron 	     (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) :	\
199755c11941SMerav Sicron 		      BNX2X_NUM_ETH_QUEUES(bp));		\
199855c11941SMerav Sicron 	     (var)++)						\
199955c11941SMerav Sicron 		if (skip_rx_queue(bp, var))			\
200055c11941SMerav Sicron 			continue;				\
200155c11941SMerav Sicron 		else
200255c11941SMerav Sicron 
200355c11941SMerav Sicron #define for_each_rx_queue_cnic(bp, var) \
200455c11941SMerav Sicron 	for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
200555c11941SMerav Sicron 	     (var)++) \
200655c11941SMerav Sicron 		if (skip_rx_queue(bp, var))	\
200755c11941SMerav Sicron 			continue;		\
200855c11941SMerav Sicron 		else
200955c11941SMerav Sicron 
2010ec6ba945SVladislav Zolotarov #define for_each_rx_queue(bp, var) \
20116383c0b3SAriel Elior 	for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
2012ec6ba945SVladislav Zolotarov 		if (skip_rx_queue(bp, var))	\
2013ec6ba945SVladislav Zolotarov 			continue;		\
2014ec6ba945SVladislav Zolotarov 		else
2015ec6ba945SVladislav Zolotarov 
20166383c0b3SAriel Elior /* Skip OOO FP */
201755c11941SMerav Sicron #define for_each_valid_tx_queue(bp, var)			\
201855c11941SMerav Sicron 	for ((var) = 0;						\
201955c11941SMerav Sicron 	     (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) :	\
202055c11941SMerav Sicron 		      BNX2X_NUM_ETH_QUEUES(bp));		\
202155c11941SMerav Sicron 	     (var)++)						\
202255c11941SMerav Sicron 		if (skip_tx_queue(bp, var))			\
202355c11941SMerav Sicron 			continue;				\
202455c11941SMerav Sicron 		else
202555c11941SMerav Sicron 
202655c11941SMerav Sicron #define for_each_tx_queue_cnic(bp, var) \
202755c11941SMerav Sicron 	for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
202855c11941SMerav Sicron 	     (var)++) \
202955c11941SMerav Sicron 		if (skip_tx_queue(bp, var))	\
203055c11941SMerav Sicron 			continue;		\
203155c11941SMerav Sicron 		else
203255c11941SMerav Sicron 
2033ec6ba945SVladislav Zolotarov #define for_each_tx_queue(bp, var) \
20346383c0b3SAriel Elior 	for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
2035ec6ba945SVladislav Zolotarov 		if (skip_tx_queue(bp, var))	\
2036ec6ba945SVladislav Zolotarov 			continue;		\
2037ec6ba945SVladislav Zolotarov 		else
2038ec6ba945SVladislav Zolotarov 
2039ec6ba945SVladislav Zolotarov #define for_each_nondefault_queue(bp, var) \
20406383c0b3SAriel Elior 	for ((var) = 1; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
2041ec6ba945SVladislav Zolotarov 		if (skip_queue(bp, var))	\
2042ec6ba945SVladislav Zolotarov 			continue;		\
2043ec6ba945SVladislav Zolotarov 		else
2044ec6ba945SVladislav Zolotarov 
20456383c0b3SAriel Elior #define for_each_cos_in_tx_queue(fp, var) \
20466383c0b3SAriel Elior 	for ((var) = 0; (var) < (fp)->max_cos; (var)++)
20476383c0b3SAriel Elior 
2048ec6ba945SVladislav Zolotarov /* skip rx queue
2049008d23e4SLinus Torvalds  * if FCOE l2 support is disabled and this is the fcoe L2 queue
2050ec6ba945SVladislav Zolotarov  */
2051ec6ba945SVladislav Zolotarov #define skip_rx_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))
2052ec6ba945SVladislav Zolotarov 
2053ec6ba945SVladislav Zolotarov /* skip tx queue
2054008d23e4SLinus Torvalds  * if FCOE l2 support is disabled and this is the fcoe L2 queue
2055ec6ba945SVladislav Zolotarov  */
2056ec6ba945SVladislav Zolotarov #define skip_tx_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))
2057ec6ba945SVladislav Zolotarov 
2058ec6ba945SVladislav Zolotarov #define skip_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))
20593196a88aSEilon Greenstein 
2060619c5cb6SVlad Zolotarov /**
2061619c5cb6SVlad Zolotarov  * bnx2x_set_mac_one - configure a single MAC address
2062619c5cb6SVlad Zolotarov  *
2063619c5cb6SVlad Zolotarov  * @bp:			driver handle
2064619c5cb6SVlad Zolotarov  * @mac:		MAC to configure
2065619c5cb6SVlad Zolotarov  * @obj:		MAC object handle
2066619c5cb6SVlad Zolotarov  * @set:		if 'true' add a new MAC, otherwise - delete
2067619c5cb6SVlad Zolotarov  * @mac_type:		the type of the MAC to configure (e.g. ETH, UC list)
2068619c5cb6SVlad Zolotarov  * @ramrod_flags:	RAMROD_XXX flags (e.g. RAMROD_CONT, RAMROD_COMP_WAIT)
2069619c5cb6SVlad Zolotarov  *
2070619c5cb6SVlad Zolotarov  * Configures one MAC according to provided parameters or continues the
2071619c5cb6SVlad Zolotarov  * execution of previously scheduled commands if RAMROD_CONT is set in
2072619c5cb6SVlad Zolotarov  * ramrod_flags.
2073619c5cb6SVlad Zolotarov  *
2074619c5cb6SVlad Zolotarov  * Returns zero if operation has successfully completed, a positive value if the
2075619c5cb6SVlad Zolotarov  * operation has been successfully scheduled and a negative - if a requested
2076619c5cb6SVlad Zolotarov  * operations has failed.
2077619c5cb6SVlad Zolotarov  */
2078619c5cb6SVlad Zolotarov int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
2079619c5cb6SVlad Zolotarov 		      struct bnx2x_vlan_mac_obj *obj, bool set,
2080619c5cb6SVlad Zolotarov 		      int mac_type, unsigned long *ramrod_flags);
2081619c5cb6SVlad Zolotarov /**
2082619c5cb6SVlad Zolotarov  * bnx2x_del_all_macs - delete all MACs configured for the specific MAC object
2083619c5cb6SVlad Zolotarov  *
2084619c5cb6SVlad Zolotarov  * @bp:			driver handle
2085619c5cb6SVlad Zolotarov  * @mac_obj:		MAC object handle
2086619c5cb6SVlad Zolotarov  * @mac_type:		type of the MACs to clear (BNX2X_XXX_MAC)
2087619c5cb6SVlad Zolotarov  * @wait_for_comp:	if 'true' block until completion
2088619c5cb6SVlad Zolotarov  *
2089619c5cb6SVlad Zolotarov  * Deletes all MACs of the specific type (e.g. ETH, UC list).
2090619c5cb6SVlad Zolotarov  *
2091619c5cb6SVlad Zolotarov  * Returns zero if operation has successfully completed, a positive value if the
2092619c5cb6SVlad Zolotarov  * operation has been successfully scheduled and a negative - if a requested
2093619c5cb6SVlad Zolotarov  * operations has failed.
2094619c5cb6SVlad Zolotarov  */
2095619c5cb6SVlad Zolotarov int bnx2x_del_all_macs(struct bnx2x *bp,
2096619c5cb6SVlad Zolotarov 		       struct bnx2x_vlan_mac_obj *mac_obj,
2097619c5cb6SVlad Zolotarov 		       int mac_type, bool wait_for_comp);
2098619c5cb6SVlad Zolotarov 
2099619c5cb6SVlad Zolotarov /* Init Function API  */
2100619c5cb6SVlad Zolotarov void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p);
2101b93288d5SAriel Elior void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
2102b93288d5SAriel Elior 		    u8 vf_valid, int fw_sb_id, int igu_sb_id);
2103619c5cb6SVlad Zolotarov int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
2104619c5cb6SVlad Zolotarov int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
2105619c5cb6SVlad Zolotarov int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode);
2106619c5cb6SVlad Zolotarov int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
21072ae17f66SVladislav Zolotarov void bnx2x_read_mf_cfg(struct bnx2x *bp);
21082ae17f66SVladislav Zolotarov 
2109b56e9670SAriel Elior int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val);
2110619c5cb6SVlad Zolotarov 
2111f85582f8SDmitry Kravkov /* dmae */
2112c18487eeSYaniv Rosner void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
2113c18487eeSYaniv Rosner void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
2114c18487eeSYaniv Rosner 		      u32 len32);
2115f85582f8SDmitry Kravkov void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
2116f85582f8SDmitry Kravkov u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type);
2117f85582f8SDmitry Kravkov u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode);
2118f85582f8SDmitry Kravkov u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
2119f85582f8SDmitry Kravkov 		      bool with_comp, u8 comp_type);
2120f85582f8SDmitry Kravkov 
2121fd1fc79dSAriel Elior void bnx2x_prep_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
2122fd1fc79dSAriel Elior 			       u8 src_type, u8 dst_type);
212332316a46SAriel Elior int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
212432316a46SAriel Elior 			       u32 *comp);
2125fd1fc79dSAriel Elior 
2126d16132ceSAriel Elior /* FLR related routines */
2127d16132ceSAriel Elior u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp);
2128d16132ceSAriel Elior void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count);
2129d16132ceSAriel Elior int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt);
2130b56e9670SAriel Elior u8 bnx2x_is_pcie_pending(struct pci_dev *dev);
2131d16132ceSAriel Elior int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
2132d16132ceSAriel Elior 				    char *msg, u32 poll_cnt);
2133f85582f8SDmitry Kravkov 
2134de0c62dbSDmitry Kravkov void bnx2x_calc_fc_adv(struct bnx2x *bp);
2135de0c62dbSDmitry Kravkov int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
2136619c5cb6SVlad Zolotarov 		  u32 data_hi, u32 data_lo, int cmd_type);
2137de0c62dbSDmitry Kravkov void bnx2x_update_coalesce(struct bnx2x *bp);
21381ac9e428SYaniv Rosner int bnx2x_get_cur_phy_idx(struct bnx2x *bp);
2139f85582f8SDmitry Kravkov 
2140178135c1SDmitry Kravkov bool bnx2x_port_after_undi(struct bnx2x *bp);
2141178135c1SDmitry Kravkov 
214234f80b04SEilon Greenstein static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
214334f80b04SEilon Greenstein 			   int wait)
214434f80b04SEilon Greenstein {
214534f80b04SEilon Greenstein 	u32 val;
214634f80b04SEilon Greenstein 
214734f80b04SEilon Greenstein 	do {
214834f80b04SEilon Greenstein 		val = REG_RD(bp, reg);
214934f80b04SEilon Greenstein 		if (val == expected)
215034f80b04SEilon Greenstein 			break;
215134f80b04SEilon Greenstein 		ms -= wait;
215234f80b04SEilon Greenstein 		msleep(wait);
215334f80b04SEilon Greenstein 
215434f80b04SEilon Greenstein 	} while (ms > 0);
215534f80b04SEilon Greenstein 
215634f80b04SEilon Greenstein 	return val;
215734f80b04SEilon Greenstein }
2158f85582f8SDmitry Kravkov 
2159b56e9670SAriel Elior void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id,
2160b56e9670SAriel Elior 			    bool is_pf);
2161b56e9670SAriel Elior 
2162523224a3SDmitry Kravkov #define BNX2X_ILT_ZALLOC(x, y, size)					\
2163ede23fa8SJoe Perches 	x = dma_zalloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL)
2164523224a3SDmitry Kravkov 
2165523224a3SDmitry Kravkov #define BNX2X_ILT_FREE(x, y, size) \
2166523224a3SDmitry Kravkov 	do { \
2167523224a3SDmitry Kravkov 		if (x) { \
2168d245a111SVladislav Zolotarov 			dma_free_coherent(&bp->pdev->dev, size, x, y); \
2169523224a3SDmitry Kravkov 			x = NULL; \
2170523224a3SDmitry Kravkov 			y = 0; \
2171523224a3SDmitry Kravkov 		} \
2172523224a3SDmitry Kravkov 	} while (0)
2173523224a3SDmitry Kravkov 
2174523224a3SDmitry Kravkov #define ILOG2(x)	(ilog2((x)))
2175523224a3SDmitry Kravkov 
2176523224a3SDmitry Kravkov #define ILT_NUM_PAGE_ENTRIES	(3072)
2177523224a3SDmitry Kravkov /* In 57710/11 we use whole table since we have 8 func
2178f85582f8SDmitry Kravkov  * In 57712 we have only 4 func, but use same size per func, then only half of
2179f85582f8SDmitry Kravkov  * the table in use
2180523224a3SDmitry Kravkov  */
2181523224a3SDmitry Kravkov #define ILT_PER_FUNC		(ILT_NUM_PAGE_ENTRIES/8)
2182523224a3SDmitry Kravkov 
2183523224a3SDmitry Kravkov #define FUNC_ILT_BASE(func)	(func * ILT_PER_FUNC)
2184523224a3SDmitry Kravkov /*
2185523224a3SDmitry Kravkov  * the phys address is shifted right 12 bits and has an added
2186523224a3SDmitry Kravkov  * 1=valid bit added to the 53rd bit
2187523224a3SDmitry Kravkov  * then since this is a wide register(TM)
2188523224a3SDmitry Kravkov  * we split it into two 32 bit writes
2189523224a3SDmitry Kravkov  */
2190523224a3SDmitry Kravkov #define ONCHIP_ADDR1(x)		((u32)(((u64)x >> 12) & 0xFFFFFFFF))
2191523224a3SDmitry Kravkov #define ONCHIP_ADDR2(x)		((u32)((1 << 20) | ((u64)x >> 44)))
219234f80b04SEilon Greenstein 
219334f80b04SEilon Greenstein /* load/unload mode */
219434f80b04SEilon Greenstein #define LOAD_NORMAL			0
219534f80b04SEilon Greenstein #define LOAD_OPEN			1
219634f80b04SEilon Greenstein #define LOAD_DIAG			2
21978970b2e4SMerav Sicron #define LOAD_LOOPBACK_EXT		3
219834f80b04SEilon Greenstein #define UNLOAD_NORMAL			0
219934f80b04SEilon Greenstein #define UNLOAD_CLOSE			1
220072fd0718SVladislav Zolotarov #define UNLOAD_RECOVERY			2
220134f80b04SEilon Greenstein 
2202ad8d3948SEilon Greenstein /* DMAE command defines */
2203f2e0899fSDmitry Kravkov #define DMAE_TIMEOUT			-1
2204f2e0899fSDmitry Kravkov #define DMAE_PCI_ERROR			-2	/* E2 and onward */
2205f2e0899fSDmitry Kravkov #define DMAE_NOT_RDY			-3
2206f2e0899fSDmitry Kravkov #define DMAE_PCI_ERR_FLAG		0x80000000
2207ad8d3948SEilon Greenstein 
2208f2e0899fSDmitry Kravkov #define DMAE_SRC_PCI			0
2209f2e0899fSDmitry Kravkov #define DMAE_SRC_GRC			1
2210ad8d3948SEilon Greenstein 
2211f2e0899fSDmitry Kravkov #define DMAE_DST_NONE			0
2212f2e0899fSDmitry Kravkov #define DMAE_DST_PCI			1
2213f2e0899fSDmitry Kravkov #define DMAE_DST_GRC			2
2214f2e0899fSDmitry Kravkov 
2215f2e0899fSDmitry Kravkov #define DMAE_COMP_PCI			0
2216f2e0899fSDmitry Kravkov #define DMAE_COMP_GRC			1
2217f2e0899fSDmitry Kravkov 
2218f2e0899fSDmitry Kravkov /* E2 and onward - PCI error handling in the completion */
2219f2e0899fSDmitry Kravkov 
2220f2e0899fSDmitry Kravkov #define DMAE_COMP_REGULAR		0
2221f2e0899fSDmitry Kravkov #define DMAE_COM_SET_ERR		1
2222f2e0899fSDmitry Kravkov 
2223f2e0899fSDmitry Kravkov #define DMAE_CMD_SRC_PCI		(DMAE_SRC_PCI << \
2224f2e0899fSDmitry Kravkov 						DMAE_COMMAND_SRC_SHIFT)
2225f2e0899fSDmitry Kravkov #define DMAE_CMD_SRC_GRC		(DMAE_SRC_GRC << \
2226f2e0899fSDmitry Kravkov 						DMAE_COMMAND_SRC_SHIFT)
2227f2e0899fSDmitry Kravkov 
2228f2e0899fSDmitry Kravkov #define DMAE_CMD_DST_PCI		(DMAE_DST_PCI << \
2229f2e0899fSDmitry Kravkov 						DMAE_COMMAND_DST_SHIFT)
2230f2e0899fSDmitry Kravkov #define DMAE_CMD_DST_GRC		(DMAE_DST_GRC << \
2231f2e0899fSDmitry Kravkov 						DMAE_COMMAND_DST_SHIFT)
2232f2e0899fSDmitry Kravkov 
2233f2e0899fSDmitry Kravkov #define DMAE_CMD_C_DST_PCI		(DMAE_COMP_PCI << \
2234f2e0899fSDmitry Kravkov 						DMAE_COMMAND_C_DST_SHIFT)
2235f2e0899fSDmitry Kravkov #define DMAE_CMD_C_DST_GRC		(DMAE_COMP_GRC << \
2236f2e0899fSDmitry Kravkov 						DMAE_COMMAND_C_DST_SHIFT)
2237ad8d3948SEilon Greenstein 
2238ad8d3948SEilon Greenstein #define DMAE_CMD_C_ENABLE		DMAE_COMMAND_C_TYPE_ENABLE
2239ad8d3948SEilon Greenstein 
2240ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_NO_SWAP	(0 << DMAE_COMMAND_ENDIANITY_SHIFT)
2241ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_B_SWAP	(1 << DMAE_COMMAND_ENDIANITY_SHIFT)
2242ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_DW_SWAP	(2 << DMAE_COMMAND_ENDIANITY_SHIFT)
2243ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_B_DW_SWAP	(3 << DMAE_COMMAND_ENDIANITY_SHIFT)
2244ad8d3948SEilon Greenstein 
2245ad8d3948SEilon Greenstein #define DMAE_CMD_PORT_0			0
2246ad8d3948SEilon Greenstein #define DMAE_CMD_PORT_1			DMAE_COMMAND_PORT
2247ad8d3948SEilon Greenstein 
2248ad8d3948SEilon Greenstein #define DMAE_CMD_SRC_RESET		DMAE_COMMAND_SRC_RESET
2249ad8d3948SEilon Greenstein #define DMAE_CMD_DST_RESET		DMAE_COMMAND_DST_RESET
2250ad8d3948SEilon Greenstein #define DMAE_CMD_E1HVN_SHIFT		DMAE_COMMAND_E1HVN_SHIFT
2251ad8d3948SEilon Greenstein 
2252f2e0899fSDmitry Kravkov #define DMAE_SRC_PF			0
2253f2e0899fSDmitry Kravkov #define DMAE_SRC_VF			1
2254f2e0899fSDmitry Kravkov 
2255f2e0899fSDmitry Kravkov #define DMAE_DST_PF			0
2256f2e0899fSDmitry Kravkov #define DMAE_DST_VF			1
2257f2e0899fSDmitry Kravkov 
2258f2e0899fSDmitry Kravkov #define DMAE_C_SRC			0
2259f2e0899fSDmitry Kravkov #define DMAE_C_DST			1
2260f2e0899fSDmitry Kravkov 
2261ad8d3948SEilon Greenstein #define DMAE_LEN32_RD_MAX		0x80
226202e3c6cbSVladislav Zolotarov #define DMAE_LEN32_WR_MAX(bp)		(CHIP_IS_E1(bp) ? 0x400 : 0x2000)
2263ad8d3948SEilon Greenstein 
2264f2e0899fSDmitry Kravkov #define DMAE_COMP_VAL			0x60d0d0ae /* E2 and on - upper bit
226516a5fd92SYuval Mintz 						    * indicates error
226616a5fd92SYuval Mintz 						    */
2267ad8d3948SEilon Greenstein 
2268ad8d3948SEilon Greenstein #define MAX_DMAE_C_PER_PORT		8
2269ad8d3948SEilon Greenstein #define INIT_DMAE_C(bp)			(BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
22708decf868SDavid S. Miller 					 BP_VN(bp))
2271ad8d3948SEilon Greenstein #define PMF_DMAE_C(bp)			(BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
2272ad8d3948SEilon Greenstein 					 E1HVN_MAX)
2273ad8d3948SEilon Greenstein 
227425047950SEliezer Tamir /* PCIE link and speed */
227525047950SEliezer Tamir #define PCICFG_LINK_WIDTH		0x1f00000
227625047950SEliezer Tamir #define PCICFG_LINK_WIDTH_SHIFT		20
227725047950SEliezer Tamir #define PCICFG_LINK_SPEED		0xf0000
227825047950SEliezer Tamir #define PCICFG_LINK_SPEED_SHIFT		16
2279a2fbb9eaSEliezer Tamir 
2280cf2c1df6SMerav Sicron #define BNX2X_NUM_TESTS_SF		7
2281cf2c1df6SMerav Sicron #define BNX2X_NUM_TESTS_MF		3
2282cf2c1df6SMerav Sicron #define BNX2X_NUM_TESTS(bp)		(IS_MF(bp) ? BNX2X_NUM_TESTS_MF : \
228375543741SYuval Mintz 					     IS_VF(bp) ? 0 : BNX2X_NUM_TESTS_SF)
2284bb2a0f7aSYitchak Gertner 
2285b5bf9068SEilon Greenstein #define BNX2X_PHY_LOOPBACK		0
2286b5bf9068SEilon Greenstein #define BNX2X_MAC_LOOPBACK		1
22878970b2e4SMerav Sicron #define BNX2X_EXT_LOOPBACK		2
2288b5bf9068SEilon Greenstein #define BNX2X_PHY_LOOPBACK_FAILED	1
2289b5bf9068SEilon Greenstein #define BNX2X_MAC_LOOPBACK_FAILED	2
22908970b2e4SMerav Sicron #define BNX2X_EXT_LOOPBACK_FAILED	3
2291bb2a0f7aSYitchak Gertner #define BNX2X_LOOPBACK_FAILED		(BNX2X_MAC_LOOPBACK_FAILED | \
2292bb2a0f7aSYitchak Gertner 					 BNX2X_PHY_LOOPBACK_FAILED)
229396fc1784SEliezer Tamir 
22947a9b2557SVladislav Zolotarov #define STROM_ASSERT_ARRAY_SIZE		50
22957a9b2557SVladislav Zolotarov 
229634f80b04SEilon Greenstein /* must be used on a CID before placing it on a HW ring */
2297ab6ad5a4SEilon Greenstein #define HW_CID(bp, x)			((BP_PORT(bp) << 23) | \
22988decf868SDavid S. Miller 					 (BP_VN(bp) << BNX2X_SWCID_SHIFT) | \
2299619c5cb6SVlad Zolotarov 					 (x))
2300a2fbb9eaSEliezer Tamir 
23017a9b2557SVladislav Zolotarov #define SP_DESC_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_spe))
23027a9b2557SVladislav Zolotarov #define MAX_SP_DESC_CNT			(SP_DESC_CNT - 1)
23037a9b2557SVladislav Zolotarov 
2304523224a3SDmitry Kravkov #define BNX2X_BTR			4
23057a9b2557SVladislav Zolotarov #define MAX_SPQ_PENDING			8
23067a9b2557SVladislav Zolotarov 
2307ff80ee02SDmitry Kravkov /* CMNG constants, as derived from system spec calculations */
2308ff80ee02SDmitry Kravkov /* default MIN rate in case VNIC min rate is configured to zero - 100Mbps */
230934f80b04SEilon Greenstein #define DEF_MIN_RATE					100
23109b3de1efSDmitry Kravkov /* resolution of the rate shaping timer - 400 usec */
23119b3de1efSDmitry Kravkov #define RS_PERIODIC_TIMEOUT_USEC			400
231234f80b04SEilon Greenstein /* number of bytes in single QM arbitration cycle -
2313ff80ee02SDmitry Kravkov  * coefficient for calculating the fairness timer */
2314ff80ee02SDmitry Kravkov #define QM_ARB_BYTES					160000
2315ff80ee02SDmitry Kravkov /* resolution of Min algorithm 1:100 */
2316ff80ee02SDmitry Kravkov #define MIN_RES						100
2317ff80ee02SDmitry Kravkov /* how many bytes above threshold for the minimal credit of Min algorithm*/
2318ff80ee02SDmitry Kravkov #define MIN_ABOVE_THRESH				32768
2319ff80ee02SDmitry Kravkov /* Fairness algorithm integration time coefficient -
2320ff80ee02SDmitry Kravkov  * for calculating the actual Tfair */
2321ff80ee02SDmitry Kravkov #define T_FAIR_COEF	((MIN_ABOVE_THRESH +  QM_ARB_BYTES) * 8 * MIN_RES)
2322ff80ee02SDmitry Kravkov /* Memory of fairness algorithm . 2 cycles */
232334f80b04SEilon Greenstein #define FAIR_MEM					2
2324a2fbb9eaSEliezer Tamir 
232534f80b04SEilon Greenstein #define ATTN_NIG_FOR_FUNC		(1L << 8)
232634f80b04SEilon Greenstein #define ATTN_SW_TIMER_4_FUNC		(1L << 9)
232734f80b04SEilon Greenstein #define GPIO_2_FUNC			(1L << 10)
232834f80b04SEilon Greenstein #define GPIO_3_FUNC			(1L << 11)
232934f80b04SEilon Greenstein #define GPIO_4_FUNC			(1L << 12)
233034f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_1		(1L << 13)
233134f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_2		(1L << 14)
233234f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_3		(1L << 15)
233334f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_4		(1L << 13)
233434f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_5		(1L << 14)
233534f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_6		(1L << 15)
233634f80b04SEilon Greenstein 
233734f80b04SEilon Greenstein #define ATTN_HARD_WIRED_MASK		0xff00
233834f80b04SEilon Greenstein #define ATTENTION_ID			4
233934f80b04SEilon Greenstein 
23402e98ffc2SDmitry Kravkov #define IS_MF_STORAGE_ONLY(bp) (IS_MF_STORAGE_PERSONALITY_ONLY(bp) || \
23413521b419SYuval Mintz 				 IS_MF_FCOE_AFEX(bp))
234234f80b04SEilon Greenstein 
234334f80b04SEilon Greenstein /* stuff added to make the code fit 80Col */
234434f80b04SEilon Greenstein 
234534f80b04SEilon Greenstein #define BNX2X_PMF_LINK_ASSERT \
234634f80b04SEilon Greenstein 	GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
234734f80b04SEilon Greenstein 
2348a2fbb9eaSEliezer Tamir #define BNX2X_MC_ASSERT_BITS \
2349a2fbb9eaSEliezer Tamir 	(GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2350a2fbb9eaSEliezer Tamir 	 GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2351a2fbb9eaSEliezer Tamir 	 GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2352a2fbb9eaSEliezer Tamir 	 GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
2353a2fbb9eaSEliezer Tamir 
2354a2fbb9eaSEliezer Tamir #define BNX2X_MCP_ASSERT \
2355a2fbb9eaSEliezer Tamir 	GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
2356a2fbb9eaSEliezer Tamir 
235734f80b04SEilon Greenstein #define BNX2X_GRC_TIMEOUT	GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
235834f80b04SEilon Greenstein #define BNX2X_GRC_RSV		(GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
235934f80b04SEilon Greenstein 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
236034f80b04SEilon Greenstein 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
236134f80b04SEilon Greenstein 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
236234f80b04SEilon Greenstein 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
236334f80b04SEilon Greenstein 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
236434f80b04SEilon Greenstein 
2365a2fbb9eaSEliezer Tamir #define HW_INTERRUT_ASSERT_SET_0 \
2366a2fbb9eaSEliezer Tamir 				(AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
2367a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
2368a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
2369c14a09b7SDmitry Kravkov 				 AEU_INPUTS_ATTN_BITS_BRB_HW_INTERRUPT | \
2370c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT)
2371a2fbb9eaSEliezer Tamir #define HW_PRTY_ASSERT_SET_0	(AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
2372a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
2373a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
2374a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
2375c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR |\
2376c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR |\
2377c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR)
2378a2fbb9eaSEliezer Tamir #define HW_INTERRUT_ASSERT_SET_1 \
2379a2fbb9eaSEliezer Tamir 				(AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
2380a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
2381a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
2382a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
2383a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
2384a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
2385a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
2386a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
2387a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
2388a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
2389a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
2390c9ee9206SVladislav Zolotarov #define HW_PRTY_ASSERT_SET_1	(AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR |\
2391a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
2392c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR |\
2393a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
2394c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR |\
2395a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
2396a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
2397c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR |\
2398a2fbb9eaSEliezer Tamir 			     AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
2399a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
2400a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
2401c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR |\
2402a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
2403a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
2404c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR |\
2405c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR)
2406a2fbb9eaSEliezer Tamir #define HW_INTERRUT_ASSERT_SET_2 \
2407a2fbb9eaSEliezer Tamir 				(AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
2408a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
2409a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
2410a2fbb9eaSEliezer Tamir 			AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
2411a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
2412a2fbb9eaSEliezer Tamir #define HW_PRTY_ASSERT_SET_2	(AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
2413a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
2414a2fbb9eaSEliezer Tamir 			AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
2415a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
2416a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
2417c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR |\
2418a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
2419a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
2420a2fbb9eaSEliezer Tamir 
242172fd0718SVladislav Zolotarov #define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
242272fd0718SVladislav Zolotarov 		AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
242372fd0718SVladislav Zolotarov 		AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \
242472fd0718SVladislav Zolotarov 		AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
2425a2fbb9eaSEliezer Tamir 
24268736c826SVladislav Zolotarov #define HW_PRTY_ASSERT_SET_4 (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR | \
24278736c826SVladislav Zolotarov 			      AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)
24288736c826SVladislav Zolotarov 
2429a2fbb9eaSEliezer Tamir #define MULTI_MASK			0x7f
2430a2fbb9eaSEliezer Tamir 
2431619c5cb6SVlad Zolotarov #define DEF_USB_FUNC_OFF	offsetof(struct cstorm_def_status_block_u, func)
2432619c5cb6SVlad Zolotarov #define DEF_CSB_FUNC_OFF	offsetof(struct cstorm_def_status_block_c, func)
2433619c5cb6SVlad Zolotarov #define DEF_XSB_FUNC_OFF	offsetof(struct xstorm_def_status_block, func)
2434619c5cb6SVlad Zolotarov #define DEF_TSB_FUNC_OFF	offsetof(struct tstorm_def_status_block, func)
2435619c5cb6SVlad Zolotarov 
2436619c5cb6SVlad Zolotarov #define DEF_USB_IGU_INDEX_OFF \
2437619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_def_status_block_u, igu_index)
2438619c5cb6SVlad Zolotarov #define DEF_CSB_IGU_INDEX_OFF \
2439619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_def_status_block_c, igu_index)
2440619c5cb6SVlad Zolotarov #define DEF_XSB_IGU_INDEX_OFF \
2441619c5cb6SVlad Zolotarov 			offsetof(struct xstorm_def_status_block, igu_index)
2442619c5cb6SVlad Zolotarov #define DEF_TSB_IGU_INDEX_OFF \
2443619c5cb6SVlad Zolotarov 			offsetof(struct tstorm_def_status_block, igu_index)
2444619c5cb6SVlad Zolotarov 
2445619c5cb6SVlad Zolotarov #define DEF_USB_SEGMENT_OFF \
2446619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_def_status_block_u, segment)
2447619c5cb6SVlad Zolotarov #define DEF_CSB_SEGMENT_OFF \
2448619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_def_status_block_c, segment)
2449619c5cb6SVlad Zolotarov #define DEF_XSB_SEGMENT_OFF \
2450619c5cb6SVlad Zolotarov 			offsetof(struct xstorm_def_status_block, segment)
2451619c5cb6SVlad Zolotarov #define DEF_TSB_SEGMENT_OFF \
2452619c5cb6SVlad Zolotarov 			offsetof(struct tstorm_def_status_block, segment)
2453619c5cb6SVlad Zolotarov 
2454a2fbb9eaSEliezer Tamir #define BNX2X_SP_DSB_INDEX \
2455523224a3SDmitry Kravkov 		(&bp->def_status_blk->sp_sb.\
2456523224a3SDmitry Kravkov 					index_values[HC_SP_INDEX_ETH_DEF_CONS])
2457f85582f8SDmitry Kravkov 
2458a2fbb9eaSEliezer Tamir #define CAM_IS_INVALID(x) \
2459523224a3SDmitry Kravkov 	(GET_FLAG(x.flags, \
2460523224a3SDmitry Kravkov 	MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \
2461523224a3SDmitry Kravkov 	(T_ETH_MAC_COMMAND_INVALIDATE))
2462a2fbb9eaSEliezer Tamir 
246334f80b04SEilon Greenstein /* Number of u32 elements in MC hash array */
246434f80b04SEilon Greenstein #define MC_HASH_SIZE			8
246534f80b04SEilon Greenstein #define MC_HASH_OFFSET(bp, i)		(BAR_TSTRORM_INTMEM + \
246634f80b04SEilon Greenstein 	TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
246734f80b04SEilon Greenstein 
246834f80b04SEilon Greenstein #ifndef PXP2_REG_PXP2_INT_STS
246934f80b04SEilon Greenstein #define PXP2_REG_PXP2_INT_STS		PXP2_REG_PXP2_INT_STS_0
247034f80b04SEilon Greenstein #endif
247134f80b04SEilon Greenstein 
2472f2e0899fSDmitry Kravkov #ifndef ETH_MAX_RX_CLIENTS_E2
2473f2e0899fSDmitry Kravkov #define ETH_MAX_RX_CLIENTS_E2		ETH_MAX_RX_CLIENTS_E1H
2474f2e0899fSDmitry Kravkov #endif
2475f85582f8SDmitry Kravkov 
247634f24c7fSVladislav Zolotarov #define BNX2X_VPD_LEN			128
247734f24c7fSVladislav Zolotarov #define VENDOR_ID_LEN			4
247834f24c7fSVladislav Zolotarov 
2479be1f1ffaSAriel Elior #define VF_ACQUIRE_THRESH		3
2480be1f1ffaSAriel Elior #define VF_ACQUIRE_MAC_FILTERS		1
2481be1f1ffaSAriel Elior #define VF_ACQUIRE_MC_FILTERS		10
2482be1f1ffaSAriel Elior 
2483be1f1ffaSAriel Elior #define GOOD_ME_REG(me_reg) (((me_reg) & ME_REG_VF_VALID) && \
2484be1f1ffaSAriel Elior 			    (!((me_reg) & ME_REG_VF_ERR)))
248591ebb929SYuval Mintz int bnx2x_compare_fw_ver(struct bnx2x *bp, u32 load_code, bool print_err);
248691ebb929SYuval Mintz 
2487523224a3SDmitry Kravkov /* Congestion management fairness mode */
2488523224a3SDmitry Kravkov #define CMNG_FNS_NONE			0
2489523224a3SDmitry Kravkov #define CMNG_FNS_MINMAX			1
2490523224a3SDmitry Kravkov 
2491523224a3SDmitry Kravkov #define HC_SEG_ACCESS_DEF		0   /*Driver decision 0-3*/
2492523224a3SDmitry Kravkov #define HC_SEG_ACCESS_ATTN		4
2493523224a3SDmitry Kravkov #define HC_SEG_ACCESS_NORM		0   /*Driver decision 0-1*/
2494523224a3SDmitry Kravkov 
2495619c5cb6SVlad Zolotarov static const u32 dmae_reg_go_c[] = {
2496619c5cb6SVlad Zolotarov 	DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
2497619c5cb6SVlad Zolotarov 	DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
2498619c5cb6SVlad Zolotarov 	DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
2499619c5cb6SVlad Zolotarov 	DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
2500619c5cb6SVlad Zolotarov };
2501b0efbb99SDmitry Kravkov 
2502005a07baSAriel Elior void bnx2x_set_ethtool_ops(struct bnx2x *bp, struct net_device *netdev);
25033deb8167SYaniv Rosner void bnx2x_notify_link_changed(struct bnx2x *bp);
2504614c76dfSDmitry Kravkov 
25059e62e912SDmitry Kravkov #define BNX2X_MF_SD_PROTOCOL(bp) \
2506614c76dfSDmitry Kravkov 	((bp)->mf_config[BP_VN(bp)] & FUNC_MF_CFG_PROTOCOL_MASK)
2507614c76dfSDmitry Kravkov 
25089e62e912SDmitry Kravkov #define BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) \
25099e62e912SDmitry Kravkov 	(BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_ISCSI)
2510614c76dfSDmitry Kravkov 
25119e62e912SDmitry Kravkov #define BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp) \
25129e62e912SDmitry Kravkov 	(BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_FCOE)
25139e62e912SDmitry Kravkov 
25149e62e912SDmitry Kravkov #define IS_MF_ISCSI_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp))
25159e62e912SDmitry Kravkov #define IS_MF_FCOE_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp))
25162e98ffc2SDmitry Kravkov #define IS_MF_ISCSI_SI(bp) (IS_MF_SI(bp) && BNX2X_IS_MF_EXT_PROTOCOL_ISCSI(bp))
25179e62e912SDmitry Kravkov 
25182e98ffc2SDmitry Kravkov #define IS_MF_ISCSI_ONLY(bp)    (IS_MF_ISCSI_SD(bp) ||  IS_MF_ISCSI_SI(bp))
25192e98ffc2SDmitry Kravkov 
25202e98ffc2SDmitry Kravkov #define BNX2X_MF_EXT_PROTOCOL_MASK					\
25212e98ffc2SDmitry Kravkov 				(MACP_FUNC_CFG_FLAGS_ETHERNET |		\
25222e98ffc2SDmitry Kravkov 				 MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD |	\
2523a3348722SBarak Witkowski 				 MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
2524a3348722SBarak Witkowski 
25252e98ffc2SDmitry Kravkov #define BNX2X_MF_EXT_PROT(bp)	((bp)->mf_ext_config &			\
25262e98ffc2SDmitry Kravkov 				 BNX2X_MF_EXT_PROTOCOL_MASK)
25272e98ffc2SDmitry Kravkov 
25282e98ffc2SDmitry Kravkov #define BNX2X_HAS_MF_EXT_PROTOCOL_FCOE(bp)				\
25292e98ffc2SDmitry Kravkov 		(BNX2X_MF_EXT_PROT(bp) & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
25302e98ffc2SDmitry Kravkov 
25312e98ffc2SDmitry Kravkov #define BNX2X_IS_MF_EXT_PROTOCOL_FCOE(bp)				\
25322e98ffc2SDmitry Kravkov 		(BNX2X_MF_EXT_PROT(bp) == MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
25332e98ffc2SDmitry Kravkov 
25342e98ffc2SDmitry Kravkov #define BNX2X_IS_MF_EXT_PROTOCOL_ISCSI(bp)				\
25352e98ffc2SDmitry Kravkov 		(BNX2X_MF_EXT_PROT(bp) == MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD)
25362e98ffc2SDmitry Kravkov 
25372e98ffc2SDmitry Kravkov #define IS_MF_FCOE_AFEX(bp)						\
25382e98ffc2SDmitry Kravkov 		(IS_MF_AFEX(bp) && BNX2X_IS_MF_EXT_PROTOCOL_FCOE(bp))
25392e98ffc2SDmitry Kravkov 
25402e98ffc2SDmitry Kravkov #define IS_MF_SD_STORAGE_PERSONALITY_ONLY(bp)				\
25412e98ffc2SDmitry Kravkov 				(IS_MF_SD(bp) &&			\
25429e62e912SDmitry Kravkov 				 (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) ||	\
25439e62e912SDmitry Kravkov 				  BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)))
2544614c76dfSDmitry Kravkov 
25452e98ffc2SDmitry Kravkov #define IS_MF_SI_STORAGE_PERSONALITY_ONLY(bp)				\
25462e98ffc2SDmitry Kravkov 				(IS_MF_SI(bp) &&			\
25472e98ffc2SDmitry Kravkov 				 (BNX2X_IS_MF_EXT_PROTOCOL_ISCSI(bp) ||	\
25482e98ffc2SDmitry Kravkov 				  BNX2X_IS_MF_EXT_PROTOCOL_FCOE(bp)))
25492e98ffc2SDmitry Kravkov 
25502e98ffc2SDmitry Kravkov #define IS_MF_STORAGE_PERSONALITY_ONLY(bp)				\
25512e98ffc2SDmitry Kravkov 			(IS_MF_SD_STORAGE_PERSONALITY_ONLY(bp) ||	\
25522e98ffc2SDmitry Kravkov 			 IS_MF_SI_STORAGE_PERSONALITY_ONLY(bp))
25532e98ffc2SDmitry Kravkov 
25542e98ffc2SDmitry Kravkov 
25552de67439SYuval Mintz #define SET_FLAG(value, mask, flag) \
25562de67439SYuval Mintz 	do {\
25572de67439SYuval Mintz 		(value) &= ~(mask);\
25582de67439SYuval Mintz 		(value) |= ((flag) << (mask##_SHIFT));\
25592de67439SYuval Mintz 	} while (0)
25602de67439SYuval Mintz 
25612de67439SYuval Mintz #define GET_FLAG(value, mask) \
25622de67439SYuval Mintz 	(((value) & (mask)) >> (mask##_SHIFT))
25632de67439SYuval Mintz 
25642de67439SYuval Mintz #define GET_FIELD(value, fname) \
25652de67439SYuval Mintz 	(((value) & (fname##_MASK)) >> (fname##_SHIFT))
25662de67439SYuval Mintz 
256755c11941SMerav Sicron enum {
256855c11941SMerav Sicron 	SWITCH_UPDATE,
256955c11941SMerav Sicron 	AFEX_UPDATE,
257055c11941SMerav Sicron };
257155c11941SMerav Sicron 
257255c11941SMerav Sicron #define NUM_MACS	8
2573a3348722SBarak Witkowski 
2574568e2426SDmitry Kravkov void bnx2x_set_local_cmng(struct bnx2x *bp);
25751a6974b2SYuval Mintz 
257642f8277fSYuval Mintz void bnx2x_update_mng_version(struct bnx2x *bp);
257742f8277fSYuval Mintz 
25781a6974b2SYuval Mintz #define MCPR_SCRATCH_BASE(bp) \
25791a6974b2SYuval Mintz 	(CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
25801a6974b2SYuval Mintz 
2581e848582cSDmitry Kravkov #define E1H_MAX_MF_SB_COUNT (HC_SB_MAX_SB_E1X/(E1HVN_MAX * PORT_MAX))
2582e848582cSDmitry Kravkov 
2583eeed018cSMichal Kalderon void bnx2x_init_ptp(struct bnx2x *bp);
2584eeed018cSMichal Kalderon int bnx2x_configure_ptp_filters(struct bnx2x *bp);
2585eeed018cSMichal Kalderon void bnx2x_set_rx_ts(struct bnx2x *bp, struct sk_buff *skb);
2586eeed018cSMichal Kalderon 
2587eeed018cSMichal Kalderon #define BNX2X_MAX_PHC_DRIFT 31000000
2588eeed018cSMichal Kalderon #define BNX2X_PTP_TX_TIMEOUT
2589eeed018cSMichal Kalderon 
2590a2fbb9eaSEliezer Tamir #endif /* bnx2x.h */
2591