xref: /linux/drivers/net/ethernet/broadcom/bnx2x/bnx2x.h (revision 4907cb7b193a4f91c1fd30cf679c035e3644c64d)
1a2fbb9eaSEliezer Tamir /* bnx2x.h: Broadcom Everest network driver.
2a2fbb9eaSEliezer Tamir  *
385b26ea1SAriel Elior  * Copyright (c) 2007-2012 Broadcom Corporation
4a2fbb9eaSEliezer Tamir  *
5a2fbb9eaSEliezer Tamir  * This program is free software; you can redistribute it and/or modify
6a2fbb9eaSEliezer Tamir  * it under the terms of the GNU General Public License as published by
7a2fbb9eaSEliezer Tamir  * the Free Software Foundation.
8a2fbb9eaSEliezer Tamir  *
924e3fcefSEilon Greenstein  * Maintained by: Eilon Greenstein <eilong@broadcom.com>
1024e3fcefSEilon Greenstein  * Written by: Eliezer Tamir
11a2fbb9eaSEliezer Tamir  * Based on code from Michael Chan's bnx2 driver
12a2fbb9eaSEliezer Tamir  */
13a2fbb9eaSEliezer Tamir 
14a2fbb9eaSEliezer Tamir #ifndef BNX2X_H
15a2fbb9eaSEliezer Tamir #define BNX2X_H
16ec6ba945SVladislav Zolotarov #include <linux/netdevice.h>
17b7f080cfSAlexey Dobriyan #include <linux/dma-mapping.h>
18ec6ba945SVladislav Zolotarov #include <linux/types.h>
19a2fbb9eaSEliezer Tamir 
2034f80b04SEilon Greenstein /* compilation time flags */
2134f80b04SEilon Greenstein 
2234f80b04SEilon Greenstein /* define this to make the driver freeze on error to allow getting debug info
2334f80b04SEilon Greenstein  * (you will need to reboot afterwards) */
2434f80b04SEilon Greenstein /* #define BNX2X_STOP_ON_ERROR */
2534f80b04SEilon Greenstein 
26364f5b3aSMerav Sicron #define DRV_MODULE_VERSION      "1.72.51-0"
27364f5b3aSMerav Sicron #define DRV_MODULE_RELDATE      "2012/06/18"
28de0c62dbSDmitry Kravkov #define BNX2X_BC_VER            0x040200
29de0c62dbSDmitry Kravkov 
30785b9b1aSShmulik Ravid #if defined(CONFIG_DCB)
3198507672SShmulik Ravid #define BCM_DCBNL
32785b9b1aSShmulik Ravid #endif
33b475d78fSYuval Mintz 
34b475d78fSYuval Mintz 
35b475d78fSYuval Mintz #include "bnx2x_hsi.h"
36b475d78fSYuval Mintz 
371ac218c8SVladislav Zolotarov #if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
381ac218c8SVladislav Zolotarov #define BCM_CNIC 1
395d1e859cSDmitry Kravkov #include "../cnic_if.h"
401ac218c8SVladislav Zolotarov #endif
411ac218c8SVladislav Zolotarov 
421ac218c8SVladislav Zolotarov #ifdef BCM_CNIC
431ac218c8SVladislav Zolotarov #define BNX2X_MIN_MSIX_VEC_CNT 3
441ac218c8SVladislav Zolotarov #define BNX2X_MSIX_VEC_FP_START 2
451ac218c8SVladislav Zolotarov #else
461ac218c8SVladislav Zolotarov #define BNX2X_MIN_MSIX_VEC_CNT 2
471ac218c8SVladislav Zolotarov #define BNX2X_MSIX_VEC_FP_START 1
481ac218c8SVladislav Zolotarov #endif
491ac218c8SVladislav Zolotarov 
5001cd4528SEilon Greenstein #include <linux/mdio.h>
51619c5cb6SVlad Zolotarov 
52359d8b15SEilon Greenstein #include "bnx2x_reg.h"
53359d8b15SEilon Greenstein #include "bnx2x_fw_defs.h"
542e499d3cSBarak Witkowski #include "bnx2x_mfw_req.h"
55359d8b15SEilon Greenstein #include "bnx2x_hsi.h"
56359d8b15SEilon Greenstein #include "bnx2x_link.h"
57619c5cb6SVlad Zolotarov #include "bnx2x_sp.h"
58e4901ddeSVladislav Zolotarov #include "bnx2x_dcb.h"
596c719d00SDmitry Kravkov #include "bnx2x_stats.h"
60359d8b15SEilon Greenstein 
61a2fbb9eaSEliezer Tamir /* error/debug prints */
62a2fbb9eaSEliezer Tamir 
63a2fbb9eaSEliezer Tamir #define DRV_MODULE_NAME		"bnx2x"
64a2fbb9eaSEliezer Tamir 
65a2fbb9eaSEliezer Tamir /* for messages that are currently off */
6651c1a580SMerav Sicron #define BNX2X_MSG_OFF			0x0
6751c1a580SMerav Sicron #define BNX2X_MSG_MCP			0x0010000 /* was: NETIF_MSG_HW */
6851c1a580SMerav Sicron #define BNX2X_MSG_STATS			0x0020000 /* was: NETIF_MSG_TIMER */
6951c1a580SMerav Sicron #define BNX2X_MSG_NVM			0x0040000 /* was: NETIF_MSG_HW */
7051c1a580SMerav Sicron #define BNX2X_MSG_DMAE			0x0080000 /* was: NETIF_MSG_HW */
7151c1a580SMerav Sicron #define BNX2X_MSG_SP			0x0100000 /* was: NETIF_MSG_INTR */
7251c1a580SMerav Sicron #define BNX2X_MSG_FP			0x0200000 /* was: NETIF_MSG_INTR */
7351c1a580SMerav Sicron #define BNX2X_MSG_IOV			0x0800000
7451c1a580SMerav Sicron #define BNX2X_MSG_IDLE			0x2000000 /* used for idle check*/
7551c1a580SMerav Sicron #define BNX2X_MSG_ETHTOOL		0x4000000
7651c1a580SMerav Sicron #define BNX2X_MSG_DCB			0x8000000
77a2fbb9eaSEliezer Tamir 
78a2fbb9eaSEliezer Tamir /* regular debug print */
79f1deab50SJoe Perches #define DP(__mask, fmt, ...)					\
807995c64eSJoe Perches do {								\
8151c1a580SMerav Sicron 	if (unlikely(bp->msg_enable & (__mask)))		\
82f1deab50SJoe Perches 		pr_notice("[%s:%d(%s)]" fmt,			\
837995c64eSJoe Perches 			  __func__, __LINE__,			\
847995c64eSJoe Perches 			  bp->dev ? (bp->dev->name) : "?",	\
85f1deab50SJoe Perches 			  ##__VA_ARGS__);			\
8634f80b04SEilon Greenstein } while (0)
8734f80b04SEilon Greenstein 
88f1deab50SJoe Perches #define DP_CONT(__mask, fmt, ...)				\
89619c5cb6SVlad Zolotarov do {								\
9051c1a580SMerav Sicron 	if (unlikely(bp->msg_enable & (__mask)))		\
91f1deab50SJoe Perches 		pr_cont(fmt, ##__VA_ARGS__);			\
92619c5cb6SVlad Zolotarov } while (0)
93619c5cb6SVlad Zolotarov 
9434f80b04SEilon Greenstein /* errors debug print */
95f1deab50SJoe Perches #define BNX2X_DBG_ERR(fmt, ...)					\
967995c64eSJoe Perches do {								\
9751c1a580SMerav Sicron 	if (unlikely(netif_msg_probe(bp)))			\
98f1deab50SJoe Perches 		pr_err("[%s:%d(%s)]" fmt,			\
997995c64eSJoe Perches 		       __func__, __LINE__,			\
1007995c64eSJoe Perches 		       bp->dev ? (bp->dev->name) : "?",		\
101f1deab50SJoe Perches 		       ##__VA_ARGS__);				\
102a2fbb9eaSEliezer Tamir } while (0)
103a2fbb9eaSEliezer Tamir 
104a2fbb9eaSEliezer Tamir /* for errors (never masked) */
105f1deab50SJoe Perches #define BNX2X_ERR(fmt, ...)					\
1067995c64eSJoe Perches do {								\
107f1deab50SJoe Perches 	pr_err("[%s:%d(%s)]" fmt,				\
1087995c64eSJoe Perches 	       __func__, __LINE__,				\
1097995c64eSJoe Perches 	       bp->dev ? (bp->dev->name) : "?",			\
110f1deab50SJoe Perches 	       ##__VA_ARGS__);					\
111f1410647SEliezer Tamir } while (0)
112f1410647SEliezer Tamir 
113f1deab50SJoe Perches #define BNX2X_ERROR(fmt, ...)					\
114f1deab50SJoe Perches 	pr_err("[%s:%d]" fmt, __func__, __LINE__, ##__VA_ARGS__)
115cdaa7cb8SVladislav Zolotarov 
116cdaa7cb8SVladislav Zolotarov 
117a2fbb9eaSEliezer Tamir /* before we have a dev->name use dev_info() */
118f1deab50SJoe Perches #define BNX2X_DEV_INFO(fmt, ...)				 \
1197995c64eSJoe Perches do {								 \
12051c1a580SMerav Sicron 	if (unlikely(netif_msg_probe(bp)))			 \
121f1deab50SJoe Perches 		dev_info(&bp->pdev->dev, fmt, ##__VA_ARGS__);	 \
122a2fbb9eaSEliezer Tamir } while (0)
123a2fbb9eaSEliezer Tamir 
124a2fbb9eaSEliezer Tamir #ifdef BNX2X_STOP_ON_ERROR
1256383c0b3SAriel Elior void bnx2x_int_disable(struct bnx2x *bp);
126f1deab50SJoe Perches #define bnx2x_panic()				\
127f1deab50SJoe Perches do {						\
128a2fbb9eaSEliezer Tamir 	bp->panic = 1;				\
129a2fbb9eaSEliezer Tamir 	BNX2X_ERR("driver assert\n");		\
13034f80b04SEilon Greenstein 	bnx2x_int_disable(bp);			\
131a2fbb9eaSEliezer Tamir 	bnx2x_panic_dump(bp);			\
132a2fbb9eaSEliezer Tamir } while (0)
133a2fbb9eaSEliezer Tamir #else
134f1deab50SJoe Perches #define bnx2x_panic()				\
135f1deab50SJoe Perches do {						\
136e3553b29SEilon Greenstein 	bp->panic = 1;				\
137a2fbb9eaSEliezer Tamir 	BNX2X_ERR("driver assert\n");		\
138a2fbb9eaSEliezer Tamir 	bnx2x_panic_dump(bp);			\
139a2fbb9eaSEliezer Tamir } while (0)
140a2fbb9eaSEliezer Tamir #endif
141a2fbb9eaSEliezer Tamir 
142523224a3SDmitry Kravkov #define bnx2x_mc_addr(ha)      ((ha)->addr)
1436e30dd4eSVladislav Zolotarov #define bnx2x_uc_addr(ha)      ((ha)->addr)
144a2fbb9eaSEliezer Tamir 
14534f80b04SEilon Greenstein #define U64_LO(x)			(u32)(((u64)(x)) & 0xffffffff)
14634f80b04SEilon Greenstein #define U64_HI(x)			(u32)(((u64)(x)) >> 32)
14734f80b04SEilon Greenstein #define HILO_U64(hi, lo)		((((u64)(hi)) << 32) + (lo))
148a2fbb9eaSEliezer Tamir 
149a2fbb9eaSEliezer Tamir 
150523224a3SDmitry Kravkov #define REG_ADDR(bp, offset)		((bp->regview) + (offset))
151a2fbb9eaSEliezer Tamir 
152a2fbb9eaSEliezer Tamir #define REG_RD(bp, offset)		readl(REG_ADDR(bp, offset))
153a2fbb9eaSEliezer Tamir #define REG_RD8(bp, offset)		readb(REG_ADDR(bp, offset))
154523224a3SDmitry Kravkov #define REG_RD16(bp, offset)		readw(REG_ADDR(bp, offset))
155a2fbb9eaSEliezer Tamir 
156a2fbb9eaSEliezer Tamir #define REG_WR(bp, offset, val)		writel((u32)val, REG_ADDR(bp, offset))
157a2fbb9eaSEliezer Tamir #define REG_WR8(bp, offset, val)	writeb((u8)val, REG_ADDR(bp, offset))
158a2fbb9eaSEliezer Tamir #define REG_WR16(bp, offset, val)	writew((u16)val, REG_ADDR(bp, offset))
159a2fbb9eaSEliezer Tamir 
160a2fbb9eaSEliezer Tamir #define REG_RD_IND(bp, offset)		bnx2x_reg_rd_ind(bp, offset)
161a2fbb9eaSEliezer Tamir #define REG_WR_IND(bp, offset, val)	bnx2x_reg_wr_ind(bp, offset, val)
162a2fbb9eaSEliezer Tamir 
163c18487eeSYaniv Rosner #define REG_RD_DMAE(bp, offset, valp, len32) \
164c18487eeSYaniv Rosner 	do { \
165c18487eeSYaniv Rosner 		bnx2x_read_dmae(bp, offset, len32);\
166573f2035SEilon Greenstein 		memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
167c18487eeSYaniv Rosner 	} while (0)
168c18487eeSYaniv Rosner 
16934f80b04SEilon Greenstein #define REG_WR_DMAE(bp, offset, valp, len32) \
170a2fbb9eaSEliezer Tamir 	do { \
171573f2035SEilon Greenstein 		memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
172a2fbb9eaSEliezer Tamir 		bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
173a2fbb9eaSEliezer Tamir 				 offset, len32); \
174a2fbb9eaSEliezer Tamir 	} while (0)
175a2fbb9eaSEliezer Tamir 
176523224a3SDmitry Kravkov #define REG_WR_DMAE_LEN(bp, offset, valp, len32) \
177523224a3SDmitry Kravkov 	REG_WR_DMAE(bp, offset, valp, len32)
178523224a3SDmitry Kravkov 
1793359fcedSVladislav Zolotarov #define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
180573f2035SEilon Greenstein 	do { \
181573f2035SEilon Greenstein 		memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
182573f2035SEilon Greenstein 		bnx2x_write_big_buf_wb(bp, addr, len32); \
183573f2035SEilon Greenstein 	} while (0)
184573f2035SEilon Greenstein 
18534f80b04SEilon Greenstein #define SHMEM_ADDR(bp, field)		(bp->common.shmem_base + \
18634f80b04SEilon Greenstein 					 offsetof(struct shmem_region, field))
18734f80b04SEilon Greenstein #define SHMEM_RD(bp, field)		REG_RD(bp, SHMEM_ADDR(bp, field))
18834f80b04SEilon Greenstein #define SHMEM_WR(bp, field, val)	REG_WR(bp, SHMEM_ADDR(bp, field), val)
189a2fbb9eaSEliezer Tamir 
1902691d51dSEilon Greenstein #define SHMEM2_ADDR(bp, field)		(bp->common.shmem2_base + \
1912691d51dSEilon Greenstein 					 offsetof(struct shmem2_region, field))
1922691d51dSEilon Greenstein #define SHMEM2_RD(bp, field)		REG_RD(bp, SHMEM2_ADDR(bp, field))
1932691d51dSEilon Greenstein #define SHMEM2_WR(bp, field, val)	REG_WR(bp, SHMEM2_ADDR(bp, field), val)
194523224a3SDmitry Kravkov #define MF_CFG_ADDR(bp, field)		(bp->common.mf_cfg_base + \
195523224a3SDmitry Kravkov 					 offsetof(struct mf_cfg, field))
196f2e0899fSDmitry Kravkov #define MF2_CFG_ADDR(bp, field)		(bp->common.mf2_cfg_base + \
197f2e0899fSDmitry Kravkov 					 offsetof(struct mf2_cfg, field))
1982691d51dSEilon Greenstein 
199523224a3SDmitry Kravkov #define MF_CFG_RD(bp, field)		REG_RD(bp, MF_CFG_ADDR(bp, field))
200523224a3SDmitry Kravkov #define MF_CFG_WR(bp, field, val)	REG_WR(bp,\
201523224a3SDmitry Kravkov 					       MF_CFG_ADDR(bp, field), (val))
202f2e0899fSDmitry Kravkov #define MF2_CFG_RD(bp, field)		REG_RD(bp, MF2_CFG_ADDR(bp, field))
203f85582f8SDmitry Kravkov 
204f2e0899fSDmitry Kravkov #define SHMEM2_HAS(bp, field)		((bp)->common.shmem2_base &&	\
205f2e0899fSDmitry Kravkov 					 (SHMEM2_RD((bp), size) >	\
206f2e0899fSDmitry Kravkov 					 offsetof(struct shmem2_region, field)))
20772fd0718SVladislav Zolotarov 
208345b5d52SEilon Greenstein #define EMAC_RD(bp, reg)		REG_RD(bp, emac_base + reg)
2093196a88aSEilon Greenstein #define EMAC_WR(bp, reg, val)		REG_WR(bp, emac_base + reg, val)
210a2fbb9eaSEliezer Tamir 
211523224a3SDmitry Kravkov /* SP SB indices */
212523224a3SDmitry Kravkov 
213523224a3SDmitry Kravkov /* General SP events - stats query, cfc delete, etc  */
214523224a3SDmitry Kravkov #define HC_SP_INDEX_ETH_DEF_CONS		3
215523224a3SDmitry Kravkov 
216523224a3SDmitry Kravkov /* EQ completions */
217523224a3SDmitry Kravkov #define HC_SP_INDEX_EQ_CONS			7
218523224a3SDmitry Kravkov 
219ec6ba945SVladislav Zolotarov /* FCoE L2 connection completions */
220ec6ba945SVladislav Zolotarov #define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS		6
221ec6ba945SVladislav Zolotarov #define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS		4
222523224a3SDmitry Kravkov /* iSCSI L2 */
223523224a3SDmitry Kravkov #define HC_SP_INDEX_ETH_ISCSI_CQ_CONS		5
224523224a3SDmitry Kravkov #define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS	1
225523224a3SDmitry Kravkov 
226ec6ba945SVladislav Zolotarov /* Special clients parameters */
227ec6ba945SVladislav Zolotarov 
228ec6ba945SVladislav Zolotarov /* SB indices */
229ec6ba945SVladislav Zolotarov /* FCoE L2 */
230ec6ba945SVladislav Zolotarov #define BNX2X_FCOE_L2_RX_INDEX \
231ec6ba945SVladislav Zolotarov 	(&bp->def_status_blk->sp_sb.\
232ec6ba945SVladislav Zolotarov 	index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS])
233ec6ba945SVladislav Zolotarov 
234ec6ba945SVladislav Zolotarov #define BNX2X_FCOE_L2_TX_INDEX \
235ec6ba945SVladislav Zolotarov 	(&bp->def_status_blk->sp_sb.\
236ec6ba945SVladislav Zolotarov 	index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS])
237ec6ba945SVladislav Zolotarov 
238523224a3SDmitry Kravkov /**
239523224a3SDmitry Kravkov  *  CIDs and CLIDs:
240523224a3SDmitry Kravkov  *  CLIDs below is a CLID for func 0, then the CLID for other
241523224a3SDmitry Kravkov  *  functions will be calculated by the formula:
242523224a3SDmitry Kravkov  *
243523224a3SDmitry Kravkov  *  FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X
244523224a3SDmitry Kravkov  *
245523224a3SDmitry Kravkov  */
2461805b2f0SDavid S. Miller enum {
2471805b2f0SDavid S. Miller 	BNX2X_ISCSI_ETH_CL_ID_IDX,
2481805b2f0SDavid S. Miller 	BNX2X_FCOE_ETH_CL_ID_IDX,
2491805b2f0SDavid S. Miller 	BNX2X_MAX_CNIC_ETH_CL_ID_IDX,
2501805b2f0SDavid S. Miller };
251523224a3SDmitry Kravkov 
25237ae41a9SMerav Sicron #define BNX2X_CNIC_START_ETH_CID(bp)	(BNX2X_NUM_NON_CNIC_QUEUES(bp) *\
25337ae41a9SMerav Sicron 					 (bp)->max_cos)
2541805b2f0SDavid S. Miller 	/* iSCSI L2 */
25537ae41a9SMerav Sicron #define	BNX2X_ISCSI_ETH_CID(bp)		(BNX2X_CNIC_START_ETH_CID(bp))
256ec6ba945SVladislav Zolotarov 	/* FCoE L2 */
25737ae41a9SMerav Sicron #define	BNX2X_FCOE_ETH_CID(bp)		(BNX2X_CNIC_START_ETH_CID(bp) + 1)
258ec6ba945SVladislav Zolotarov 
259523224a3SDmitry Kravkov /** Additional rings budgeting */
260523224a3SDmitry Kravkov #ifdef BCM_CNIC
2616383c0b3SAriel Elior #define CNIC_PRESENT			1
2626383c0b3SAriel Elior #define FCOE_PRESENT			1
263523224a3SDmitry Kravkov #else
2646383c0b3SAriel Elior #define CNIC_PRESENT			0
2656383c0b3SAriel Elior #define FCOE_PRESENT			0
266523224a3SDmitry Kravkov #endif /* BCM_CNIC */
2676383c0b3SAriel Elior #define NON_ETH_CONTEXT_USE	(FCOE_PRESENT)
268523224a3SDmitry Kravkov 
26972fd0718SVladislav Zolotarov #define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
27072fd0718SVladislav Zolotarov 	AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR
27172fd0718SVladislav Zolotarov 
272523224a3SDmitry Kravkov #define SM_RX_ID			0
273523224a3SDmitry Kravkov #define SM_TX_ID			1
274a2fbb9eaSEliezer Tamir 
2756383c0b3SAriel Elior /* defines for multiple tx priority indices */
2766383c0b3SAriel Elior #define FIRST_TX_ONLY_COS_INDEX		1
2776383c0b3SAriel Elior #define FIRST_TX_COS_INDEX		0
278a2fbb9eaSEliezer Tamir 
2796383c0b3SAriel Elior /* rules for calculating the cids of tx-only connections */
28065565884SMerav Sicron #define CID_TO_FP(cid, bp)		((cid) % BNX2X_NUM_NON_CNIC_QUEUES(bp))
28165565884SMerav Sicron #define CID_COS_TO_TX_ONLY_CID(cid, cos, bp) \
28265565884SMerav Sicron 				(cid + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
2836383c0b3SAriel Elior 
2846383c0b3SAriel Elior /* fp index inside class of service range */
28565565884SMerav Sicron #define FP_COS_TO_TXQ(fp, cos, bp) \
28665565884SMerav Sicron 			((fp)->index + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
2876383c0b3SAriel Elior 
28865565884SMerav Sicron /* Indexes for transmission queues array:
28965565884SMerav Sicron  * txdata for RSS i CoS j is at location i + (j * num of RSS)
29065565884SMerav Sicron  * txdata for FCoE (if exist) is at location max cos * num of RSS
29165565884SMerav Sicron  * txdata for FWD (if exist) is one location after FCoE
29265565884SMerav Sicron  * txdata for OOO (if exist) is one location after FWD
2936383c0b3SAriel Elior  */
29465565884SMerav Sicron enum {
29565565884SMerav Sicron 	FCOE_TXQ_IDX_OFFSET,
29665565884SMerav Sicron 	FWD_TXQ_IDX_OFFSET,
29765565884SMerav Sicron 	OOO_TXQ_IDX_OFFSET,
29865565884SMerav Sicron };
29965565884SMerav Sicron #define MAX_ETH_TXQ_IDX(bp)	(BNX2X_NUM_NON_CNIC_QUEUES(bp) * (bp)->max_cos)
30065565884SMerav Sicron #ifdef BCM_CNIC
30165565884SMerav Sicron #define FCOE_TXQ_IDX(bp)	(MAX_ETH_TXQ_IDX(bp) + FCOE_TXQ_IDX_OFFSET)
30265565884SMerav Sicron #endif
3036383c0b3SAriel Elior 
3046383c0b3SAriel Elior /* fast path */
305e52fcb24SEric Dumazet /*
306e52fcb24SEric Dumazet  * This driver uses new build_skb() API :
307e52fcb24SEric Dumazet  * RX ring buffer contains pointer to kmalloc() data only,
308e52fcb24SEric Dumazet  * skb are built only after Hardware filled the frame.
309e52fcb24SEric Dumazet  */
310a2fbb9eaSEliezer Tamir struct sw_rx_bd {
311e52fcb24SEric Dumazet 	u8		*data;
3121a983142SFUJITA Tomonori 	DEFINE_DMA_UNMAP_ADDR(mapping);
313a2fbb9eaSEliezer Tamir };
314a2fbb9eaSEliezer Tamir 
315a2fbb9eaSEliezer Tamir struct sw_tx_bd {
316a2fbb9eaSEliezer Tamir 	struct sk_buff	*skb;
317a2fbb9eaSEliezer Tamir 	u16		first_bd;
318ca00392cSEilon Greenstein 	u8		flags;
319ca00392cSEilon Greenstein /* Set on the first BD descriptor when there is a split BD */
320ca00392cSEilon Greenstein #define BNX2X_TSO_SPLIT_BD		(1<<0)
321a2fbb9eaSEliezer Tamir };
322a2fbb9eaSEliezer Tamir 
3237a9b2557SVladislav Zolotarov struct sw_rx_page {
3247a9b2557SVladislav Zolotarov 	struct page	*page;
3251a983142SFUJITA Tomonori 	DEFINE_DMA_UNMAP_ADDR(mapping);
3267a9b2557SVladislav Zolotarov };
3277a9b2557SVladislav Zolotarov 
328ca00392cSEilon Greenstein union db_prod {
329ca00392cSEilon Greenstein 	struct doorbell_set_prod data;
330ca00392cSEilon Greenstein 	u32		raw;
331ca00392cSEilon Greenstein };
332ca00392cSEilon Greenstein 
3338decf868SDavid S. Miller /* dropless fc FW/HW related params */
3348decf868SDavid S. Miller #define BRB_SIZE(bp)		(CHIP_IS_E3(bp) ? 1024 : 512)
3358decf868SDavid S. Miller #define MAX_AGG_QS(bp)		(CHIP_IS_E1(bp) ? \
3368decf868SDavid S. Miller 					ETH_MAX_AGGREGATION_QUEUES_E1 :\
3378decf868SDavid S. Miller 					ETH_MAX_AGGREGATION_QUEUES_E1H_E2)
3388decf868SDavid S. Miller #define FW_DROP_LEVEL(bp)	(3 + MAX_SPQ_PENDING + MAX_AGG_QS(bp))
3398decf868SDavid S. Miller #define FW_PREFETCH_CNT		16
3408decf868SDavid S. Miller #define DROPLESS_FC_HEADROOM	100
3417a9b2557SVladislav Zolotarov 
3427a9b2557SVladislav Zolotarov /* MC hsi */
3437a9b2557SVladislav Zolotarov #define BCM_PAGE_SHIFT		12
3447a9b2557SVladislav Zolotarov #define BCM_PAGE_SIZE		(1 << BCM_PAGE_SHIFT)
3457a9b2557SVladislav Zolotarov #define BCM_PAGE_MASK		(~(BCM_PAGE_SIZE - 1))
3467a9b2557SVladislav Zolotarov #define BCM_PAGE_ALIGN(addr)	(((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
3477a9b2557SVladislav Zolotarov 
3487a9b2557SVladislav Zolotarov #define PAGES_PER_SGE_SHIFT	0
3497a9b2557SVladislav Zolotarov #define PAGES_PER_SGE		(1 << PAGES_PER_SGE_SHIFT)
3504f40f2cbSEilon Greenstein #define SGE_PAGE_SIZE		PAGE_SIZE
3514f40f2cbSEilon Greenstein #define SGE_PAGE_SHIFT		PAGE_SHIFT
3525b6402d1SEilon Greenstein #define SGE_PAGE_ALIGN(addr)	PAGE_ALIGN((typeof(PAGE_SIZE))(addr))
3537a9b2557SVladislav Zolotarov 
3547a9b2557SVladislav Zolotarov /* SGE ring related macros */
3557a9b2557SVladislav Zolotarov #define NUM_RX_SGE_PAGES	2
3567a9b2557SVladislav Zolotarov #define RX_SGE_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
3578decf868SDavid S. Miller #define NEXT_PAGE_SGE_DESC_CNT	2
3588decf868SDavid S. Miller #define MAX_RX_SGE_CNT		(RX_SGE_CNT - NEXT_PAGE_SGE_DESC_CNT)
35933471629SEilon Greenstein /* RX_SGE_CNT is promised to be a power of 2 */
3607a9b2557SVladislav Zolotarov #define RX_SGE_MASK		(RX_SGE_CNT - 1)
3617a9b2557SVladislav Zolotarov #define NUM_RX_SGE		(RX_SGE_CNT * NUM_RX_SGE_PAGES)
3627a9b2557SVladislav Zolotarov #define MAX_RX_SGE		(NUM_RX_SGE - 1)
3637a9b2557SVladislav Zolotarov #define NEXT_SGE_IDX(x)		((((x) & RX_SGE_MASK) == \
3648decf868SDavid S. Miller 				  (MAX_RX_SGE_CNT - 1)) ? \
3658decf868SDavid S. Miller 					(x) + 1 + NEXT_PAGE_SGE_DESC_CNT : \
3668decf868SDavid S. Miller 					(x) + 1)
3677a9b2557SVladislav Zolotarov #define RX_SGE(x)		((x) & MAX_RX_SGE)
3687a9b2557SVladislav Zolotarov 
3698decf868SDavid S. Miller /*
3708decf868SDavid S. Miller  * Number of required  SGEs is the sum of two:
3718decf868SDavid S. Miller  * 1. Number of possible opened aggregations (next packet for
3728decf868SDavid S. Miller  *    these aggregations will probably consume SGE immidiatelly)
3738decf868SDavid S. Miller  * 2. Rest of BRB blocks divided by 2 (block will consume new SGE only
3748decf868SDavid S. Miller  *    after placement on BD for new TPA aggregation)
3758decf868SDavid S. Miller  *
3768decf868SDavid S. Miller  * Takes into account NEXT_PAGE_SGE_DESC_CNT "next" elements on each page
3778decf868SDavid S. Miller  */
3788decf868SDavid S. Miller #define NUM_SGE_REQ		(MAX_AGG_QS(bp) + \
3798decf868SDavid S. Miller 					(BRB_SIZE(bp) - MAX_AGG_QS(bp)) / 2)
3808decf868SDavid S. Miller #define NUM_SGE_PG_REQ		((NUM_SGE_REQ + MAX_RX_SGE_CNT - 1) / \
3818decf868SDavid S. Miller 						MAX_RX_SGE_CNT)
3828decf868SDavid S. Miller #define SGE_TH_LO(bp)		(NUM_SGE_REQ + \
3838decf868SDavid S. Miller 				 NUM_SGE_PG_REQ * NEXT_PAGE_SGE_DESC_CNT)
3848decf868SDavid S. Miller #define SGE_TH_HI(bp)		(SGE_TH_LO(bp) + DROPLESS_FC_HEADROOM)
3858decf868SDavid S. Miller 
386619c5cb6SVlad Zolotarov /* Manipulate a bit vector defined as an array of u64 */
387619c5cb6SVlad Zolotarov 
3887a9b2557SVladislav Zolotarov /* Number of bits in one sge_mask array element */
389619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_SZ		64
390619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_SHIFT		6
391619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_MASK		((u64)BIT_VEC64_ELEM_SZ - 1)
392619c5cb6SVlad Zolotarov 
393619c5cb6SVlad Zolotarov 
394619c5cb6SVlad Zolotarov #define __BIT_VEC64_SET_BIT(el, bit) \
395619c5cb6SVlad Zolotarov 	do { \
396619c5cb6SVlad Zolotarov 		el = ((el) | ((u64)0x1 << (bit))); \
397619c5cb6SVlad Zolotarov 	} while (0)
398619c5cb6SVlad Zolotarov 
399619c5cb6SVlad Zolotarov #define __BIT_VEC64_CLEAR_BIT(el, bit) \
400619c5cb6SVlad Zolotarov 	do { \
401619c5cb6SVlad Zolotarov 		el = ((el) & (~((u64)0x1 << (bit)))); \
402619c5cb6SVlad Zolotarov 	} while (0)
403619c5cb6SVlad Zolotarov 
404619c5cb6SVlad Zolotarov 
405619c5cb6SVlad Zolotarov #define BIT_VEC64_SET_BIT(vec64, idx) \
406619c5cb6SVlad Zolotarov 	__BIT_VEC64_SET_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
407619c5cb6SVlad Zolotarov 			   (idx) & BIT_VEC64_ELEM_MASK)
408619c5cb6SVlad Zolotarov 
409619c5cb6SVlad Zolotarov #define BIT_VEC64_CLEAR_BIT(vec64, idx) \
410619c5cb6SVlad Zolotarov 	__BIT_VEC64_CLEAR_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
411619c5cb6SVlad Zolotarov 			     (idx) & BIT_VEC64_ELEM_MASK)
412619c5cb6SVlad Zolotarov 
413619c5cb6SVlad Zolotarov #define BIT_VEC64_TEST_BIT(vec64, idx) \
414619c5cb6SVlad Zolotarov 	(((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT] >> \
415619c5cb6SVlad Zolotarov 	((idx) & BIT_VEC64_ELEM_MASK)) & 0x1)
4167a9b2557SVladislav Zolotarov 
4177a9b2557SVladislav Zolotarov /* Creates a bitmask of all ones in less significant bits.
4187a9b2557SVladislav Zolotarov    idx - index of the most significant bit in the created mask */
419619c5cb6SVlad Zolotarov #define BIT_VEC64_ONES_MASK(idx) \
420619c5cb6SVlad Zolotarov 		(((u64)0x1 << (((idx) & BIT_VEC64_ELEM_MASK) + 1)) - 1)
421619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_ONE_MASK	((u64)(~0))
422619c5cb6SVlad Zolotarov 
423619c5cb6SVlad Zolotarov /*******************************************************/
424619c5cb6SVlad Zolotarov 
425619c5cb6SVlad Zolotarov 
4267a9b2557SVladislav Zolotarov 
4277a9b2557SVladislav Zolotarov /* Number of u64 elements in SGE mask array */
428b3637827SDmitry Kravkov #define RX_SGE_MASK_LEN			(NUM_RX_SGE / BIT_VEC64_ELEM_SZ)
4297a9b2557SVladislav Zolotarov #define RX_SGE_MASK_LEN_MASK		(RX_SGE_MASK_LEN - 1)
4307a9b2557SVladislav Zolotarov #define NEXT_SGE_MASK_ELEM(el)		(((el) + 1) & RX_SGE_MASK_LEN_MASK)
4317a9b2557SVladislav Zolotarov 
432523224a3SDmitry Kravkov union host_hc_status_block {
433523224a3SDmitry Kravkov 	/* pointer to fp status block e1x */
434523224a3SDmitry Kravkov 	struct host_hc_status_block_e1x *e1x_sb;
435f2e0899fSDmitry Kravkov 	/* pointer to fp status block e2 */
436f2e0899fSDmitry Kravkov 	struct host_hc_status_block_e2  *e2_sb;
437523224a3SDmitry Kravkov };
4387a9b2557SVladislav Zolotarov 
439619c5cb6SVlad Zolotarov struct bnx2x_agg_info {
440619c5cb6SVlad Zolotarov 	/*
441e52fcb24SEric Dumazet 	 * First aggregation buffer is a data buffer, the following - are pages.
442e52fcb24SEric Dumazet 	 * We will preallocate the data buffer for each aggregation when
443619c5cb6SVlad Zolotarov 	 * we open the interface and will replace the BD at the consumer
444619c5cb6SVlad Zolotarov 	 * with this one when we receive the TPA_START CQE in order to
445619c5cb6SVlad Zolotarov 	 * keep the Rx BD ring consistent.
446619c5cb6SVlad Zolotarov 	 */
447619c5cb6SVlad Zolotarov 	struct sw_rx_bd		first_buf;
448619c5cb6SVlad Zolotarov 	u8			tpa_state;
449619c5cb6SVlad Zolotarov #define BNX2X_TPA_START			1
450619c5cb6SVlad Zolotarov #define BNX2X_TPA_STOP			2
451619c5cb6SVlad Zolotarov #define BNX2X_TPA_ERROR			3
452619c5cb6SVlad Zolotarov 	u8			placement_offset;
453619c5cb6SVlad Zolotarov 	u16			parsing_flags;
454619c5cb6SVlad Zolotarov 	u16			vlan_tag;
455619c5cb6SVlad Zolotarov 	u16			len_on_bd;
456e52fcb24SEric Dumazet 	u32			rxhash;
457a334b5fbSEric Dumazet 	bool			l4_rxhash;
458621b4d66SDmitry Kravkov 	u16			gro_size;
459621b4d66SDmitry Kravkov 	u16			full_page;
460619c5cb6SVlad Zolotarov };
461619c5cb6SVlad Zolotarov 
462619c5cb6SVlad Zolotarov #define Q_STATS_OFFSET32(stat_name) \
463619c5cb6SVlad Zolotarov 			(offsetof(struct bnx2x_eth_q_stats, stat_name) / 4)
464619c5cb6SVlad Zolotarov 
4656383c0b3SAriel Elior struct bnx2x_fp_txdata {
4666383c0b3SAriel Elior 
4676383c0b3SAriel Elior 	struct sw_tx_bd		*tx_buf_ring;
4686383c0b3SAriel Elior 
4696383c0b3SAriel Elior 	union eth_tx_bd_types	*tx_desc_ring;
4706383c0b3SAriel Elior 	dma_addr_t		tx_desc_mapping;
4716383c0b3SAriel Elior 
4726383c0b3SAriel Elior 	u32			cid;
4736383c0b3SAriel Elior 
4746383c0b3SAriel Elior 	union db_prod		tx_db;
4756383c0b3SAriel Elior 
4766383c0b3SAriel Elior 	u16			tx_pkt_prod;
4776383c0b3SAriel Elior 	u16			tx_pkt_cons;
4786383c0b3SAriel Elior 	u16			tx_bd_prod;
4796383c0b3SAriel Elior 	u16			tx_bd_cons;
4806383c0b3SAriel Elior 
4816383c0b3SAriel Elior 	unsigned long		tx_pkt;
4826383c0b3SAriel Elior 
4836383c0b3SAriel Elior 	__le16			*tx_cons_sb;
4846383c0b3SAriel Elior 
4856383c0b3SAriel Elior 	int			txq_index;
48665565884SMerav Sicron 	struct bnx2x_fastpath	*parent_fp;
48765565884SMerav Sicron 	int			tx_ring_size;
4886383c0b3SAriel Elior };
4896383c0b3SAriel Elior 
490621b4d66SDmitry Kravkov enum bnx2x_tpa_mode_t {
491621b4d66SDmitry Kravkov 	TPA_MODE_LRO,
492621b4d66SDmitry Kravkov 	TPA_MODE_GRO
493621b4d66SDmitry Kravkov };
494621b4d66SDmitry Kravkov 
495a2fbb9eaSEliezer Tamir struct bnx2x_fastpath {
496619c5cb6SVlad Zolotarov 	struct bnx2x		*bp; /* parent */
497a2fbb9eaSEliezer Tamir 
498d6214d7aSDmitry Kravkov #define BNX2X_NAPI_WEIGHT       128
499a2fbb9eaSEliezer Tamir 	struct napi_struct	napi;
500523224a3SDmitry Kravkov 	union host_hc_status_block	status_blk;
501523224a3SDmitry Kravkov 	/* chip independed shortcuts into sb structure */
502523224a3SDmitry Kravkov 	__le16			*sb_index_values;
503523224a3SDmitry Kravkov 	__le16			*sb_running_index;
504523224a3SDmitry Kravkov 	/* chip independed shortcut into rx_prods_offset memory */
505523224a3SDmitry Kravkov 	u32			ustorm_rx_prods_offset;
506523224a3SDmitry Kravkov 
507a8c94b91SVladislav Zolotarov 	u32			rx_buf_size;
508a8c94b91SVladislav Zolotarov 
509a2fbb9eaSEliezer Tamir 	dma_addr_t		status_blk_mapping;
510a2fbb9eaSEliezer Tamir 
511621b4d66SDmitry Kravkov 	enum bnx2x_tpa_mode_t	mode;
512621b4d66SDmitry Kravkov 
5136383c0b3SAriel Elior 	u8			max_cos; /* actual number of active tx coses */
51465565884SMerav Sicron 	struct bnx2x_fp_txdata	*txdata_ptr[BNX2X_MULTI_TX_COS];
515a2fbb9eaSEliezer Tamir 
5167a9b2557SVladislav Zolotarov 	struct sw_rx_bd		*rx_buf_ring;	/* BDs mappings ring */
5177a9b2557SVladislav Zolotarov 	struct sw_rx_page	*rx_page_ring;	/* SGE pages mappings ring */
518a2fbb9eaSEliezer Tamir 
519a2fbb9eaSEliezer Tamir 	struct eth_rx_bd	*rx_desc_ring;
520a2fbb9eaSEliezer Tamir 	dma_addr_t		rx_desc_mapping;
521a2fbb9eaSEliezer Tamir 
522a2fbb9eaSEliezer Tamir 	union eth_rx_cqe	*rx_comp_ring;
523a2fbb9eaSEliezer Tamir 	dma_addr_t		rx_comp_mapping;
524a2fbb9eaSEliezer Tamir 
5257a9b2557SVladislav Zolotarov 	/* SGE ring */
5267a9b2557SVladislav Zolotarov 	struct eth_rx_sge	*rx_sge_ring;
5277a9b2557SVladislav Zolotarov 	dma_addr_t		rx_sge_mapping;
5287a9b2557SVladislav Zolotarov 
5297a9b2557SVladislav Zolotarov 	u64			sge_mask[RX_SGE_MASK_LEN];
5307a9b2557SVladislav Zolotarov 
531619c5cb6SVlad Zolotarov 	u32			cid;
532a2fbb9eaSEliezer Tamir 
5336383c0b3SAriel Elior 	__le16			fp_hc_idx;
5346383c0b3SAriel Elior 
53534f80b04SEilon Greenstein 	u8			index;		/* number in fp array */
536f233cafeSDmitry Kravkov 	u8			rx_queue;	/* index for skb_record */
53734f80b04SEilon Greenstein 	u8			cl_id;		/* eth client id */
538523224a3SDmitry Kravkov 	u8			cl_qzone_id;
539523224a3SDmitry Kravkov 	u8			fw_sb_id;	/* status block number in FW */
540523224a3SDmitry Kravkov 	u8			igu_sb_id;	/* status block number in HW */
541a2fbb9eaSEliezer Tamir 
542a2fbb9eaSEliezer Tamir 	u16			rx_bd_prod;
543a2fbb9eaSEliezer Tamir 	u16			rx_bd_cons;
544a2fbb9eaSEliezer Tamir 	u16			rx_comp_prod;
545a2fbb9eaSEliezer Tamir 	u16			rx_comp_cons;
5467a9b2557SVladislav Zolotarov 	u16			rx_sge_prod;
5477a9b2557SVladislav Zolotarov 	/* The last maximal completed SGE */
5487a9b2557SVladislav Zolotarov 	u16			last_max_sge;
5494781bfadSEilon Greenstein 	__le16			*rx_cons_sb;
5506383c0b3SAriel Elior 	unsigned long		rx_pkt,
55166e855f3SYitchak Gertner 				rx_calls;
552ab6ad5a4SEilon Greenstein 
5537a9b2557SVladislav Zolotarov 	/* TPA related */
55415192a8cSBarak Witkowski 	struct bnx2x_agg_info	*tpa_info;
5557a9b2557SVladislav Zolotarov 	u8			disable_tpa;
5567a9b2557SVladislav Zolotarov #ifdef BNX2X_STOP_ON_ERROR
5577a9b2557SVladislav Zolotarov 	u64			tpa_queue_used;
5587a9b2557SVladislav Zolotarov #endif
559ca00392cSEilon Greenstein 	/* The size is calculated using the following:
560ca00392cSEilon Greenstein 	     sizeof name field from netdev structure +
561ca00392cSEilon Greenstein 	     4 ('-Xx-' string) +
562ca00392cSEilon Greenstein 	     4 (for the digits and to make it DWORD aligned) */
563ca00392cSEilon Greenstein #define FP_NAME_SIZE		(sizeof(((struct net_device *)0)->name) + 8)
564ca00392cSEilon Greenstein 	char			name[FP_NAME_SIZE];
565a2fbb9eaSEliezer Tamir };
566a2fbb9eaSEliezer Tamir 
56715192a8cSBarak Witkowski #define bnx2x_fp(bp, nr, var)	((bp)->fp[(nr)].var)
56815192a8cSBarak Witkowski #define bnx2x_sp_obj(bp, fp)	((bp)->sp_objs[(fp)->index])
56915192a8cSBarak Witkowski #define bnx2x_fp_stats(bp, fp)	(&((bp)->fp_stats[(fp)->index]))
57015192a8cSBarak Witkowski #define bnx2x_fp_qstats(bp, fp)	(&((bp)->fp_stats[(fp)->index].eth_q_stats))
571a8c94b91SVladislav Zolotarov 
572a8c94b91SVladislav Zolotarov /* Use 2500 as a mini-jumbo MTU for FCoE */
573a8c94b91SVladislav Zolotarov #define BNX2X_FCOE_MINI_JUMBO_MTU	2500
574a8c94b91SVladislav Zolotarov 
57565565884SMerav Sicron #define	FCOE_IDX_OFFSET		0
57665565884SMerav Sicron 
57765565884SMerav Sicron #define FCOE_IDX(bp)		(BNX2X_NUM_NON_CNIC_QUEUES(bp) + \
57865565884SMerav Sicron 				 FCOE_IDX_OFFSET)
57965565884SMerav Sicron #define bnx2x_fcoe_fp(bp)	(&bp->fp[FCOE_IDX(bp)])
580ec6ba945SVladislav Zolotarov #define bnx2x_fcoe(bp, var)	(bnx2x_fcoe_fp(bp)->var)
58115192a8cSBarak Witkowski #define bnx2x_fcoe_inner_sp_obj(bp)	(&bp->sp_objs[FCOE_IDX(bp)])
58215192a8cSBarak Witkowski #define bnx2x_fcoe_sp_obj(bp, var)	(bnx2x_fcoe_inner_sp_obj(bp)->var)
5836383c0b3SAriel Elior #define bnx2x_fcoe_tx(bp, var)	(bnx2x_fcoe_fp(bp)-> \
58465565884SMerav Sicron 						txdata_ptr[FIRST_TX_COS_INDEX] \
58565565884SMerav Sicron 						->var)
586619c5cb6SVlad Zolotarov 
587619c5cb6SVlad Zolotarov 
5886383c0b3SAriel Elior #define IS_ETH_FP(fp)			(fp->index < \
5896383c0b3SAriel Elior 					 BNX2X_NUM_ETH_QUEUES(fp->bp))
590619c5cb6SVlad Zolotarov #ifdef BCM_CNIC
59165565884SMerav Sicron #define IS_FCOE_FP(fp)			(fp->index == FCOE_IDX(fp->bp))
59265565884SMerav Sicron #define IS_FCOE_IDX(idx)		((idx) == FCOE_IDX(bp))
593ec6ba945SVladislav Zolotarov #else
594ec6ba945SVladislav Zolotarov #define IS_FCOE_FP(fp)		false
595ec6ba945SVladislav Zolotarov #define IS_FCOE_IDX(idx)	false
596ec6ba945SVladislav Zolotarov #endif
5977a9b2557SVladislav Zolotarov 
5987a9b2557SVladislav Zolotarov 
5997a9b2557SVladislav Zolotarov /* MC hsi */
6007a9b2557SVladislav Zolotarov #define MAX_FETCH_BD		13	/* HW max BDs per packet */
6017a9b2557SVladislav Zolotarov #define RX_COPY_THRESH		92
6027a9b2557SVladislav Zolotarov 
6037a9b2557SVladislav Zolotarov #define NUM_TX_RINGS		16
604ca00392cSEilon Greenstein #define TX_DESC_CNT		(BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
6058decf868SDavid S. Miller #define NEXT_PAGE_TX_DESC_CNT	1
6068decf868SDavid S. Miller #define MAX_TX_DESC_CNT		(TX_DESC_CNT - NEXT_PAGE_TX_DESC_CNT)
6077a9b2557SVladislav Zolotarov #define NUM_TX_BD		(TX_DESC_CNT * NUM_TX_RINGS)
6087a9b2557SVladislav Zolotarov #define MAX_TX_BD		(NUM_TX_BD - 1)
6097a9b2557SVladislav Zolotarov #define MAX_TX_AVAIL		(MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
6107a9b2557SVladislav Zolotarov #define NEXT_TX_IDX(x)		((((x) & MAX_TX_DESC_CNT) == \
6118decf868SDavid S. Miller 				  (MAX_TX_DESC_CNT - 1)) ? \
6128decf868SDavid S. Miller 					(x) + 1 + NEXT_PAGE_TX_DESC_CNT : \
6138decf868SDavid S. Miller 					(x) + 1)
6147a9b2557SVladislav Zolotarov #define TX_BD(x)		((x) & MAX_TX_BD)
6157a9b2557SVladislav Zolotarov #define TX_BD_POFF(x)		((x) & MAX_TX_DESC_CNT)
6167a9b2557SVladislav Zolotarov 
6177df2dc6bSDmitry Kravkov /* number of NEXT_PAGE descriptors may be required during placement */
6187df2dc6bSDmitry Kravkov #define NEXT_CNT_PER_TX_PKT(bds)	\
6197df2dc6bSDmitry Kravkov 				(((bds) + MAX_TX_DESC_CNT - 1) / \
6207df2dc6bSDmitry Kravkov 				 MAX_TX_DESC_CNT * NEXT_PAGE_TX_DESC_CNT)
6217df2dc6bSDmitry Kravkov /* max BDs per tx packet w/o next_pages:
6227df2dc6bSDmitry Kravkov  * START_BD		- describes packed
6237df2dc6bSDmitry Kravkov  * START_BD(splitted)	- includes unpaged data segment for GSO
6247df2dc6bSDmitry Kravkov  * PARSING_BD		- for TSO and CSUM data
6257df2dc6bSDmitry Kravkov  * Frag BDs		- decribes pages for frags
6267df2dc6bSDmitry Kravkov  */
6277df2dc6bSDmitry Kravkov #define BDS_PER_TX_PKT		3
6287df2dc6bSDmitry Kravkov #define MAX_BDS_PER_TX_PKT	(MAX_SKB_FRAGS + BDS_PER_TX_PKT)
6297df2dc6bSDmitry Kravkov /* max BDs per tx packet including next pages */
6307df2dc6bSDmitry Kravkov #define MAX_DESC_PER_TX_PKT	(MAX_BDS_PER_TX_PKT + \
6317df2dc6bSDmitry Kravkov 				 NEXT_CNT_PER_TX_PKT(MAX_BDS_PER_TX_PKT))
6327df2dc6bSDmitry Kravkov 
6337a9b2557SVladislav Zolotarov /* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
6347a9b2557SVladislav Zolotarov #define NUM_RX_RINGS		8
6357a9b2557SVladislav Zolotarov #define RX_DESC_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
6368decf868SDavid S. Miller #define NEXT_PAGE_RX_DESC_CNT	2
6378decf868SDavid S. Miller #define MAX_RX_DESC_CNT		(RX_DESC_CNT - NEXT_PAGE_RX_DESC_CNT)
6387a9b2557SVladislav Zolotarov #define RX_DESC_MASK		(RX_DESC_CNT - 1)
6397a9b2557SVladislav Zolotarov #define NUM_RX_BD		(RX_DESC_CNT * NUM_RX_RINGS)
6407a9b2557SVladislav Zolotarov #define MAX_RX_BD		(NUM_RX_BD - 1)
6417a9b2557SVladislav Zolotarov #define MAX_RX_AVAIL		(MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
6428decf868SDavid S. Miller 
6438decf868SDavid S. Miller /* dropless fc calculations for BDs
6448decf868SDavid S. Miller  *
6458decf868SDavid S. Miller  * Number of BDs should as number of buffers in BRB:
6468decf868SDavid S. Miller  * Low threshold takes into account NEXT_PAGE_RX_DESC_CNT
6478decf868SDavid S. Miller  * "next" elements on each page
6488decf868SDavid S. Miller  */
6498decf868SDavid S. Miller #define NUM_BD_REQ		BRB_SIZE(bp)
6508decf868SDavid S. Miller #define NUM_BD_PG_REQ		((NUM_BD_REQ + MAX_RX_DESC_CNT - 1) / \
6518decf868SDavid S. Miller 					      MAX_RX_DESC_CNT)
6528decf868SDavid S. Miller #define BD_TH_LO(bp)		(NUM_BD_REQ + \
6538decf868SDavid S. Miller 				 NUM_BD_PG_REQ * NEXT_PAGE_RX_DESC_CNT + \
6548decf868SDavid S. Miller 				 FW_DROP_LEVEL(bp))
6558decf868SDavid S. Miller #define BD_TH_HI(bp)		(BD_TH_LO(bp) + DROPLESS_FC_HEADROOM)
6568decf868SDavid S. Miller 
6578decf868SDavid S. Miller #define MIN_RX_AVAIL		((bp)->dropless_fc ? BD_TH_HI(bp) + 128 : 128)
658619c5cb6SVlad Zolotarov 
659619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_TPA_HW	(CHIP_IS_E1(bp) ? \
660619c5cb6SVlad Zolotarov 					ETH_MIN_RX_CQES_WITH_TPA_E1 : \
661619c5cb6SVlad Zolotarov 					ETH_MIN_RX_CQES_WITH_TPA_E1H_E2)
662619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_NONTPA_HW   ETH_MIN_RX_CQES_WITHOUT_TPA
663619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_TPA		(max_t(u32, MIN_RX_SIZE_TPA_HW, MIN_RX_AVAIL))
664619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_NONTPA	(max_t(u32, MIN_RX_SIZE_NONTPA_HW,\
665619c5cb6SVlad Zolotarov 								MIN_RX_AVAIL))
666619c5cb6SVlad Zolotarov 
6677a9b2557SVladislav Zolotarov #define NEXT_RX_IDX(x)		((((x) & RX_DESC_MASK) == \
6688decf868SDavid S. Miller 				  (MAX_RX_DESC_CNT - 1)) ? \
6698decf868SDavid S. Miller 					(x) + 1 + NEXT_PAGE_RX_DESC_CNT : \
6708decf868SDavid S. Miller 					(x) + 1)
6717a9b2557SVladislav Zolotarov #define RX_BD(x)		((x) & MAX_RX_BD)
6727a9b2557SVladislav Zolotarov 
673619c5cb6SVlad Zolotarov /*
674619c5cb6SVlad Zolotarov  * As long as CQE is X times bigger than BD entry we have to allocate X times
675619c5cb6SVlad Zolotarov  * more pages for CQ ring in order to keep it balanced with BD ring
676619c5cb6SVlad Zolotarov  */
677619c5cb6SVlad Zolotarov #define CQE_BD_REL	(sizeof(union eth_rx_cqe) / sizeof(struct eth_rx_bd))
678619c5cb6SVlad Zolotarov #define NUM_RCQ_RINGS		(NUM_RX_RINGS * CQE_BD_REL)
6797a9b2557SVladislav Zolotarov #define RCQ_DESC_CNT		(BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
6808decf868SDavid S. Miller #define NEXT_PAGE_RCQ_DESC_CNT	1
6818decf868SDavid S. Miller #define MAX_RCQ_DESC_CNT	(RCQ_DESC_CNT - NEXT_PAGE_RCQ_DESC_CNT)
6827a9b2557SVladislav Zolotarov #define NUM_RCQ_BD		(RCQ_DESC_CNT * NUM_RCQ_RINGS)
6837a9b2557SVladislav Zolotarov #define MAX_RCQ_BD		(NUM_RCQ_BD - 1)
6847a9b2557SVladislav Zolotarov #define MAX_RCQ_AVAIL		(MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
6857a9b2557SVladislav Zolotarov #define NEXT_RCQ_IDX(x)		((((x) & MAX_RCQ_DESC_CNT) == \
6868decf868SDavid S. Miller 				  (MAX_RCQ_DESC_CNT - 1)) ? \
6878decf868SDavid S. Miller 					(x) + 1 + NEXT_PAGE_RCQ_DESC_CNT : \
6888decf868SDavid S. Miller 					(x) + 1)
6897a9b2557SVladislav Zolotarov #define RCQ_BD(x)		((x) & MAX_RCQ_BD)
6907a9b2557SVladislav Zolotarov 
6918decf868SDavid S. Miller /* dropless fc calculations for RCQs
6928decf868SDavid S. Miller  *
6938decf868SDavid S. Miller  * Number of RCQs should be as number of buffers in BRB:
6948decf868SDavid S. Miller  * Low threshold takes into account NEXT_PAGE_RCQ_DESC_CNT
6958decf868SDavid S. Miller  * "next" elements on each page
6968decf868SDavid S. Miller  */
6978decf868SDavid S. Miller #define NUM_RCQ_REQ		BRB_SIZE(bp)
6988decf868SDavid S. Miller #define NUM_RCQ_PG_REQ		((NUM_BD_REQ + MAX_RCQ_DESC_CNT - 1) / \
6998decf868SDavid S. Miller 					      MAX_RCQ_DESC_CNT)
7008decf868SDavid S. Miller #define RCQ_TH_LO(bp)		(NUM_RCQ_REQ + \
7018decf868SDavid S. Miller 				 NUM_RCQ_PG_REQ * NEXT_PAGE_RCQ_DESC_CNT + \
7028decf868SDavid S. Miller 				 FW_DROP_LEVEL(bp))
7038decf868SDavid S. Miller #define RCQ_TH_HI(bp)		(RCQ_TH_LO(bp) + DROPLESS_FC_HEADROOM)
7048decf868SDavid S. Miller 
7057a9b2557SVladislav Zolotarov 
70633471629SEilon Greenstein /* This is needed for determining of last_max */
70734f80b04SEilon Greenstein #define SUB_S16(a, b)		(s16)((s16)(a) - (s16)(b))
708619c5cb6SVlad Zolotarov #define SUB_S32(a, b)		(s32)((s32)(a) - (s32)(b))
70934f80b04SEilon Greenstein 
7107a9b2557SVladislav Zolotarov 
711619c5cb6SVlad Zolotarov #define BNX2X_SWCID_SHIFT	17
712619c5cb6SVlad Zolotarov #define BNX2X_SWCID_MASK	((0x1 << BNX2X_SWCID_SHIFT) - 1)
7137a9b2557SVladislav Zolotarov 
7147a9b2557SVladislav Zolotarov /* used on a CID received from the HW */
715619c5cb6SVlad Zolotarov #define SW_CID(x)			(le32_to_cpu(x) & BNX2X_SWCID_MASK)
7167a9b2557SVladislav Zolotarov #define CQE_CMD(x)			(le32_to_cpu(x) >> \
7177a9b2557SVladislav Zolotarov 					COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
7187a9b2557SVladislav Zolotarov 
719bb2a0f7aSYitchak Gertner #define BD_UNMAP_ADDR(bd)		HILO_U64(le32_to_cpu((bd)->addr_hi), \
720bb2a0f7aSYitchak Gertner 						 le32_to_cpu((bd)->addr_lo))
721bb2a0f7aSYitchak Gertner #define BD_UNMAP_LEN(bd)		(le16_to_cpu((bd)->nbytes))
722bb2a0f7aSYitchak Gertner 
723523224a3SDmitry Kravkov #define BNX2X_DB_MIN_SHIFT		3	/* 8 bytes */
724523224a3SDmitry Kravkov #define BNX2X_DB_SHIFT			7	/* 128 bytes*/
725619c5cb6SVlad Zolotarov #if (BNX2X_DB_SHIFT < BNX2X_DB_MIN_SHIFT)
726619c5cb6SVlad Zolotarov #error "Min DB doorbell stride is 8"
727619c5cb6SVlad Zolotarov #endif
7287a9b2557SVladislav Zolotarov #define DPM_TRIGER_TYPE			0x40
7297a9b2557SVladislav Zolotarov #define DOORBELL(bp, cid, val) \
7307a9b2557SVladislav Zolotarov 	do { \
731523224a3SDmitry Kravkov 		writel((u32)(val), bp->doorbells + (bp->db_size * (cid)) + \
7327a9b2557SVladislav Zolotarov 		       DPM_TRIGER_TYPE); \
7337a9b2557SVladislav Zolotarov 	} while (0)
7347a9b2557SVladislav Zolotarov 
7357a9b2557SVladislav Zolotarov 
7367a9b2557SVladislav Zolotarov /* TX CSUM helpers */
7377a9b2557SVladislav Zolotarov #define SKB_CS_OFF(skb)		(offsetof(struct tcphdr, check) - \
7387a9b2557SVladislav Zolotarov 				 skb->csum_offset)
7397a9b2557SVladislav Zolotarov #define SKB_CS(skb)		(*(u16 *)(skb_transport_header(skb) + \
7407a9b2557SVladislav Zolotarov 					  skb->csum_offset))
7417a9b2557SVladislav Zolotarov 
7427a9b2557SVladislav Zolotarov #define pbd_tcp_flags(skb)	(ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)
7437a9b2557SVladislav Zolotarov 
7447a9b2557SVladislav Zolotarov #define XMIT_PLAIN			0
7457a9b2557SVladislav Zolotarov #define XMIT_CSUM_V4			0x1
7467a9b2557SVladislav Zolotarov #define XMIT_CSUM_V6			0x2
7477a9b2557SVladislav Zolotarov #define XMIT_CSUM_TCP			0x4
7487a9b2557SVladislav Zolotarov #define XMIT_GSO_V4			0x8
7497a9b2557SVladislav Zolotarov #define XMIT_GSO_V6			0x10
7507a9b2557SVladislav Zolotarov 
7517a9b2557SVladislav Zolotarov #define XMIT_CSUM			(XMIT_CSUM_V4 | XMIT_CSUM_V6)
7527a9b2557SVladislav Zolotarov #define XMIT_GSO			(XMIT_GSO_V4 | XMIT_GSO_V6)
7537a9b2557SVladislav Zolotarov 
7547a9b2557SVladislav Zolotarov 
75534f80b04SEilon Greenstein /* stuff added to make the code fit 80Col */
75634f80b04SEilon Greenstein #define CQE_TYPE(cqe_fp_flags)	 ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
757619c5cb6SVlad Zolotarov #define CQE_TYPE_START(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_START_AGG)
758619c5cb6SVlad Zolotarov #define CQE_TYPE_STOP(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_STOP_AGG)
759619c5cb6SVlad Zolotarov #define CQE_TYPE_SLOW(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_RAMROD)
760619c5cb6SVlad Zolotarov #define CQE_TYPE_FAST(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_FASTPATH)
7617a9b2557SVladislav Zolotarov 
7621adcd8beSEilon Greenstein #define ETH_RX_ERROR_FALGS		ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
7631adcd8beSEilon Greenstein 
764052a38e0SEilon Greenstein #define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
765052a38e0SEilon Greenstein 				(((le16_to_cpu(flags) & \
766052a38e0SEilon Greenstein 				   PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
767052a38e0SEilon Greenstein 				  PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
768052a38e0SEilon Greenstein 				 == PRS_FLAG_OVERETH_IPV4)
7697a9b2557SVladislav Zolotarov #define BNX2X_RX_SUM_FIX(cqe) \
770052a38e0SEilon Greenstein 	BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
7717a9b2557SVladislav Zolotarov 
772619c5cb6SVlad Zolotarov 
773619c5cb6SVlad Zolotarov #define FP_USB_FUNC_OFF	\
774619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_status_block_u, func)
775619c5cb6SVlad Zolotarov #define FP_CSB_FUNC_OFF	\
776619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_status_block_c, func)
777619c5cb6SVlad Zolotarov 
7788decf868SDavid S. Miller #define HC_INDEX_ETH_RX_CQ_CONS		1
779619c5cb6SVlad Zolotarov 
7808decf868SDavid S. Miller #define HC_INDEX_OOO_TX_CQ_CONS		4
7818decf868SDavid S. Miller 
7828decf868SDavid S. Miller #define HC_INDEX_ETH_TX_CQ_CONS_COS0	5
7838decf868SDavid S. Miller 
7848decf868SDavid S. Miller #define HC_INDEX_ETH_TX_CQ_CONS_COS1	6
7858decf868SDavid S. Miller 
7868decf868SDavid S. Miller #define HC_INDEX_ETH_TX_CQ_CONS_COS2	7
787619c5cb6SVlad Zolotarov 
7886383c0b3SAriel Elior #define HC_INDEX_ETH_FIRST_TX_CQ_CONS	HC_INDEX_ETH_TX_CQ_CONS_COS0
7896383c0b3SAriel Elior 
79034f80b04SEilon Greenstein #define BNX2X_RX_SB_INDEX \
791619c5cb6SVlad Zolotarov 	(&fp->sb_index_values[HC_INDEX_ETH_RX_CQ_CONS])
79234f80b04SEilon Greenstein 
7936383c0b3SAriel Elior #define BNX2X_TX_SB_INDEX_BASE BNX2X_TX_SB_INDEX_COS0
7946383c0b3SAriel Elior 
7956383c0b3SAriel Elior #define BNX2X_TX_SB_INDEX_COS0 \
7966383c0b3SAriel Elior 	(&fp->sb_index_values[HC_INDEX_ETH_TX_CQ_CONS_COS0])
7977a9b2557SVladislav Zolotarov 
7987a9b2557SVladislav Zolotarov /* end of fast path */
7997a9b2557SVladislav Zolotarov 
80034f80b04SEilon Greenstein /* common */
80134f80b04SEilon Greenstein 
80234f80b04SEilon Greenstein struct bnx2x_common {
80334f80b04SEilon Greenstein 
80434f80b04SEilon Greenstein 	u32			chip_id;
80534f80b04SEilon Greenstein /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
80634f80b04SEilon Greenstein #define CHIP_ID(bp)			(bp->common.chip_id & 0xfffffff0)
80734f80b04SEilon Greenstein 
80834f80b04SEilon Greenstein #define CHIP_NUM(bp)			(bp->common.chip_id >> 16)
80934f80b04SEilon Greenstein #define CHIP_NUM_57710			0x164e
81034f80b04SEilon Greenstein #define CHIP_NUM_57711			0x164f
81134f80b04SEilon Greenstein #define CHIP_NUM_57711E			0x1650
812f2e0899fSDmitry Kravkov #define CHIP_NUM_57712			0x1662
813619c5cb6SVlad Zolotarov #define CHIP_NUM_57712_MF		0x1663
814619c5cb6SVlad Zolotarov #define CHIP_NUM_57713			0x1651
815619c5cb6SVlad Zolotarov #define CHIP_NUM_57713E			0x1652
816619c5cb6SVlad Zolotarov #define CHIP_NUM_57800			0x168a
817619c5cb6SVlad Zolotarov #define CHIP_NUM_57800_MF		0x16a5
818619c5cb6SVlad Zolotarov #define CHIP_NUM_57810			0x168e
819619c5cb6SVlad Zolotarov #define CHIP_NUM_57810_MF		0x16ae
8207e8e02dfSBarak Witkowski #define CHIP_NUM_57811			0x163d
8217e8e02dfSBarak Witkowski #define CHIP_NUM_57811_MF		0x163e
822c3def943SYuval Mintz #define CHIP_NUM_57840_OBSOLETE	0x168d
823c3def943SYuval Mintz #define CHIP_NUM_57840_MF_OBSOLETE	0x16ab
824c3def943SYuval Mintz #define CHIP_NUM_57840_4_10		0x16a1
825c3def943SYuval Mintz #define CHIP_NUM_57840_2_20		0x16a2
826c3def943SYuval Mintz #define CHIP_NUM_57840_MF		0x16a4
82734f80b04SEilon Greenstein #define CHIP_IS_E1(bp)			(CHIP_NUM(bp) == CHIP_NUM_57710)
82834f80b04SEilon Greenstein #define CHIP_IS_57711(bp)		(CHIP_NUM(bp) == CHIP_NUM_57711)
82934f80b04SEilon Greenstein #define CHIP_IS_57711E(bp)		(CHIP_NUM(bp) == CHIP_NUM_57711E)
830f2e0899fSDmitry Kravkov #define CHIP_IS_57712(bp)		(CHIP_NUM(bp) == CHIP_NUM_57712)
831619c5cb6SVlad Zolotarov #define CHIP_IS_57712_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57712_MF)
832619c5cb6SVlad Zolotarov #define CHIP_IS_57800(bp)		(CHIP_NUM(bp) == CHIP_NUM_57800)
833619c5cb6SVlad Zolotarov #define CHIP_IS_57800_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57800_MF)
834619c5cb6SVlad Zolotarov #define CHIP_IS_57810(bp)		(CHIP_NUM(bp) == CHIP_NUM_57810)
835619c5cb6SVlad Zolotarov #define CHIP_IS_57810_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57810_MF)
8367e8e02dfSBarak Witkowski #define CHIP_IS_57811(bp)		(CHIP_NUM(bp) == CHIP_NUM_57811)
8377e8e02dfSBarak Witkowski #define CHIP_IS_57811_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57811_MF)
838c3def943SYuval Mintz #define CHIP_IS_57840(bp)		\
839c3def943SYuval Mintz 		((CHIP_NUM(bp) == CHIP_NUM_57840_4_10) || \
840c3def943SYuval Mintz 		 (CHIP_NUM(bp) == CHIP_NUM_57840_2_20) || \
841c3def943SYuval Mintz 		 (CHIP_NUM(bp) == CHIP_NUM_57840_OBSOLETE))
842c3def943SYuval Mintz #define CHIP_IS_57840_MF(bp)	((CHIP_NUM(bp) == CHIP_NUM_57840_MF) || \
843c3def943SYuval Mintz 				 (CHIP_NUM(bp) == CHIP_NUM_57840_MF_OBSOLETE))
84434f80b04SEilon Greenstein #define CHIP_IS_E1H(bp)			(CHIP_IS_57711(bp) || \
84534f80b04SEilon Greenstein 					 CHIP_IS_57711E(bp))
846f2e0899fSDmitry Kravkov #define CHIP_IS_E2(bp)			(CHIP_IS_57712(bp) || \
847619c5cb6SVlad Zolotarov 					 CHIP_IS_57712_MF(bp))
848619c5cb6SVlad Zolotarov #define CHIP_IS_E3(bp)			(CHIP_IS_57800(bp) || \
849619c5cb6SVlad Zolotarov 					 CHIP_IS_57800_MF(bp) || \
850619c5cb6SVlad Zolotarov 					 CHIP_IS_57810(bp) || \
851619c5cb6SVlad Zolotarov 					 CHIP_IS_57810_MF(bp) || \
8527e8e02dfSBarak Witkowski 					 CHIP_IS_57811(bp) || \
8537e8e02dfSBarak Witkowski 					 CHIP_IS_57811_MF(bp) || \
854619c5cb6SVlad Zolotarov 					 CHIP_IS_57840(bp) || \
855619c5cb6SVlad Zolotarov 					 CHIP_IS_57840_MF(bp))
856f2e0899fSDmitry Kravkov #define CHIP_IS_E1x(bp)			(CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp)))
857619c5cb6SVlad Zolotarov #define USES_WARPCORE(bp)		(CHIP_IS_E3(bp))
858619c5cb6SVlad Zolotarov #define IS_E1H_OFFSET			(!CHIP_IS_E1(bp))
85934f80b04SEilon Greenstein 
860619c5cb6SVlad Zolotarov #define CHIP_REV_SHIFT			12
861619c5cb6SVlad Zolotarov #define CHIP_REV_MASK			(0xF << CHIP_REV_SHIFT)
862619c5cb6SVlad Zolotarov #define CHIP_REV_VAL(bp)		(bp->common.chip_id & CHIP_REV_MASK)
863619c5cb6SVlad Zolotarov #define CHIP_REV_Ax			(0x0 << CHIP_REV_SHIFT)
864619c5cb6SVlad Zolotarov #define CHIP_REV_Bx			(0x1 << CHIP_REV_SHIFT)
86534f80b04SEilon Greenstein /* assume maximum 5 revisions */
866619c5cb6SVlad Zolotarov #define CHIP_REV_IS_SLOW(bp)		(CHIP_REV_VAL(bp) > 0x00005000)
86734f80b04SEilon Greenstein /* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
86834f80b04SEilon Greenstein #define CHIP_REV_IS_EMUL(bp)		((CHIP_REV_IS_SLOW(bp)) && \
869619c5cb6SVlad Zolotarov 					 !(CHIP_REV_VAL(bp) & 0x00001000))
87034f80b04SEilon Greenstein /* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
87134f80b04SEilon Greenstein #define CHIP_REV_IS_FPGA(bp)		((CHIP_REV_IS_SLOW(bp)) && \
872619c5cb6SVlad Zolotarov 					 (CHIP_REV_VAL(bp) & 0x00001000))
87334f80b04SEilon Greenstein 
87434f80b04SEilon Greenstein #define CHIP_TIME(bp)			((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
87534f80b04SEilon Greenstein 					((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
87634f80b04SEilon Greenstein 
87734f80b04SEilon Greenstein #define CHIP_METAL(bp)			(bp->common.chip_id & 0x00000ff0)
87834f80b04SEilon Greenstein #define CHIP_BOND_ID(bp)		(bp->common.chip_id & 0x0000000f)
879619c5cb6SVlad Zolotarov #define CHIP_REV_SIM(bp)		(((CHIP_REV_MASK - CHIP_REV_VAL(bp)) >>\
880619c5cb6SVlad Zolotarov 					   (CHIP_REV_SHIFT + 1)) \
881619c5cb6SVlad Zolotarov 						<< CHIP_REV_SHIFT)
882619c5cb6SVlad Zolotarov #define CHIP_REV(bp)			(CHIP_REV_IS_SLOW(bp) ? \
883619c5cb6SVlad Zolotarov 						CHIP_REV_SIM(bp) :\
884619c5cb6SVlad Zolotarov 						CHIP_REV_VAL(bp))
885619c5cb6SVlad Zolotarov #define CHIP_IS_E3B0(bp)		(CHIP_IS_E3(bp) && \
886619c5cb6SVlad Zolotarov 					 (CHIP_REV(bp) == CHIP_REV_Bx))
887619c5cb6SVlad Zolotarov #define CHIP_IS_E3A0(bp)		(CHIP_IS_E3(bp) && \
888619c5cb6SVlad Zolotarov 					 (CHIP_REV(bp) == CHIP_REV_Ax))
88934f80b04SEilon Greenstein 
89034f80b04SEilon Greenstein 	int			flash_size;
891754a2f52SDmitry Kravkov #define BNX2X_NVRAM_1MB_SIZE			0x20000	/* 1M bit in bytes */
892754a2f52SDmitry Kravkov #define BNX2X_NVRAM_TIMEOUT_COUNT		30000
893754a2f52SDmitry Kravkov #define BNX2X_NVRAM_PAGE_SIZE			256
89434f80b04SEilon Greenstein 
89534f80b04SEilon Greenstein 	u32			shmem_base;
8962691d51dSEilon Greenstein 	u32			shmem2_base;
897523224a3SDmitry Kravkov 	u32			mf_cfg_base;
898f2e0899fSDmitry Kravkov 	u32			mf2_cfg_base;
89934f80b04SEilon Greenstein 
90034f80b04SEilon Greenstein 	u32			hw_config;
90134f80b04SEilon Greenstein 
90234f80b04SEilon Greenstein 	u32			bc_ver;
903523224a3SDmitry Kravkov 
904523224a3SDmitry Kravkov 	u8			int_block;
905523224a3SDmitry Kravkov #define INT_BLOCK_HC			0
906f2e0899fSDmitry Kravkov #define INT_BLOCK_IGU			1
907f2e0899fSDmitry Kravkov #define INT_BLOCK_MODE_NORMAL		0
908f2e0899fSDmitry Kravkov #define INT_BLOCK_MODE_BW_COMP		2
909f2e0899fSDmitry Kravkov #define CHIP_INT_MODE_IS_NBC(bp)		\
910619c5cb6SVlad Zolotarov 			(!CHIP_IS_E1x(bp) &&	\
911f2e0899fSDmitry Kravkov 			!((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP))
912f2e0899fSDmitry Kravkov #define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp))
913f2e0899fSDmitry Kravkov 
914523224a3SDmitry Kravkov 	u8			chip_port_mode;
915f2e0899fSDmitry Kravkov #define CHIP_4_PORT_MODE			0x0
916f2e0899fSDmitry Kravkov #define CHIP_2_PORT_MODE			0x1
917523224a3SDmitry Kravkov #define CHIP_PORT_MODE_NONE			0x2
918f2e0899fSDmitry Kravkov #define CHIP_MODE(bp)			(bp->common.chip_port_mode)
919f2e0899fSDmitry Kravkov #define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE)
9201d187b34SBarak Witkowski 
9211d187b34SBarak Witkowski 	u32			boot_mode;
92234f80b04SEilon Greenstein };
92334f80b04SEilon Greenstein 
924f2e0899fSDmitry Kravkov /* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */
925f2e0899fSDmitry Kravkov #define BNX2X_IGU_STAS_MSG_VF_CNT 64
926f2e0899fSDmitry Kravkov #define BNX2X_IGU_STAS_MSG_PF_CNT 4
92734f80b04SEilon Greenstein 
92834f80b04SEilon Greenstein /* end of common */
92934f80b04SEilon Greenstein 
93034f80b04SEilon Greenstein /* port */
93134f80b04SEilon Greenstein 
93234f80b04SEilon Greenstein struct bnx2x_port {
93334f80b04SEilon Greenstein 	u32			pmf;
93434f80b04SEilon Greenstein 
935a22f0788SYaniv Rosner 	u32			link_config[LINK_CONFIG_SIZE];
93634f80b04SEilon Greenstein 
937a22f0788SYaniv Rosner 	u32			supported[LINK_CONFIG_SIZE];
93834f80b04SEilon Greenstein /* link settings - missing defines */
93934f80b04SEilon Greenstein #define SUPPORTED_2500baseX_Full	(1 << 15)
94034f80b04SEilon Greenstein 
941a22f0788SYaniv Rosner 	u32			advertising[LINK_CONFIG_SIZE];
94234f80b04SEilon Greenstein /* link settings - missing defines */
94334f80b04SEilon Greenstein #define ADVERTISED_2500baseX_Full	(1 << 15)
94434f80b04SEilon Greenstein 
94534f80b04SEilon Greenstein 	u32			phy_addr;
94634f80b04SEilon Greenstein 
94734f80b04SEilon Greenstein 	/* used to synchronize phy accesses */
94834f80b04SEilon Greenstein 	struct mutex		phy_mutex;
94946c6a674SEilon Greenstein 	int			need_hw_lock;
95034f80b04SEilon Greenstein 
95134f80b04SEilon Greenstein 	u32			port_stx;
95234f80b04SEilon Greenstein 
95334f80b04SEilon Greenstein 	struct nig_stats	old_nig_stats;
95434f80b04SEilon Greenstein };
95534f80b04SEilon Greenstein 
95634f80b04SEilon Greenstein /* end of port */
95734f80b04SEilon Greenstein 
958619c5cb6SVlad Zolotarov #define STATS_OFFSET32(stat_name) \
959619c5cb6SVlad Zolotarov 			(offsetof(struct bnx2x_eth_stats, stat_name) / 4)
960bb2a0f7aSYitchak Gertner 
961619c5cb6SVlad Zolotarov /* slow path */
962619c5cb6SVlad Zolotarov 
963619c5cb6SVlad Zolotarov /* slow path work-queue */
964619c5cb6SVlad Zolotarov extern struct workqueue_struct *bnx2x_wq;
965619c5cb6SVlad Zolotarov 
966619c5cb6SVlad Zolotarov #define BNX2X_MAX_NUM_OF_VFS	64
967523224a3SDmitry Kravkov #define BNX2X_VF_ID_INVALID	0xFF
96834f80b04SEilon Greenstein 
969523224a3SDmitry Kravkov /*
970523224a3SDmitry Kravkov  * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is
971523224a3SDmitry Kravkov  * control by the number of fast-path status blocks supported by the
972523224a3SDmitry Kravkov  * device (HW/FW). Each fast-path status block (FP-SB) aka non-default
973523224a3SDmitry Kravkov  * status block represents an independent interrupts context that can
974523224a3SDmitry Kravkov  * serve a regular L2 networking queue. However special L2 queues such
975523224a3SDmitry Kravkov  * as the FCoE queue do not require a FP-SB and other components like
976523224a3SDmitry Kravkov  * the CNIC may consume FP-SB reducing the number of possible L2 queues
977523224a3SDmitry Kravkov  *
978523224a3SDmitry Kravkov  * If the maximum number of FP-SB available is X then:
979523224a3SDmitry Kravkov  * a. If CNIC is supported it consumes 1 FP-SB thus the max number of
980523224a3SDmitry Kravkov  *    regular L2 queues is Y=X-1
981523224a3SDmitry Kravkov  * b. in MF mode the actual number of L2 queues is Y= (X-1/MF_factor)
982523224a3SDmitry Kravkov  * c. If the FCoE L2 queue is supported the actual number of L2 queues
983523224a3SDmitry Kravkov  *    is Y+1
984523224a3SDmitry Kravkov  * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for
985523224a3SDmitry Kravkov  *    slow-path interrupts) or Y+2 if CNIC is supported (one additional
986523224a3SDmitry Kravkov  *    FP interrupt context for the CNIC).
987523224a3SDmitry Kravkov  * e. The number of HW context (CID count) is always X or X+1 if FCoE
988523224a3SDmitry Kravkov  *    L2 queue is supported. the cid for the FCoE L2 queue is always X.
989523224a3SDmitry Kravkov  */
990523224a3SDmitry Kravkov 
991619c5cb6SVlad Zolotarov /* fast-path interrupt contexts E1x */
992619c5cb6SVlad Zolotarov #define FP_SB_MAX_E1x		16
993619c5cb6SVlad Zolotarov /* fast-path interrupt contexts E2 */
994619c5cb6SVlad Zolotarov #define FP_SB_MAX_E2		HC_SB_MAX_SB_E2
995523224a3SDmitry Kravkov 
99634f80b04SEilon Greenstein union cdu_context {
99734f80b04SEilon Greenstein 	struct eth_context eth;
99834f80b04SEilon Greenstein 	char pad[1024];
99934f80b04SEilon Greenstein };
100034f80b04SEilon Greenstein 
1001523224a3SDmitry Kravkov /* CDU host DB constants */
1002a052997eSMerav Sicron #define CDU_ILT_PAGE_SZ_HW	2
1003a052997eSMerav Sicron #define CDU_ILT_PAGE_SZ		(8192 << CDU_ILT_PAGE_SZ_HW) /* 32K */
1004523224a3SDmitry Kravkov #define ILT_PAGE_CIDS		(CDU_ILT_PAGE_SZ / sizeof(union cdu_context))
1005523224a3SDmitry Kravkov 
1006523224a3SDmitry Kravkov #ifdef BCM_CNIC
1007523224a3SDmitry Kravkov #define CNIC_ISCSI_CID_MAX	256
1008ec6ba945SVladislav Zolotarov #define CNIC_FCOE_CID_MAX	2048
1009ec6ba945SVladislav Zolotarov #define CNIC_CID_MAX		(CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX)
1010523224a3SDmitry Kravkov #define CNIC_ILT_LINES		DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS)
1011523224a3SDmitry Kravkov #endif
1012523224a3SDmitry Kravkov 
1013619c5cb6SVlad Zolotarov #define QM_ILT_PAGE_SZ_HW	0
1014619c5cb6SVlad Zolotarov #define QM_ILT_PAGE_SZ		(4096 << QM_ILT_PAGE_SZ_HW) /* 4K */
1015523224a3SDmitry Kravkov #define QM_CID_ROUND		1024
1016523224a3SDmitry Kravkov 
1017523224a3SDmitry Kravkov #ifdef BCM_CNIC
1018523224a3SDmitry Kravkov /* TM (timers) host DB constants */
1019619c5cb6SVlad Zolotarov #define TM_ILT_PAGE_SZ_HW	0
1020619c5cb6SVlad Zolotarov #define TM_ILT_PAGE_SZ		(4096 << TM_ILT_PAGE_SZ_HW) /* 4K */
1021523224a3SDmitry Kravkov /* #define TM_CONN_NUM		(CNIC_STARTING_CID+CNIC_ISCSI_CXT_MAX) */
1022523224a3SDmitry Kravkov #define TM_CONN_NUM		1024
1023523224a3SDmitry Kravkov #define TM_ILT_SZ		(8 * TM_CONN_NUM)
1024523224a3SDmitry Kravkov #define TM_ILT_LINES		DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ)
1025523224a3SDmitry Kravkov 
1026523224a3SDmitry Kravkov /* SRC (Searcher) host DB constants */
1027619c5cb6SVlad Zolotarov #define SRC_ILT_PAGE_SZ_HW	0
1028619c5cb6SVlad Zolotarov #define SRC_ILT_PAGE_SZ		(4096 << SRC_ILT_PAGE_SZ_HW) /* 4K */
1029523224a3SDmitry Kravkov #define SRC_HASH_BITS		10
1030523224a3SDmitry Kravkov #define SRC_CONN_NUM		(1 << SRC_HASH_BITS) /* 1024 */
1031523224a3SDmitry Kravkov #define SRC_ILT_SZ		(sizeof(struct src_ent) * SRC_CONN_NUM)
1032523224a3SDmitry Kravkov #define SRC_T2_SZ		SRC_ILT_SZ
1033523224a3SDmitry Kravkov #define SRC_ILT_LINES		DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ)
1034619c5cb6SVlad Zolotarov 
1035523224a3SDmitry Kravkov #endif
1036523224a3SDmitry Kravkov 
1037bb2a0f7aSYitchak Gertner #define MAX_DMAE_C		8
103834f80b04SEilon Greenstein 
103934f80b04SEilon Greenstein /* DMA memory not used in fastpath */
104034f80b04SEilon Greenstein struct bnx2x_slowpath {
1041619c5cb6SVlad Zolotarov 	union {
1042619c5cb6SVlad Zolotarov 		struct mac_configuration_cmd		e1x;
1043619c5cb6SVlad Zolotarov 		struct eth_classify_rules_ramrod_data	e2;
1044619c5cb6SVlad Zolotarov 	} mac_rdata;
1045619c5cb6SVlad Zolotarov 
1046619c5cb6SVlad Zolotarov 
1047619c5cb6SVlad Zolotarov 	union {
1048619c5cb6SVlad Zolotarov 		struct tstorm_eth_mac_filter_config	e1x;
1049619c5cb6SVlad Zolotarov 		struct eth_filter_rules_ramrod_data	e2;
1050619c5cb6SVlad Zolotarov 	} rx_mode_rdata;
1051619c5cb6SVlad Zolotarov 
1052619c5cb6SVlad Zolotarov 	union {
1053619c5cb6SVlad Zolotarov 		struct mac_configuration_cmd		e1;
1054619c5cb6SVlad Zolotarov 		struct eth_multicast_rules_ramrod_data  e2;
1055619c5cb6SVlad Zolotarov 	} mcast_rdata;
1056619c5cb6SVlad Zolotarov 
1057619c5cb6SVlad Zolotarov 	struct eth_rss_update_ramrod_data	rss_rdata;
1058619c5cb6SVlad Zolotarov 
1059619c5cb6SVlad Zolotarov 	/* Queue State related ramrods are always sent under rtnl_lock */
1060619c5cb6SVlad Zolotarov 	union {
1061619c5cb6SVlad Zolotarov 		struct client_init_ramrod_data  init_data;
1062619c5cb6SVlad Zolotarov 		struct client_update_ramrod_data update_data;
1063619c5cb6SVlad Zolotarov 	} q_rdata;
1064619c5cb6SVlad Zolotarov 
1065619c5cb6SVlad Zolotarov 	union {
1066619c5cb6SVlad Zolotarov 		struct function_start_data	func_start;
10676debea87SDmitry Kravkov 		/* pfc configuration for DCBX ramrod */
10686debea87SDmitry Kravkov 		struct flow_control_configuration pfc_config;
1069619c5cb6SVlad Zolotarov 	} func_rdata;
107034f80b04SEilon Greenstein 
1071a3348722SBarak Witkowski 	/* afex ramrod can not be a part of func_rdata union because these
1072a3348722SBarak Witkowski 	 * events might arrive in parallel to other events from func_rdata.
1073a3348722SBarak Witkowski 	 * Therefore, if they would have been defined in the same union,
1074a3348722SBarak Witkowski 	 * data can get corrupted.
1075a3348722SBarak Witkowski 	 */
1076a3348722SBarak Witkowski 	struct afex_vif_list_ramrod_data func_afex_rdata;
1077a3348722SBarak Witkowski 
107834f80b04SEilon Greenstein 	/* used by dmae command executer */
107934f80b04SEilon Greenstein 	struct dmae_command		dmae[MAX_DMAE_C];
108034f80b04SEilon Greenstein 
1081bb2a0f7aSYitchak Gertner 	u32				stats_comp;
108234f80b04SEilon Greenstein 	union mac_stats			mac_stats;
1083bb2a0f7aSYitchak Gertner 	struct nig_stats		nig_stats;
1084bb2a0f7aSYitchak Gertner 	struct host_port_stats		port_stats;
1085bb2a0f7aSYitchak Gertner 	struct host_func_stats		func_stats;
108634f80b04SEilon Greenstein 
108734f80b04SEilon Greenstein 	u32				wb_comp;
108834f80b04SEilon Greenstein 	u32				wb_data[4];
10891d187b34SBarak Witkowski 
10901d187b34SBarak Witkowski 	union drv_info_to_mcp		drv_info_to_mcp;
109134f80b04SEilon Greenstein };
109234f80b04SEilon Greenstein 
109334f80b04SEilon Greenstein #define bnx2x_sp(bp, var)		(&bp->slowpath->var)
109434f80b04SEilon Greenstein #define bnx2x_sp_mapping(bp, var) \
109534f80b04SEilon Greenstein 		(bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
1096a2fbb9eaSEliezer Tamir 
1097a2fbb9eaSEliezer Tamir 
1098a2fbb9eaSEliezer Tamir /* attn group wiring */
1099a2fbb9eaSEliezer Tamir #define MAX_DYNAMIC_ATTN_GRPS		8
1100a2fbb9eaSEliezer Tamir 
1101a2fbb9eaSEliezer Tamir struct attn_route {
1102f2e0899fSDmitry Kravkov 	u32 sig[5];
1103a2fbb9eaSEliezer Tamir };
1104a2fbb9eaSEliezer Tamir 
1105523224a3SDmitry Kravkov struct iro {
1106523224a3SDmitry Kravkov 	u32 base;
1107523224a3SDmitry Kravkov 	u16 m1;
1108523224a3SDmitry Kravkov 	u16 m2;
1109523224a3SDmitry Kravkov 	u16 m3;
1110523224a3SDmitry Kravkov 	u16 size;
1111523224a3SDmitry Kravkov };
1112523224a3SDmitry Kravkov 
1113523224a3SDmitry Kravkov struct hw_context {
1114523224a3SDmitry Kravkov 	union cdu_context *vcxt;
1115523224a3SDmitry Kravkov 	dma_addr_t cxt_mapping;
1116523224a3SDmitry Kravkov 	size_t size;
1117523224a3SDmitry Kravkov };
1118523224a3SDmitry Kravkov 
1119523224a3SDmitry Kravkov /* forward */
1120523224a3SDmitry Kravkov struct bnx2x_ilt;
1121523224a3SDmitry Kravkov 
1122c9ee9206SVladislav Zolotarov 
1123c9ee9206SVladislav Zolotarov enum bnx2x_recovery_state {
112472fd0718SVladislav Zolotarov 	BNX2X_RECOVERY_DONE,
112572fd0718SVladislav Zolotarov 	BNX2X_RECOVERY_INIT,
112672fd0718SVladislav Zolotarov 	BNX2X_RECOVERY_WAIT,
112795c6c616SAriel Elior 	BNX2X_RECOVERY_FAILED,
112895c6c616SAriel Elior 	BNX2X_RECOVERY_NIC_LOADING
1129c9ee9206SVladislav Zolotarov };
113072fd0718SVladislav Zolotarov 
1131619c5cb6SVlad Zolotarov /*
1132523224a3SDmitry Kravkov  * Event queue (EQ or event ring) MC hsi
1133523224a3SDmitry Kravkov  * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2
1134523224a3SDmitry Kravkov  */
1135523224a3SDmitry Kravkov #define NUM_EQ_PAGES		1
1136523224a3SDmitry Kravkov #define EQ_DESC_CNT_PAGE	(BCM_PAGE_SIZE / sizeof(union event_ring_elem))
1137523224a3SDmitry Kravkov #define EQ_DESC_MAX_PAGE	(EQ_DESC_CNT_PAGE - 1)
1138523224a3SDmitry Kravkov #define NUM_EQ_DESC		(EQ_DESC_CNT_PAGE * NUM_EQ_PAGES)
1139523224a3SDmitry Kravkov #define EQ_DESC_MASK		(NUM_EQ_DESC - 1)
1140523224a3SDmitry Kravkov #define MAX_EQ_AVAIL		(EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2)
1141523224a3SDmitry Kravkov 
1142523224a3SDmitry Kravkov /* depends on EQ_DESC_CNT_PAGE being a power of 2 */
1143523224a3SDmitry Kravkov #define NEXT_EQ_IDX(x)		((((x) & EQ_DESC_MAX_PAGE) == \
1144523224a3SDmitry Kravkov 				  (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1)
1145523224a3SDmitry Kravkov 
1146523224a3SDmitry Kravkov /* depends on the above and on NUM_EQ_PAGES being a power of 2 */
1147523224a3SDmitry Kravkov #define EQ_DESC(x)		((x) & EQ_DESC_MASK)
1148523224a3SDmitry Kravkov 
1149523224a3SDmitry Kravkov #define BNX2X_EQ_INDEX \
1150523224a3SDmitry Kravkov 	(&bp->def_status_blk->sp_sb.\
1151523224a3SDmitry Kravkov 	index_values[HC_SP_INDEX_EQ_CONS])
1152523224a3SDmitry Kravkov 
11532ae17f66SVladislav Zolotarov /* This is a data that will be used to create a link report message.
11542ae17f66SVladislav Zolotarov  * We will keep the data used for the last link report in order
11552ae17f66SVladislav Zolotarov  * to prevent reporting the same link parameters twice.
11562ae17f66SVladislav Zolotarov  */
11572ae17f66SVladislav Zolotarov struct bnx2x_link_report_data {
11582ae17f66SVladislav Zolotarov 	u16 line_speed;			/* Effective line speed */
11592ae17f66SVladislav Zolotarov 	unsigned long link_report_flags;/* BNX2X_LINK_REPORT_XXX flags */
11602ae17f66SVladislav Zolotarov };
11612ae17f66SVladislav Zolotarov 
11622ae17f66SVladislav Zolotarov enum {
11632ae17f66SVladislav Zolotarov 	BNX2X_LINK_REPORT_FD,		/* Full DUPLEX */
11642ae17f66SVladislav Zolotarov 	BNX2X_LINK_REPORT_LINK_DOWN,
11652ae17f66SVladislav Zolotarov 	BNX2X_LINK_REPORT_RX_FC_ON,
11662ae17f66SVladislav Zolotarov 	BNX2X_LINK_REPORT_TX_FC_ON,
11672ae17f66SVladislav Zolotarov };
11682ae17f66SVladislav Zolotarov 
1169619c5cb6SVlad Zolotarov enum {
1170619c5cb6SVlad Zolotarov 	BNX2X_PORT_QUERY_IDX,
1171619c5cb6SVlad Zolotarov 	BNX2X_PF_QUERY_IDX,
117250f0a562SBarak Witkowski 	BNX2X_FCOE_QUERY_IDX,
1173619c5cb6SVlad Zolotarov 	BNX2X_FIRST_QUEUE_QUERY_IDX,
1174619c5cb6SVlad Zolotarov };
1175619c5cb6SVlad Zolotarov 
1176619c5cb6SVlad Zolotarov struct bnx2x_fw_stats_req {
1177619c5cb6SVlad Zolotarov 	struct stats_query_header hdr;
117850f0a562SBarak Witkowski 	struct stats_query_entry query[FP_SB_MAX_E1x+
117950f0a562SBarak Witkowski 		BNX2X_FIRST_QUEUE_QUERY_IDX];
1180619c5cb6SVlad Zolotarov };
1181619c5cb6SVlad Zolotarov 
1182619c5cb6SVlad Zolotarov struct bnx2x_fw_stats_data {
1183619c5cb6SVlad Zolotarov 	struct stats_counter	storm_counters;
1184619c5cb6SVlad Zolotarov 	struct per_port_stats	port;
1185619c5cb6SVlad Zolotarov 	struct per_pf_stats	pf;
118650f0a562SBarak Witkowski 	struct fcoe_statistics_params	fcoe;
1187619c5cb6SVlad Zolotarov 	struct per_queue_stats  queue_stats[1];
1188619c5cb6SVlad Zolotarov };
1189619c5cb6SVlad Zolotarov 
11907be08a72SAriel Elior /* Public slow path states */
11917be08a72SAriel Elior enum {
11926383c0b3SAriel Elior 	BNX2X_SP_RTNL_SETUP_TC,
11937be08a72SAriel Elior 	BNX2X_SP_RTNL_TX_TIMEOUT,
1194a3348722SBarak Witkowski 	BNX2X_SP_RTNL_AFEX_F_UPDATE,
11958304859aSAriel Elior 	BNX2X_SP_RTNL_FAN_FAILURE,
11967be08a72SAriel Elior };
11977be08a72SAriel Elior 
11987be08a72SAriel Elior 
1199452427b0SYuval Mintz struct bnx2x_prev_path_list {
1200452427b0SYuval Mintz 	u8 bus;
1201452427b0SYuval Mintz 	u8 slot;
1202452427b0SYuval Mintz 	u8 path;
1203452427b0SYuval Mintz 	struct list_head list;
1204452427b0SYuval Mintz };
1205452427b0SYuval Mintz 
120615192a8cSBarak Witkowski struct bnx2x_sp_objs {
120715192a8cSBarak Witkowski 	/* MACs object */
120815192a8cSBarak Witkowski 	struct bnx2x_vlan_mac_obj mac_obj;
120915192a8cSBarak Witkowski 
121015192a8cSBarak Witkowski 	/* Queue State object */
121115192a8cSBarak Witkowski 	struct bnx2x_queue_sp_obj q_obj;
121215192a8cSBarak Witkowski };
121315192a8cSBarak Witkowski 
121415192a8cSBarak Witkowski struct bnx2x_fp_stats {
121515192a8cSBarak Witkowski 	struct tstorm_per_queue_stats old_tclient;
121615192a8cSBarak Witkowski 	struct ustorm_per_queue_stats old_uclient;
121715192a8cSBarak Witkowski 	struct xstorm_per_queue_stats old_xclient;
121815192a8cSBarak Witkowski 	struct bnx2x_eth_q_stats eth_q_stats;
121915192a8cSBarak Witkowski 	struct bnx2x_eth_q_stats_old eth_q_stats_old;
122015192a8cSBarak Witkowski };
122115192a8cSBarak Witkowski 
1222a2fbb9eaSEliezer Tamir struct bnx2x {
1223a2fbb9eaSEliezer Tamir 	/* Fields used in the tx and intr/napi performance paths
1224a2fbb9eaSEliezer Tamir 	 * are grouped together in the beginning of the structure
1225a2fbb9eaSEliezer Tamir 	 */
1226523224a3SDmitry Kravkov 	struct bnx2x_fastpath	*fp;
122715192a8cSBarak Witkowski 	struct bnx2x_sp_objs	*sp_objs;
122815192a8cSBarak Witkowski 	struct bnx2x_fp_stats	*fp_stats;
122965565884SMerav Sicron 	struct bnx2x_fp_txdata	*bnx2x_txq;
123065565884SMerav Sicron 	int			bnx2x_txq_size;
1231a2fbb9eaSEliezer Tamir 	void __iomem		*regview;
1232a2fbb9eaSEliezer Tamir 	void __iomem		*doorbells;
1233523224a3SDmitry Kravkov 	u16			db_size;
1234a2fbb9eaSEliezer Tamir 
1235619c5cb6SVlad Zolotarov 	u8			pf_num;	/* absolute PF number */
1236619c5cb6SVlad Zolotarov 	u8			pfid;	/* per-path PF number */
1237619c5cb6SVlad Zolotarov 	int			base_fw_ndsb; /**/
1238619c5cb6SVlad Zolotarov #define BP_PATH(bp)			(CHIP_IS_E1x(bp) ? 0 : (bp->pf_num & 1))
1239619c5cb6SVlad Zolotarov #define BP_PORT(bp)			(bp->pfid & 1)
1240619c5cb6SVlad Zolotarov #define BP_FUNC(bp)			(bp->pfid)
1241619c5cb6SVlad Zolotarov #define BP_ABS_FUNC(bp)			(bp->pf_num)
12428decf868SDavid S. Miller #define BP_VN(bp)			((bp)->pfid >> 1)
12438decf868SDavid S. Miller #define BP_MAX_VN_NUM(bp)		(CHIP_MODE_IS_4_PORT(bp) ? 2 : 4)
12448decf868SDavid S. Miller #define BP_L_ID(bp)			(BP_VN(bp) << 2)
12458decf868SDavid S. Miller #define BP_FW_MB_IDX_VN(bp, vn)		(BP_PORT(bp) +\
12468decf868SDavid S. Miller 	  (vn) * ((CHIP_IS_E1x(bp) || (CHIP_MODE_IS_4_PORT(bp))) ? 2  : 1))
12478decf868SDavid S. Miller #define BP_FW_MB_IDX(bp)		BP_FW_MB_IDX_VN(bp, BP_VN(bp))
1248619c5cb6SVlad Zolotarov 
1249a2fbb9eaSEliezer Tamir 	struct net_device	*dev;
1250a2fbb9eaSEliezer Tamir 	struct pci_dev		*pdev;
1251a2fbb9eaSEliezer Tamir 
1252619c5cb6SVlad Zolotarov 	const struct iro	*iro_arr;
1253523224a3SDmitry Kravkov #define IRO (bp->iro_arr)
1254523224a3SDmitry Kravkov 
1255c9ee9206SVladislav Zolotarov 	enum bnx2x_recovery_state recovery_state;
125672fd0718SVladislav Zolotarov 	int			is_leader;
1257523224a3SDmitry Kravkov 	struct msix_entry	*msix_table;
1258a2fbb9eaSEliezer Tamir 
1259a2fbb9eaSEliezer Tamir 	int			tx_ring_size;
1260a2fbb9eaSEliezer Tamir 
1261523224a3SDmitry Kravkov /* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
1262523224a3SDmitry Kravkov #define ETH_OVREHEAD		(ETH_HLEN + 8 + 8)
1263a2fbb9eaSEliezer Tamir #define ETH_MIN_PACKET_SIZE		60
1264a2fbb9eaSEliezer Tamir #define ETH_MAX_PACKET_SIZE		1500
1265a2fbb9eaSEliezer Tamir #define ETH_MAX_JUMBO_PACKET_SIZE	9600
1266621b4d66SDmitry Kravkov /* TCP with Timestamp Option (32) + IPv6 (40) */
1267621b4d66SDmitry Kravkov #define ETH_MAX_TPA_HEADER_SIZE		72
1268a2fbb9eaSEliezer Tamir 
12690f00846dSEilon Greenstein 	/* Max supported alignment is 256 (8 shift) */
1270e52fcb24SEric Dumazet #define BNX2X_RX_ALIGN_SHIFT		min(8, L1_CACHE_SHIFT)
1271e52fcb24SEric Dumazet 
1272e52fcb24SEric Dumazet 	/* FW uses 2 Cache lines Alignment for start packet and size
1273e52fcb24SEric Dumazet 	 *
1274e52fcb24SEric Dumazet 	 * We assume skb_build() uses sizeof(struct skb_shared_info) bytes
1275e52fcb24SEric Dumazet 	 * at the end of skb->data, to avoid wasting a full cache line.
1276e52fcb24SEric Dumazet 	 * This reduces memory use (skb->truesize).
1277e52fcb24SEric Dumazet 	 */
1278e52fcb24SEric Dumazet #define BNX2X_FW_RX_ALIGN_START	(1UL << BNX2X_RX_ALIGN_SHIFT)
1279e52fcb24SEric Dumazet 
1280e52fcb24SEric Dumazet #define BNX2X_FW_RX_ALIGN_END					\
1281e52fcb24SEric Dumazet 	max(1UL << BNX2X_RX_ALIGN_SHIFT, 			\
1282e52fcb24SEric Dumazet 	    SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
1283e52fcb24SEric Dumazet 
1284523224a3SDmitry Kravkov #define BNX2X_PXP_DRAM_ALIGN		(BNX2X_RX_ALIGN_SHIFT - 5)
12850f00846dSEilon Greenstein 
1286523224a3SDmitry Kravkov 	struct host_sp_status_block *def_status_blk;
1287523224a3SDmitry Kravkov #define DEF_SB_IGU_ID			16
1288523224a3SDmitry Kravkov #define DEF_SB_ID			HC_SP_SB_ID
1289523224a3SDmitry Kravkov 	__le16			def_idx;
12904781bfadSEilon Greenstein 	__le16			def_att_idx;
1291a2fbb9eaSEliezer Tamir 	u32			attn_state;
1292a2fbb9eaSEliezer Tamir 	struct attn_route	attn_group[MAX_DYNAMIC_ATTN_GRPS];
1293a2fbb9eaSEliezer Tamir 
1294a2fbb9eaSEliezer Tamir 	/* slow path ring */
1295a2fbb9eaSEliezer Tamir 	struct eth_spe		*spq;
1296a2fbb9eaSEliezer Tamir 	dma_addr_t		spq_mapping;
1297a2fbb9eaSEliezer Tamir 	u16			spq_prod_idx;
1298a2fbb9eaSEliezer Tamir 	struct eth_spe		*spq_prod_bd;
1299a2fbb9eaSEliezer Tamir 	struct eth_spe		*spq_last_bd;
13004781bfadSEilon Greenstein 	__le16			*dsb_sp_prod;
13016e30dd4eSVladislav Zolotarov 	atomic_t		cq_spq_left; /* ETH_XXX ramrods credit */
130234f80b04SEilon Greenstein 	/* used to synchronize spq accesses */
1303a2fbb9eaSEliezer Tamir 	spinlock_t		spq_lock;
1304a2fbb9eaSEliezer Tamir 
1305523224a3SDmitry Kravkov 	/* event queue */
1306523224a3SDmitry Kravkov 	union event_ring_elem	*eq_ring;
1307523224a3SDmitry Kravkov 	dma_addr_t		eq_mapping;
1308523224a3SDmitry Kravkov 	u16			eq_prod;
1309523224a3SDmitry Kravkov 	u16			eq_cons;
1310523224a3SDmitry Kravkov 	__le16			*eq_cons_sb;
13116e30dd4eSVladislav Zolotarov 	atomic_t		eq_spq_left; /* COMMON_XXX ramrods credit */
1312523224a3SDmitry Kravkov 
1313619c5cb6SVlad Zolotarov 
1314619c5cb6SVlad Zolotarov 
1315619c5cb6SVlad Zolotarov 	/* Counter for marking that there is a STAT_QUERY ramrod pending */
1316619c5cb6SVlad Zolotarov 	u16			stats_pending;
1317619c5cb6SVlad Zolotarov 	/*  Counter for completed statistics ramrods */
1318619c5cb6SVlad Zolotarov 	u16			stats_comp;
1319a2fbb9eaSEliezer Tamir 
132033471629SEilon Greenstein 	/* End of fields used in the performance code paths */
1321a2fbb9eaSEliezer Tamir 
1322a2fbb9eaSEliezer Tamir 	int			panic;
13237995c64eSJoe Perches 	int			msg_enable;
1324a2fbb9eaSEliezer Tamir 
1325a2fbb9eaSEliezer Tamir 	u32			flags;
1326619c5cb6SVlad Zolotarov #define PCIX_FLAG			(1 << 0)
1327619c5cb6SVlad Zolotarov #define PCI_32BIT_FLAG			(1 << 1)
1328619c5cb6SVlad Zolotarov #define ONE_PORT_FLAG			(1 << 2)
1329619c5cb6SVlad Zolotarov #define NO_WOL_FLAG			(1 << 3)
1330619c5cb6SVlad Zolotarov #define USING_DAC_FLAG			(1 << 4)
1331619c5cb6SVlad Zolotarov #define USING_MSIX_FLAG			(1 << 5)
1332619c5cb6SVlad Zolotarov #define USING_MSI_FLAG			(1 << 6)
1333619c5cb6SVlad Zolotarov #define DISABLE_MSI_FLAG		(1 << 7)
1334619c5cb6SVlad Zolotarov #define TPA_ENABLE_FLAG			(1 << 8)
1335619c5cb6SVlad Zolotarov #define NO_MCP_FLAG			(1 << 9)
1336d6214d7aSDmitry Kravkov 
133734f80b04SEilon Greenstein #define BP_NOMCP(bp)			(bp->flags & NO_MCP_FLAG)
1338621b4d66SDmitry Kravkov #define GRO_ENABLE_FLAG			(1 << 10)
1339619c5cb6SVlad Zolotarov #define MF_FUNC_DIS			(1 << 11)
1340619c5cb6SVlad Zolotarov #define OWN_CNIC_IRQ			(1 << 12)
1341619c5cb6SVlad Zolotarov #define NO_ISCSI_OOO_FLAG		(1 << 13)
1342619c5cb6SVlad Zolotarov #define NO_ISCSI_FLAG			(1 << 14)
1343619c5cb6SVlad Zolotarov #define NO_FCOE_FLAG			(1 << 15)
13440e898dd7SBarak Witkowski #define BC_SUPPORTS_PFC_STATS		(1 << 17)
13452e499d3cSBarak Witkowski #define BC_SUPPORTS_FCOE_FEATURES	(1 << 19)
134630a5de77SDmitry Kravkov #define USING_SINGLE_MSIX_FLAG		(1 << 20)
13479876879fSBarak Witkowski #define BC_SUPPORTS_DCBX_MSG_NON_PMF	(1 << 21)
1348ec6ba945SVladislav Zolotarov 
13492ba45142SVladislav Zolotarov #define NO_ISCSI(bp)		((bp)->flags & NO_ISCSI_FLAG)
13502ba45142SVladislav Zolotarov #define NO_ISCSI_OOO(bp)	((bp)->flags & NO_ISCSI_OOO_FLAG)
1351619c5cb6SVlad Zolotarov #define NO_FCOE(bp)		((bp)->flags & NO_FCOE_FLAG)
135237b091baSMichael Chan 
1353a2fbb9eaSEliezer Tamir 	int			pm_cap;
13548d5726c4SEilon Greenstein 	int			mrrs;
1355a2fbb9eaSEliezer Tamir 
13561cf167f2SEilon Greenstein 	struct delayed_work	sp_task;
13577be08a72SAriel Elior 	struct delayed_work	sp_rtnl_task;
13583deb8167SYaniv Rosner 
13593deb8167SYaniv Rosner 	struct delayed_work	period_task;
1360a2fbb9eaSEliezer Tamir 	struct timer_list	timer;
1361a2fbb9eaSEliezer Tamir 	int			current_interval;
1362a2fbb9eaSEliezer Tamir 
1363a2fbb9eaSEliezer Tamir 	u16			fw_seq;
1364a2fbb9eaSEliezer Tamir 	u16			fw_drv_pulse_wr_seq;
136534f80b04SEilon Greenstein 	u32			func_stx;
1366a2fbb9eaSEliezer Tamir 
1367c18487eeSYaniv Rosner 	struct link_params	link_params;
1368c18487eeSYaniv Rosner 	struct link_vars	link_vars;
13692ae17f66SVladislav Zolotarov 	u32			link_cnt;
13702ae17f66SVladislav Zolotarov 	struct bnx2x_link_report_data last_reported_link;
13712ae17f66SVladislav Zolotarov 
137201cd4528SEilon Greenstein 	struct mdio_if_info	mdio;
1373c18487eeSYaniv Rosner 
137434f80b04SEilon Greenstein 	struct bnx2x_common	common;
137534f80b04SEilon Greenstein 	struct bnx2x_port	port;
1376a2fbb9eaSEliezer Tamir 
1377b475d78fSYuval Mintz 	struct cmng_init	cmng;
1378b475d78fSYuval Mintz 
1379f2e0899fSDmitry Kravkov 	u32			mf_config[E1HVN_MAX];
1380a3348722SBarak Witkowski 	u32			mf_ext_config;
1381619c5cb6SVlad Zolotarov 	u32			path_has_ovlan; /* E3 */
1382fb3bff17SDmitry Kravkov 	u16			mf_ov;
1383fb3bff17SDmitry Kravkov 	u8			mf_mode;
1384fb3bff17SDmitry Kravkov #define IS_MF(bp)		(bp->mf_mode != 0)
13850793f83fSDmitry Kravkov #define IS_MF_SI(bp)		(bp->mf_mode == MULTI_FUNCTION_SI)
13860793f83fSDmitry Kravkov #define IS_MF_SD(bp)		(bp->mf_mode == MULTI_FUNCTION_SD)
1387a3348722SBarak Witkowski #define IS_MF_AFEX(bp)		(bp->mf_mode == MULTI_FUNCTION_AFEX)
1388a2fbb9eaSEliezer Tamir 
1389f1410647SEliezer Tamir 	u8			wol;
1390f1410647SEliezer Tamir 
1391a2fbb9eaSEliezer Tamir 	int			rx_ring_size;
1392a2fbb9eaSEliezer Tamir 
1393a2fbb9eaSEliezer Tamir 	u16			tx_quick_cons_trip_int;
1394a2fbb9eaSEliezer Tamir 	u16			tx_quick_cons_trip;
1395a2fbb9eaSEliezer Tamir 	u16			tx_ticks_int;
1396a2fbb9eaSEliezer Tamir 	u16			tx_ticks;
1397a2fbb9eaSEliezer Tamir 
1398a2fbb9eaSEliezer Tamir 	u16			rx_quick_cons_trip_int;
1399a2fbb9eaSEliezer Tamir 	u16			rx_quick_cons_trip;
1400a2fbb9eaSEliezer Tamir 	u16			rx_ticks_int;
1401a2fbb9eaSEliezer Tamir 	u16			rx_ticks;
1402cdaa7cb8SVladislav Zolotarov /* Maximal coalescing timeout in us */
1403cdaa7cb8SVladislav Zolotarov #define BNX2X_MAX_COALESCE_TOUT		(0xf0*12)
1404a2fbb9eaSEliezer Tamir 
140534f80b04SEilon Greenstein 	u32			lin_cnt;
1406a2fbb9eaSEliezer Tamir 
1407619c5cb6SVlad Zolotarov 	u16			state;
1408356e2385SEilon Greenstein #define BNX2X_STATE_CLOSED		0
1409a2fbb9eaSEliezer Tamir #define BNX2X_STATE_OPENING_WAIT4_LOAD	0x1000
1410a2fbb9eaSEliezer Tamir #define BNX2X_STATE_OPENING_WAIT4_PORT	0x2000
1411a2fbb9eaSEliezer Tamir #define BNX2X_STATE_OPEN		0x3000
1412a2fbb9eaSEliezer Tamir #define BNX2X_STATE_CLOSING_WAIT4_HALT	0x4000
1413a2fbb9eaSEliezer Tamir #define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
1414619c5cb6SVlad Zolotarov 
141534f80b04SEilon Greenstein #define BNX2X_STATE_DIAG		0xe000
141634f80b04SEilon Greenstein #define BNX2X_STATE_ERROR		0xf000
1417a2fbb9eaSEliezer Tamir 
14186383c0b3SAriel Elior #define BNX2X_MAX_PRIORITY		8
14196383c0b3SAriel Elior #define BNX2X_MAX_ENTRIES_PER_PRI	16
14206383c0b3SAriel Elior #define BNX2X_MAX_COS			3
14216383c0b3SAriel Elior #define BNX2X_MAX_TX_COS		2
142254b9ddaaSVladislav Zolotarov 	int			num_queues;
14230e8d2ec5SMerav Sicron 	int			num_napi_queues;
14245d7cd496SDmitry Kravkov 	int			disable_tpa;
1425523224a3SDmitry Kravkov 
1426a2fbb9eaSEliezer Tamir 	u32			rx_mode;
1427a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_NONE		0
1428a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_NORMAL		1
1429a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_ALLMULTI		2
1430a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_PROMISC		3
1431a2fbb9eaSEliezer Tamir #define BNX2X_MAX_MULTICAST		64
1432a2fbb9eaSEliezer Tamir 
1433523224a3SDmitry Kravkov 	u8			igu_dsb_id;
1434523224a3SDmitry Kravkov 	u8			igu_base_sb;
1435523224a3SDmitry Kravkov 	u8			igu_sb_cnt;
143665565884SMerav Sicron 
1437a2fbb9eaSEliezer Tamir 	dma_addr_t		def_status_blk_mapping;
1438a2fbb9eaSEliezer Tamir 
1439a2fbb9eaSEliezer Tamir 	struct bnx2x_slowpath	*slowpath;
1440a2fbb9eaSEliezer Tamir 	dma_addr_t		slowpath_mapping;
1441619c5cb6SVlad Zolotarov 
1442619c5cb6SVlad Zolotarov 	/* Total number of FW statistics requests */
1443619c5cb6SVlad Zolotarov 	u8			fw_stats_num;
1444619c5cb6SVlad Zolotarov 
1445619c5cb6SVlad Zolotarov 	/*
1446619c5cb6SVlad Zolotarov 	 * This is a memory buffer that will contain both statistics
1447619c5cb6SVlad Zolotarov 	 * ramrod request and data.
1448619c5cb6SVlad Zolotarov 	 */
1449619c5cb6SVlad Zolotarov 	void			*fw_stats;
1450619c5cb6SVlad Zolotarov 	dma_addr_t		fw_stats_mapping;
1451619c5cb6SVlad Zolotarov 
1452619c5cb6SVlad Zolotarov 	/*
1453619c5cb6SVlad Zolotarov 	 * FW statistics request shortcut (points at the
1454619c5cb6SVlad Zolotarov 	 * beginning of fw_stats buffer).
1455619c5cb6SVlad Zolotarov 	 */
1456619c5cb6SVlad Zolotarov 	struct bnx2x_fw_stats_req	*fw_stats_req;
1457619c5cb6SVlad Zolotarov 	dma_addr_t			fw_stats_req_mapping;
1458619c5cb6SVlad Zolotarov 	int				fw_stats_req_sz;
1459619c5cb6SVlad Zolotarov 
1460619c5cb6SVlad Zolotarov 	/*
1461*4907cb7bSAnatol Pomozov 	 * FW statistics data shortcut (points at the beginning of
1462619c5cb6SVlad Zolotarov 	 * fw_stats buffer + fw_stats_req_sz).
1463619c5cb6SVlad Zolotarov 	 */
1464619c5cb6SVlad Zolotarov 	struct bnx2x_fw_stats_data	*fw_stats_data;
1465619c5cb6SVlad Zolotarov 	dma_addr_t			fw_stats_data_mapping;
1466619c5cb6SVlad Zolotarov 	int				fw_stats_data_sz;
1467619c5cb6SVlad Zolotarov 
1468a052997eSMerav Sicron 	/* For max 196 cids (64*3 + non-eth), 32KB ILT page size and 1KB
1469a052997eSMerav Sicron 	 * context size we need 8 ILT entries.
1470a052997eSMerav Sicron 	 */
1471a052997eSMerav Sicron #define ILT_MAX_L2_LINES	8
1472a052997eSMerav Sicron 	struct hw_context	context[ILT_MAX_L2_LINES];
1473523224a3SDmitry Kravkov 
1474523224a3SDmitry Kravkov 	struct bnx2x_ilt	*ilt;
1475523224a3SDmitry Kravkov #define BP_ILT(bp)		((bp)->ilt)
1476619c5cb6SVlad Zolotarov #define ILT_MAX_LINES		256
14776383c0b3SAriel Elior /*
14786383c0b3SAriel Elior  * Maximum supported number of RSS queues: number of IGU SBs minus one that goes
14796383c0b3SAriel Elior  * to CNIC.
14806383c0b3SAriel Elior  */
14816383c0b3SAriel Elior #define BNX2X_MAX_RSS_COUNT(bp)	((bp)->igu_sb_cnt - CNIC_PRESENT)
1482523224a3SDmitry Kravkov 
14836383c0b3SAriel Elior /*
14846383c0b3SAriel Elior  * Maximum CID count that might be required by the bnx2x:
148537ae41a9SMerav Sicron  * Max RSS * Max_Tx_Multi_Cos + FCoE + iSCSI
14866383c0b3SAriel Elior  */
148737ae41a9SMerav Sicron #define BNX2X_L2_CID_COUNT(bp)	(BNX2X_NUM_ETH_QUEUES(bp) * BNX2X_MULTI_TX_COS \
148837ae41a9SMerav Sicron 				+ NON_ETH_CONTEXT_USE + CNIC_PRESENT)
148937ae41a9SMerav Sicron #define BNX2X_L2_MAX_CID(bp)	(BNX2X_MAX_RSS_COUNT(bp) * BNX2X_MULTI_TX_COS \
149037ae41a9SMerav Sicron 				+ NON_ETH_CONTEXT_USE + CNIC_PRESENT)
14916383c0b3SAriel Elior #define L2_ILT_LINES(bp)	(DIV_ROUND_UP(BNX2X_L2_CID_COUNT(bp),\
1492523224a3SDmitry Kravkov 					ILT_PAGE_CIDS))
1493523224a3SDmitry Kravkov 
1494523224a3SDmitry Kravkov 	int			qm_cid_count;
1495a2fbb9eaSEliezer Tamir 
149637b091baSMichael Chan 	int			dropless_fc;
149737b091baSMichael Chan 
149837b091baSMichael Chan #ifdef BCM_CNIC
149937b091baSMichael Chan 	u32			cnic_flags;
150037b091baSMichael Chan #define BNX2X_CNIC_FLAG_MAC_SET		1
1501a2fbb9eaSEliezer Tamir 	void			*t2;
1502a2fbb9eaSEliezer Tamir 	dma_addr_t		t2_mapping;
150313707f9eSEric Dumazet 	struct cnic_ops	__rcu	*cnic_ops;
150437b091baSMichael Chan 	void			*cnic_data;
150537b091baSMichael Chan 	u32			cnic_tag;
150637b091baSMichael Chan 	struct cnic_eth_dev	cnic_eth_dev;
1507523224a3SDmitry Kravkov 	union host_hc_status_block cnic_sb;
150837b091baSMichael Chan 	dma_addr_t		cnic_sb_mapping;
150937b091baSMichael Chan 	struct eth_spe		*cnic_kwq;
151037b091baSMichael Chan 	struct eth_spe		*cnic_kwq_prod;
151137b091baSMichael Chan 	struct eth_spe		*cnic_kwq_cons;
151237b091baSMichael Chan 	struct eth_spe		*cnic_kwq_last;
151337b091baSMichael Chan 	u16			cnic_kwq_pending;
151437b091baSMichael Chan 	u16			cnic_spq_pending;
1515ec6ba945SVladislav Zolotarov 	u8			fip_mac[ETH_ALEN];
1516619c5cb6SVlad Zolotarov 	struct mutex		cnic_mutex;
1517619c5cb6SVlad Zolotarov 	struct bnx2x_vlan_mac_obj iscsi_l2_mac_obj;
1518619c5cb6SVlad Zolotarov 
1519619c5cb6SVlad Zolotarov 	/* Start index of the "special" (CNIC related) L2 cleints */
1520619c5cb6SVlad Zolotarov 	u8				cnic_base_cl_id;
1521a2fbb9eaSEliezer Tamir #endif
1522a2fbb9eaSEliezer Tamir 
1523ad8d3948SEilon Greenstein 	int			dmae_ready;
1524ad8d3948SEilon Greenstein 	/* used to synchronize dmae accesses */
15256e30dd4eSVladislav Zolotarov 	spinlock_t		dmae_lock;
1526ad8d3948SEilon Greenstein 
1527c4ff7cbfSEilon Greenstein 	/* used to protect the FW mail box */
1528c4ff7cbfSEilon Greenstein 	struct mutex		fw_mb_mutex;
1529c4ff7cbfSEilon Greenstein 
1530bb2a0f7aSYitchak Gertner 	/* used to synchronize stats collecting */
1531bb2a0f7aSYitchak Gertner 	int			stats_state;
1532a13773a5SVladislav Zolotarov 
1533a13773a5SVladislav Zolotarov 	/* used for synchronization of concurrent threads statistics handling */
1534a13773a5SVladislav Zolotarov 	spinlock_t		stats_lock;
1535a13773a5SVladislav Zolotarov 
1536bb2a0f7aSYitchak Gertner 	/* used by dmae command loader */
1537bb2a0f7aSYitchak Gertner 	struct dmae_command	stats_dmae;
1538bb2a0f7aSYitchak Gertner 	int			executer_idx;
1539ad8d3948SEilon Greenstein 
1540bb2a0f7aSYitchak Gertner 	u16			stats_counter;
1541bb2a0f7aSYitchak Gertner 	struct bnx2x_eth_stats	eth_stats;
1542cb4dca27SYuval Mintz 	struct host_func_stats		func_stats;
15431355b704SMintz Yuval 	struct bnx2x_eth_stats_old	eth_stats_old;
15441355b704SMintz Yuval 	struct bnx2x_net_stats_old	net_stats_old;
15451355b704SMintz Yuval 	struct bnx2x_fw_port_stats_old	fw_stats_old;
15461355b704SMintz Yuval 	bool			stats_init;
1547bb2a0f7aSYitchak Gertner 
1548a2fbb9eaSEliezer Tamir 	struct z_stream_s	*strm;
1549a2fbb9eaSEliezer Tamir 	void			*gunzip_buf;
1550a2fbb9eaSEliezer Tamir 	dma_addr_t		gunzip_mapping;
1551a2fbb9eaSEliezer Tamir 	int			gunzip_outlen;
1552a2fbb9eaSEliezer Tamir #define FW_BUF_SIZE			0x8000
1553573f2035SEilon Greenstein #define GUNZIP_BUF(bp)			(bp->gunzip_buf)
1554573f2035SEilon Greenstein #define GUNZIP_PHYS(bp)			(bp->gunzip_mapping)
1555573f2035SEilon Greenstein #define GUNZIP_OUTLEN(bp)		(bp->gunzip_outlen)
1556a2fbb9eaSEliezer Tamir 
155794a78b79SVladislav Zolotarov 	struct raw_op		*init_ops;
155894a78b79SVladislav Zolotarov 	/* Init blocks offsets inside init_ops */
155994a78b79SVladislav Zolotarov 	u16			*init_ops_offsets;
156094a78b79SVladislav Zolotarov 	/* Data blob - has 32 bit granularity */
156194a78b79SVladislav Zolotarov 	u32			*init_data;
1562619c5cb6SVlad Zolotarov 	u32			init_mode_flags;
1563619c5cb6SVlad Zolotarov #define INIT_MODE_FLAGS(bp)	(bp->init_mode_flags)
156494a78b79SVladislav Zolotarov 	/* Zipped PRAM blobs - raw data */
156594a78b79SVladislav Zolotarov 	const u8		*tsem_int_table_data;
156694a78b79SVladislav Zolotarov 	const u8		*tsem_pram_data;
156794a78b79SVladislav Zolotarov 	const u8		*usem_int_table_data;
156894a78b79SVladislav Zolotarov 	const u8		*usem_pram_data;
156994a78b79SVladislav Zolotarov 	const u8		*xsem_int_table_data;
157094a78b79SVladislav Zolotarov 	const u8		*xsem_pram_data;
157194a78b79SVladislav Zolotarov 	const u8		*csem_int_table_data;
157294a78b79SVladislav Zolotarov 	const u8		*csem_pram_data;
1573573f2035SEilon Greenstein #define INIT_OPS(bp)			(bp->init_ops)
1574573f2035SEilon Greenstein #define INIT_OPS_OFFSETS(bp)		(bp->init_ops_offsets)
1575573f2035SEilon Greenstein #define INIT_DATA(bp)			(bp->init_data)
1576573f2035SEilon Greenstein #define INIT_TSEM_INT_TABLE_DATA(bp)	(bp->tsem_int_table_data)
1577573f2035SEilon Greenstein #define INIT_TSEM_PRAM_DATA(bp)		(bp->tsem_pram_data)
1578573f2035SEilon Greenstein #define INIT_USEM_INT_TABLE_DATA(bp)	(bp->usem_int_table_data)
1579573f2035SEilon Greenstein #define INIT_USEM_PRAM_DATA(bp)		(bp->usem_pram_data)
1580573f2035SEilon Greenstein #define INIT_XSEM_INT_TABLE_DATA(bp)	(bp->xsem_int_table_data)
1581573f2035SEilon Greenstein #define INIT_XSEM_PRAM_DATA(bp)		(bp->xsem_pram_data)
1582573f2035SEilon Greenstein #define INIT_CSEM_INT_TABLE_DATA(bp)	(bp->csem_int_table_data)
1583573f2035SEilon Greenstein #define INIT_CSEM_PRAM_DATA(bp)		(bp->csem_pram_data)
1584573f2035SEilon Greenstein 
1585619c5cb6SVlad Zolotarov #define PHY_FW_VER_LEN			20
158634f24c7fSVladislav Zolotarov 	char			fw_ver[32];
158794a78b79SVladislav Zolotarov 	const struct firmware	*firmware;
1588619c5cb6SVlad Zolotarov 
1589785b9b1aSShmulik Ravid 	/* DCB support on/off */
1590785b9b1aSShmulik Ravid 	u16 dcb_state;
1591785b9b1aSShmulik Ravid #define BNX2X_DCB_STATE_OFF			0
1592785b9b1aSShmulik Ravid #define BNX2X_DCB_STATE_ON			1
1593785b9b1aSShmulik Ravid 
1594785b9b1aSShmulik Ravid 	/* DCBX engine mode */
1595785b9b1aSShmulik Ravid 	int dcbx_enabled;
1596785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_OFF			0
1597785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_ON_NEG_OFF		1
1598785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_ON_NEG_ON		2
1599785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_INVALID		(-1)
1600785b9b1aSShmulik Ravid 
1601785b9b1aSShmulik Ravid 	bool dcbx_mode_uset;
1602785b9b1aSShmulik Ravid 
1603e4901ddeSVladislav Zolotarov 	struct bnx2x_config_dcbx_params		dcbx_config_params;
1604e4901ddeSVladislav Zolotarov 	struct bnx2x_dcbx_port_params		dcbx_port_params;
1605e4901ddeSVladislav Zolotarov 	int					dcb_version;
1606e4901ddeSVladislav Zolotarov 
1607619c5cb6SVlad Zolotarov 	/* CAM credit pools */
1608619c5cb6SVlad Zolotarov 	struct bnx2x_credit_pool_obj		macs_pool;
1609619c5cb6SVlad Zolotarov 
1610619c5cb6SVlad Zolotarov 	/* RX_MODE object */
1611619c5cb6SVlad Zolotarov 	struct bnx2x_rx_mode_obj		rx_mode_obj;
1612619c5cb6SVlad Zolotarov 
1613619c5cb6SVlad Zolotarov 	/* MCAST object */
1614619c5cb6SVlad Zolotarov 	struct bnx2x_mcast_obj			mcast_obj;
1615619c5cb6SVlad Zolotarov 
1616619c5cb6SVlad Zolotarov 	/* RSS configuration object */
1617619c5cb6SVlad Zolotarov 	struct bnx2x_rss_config_obj		rss_conf_obj;
1618619c5cb6SVlad Zolotarov 
1619619c5cb6SVlad Zolotarov 	/* Function State controlling object */
1620619c5cb6SVlad Zolotarov 	struct bnx2x_func_sp_obj		func_obj;
1621619c5cb6SVlad Zolotarov 
1622619c5cb6SVlad Zolotarov 	unsigned long				sp_state;
1623619c5cb6SVlad Zolotarov 
16247be08a72SAriel Elior 	/* operation indication for the sp_rtnl task */
16257be08a72SAriel Elior 	unsigned long				sp_rtnl_state;
16267be08a72SAriel Elior 
1627619c5cb6SVlad Zolotarov 	/* DCBX Negotation results */
1628e4901ddeSVladislav Zolotarov 	struct dcbx_features			dcbx_local_feat;
1629e4901ddeSVladislav Zolotarov 	u32					dcbx_error;
1630619c5cb6SVlad Zolotarov 
16310be6bc62SShmulik Ravid #ifdef BCM_DCBNL
16320be6bc62SShmulik Ravid 	struct dcbx_features			dcbx_remote_feat;
16330be6bc62SShmulik Ravid 	u32					dcbx_remote_flags;
16340be6bc62SShmulik Ravid #endif
1635a3348722SBarak Witkowski 	/* AFEX: store default vlan used */
1636a3348722SBarak Witkowski 	int					afex_def_vlan_tag;
1637a3348722SBarak Witkowski 	enum mf_cfg_afex_vlan_mode		afex_vlan_mode;
1638e3835b99SDmitry Kravkov 	u32					pending_max;
16396383c0b3SAriel Elior 
16406383c0b3SAriel Elior 	/* multiple tx classes of service */
16416383c0b3SAriel Elior 	u8					max_cos;
16426383c0b3SAriel Elior 
16436383c0b3SAriel Elior 	/* priority to cos mapping */
16446383c0b3SAriel Elior 	u8					prio_to_cos[8];
1645a2fbb9eaSEliezer Tamir };
1646a2fbb9eaSEliezer Tamir 
1647619c5cb6SVlad Zolotarov /* Tx queues may be less or equal to Rx queues */
1648619c5cb6SVlad Zolotarov extern int num_queues;
164954b9ddaaSVladislav Zolotarov #define BNX2X_NUM_QUEUES(bp)	(bp->num_queues)
16506383c0b3SAriel Elior #define BNX2X_NUM_ETH_QUEUES(bp) (BNX2X_NUM_QUEUES(bp) - NON_ETH_CONTEXT_USE)
165165565884SMerav Sicron #define BNX2X_NUM_NON_CNIC_QUEUES(bp)	(BNX2X_NUM_QUEUES(bp) - \
165265565884SMerav Sicron 					 NON_ETH_CONTEXT_USE)
16536383c0b3SAriel Elior #define BNX2X_NUM_RX_QUEUES(bp)	BNX2X_NUM_QUEUES(bp)
1654ec6ba945SVladislav Zolotarov 
165554b9ddaaSVladislav Zolotarov #define is_multi(bp)		(BNX2X_NUM_QUEUES(bp) > 1)
16563196a88aSEilon Greenstein 
16576383c0b3SAriel Elior #define BNX2X_MAX_QUEUES(bp)	BNX2X_MAX_RSS_COUNT(bp)
16586383c0b3SAriel Elior /* #define is_eth_multi(bp)	(BNX2X_NUM_ETH_QUEUES(bp) > 1) */
1659523224a3SDmitry Kravkov 
1660523224a3SDmitry Kravkov #define RSS_IPV4_CAP_MASK						\
1661523224a3SDmitry Kravkov 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY
1662523224a3SDmitry Kravkov 
1663523224a3SDmitry Kravkov #define RSS_IPV4_TCP_CAP_MASK						\
1664523224a3SDmitry Kravkov 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY
1665523224a3SDmitry Kravkov 
1666523224a3SDmitry Kravkov #define RSS_IPV6_CAP_MASK						\
1667523224a3SDmitry Kravkov 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY
1668523224a3SDmitry Kravkov 
1669523224a3SDmitry Kravkov #define RSS_IPV6_TCP_CAP_MASK						\
1670523224a3SDmitry Kravkov 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY
1671523224a3SDmitry Kravkov 
1672523224a3SDmitry Kravkov /* func init flags */
1673619c5cb6SVlad Zolotarov #define FUNC_FLG_RSS		0x0001
1674619c5cb6SVlad Zolotarov #define FUNC_FLG_STATS		0x0002
1675619c5cb6SVlad Zolotarov /* removed  FUNC_FLG_UNMATCHED	0x0004 */
1676619c5cb6SVlad Zolotarov #define FUNC_FLG_TPA		0x0008
1677619c5cb6SVlad Zolotarov #define FUNC_FLG_SPQ		0x0010
1678619c5cb6SVlad Zolotarov #define FUNC_FLG_LEADING	0x0020	/* PF only */
1679523224a3SDmitry Kravkov 
1680523224a3SDmitry Kravkov 
1681523224a3SDmitry Kravkov struct bnx2x_func_init_params {
1682523224a3SDmitry Kravkov 	/* dma */
1683523224a3SDmitry Kravkov 	dma_addr_t	fw_stat_map;	/* valid iff FUNC_FLG_STATS */
1684523224a3SDmitry Kravkov 	dma_addr_t	spq_map;	/* valid iff FUNC_FLG_SPQ */
1685523224a3SDmitry Kravkov 
1686523224a3SDmitry Kravkov 	u16		func_flgs;
1687523224a3SDmitry Kravkov 	u16		func_id;	/* abs fid */
1688523224a3SDmitry Kravkov 	u16		pf_id;
1689523224a3SDmitry Kravkov 	u16		spq_prod;	/* valid iff FUNC_FLG_SPQ */
1690523224a3SDmitry Kravkov };
1691523224a3SDmitry Kravkov 
1692ec6ba945SVladislav Zolotarov #define for_each_eth_queue(bp, var) \
16936383c0b3SAriel Elior 	for ((var) = 0; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
16943196a88aSEilon Greenstein 
1695ec6ba945SVladislav Zolotarov #define for_each_nondefault_eth_queue(bp, var) \
16966383c0b3SAriel Elior 	for ((var) = 1; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
1697ec6ba945SVladislav Zolotarov 
1698ec6ba945SVladislav Zolotarov #define for_each_queue(bp, var) \
16996383c0b3SAriel Elior 	for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1700ec6ba945SVladislav Zolotarov 		if (skip_queue(bp, var))	\
1701ec6ba945SVladislav Zolotarov 			continue;		\
1702ec6ba945SVladislav Zolotarov 		else
1703ec6ba945SVladislav Zolotarov 
17046383c0b3SAriel Elior /* Skip forwarding FP */
1705ec6ba945SVladislav Zolotarov #define for_each_rx_queue(bp, var) \
17066383c0b3SAriel Elior 	for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1707ec6ba945SVladislav Zolotarov 		if (skip_rx_queue(bp, var))	\
1708ec6ba945SVladislav Zolotarov 			continue;		\
1709ec6ba945SVladislav Zolotarov 		else
1710ec6ba945SVladislav Zolotarov 
17110e8d2ec5SMerav Sicron #define for_each_napi_rx_queue(bp, var) \
17120e8d2ec5SMerav Sicron 	for ((var) = 0; (var) < bp->num_napi_queues; (var)++)
17130e8d2ec5SMerav Sicron 
17146383c0b3SAriel Elior /* Skip OOO FP */
1715ec6ba945SVladislav Zolotarov #define for_each_tx_queue(bp, var) \
17166383c0b3SAriel Elior 	for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1717ec6ba945SVladislav Zolotarov 		if (skip_tx_queue(bp, var))	\
1718ec6ba945SVladislav Zolotarov 			continue;		\
1719ec6ba945SVladislav Zolotarov 		else
1720ec6ba945SVladislav Zolotarov 
1721ec6ba945SVladislav Zolotarov #define for_each_nondefault_queue(bp, var) \
17226383c0b3SAriel Elior 	for ((var) = 1; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1723ec6ba945SVladislav Zolotarov 		if (skip_queue(bp, var))	\
1724ec6ba945SVladislav Zolotarov 			continue;		\
1725ec6ba945SVladislav Zolotarov 		else
1726ec6ba945SVladislav Zolotarov 
17276383c0b3SAriel Elior #define for_each_cos_in_tx_queue(fp, var) \
17286383c0b3SAriel Elior 	for ((var) = 0; (var) < (fp)->max_cos; (var)++)
17296383c0b3SAriel Elior 
1730ec6ba945SVladislav Zolotarov /* skip rx queue
1731008d23e4SLinus Torvalds  * if FCOE l2 support is disabled and this is the fcoe L2 queue
1732ec6ba945SVladislav Zolotarov  */
1733ec6ba945SVladislav Zolotarov #define skip_rx_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))
1734ec6ba945SVladislav Zolotarov 
1735ec6ba945SVladislav Zolotarov /* skip tx queue
1736008d23e4SLinus Torvalds  * if FCOE l2 support is disabled and this is the fcoe L2 queue
1737ec6ba945SVladislav Zolotarov  */
1738ec6ba945SVladislav Zolotarov #define skip_tx_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))
1739ec6ba945SVladislav Zolotarov 
1740ec6ba945SVladislav Zolotarov #define skip_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))
17413196a88aSEilon Greenstein 
1742f85582f8SDmitry Kravkov 
1743619c5cb6SVlad Zolotarov 
1744619c5cb6SVlad Zolotarov 
1745619c5cb6SVlad Zolotarov /**
1746619c5cb6SVlad Zolotarov  * bnx2x_set_mac_one - configure a single MAC address
1747619c5cb6SVlad Zolotarov  *
1748619c5cb6SVlad Zolotarov  * @bp:			driver handle
1749619c5cb6SVlad Zolotarov  * @mac:		MAC to configure
1750619c5cb6SVlad Zolotarov  * @obj:		MAC object handle
1751619c5cb6SVlad Zolotarov  * @set:		if 'true' add a new MAC, otherwise - delete
1752619c5cb6SVlad Zolotarov  * @mac_type:		the type of the MAC to configure (e.g. ETH, UC list)
1753619c5cb6SVlad Zolotarov  * @ramrod_flags:	RAMROD_XXX flags (e.g. RAMROD_CONT, RAMROD_COMP_WAIT)
1754619c5cb6SVlad Zolotarov  *
1755619c5cb6SVlad Zolotarov  * Configures one MAC according to provided parameters or continues the
1756619c5cb6SVlad Zolotarov  * execution of previously scheduled commands if RAMROD_CONT is set in
1757619c5cb6SVlad Zolotarov  * ramrod_flags.
1758619c5cb6SVlad Zolotarov  *
1759619c5cb6SVlad Zolotarov  * Returns zero if operation has successfully completed, a positive value if the
1760619c5cb6SVlad Zolotarov  * operation has been successfully scheduled and a negative - if a requested
1761619c5cb6SVlad Zolotarov  * operations has failed.
1762619c5cb6SVlad Zolotarov  */
1763619c5cb6SVlad Zolotarov int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
1764619c5cb6SVlad Zolotarov 		      struct bnx2x_vlan_mac_obj *obj, bool set,
1765619c5cb6SVlad Zolotarov 		      int mac_type, unsigned long *ramrod_flags);
1766619c5cb6SVlad Zolotarov /**
1767619c5cb6SVlad Zolotarov  * bnx2x_del_all_macs - delete all MACs configured for the specific MAC object
1768619c5cb6SVlad Zolotarov  *
1769619c5cb6SVlad Zolotarov  * @bp:			driver handle
1770619c5cb6SVlad Zolotarov  * @mac_obj:		MAC object handle
1771619c5cb6SVlad Zolotarov  * @mac_type:		type of the MACs to clear (BNX2X_XXX_MAC)
1772619c5cb6SVlad Zolotarov  * @wait_for_comp:	if 'true' block until completion
1773619c5cb6SVlad Zolotarov  *
1774619c5cb6SVlad Zolotarov  * Deletes all MACs of the specific type (e.g. ETH, UC list).
1775619c5cb6SVlad Zolotarov  *
1776619c5cb6SVlad Zolotarov  * Returns zero if operation has successfully completed, a positive value if the
1777619c5cb6SVlad Zolotarov  * operation has been successfully scheduled and a negative - if a requested
1778619c5cb6SVlad Zolotarov  * operations has failed.
1779619c5cb6SVlad Zolotarov  */
1780619c5cb6SVlad Zolotarov int bnx2x_del_all_macs(struct bnx2x *bp,
1781619c5cb6SVlad Zolotarov 		       struct bnx2x_vlan_mac_obj *mac_obj,
1782619c5cb6SVlad Zolotarov 		       int mac_type, bool wait_for_comp);
1783619c5cb6SVlad Zolotarov 
1784619c5cb6SVlad Zolotarov /* Init Function API  */
1785619c5cb6SVlad Zolotarov void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p);
1786619c5cb6SVlad Zolotarov int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
1787619c5cb6SVlad Zolotarov int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
1788619c5cb6SVlad Zolotarov int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode);
1789619c5cb6SVlad Zolotarov int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
17902ae17f66SVladislav Zolotarov void bnx2x_read_mf_cfg(struct bnx2x *bp);
17912ae17f66SVladislav Zolotarov 
1792619c5cb6SVlad Zolotarov 
1793f85582f8SDmitry Kravkov /* dmae */
1794c18487eeSYaniv Rosner void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
1795c18487eeSYaniv Rosner void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
1796c18487eeSYaniv Rosner 		      u32 len32);
1797f85582f8SDmitry Kravkov void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
1798f85582f8SDmitry Kravkov u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type);
1799f85582f8SDmitry Kravkov u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode);
1800f85582f8SDmitry Kravkov u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
1801f85582f8SDmitry Kravkov 		      bool with_comp, u8 comp_type);
1802f85582f8SDmitry Kravkov 
1803f85582f8SDmitry Kravkov 
1804de0c62dbSDmitry Kravkov void bnx2x_calc_fc_adv(struct bnx2x *bp);
1805de0c62dbSDmitry Kravkov int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
1806619c5cb6SVlad Zolotarov 		  u32 data_hi, u32 data_lo, int cmd_type);
1807de0c62dbSDmitry Kravkov void bnx2x_update_coalesce(struct bnx2x *bp);
18081ac9e428SYaniv Rosner int bnx2x_get_cur_phy_idx(struct bnx2x *bp);
1809f85582f8SDmitry Kravkov 
181034f80b04SEilon Greenstein static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
181134f80b04SEilon Greenstein 			   int wait)
181234f80b04SEilon Greenstein {
181334f80b04SEilon Greenstein 	u32 val;
181434f80b04SEilon Greenstein 
181534f80b04SEilon Greenstein 	do {
181634f80b04SEilon Greenstein 		val = REG_RD(bp, reg);
181734f80b04SEilon Greenstein 		if (val == expected)
181834f80b04SEilon Greenstein 			break;
181934f80b04SEilon Greenstein 		ms -= wait;
182034f80b04SEilon Greenstein 		msleep(wait);
182134f80b04SEilon Greenstein 
182234f80b04SEilon Greenstein 	} while (ms > 0);
182334f80b04SEilon Greenstein 
182434f80b04SEilon Greenstein 	return val;
182534f80b04SEilon Greenstein }
1826f85582f8SDmitry Kravkov 
1827523224a3SDmitry Kravkov #define BNX2X_ILT_ZALLOC(x, y, size) \
1828523224a3SDmitry Kravkov 	do { \
1829d245a111SVladislav Zolotarov 		x = dma_alloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL); \
1830523224a3SDmitry Kravkov 		if (x) \
1831523224a3SDmitry Kravkov 			memset(x, 0, size); \
1832523224a3SDmitry Kravkov 	} while (0)
1833523224a3SDmitry Kravkov 
1834523224a3SDmitry Kravkov #define BNX2X_ILT_FREE(x, y, size) \
1835523224a3SDmitry Kravkov 	do { \
1836523224a3SDmitry Kravkov 		if (x) { \
1837d245a111SVladislav Zolotarov 			dma_free_coherent(&bp->pdev->dev, size, x, y); \
1838523224a3SDmitry Kravkov 			x = NULL; \
1839523224a3SDmitry Kravkov 			y = 0; \
1840523224a3SDmitry Kravkov 		} \
1841523224a3SDmitry Kravkov 	} while (0)
1842523224a3SDmitry Kravkov 
1843523224a3SDmitry Kravkov #define ILOG2(x)	(ilog2((x)))
1844523224a3SDmitry Kravkov 
1845523224a3SDmitry Kravkov #define ILT_NUM_PAGE_ENTRIES	(3072)
1846523224a3SDmitry Kravkov /* In 57710/11 we use whole table since we have 8 func
1847f85582f8SDmitry Kravkov  * In 57712 we have only 4 func, but use same size per func, then only half of
1848f85582f8SDmitry Kravkov  * the table in use
1849523224a3SDmitry Kravkov  */
1850523224a3SDmitry Kravkov #define ILT_PER_FUNC		(ILT_NUM_PAGE_ENTRIES/8)
1851523224a3SDmitry Kravkov 
1852523224a3SDmitry Kravkov #define FUNC_ILT_BASE(func)	(func * ILT_PER_FUNC)
1853523224a3SDmitry Kravkov /*
1854523224a3SDmitry Kravkov  * the phys address is shifted right 12 bits and has an added
1855523224a3SDmitry Kravkov  * 1=valid bit added to the 53rd bit
1856523224a3SDmitry Kravkov  * then since this is a wide register(TM)
1857523224a3SDmitry Kravkov  * we split it into two 32 bit writes
1858523224a3SDmitry Kravkov  */
1859523224a3SDmitry Kravkov #define ONCHIP_ADDR1(x)		((u32)(((u64)x >> 12) & 0xFFFFFFFF))
1860523224a3SDmitry Kravkov #define ONCHIP_ADDR2(x)		((u32)((1 << 20) | ((u64)x >> 44)))
186134f80b04SEilon Greenstein 
186234f80b04SEilon Greenstein /* load/unload mode */
186334f80b04SEilon Greenstein #define LOAD_NORMAL			0
186434f80b04SEilon Greenstein #define LOAD_OPEN			1
186534f80b04SEilon Greenstein #define LOAD_DIAG			2
18668970b2e4SMerav Sicron #define LOAD_LOOPBACK_EXT		3
186734f80b04SEilon Greenstein #define UNLOAD_NORMAL			0
186834f80b04SEilon Greenstein #define UNLOAD_CLOSE			1
186972fd0718SVladislav Zolotarov #define UNLOAD_RECOVERY			2
187034f80b04SEilon Greenstein 
1871bb2a0f7aSYitchak Gertner 
1872ad8d3948SEilon Greenstein /* DMAE command defines */
1873f2e0899fSDmitry Kravkov #define DMAE_TIMEOUT			-1
1874f2e0899fSDmitry Kravkov #define DMAE_PCI_ERROR			-2	/* E2 and onward */
1875f2e0899fSDmitry Kravkov #define DMAE_NOT_RDY			-3
1876f2e0899fSDmitry Kravkov #define DMAE_PCI_ERR_FLAG		0x80000000
1877ad8d3948SEilon Greenstein 
1878f2e0899fSDmitry Kravkov #define DMAE_SRC_PCI			0
1879f2e0899fSDmitry Kravkov #define DMAE_SRC_GRC			1
1880ad8d3948SEilon Greenstein 
1881f2e0899fSDmitry Kravkov #define DMAE_DST_NONE			0
1882f2e0899fSDmitry Kravkov #define DMAE_DST_PCI			1
1883f2e0899fSDmitry Kravkov #define DMAE_DST_GRC			2
1884f2e0899fSDmitry Kravkov 
1885f2e0899fSDmitry Kravkov #define DMAE_COMP_PCI			0
1886f2e0899fSDmitry Kravkov #define DMAE_COMP_GRC			1
1887f2e0899fSDmitry Kravkov 
1888f2e0899fSDmitry Kravkov /* E2 and onward - PCI error handling in the completion */
1889f2e0899fSDmitry Kravkov 
1890f2e0899fSDmitry Kravkov #define DMAE_COMP_REGULAR		0
1891f2e0899fSDmitry Kravkov #define DMAE_COM_SET_ERR		1
1892f2e0899fSDmitry Kravkov 
1893f2e0899fSDmitry Kravkov #define DMAE_CMD_SRC_PCI		(DMAE_SRC_PCI << \
1894f2e0899fSDmitry Kravkov 						DMAE_COMMAND_SRC_SHIFT)
1895f2e0899fSDmitry Kravkov #define DMAE_CMD_SRC_GRC		(DMAE_SRC_GRC << \
1896f2e0899fSDmitry Kravkov 						DMAE_COMMAND_SRC_SHIFT)
1897f2e0899fSDmitry Kravkov 
1898f2e0899fSDmitry Kravkov #define DMAE_CMD_DST_PCI		(DMAE_DST_PCI << \
1899f2e0899fSDmitry Kravkov 						DMAE_COMMAND_DST_SHIFT)
1900f2e0899fSDmitry Kravkov #define DMAE_CMD_DST_GRC		(DMAE_DST_GRC << \
1901f2e0899fSDmitry Kravkov 						DMAE_COMMAND_DST_SHIFT)
1902f2e0899fSDmitry Kravkov 
1903f2e0899fSDmitry Kravkov #define DMAE_CMD_C_DST_PCI		(DMAE_COMP_PCI << \
1904f2e0899fSDmitry Kravkov 						DMAE_COMMAND_C_DST_SHIFT)
1905f2e0899fSDmitry Kravkov #define DMAE_CMD_C_DST_GRC		(DMAE_COMP_GRC << \
1906f2e0899fSDmitry Kravkov 						DMAE_COMMAND_C_DST_SHIFT)
1907ad8d3948SEilon Greenstein 
1908ad8d3948SEilon Greenstein #define DMAE_CMD_C_ENABLE		DMAE_COMMAND_C_TYPE_ENABLE
1909ad8d3948SEilon Greenstein 
1910ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_NO_SWAP	(0 << DMAE_COMMAND_ENDIANITY_SHIFT)
1911ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_B_SWAP	(1 << DMAE_COMMAND_ENDIANITY_SHIFT)
1912ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_DW_SWAP	(2 << DMAE_COMMAND_ENDIANITY_SHIFT)
1913ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_B_DW_SWAP	(3 << DMAE_COMMAND_ENDIANITY_SHIFT)
1914ad8d3948SEilon Greenstein 
1915ad8d3948SEilon Greenstein #define DMAE_CMD_PORT_0			0
1916ad8d3948SEilon Greenstein #define DMAE_CMD_PORT_1			DMAE_COMMAND_PORT
1917ad8d3948SEilon Greenstein 
1918ad8d3948SEilon Greenstein #define DMAE_CMD_SRC_RESET		DMAE_COMMAND_SRC_RESET
1919ad8d3948SEilon Greenstein #define DMAE_CMD_DST_RESET		DMAE_COMMAND_DST_RESET
1920ad8d3948SEilon Greenstein #define DMAE_CMD_E1HVN_SHIFT		DMAE_COMMAND_E1HVN_SHIFT
1921ad8d3948SEilon Greenstein 
1922f2e0899fSDmitry Kravkov #define DMAE_SRC_PF			0
1923f2e0899fSDmitry Kravkov #define DMAE_SRC_VF			1
1924f2e0899fSDmitry Kravkov 
1925f2e0899fSDmitry Kravkov #define DMAE_DST_PF			0
1926f2e0899fSDmitry Kravkov #define DMAE_DST_VF			1
1927f2e0899fSDmitry Kravkov 
1928f2e0899fSDmitry Kravkov #define DMAE_C_SRC			0
1929f2e0899fSDmitry Kravkov #define DMAE_C_DST			1
1930f2e0899fSDmitry Kravkov 
1931ad8d3948SEilon Greenstein #define DMAE_LEN32_RD_MAX		0x80
193202e3c6cbSVladislav Zolotarov #define DMAE_LEN32_WR_MAX(bp)		(CHIP_IS_E1(bp) ? 0x400 : 0x2000)
1933ad8d3948SEilon Greenstein 
1934f2e0899fSDmitry Kravkov #define DMAE_COMP_VAL			0x60d0d0ae /* E2 and on - upper bit
1935f2e0899fSDmitry Kravkov 							indicates eror */
1936ad8d3948SEilon Greenstein 
1937ad8d3948SEilon Greenstein #define MAX_DMAE_C_PER_PORT		8
1938ad8d3948SEilon Greenstein #define INIT_DMAE_C(bp)			(BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
19398decf868SDavid S. Miller 					 BP_VN(bp))
1940ad8d3948SEilon Greenstein #define PMF_DMAE_C(bp)			(BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
1941ad8d3948SEilon Greenstein 					 E1HVN_MAX)
1942ad8d3948SEilon Greenstein 
194325047950SEliezer Tamir /* PCIE link and speed */
194425047950SEliezer Tamir #define PCICFG_LINK_WIDTH		0x1f00000
194525047950SEliezer Tamir #define PCICFG_LINK_WIDTH_SHIFT		20
194625047950SEliezer Tamir #define PCICFG_LINK_SPEED		0xf0000
194725047950SEliezer Tamir #define PCICFG_LINK_SPEED_SHIFT		16
1948a2fbb9eaSEliezer Tamir 
1949cf2c1df6SMerav Sicron #define BNX2X_NUM_TESTS_SF		7
1950cf2c1df6SMerav Sicron #define BNX2X_NUM_TESTS_MF		3
1951cf2c1df6SMerav Sicron #define BNX2X_NUM_TESTS(bp)		(IS_MF(bp) ? BNX2X_NUM_TESTS_MF : \
1952cf2c1df6SMerav Sicron 						     BNX2X_NUM_TESTS_SF)
1953bb2a0f7aSYitchak Gertner 
1954b5bf9068SEilon Greenstein #define BNX2X_PHY_LOOPBACK		0
1955b5bf9068SEilon Greenstein #define BNX2X_MAC_LOOPBACK		1
19568970b2e4SMerav Sicron #define BNX2X_EXT_LOOPBACK		2
1957b5bf9068SEilon Greenstein #define BNX2X_PHY_LOOPBACK_FAILED	1
1958b5bf9068SEilon Greenstein #define BNX2X_MAC_LOOPBACK_FAILED	2
19598970b2e4SMerav Sicron #define BNX2X_EXT_LOOPBACK_FAILED	3
1960bb2a0f7aSYitchak Gertner #define BNX2X_LOOPBACK_FAILED		(BNX2X_MAC_LOOPBACK_FAILED | \
1961bb2a0f7aSYitchak Gertner 					 BNX2X_PHY_LOOPBACK_FAILED)
196296fc1784SEliezer Tamir 
19637a9b2557SVladislav Zolotarov 
19647a9b2557SVladislav Zolotarov #define STROM_ASSERT_ARRAY_SIZE		50
19657a9b2557SVladislav Zolotarov 
196696fc1784SEliezer Tamir 
196734f80b04SEilon Greenstein /* must be used on a CID before placing it on a HW ring */
1968ab6ad5a4SEilon Greenstein #define HW_CID(bp, x)			((BP_PORT(bp) << 23) | \
19698decf868SDavid S. Miller 					 (BP_VN(bp) << BNX2X_SWCID_SHIFT) | \
1970619c5cb6SVlad Zolotarov 					 (x))
1971a2fbb9eaSEliezer Tamir 
19727a9b2557SVladislav Zolotarov #define SP_DESC_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_spe))
19737a9b2557SVladislav Zolotarov #define MAX_SP_DESC_CNT			(SP_DESC_CNT - 1)
19747a9b2557SVladislav Zolotarov 
19757a9b2557SVladislav Zolotarov 
1976523224a3SDmitry Kravkov #define BNX2X_BTR			4
19777a9b2557SVladislav Zolotarov #define MAX_SPQ_PENDING			8
19787a9b2557SVladislav Zolotarov 
1979ff80ee02SDmitry Kravkov /* CMNG constants, as derived from system spec calculations */
1980ff80ee02SDmitry Kravkov /* default MIN rate in case VNIC min rate is configured to zero - 100Mbps */
198134f80b04SEilon Greenstein #define DEF_MIN_RATE					100
19829b3de1efSDmitry Kravkov /* resolution of the rate shaping timer - 400 usec */
19839b3de1efSDmitry Kravkov #define RS_PERIODIC_TIMEOUT_USEC			400
198434f80b04SEilon Greenstein /* number of bytes in single QM arbitration cycle -
1985ff80ee02SDmitry Kravkov  * coefficient for calculating the fairness timer */
1986ff80ee02SDmitry Kravkov #define QM_ARB_BYTES					160000
1987ff80ee02SDmitry Kravkov /* resolution of Min algorithm 1:100 */
1988ff80ee02SDmitry Kravkov #define MIN_RES						100
1989ff80ee02SDmitry Kravkov /* how many bytes above threshold for the minimal credit of Min algorithm*/
1990ff80ee02SDmitry Kravkov #define MIN_ABOVE_THRESH				32768
1991ff80ee02SDmitry Kravkov /* Fairness algorithm integration time coefficient -
1992ff80ee02SDmitry Kravkov  * for calculating the actual Tfair */
1993ff80ee02SDmitry Kravkov #define T_FAIR_COEF	((MIN_ABOVE_THRESH +  QM_ARB_BYTES) * 8 * MIN_RES)
1994ff80ee02SDmitry Kravkov /* Memory of fairness algorithm . 2 cycles */
199534f80b04SEilon Greenstein #define FAIR_MEM					2
1996a2fbb9eaSEliezer Tamir 
1997a2fbb9eaSEliezer Tamir 
199834f80b04SEilon Greenstein #define ATTN_NIG_FOR_FUNC		(1L << 8)
199934f80b04SEilon Greenstein #define ATTN_SW_TIMER_4_FUNC		(1L << 9)
200034f80b04SEilon Greenstein #define GPIO_2_FUNC			(1L << 10)
200134f80b04SEilon Greenstein #define GPIO_3_FUNC			(1L << 11)
200234f80b04SEilon Greenstein #define GPIO_4_FUNC			(1L << 12)
200334f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_1		(1L << 13)
200434f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_2		(1L << 14)
200534f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_3		(1L << 15)
200634f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_4		(1L << 13)
200734f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_5		(1L << 14)
200834f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_6		(1L << 15)
200934f80b04SEilon Greenstein 
201034f80b04SEilon Greenstein #define ATTN_HARD_WIRED_MASK		0xff00
201134f80b04SEilon Greenstein #define ATTENTION_ID			4
201234f80b04SEilon Greenstein 
201334f80b04SEilon Greenstein 
201434f80b04SEilon Greenstein /* stuff added to make the code fit 80Col */
201534f80b04SEilon Greenstein 
201634f80b04SEilon Greenstein #define BNX2X_PMF_LINK_ASSERT \
201734f80b04SEilon Greenstein 	GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
201834f80b04SEilon Greenstein 
2019a2fbb9eaSEliezer Tamir #define BNX2X_MC_ASSERT_BITS \
2020a2fbb9eaSEliezer Tamir 	(GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2021a2fbb9eaSEliezer Tamir 	 GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2022a2fbb9eaSEliezer Tamir 	 GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2023a2fbb9eaSEliezer Tamir 	 GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
2024a2fbb9eaSEliezer Tamir 
2025a2fbb9eaSEliezer Tamir #define BNX2X_MCP_ASSERT \
2026a2fbb9eaSEliezer Tamir 	GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
2027a2fbb9eaSEliezer Tamir 
202834f80b04SEilon Greenstein #define BNX2X_GRC_TIMEOUT	GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
202934f80b04SEilon Greenstein #define BNX2X_GRC_RSV		(GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
203034f80b04SEilon Greenstein 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
203134f80b04SEilon Greenstein 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
203234f80b04SEilon Greenstein 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
203334f80b04SEilon Greenstein 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
203434f80b04SEilon Greenstein 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
203534f80b04SEilon Greenstein 
2036a2fbb9eaSEliezer Tamir #define HW_INTERRUT_ASSERT_SET_0 \
2037a2fbb9eaSEliezer Tamir 				(AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
2038a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
2039a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
2040c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT)
2041a2fbb9eaSEliezer Tamir #define HW_PRTY_ASSERT_SET_0	(AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
2042a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
2043a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
2044a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
2045c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR |\
2046c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR |\
2047c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR)
2048a2fbb9eaSEliezer Tamir #define HW_INTERRUT_ASSERT_SET_1 \
2049a2fbb9eaSEliezer Tamir 				(AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
2050a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
2051a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
2052a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
2053a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
2054a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
2055a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
2056a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
2057a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
2058a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
2059a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
2060c9ee9206SVladislav Zolotarov #define HW_PRTY_ASSERT_SET_1	(AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR |\
2061a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
2062c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR |\
2063a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
2064c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR |\
2065a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
2066a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
2067c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR |\
2068a2fbb9eaSEliezer Tamir 			     AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
2069a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
2070a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
2071c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR |\
2072a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
2073a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
2074c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR |\
2075c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR)
2076a2fbb9eaSEliezer Tamir #define HW_INTERRUT_ASSERT_SET_2 \
2077a2fbb9eaSEliezer Tamir 				(AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
2078a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
2079a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
2080a2fbb9eaSEliezer Tamir 			AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
2081a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
2082a2fbb9eaSEliezer Tamir #define HW_PRTY_ASSERT_SET_2	(AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
2083a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
2084a2fbb9eaSEliezer Tamir 			AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
2085a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
2086a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
2087c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR |\
2088a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
2089a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
2090a2fbb9eaSEliezer Tamir 
209172fd0718SVladislav Zolotarov #define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
209272fd0718SVladislav Zolotarov 		AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
209372fd0718SVladislav Zolotarov 		AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \
209472fd0718SVladislav Zolotarov 		AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
2095a2fbb9eaSEliezer Tamir 
20968736c826SVladislav Zolotarov #define HW_PRTY_ASSERT_SET_4 (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR | \
20978736c826SVladislav Zolotarov 			      AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)
20988736c826SVladislav Zolotarov 
2099a2fbb9eaSEliezer Tamir #define MULTI_MASK			0x7f
2100a2fbb9eaSEliezer Tamir 
2101619c5cb6SVlad Zolotarov 
2102619c5cb6SVlad Zolotarov #define DEF_USB_FUNC_OFF	offsetof(struct cstorm_def_status_block_u, func)
2103619c5cb6SVlad Zolotarov #define DEF_CSB_FUNC_OFF	offsetof(struct cstorm_def_status_block_c, func)
2104619c5cb6SVlad Zolotarov #define DEF_XSB_FUNC_OFF	offsetof(struct xstorm_def_status_block, func)
2105619c5cb6SVlad Zolotarov #define DEF_TSB_FUNC_OFF	offsetof(struct tstorm_def_status_block, func)
2106619c5cb6SVlad Zolotarov 
2107619c5cb6SVlad Zolotarov #define DEF_USB_IGU_INDEX_OFF \
2108619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_def_status_block_u, igu_index)
2109619c5cb6SVlad Zolotarov #define DEF_CSB_IGU_INDEX_OFF \
2110619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_def_status_block_c, igu_index)
2111619c5cb6SVlad Zolotarov #define DEF_XSB_IGU_INDEX_OFF \
2112619c5cb6SVlad Zolotarov 			offsetof(struct xstorm_def_status_block, igu_index)
2113619c5cb6SVlad Zolotarov #define DEF_TSB_IGU_INDEX_OFF \
2114619c5cb6SVlad Zolotarov 			offsetof(struct tstorm_def_status_block, igu_index)
2115619c5cb6SVlad Zolotarov 
2116619c5cb6SVlad Zolotarov #define DEF_USB_SEGMENT_OFF \
2117619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_def_status_block_u, segment)
2118619c5cb6SVlad Zolotarov #define DEF_CSB_SEGMENT_OFF \
2119619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_def_status_block_c, segment)
2120619c5cb6SVlad Zolotarov #define DEF_XSB_SEGMENT_OFF \
2121619c5cb6SVlad Zolotarov 			offsetof(struct xstorm_def_status_block, segment)
2122619c5cb6SVlad Zolotarov #define DEF_TSB_SEGMENT_OFF \
2123619c5cb6SVlad Zolotarov 			offsetof(struct tstorm_def_status_block, segment)
2124619c5cb6SVlad Zolotarov 
2125a2fbb9eaSEliezer Tamir #define BNX2X_SP_DSB_INDEX \
2126523224a3SDmitry Kravkov 		(&bp->def_status_blk->sp_sb.\
2127523224a3SDmitry Kravkov 					index_values[HC_SP_INDEX_ETH_DEF_CONS])
2128f85582f8SDmitry Kravkov 
2129523224a3SDmitry Kravkov #define SET_FLAG(value, mask, flag) \
2130523224a3SDmitry Kravkov 	do {\
2131523224a3SDmitry Kravkov 		(value) &= ~(mask);\
2132523224a3SDmitry Kravkov 		(value) |= ((flag) << (mask##_SHIFT));\
2133523224a3SDmitry Kravkov 	} while (0)
2134a2fbb9eaSEliezer Tamir 
2135523224a3SDmitry Kravkov #define GET_FLAG(value, mask) \
2136619c5cb6SVlad Zolotarov 	(((value) & (mask)) >> (mask##_SHIFT))
2137a2fbb9eaSEliezer Tamir 
2138f2e0899fSDmitry Kravkov #define GET_FIELD(value, fname) \
2139f2e0899fSDmitry Kravkov 	(((value) & (fname##_MASK)) >> (fname##_SHIFT))
2140f2e0899fSDmitry Kravkov 
2141a2fbb9eaSEliezer Tamir #define CAM_IS_INVALID(x) \
2142523224a3SDmitry Kravkov 	(GET_FLAG(x.flags, \
2143523224a3SDmitry Kravkov 	MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \
2144523224a3SDmitry Kravkov 	(T_ETH_MAC_COMMAND_INVALIDATE))
2145a2fbb9eaSEliezer Tamir 
214634f80b04SEilon Greenstein /* Number of u32 elements in MC hash array */
214734f80b04SEilon Greenstein #define MC_HASH_SIZE			8
214834f80b04SEilon Greenstein #define MC_HASH_OFFSET(bp, i)		(BAR_TSTRORM_INTMEM + \
214934f80b04SEilon Greenstein 	TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
215034f80b04SEilon Greenstein 
215134f80b04SEilon Greenstein 
215234f80b04SEilon Greenstein #ifndef PXP2_REG_PXP2_INT_STS
215334f80b04SEilon Greenstein #define PXP2_REG_PXP2_INT_STS		PXP2_REG_PXP2_INT_STS_0
215434f80b04SEilon Greenstein #endif
215534f80b04SEilon Greenstein 
2156f2e0899fSDmitry Kravkov #ifndef ETH_MAX_RX_CLIENTS_E2
2157f2e0899fSDmitry Kravkov #define ETH_MAX_RX_CLIENTS_E2		ETH_MAX_RX_CLIENTS_E1H
2158f2e0899fSDmitry Kravkov #endif
2159f85582f8SDmitry Kravkov 
216034f24c7fSVladislav Zolotarov #define BNX2X_VPD_LEN			128
216134f24c7fSVladislav Zolotarov #define VENDOR_ID_LEN			4
216234f24c7fSVladislav Zolotarov 
2163523224a3SDmitry Kravkov /* Congestion management fairness mode */
2164523224a3SDmitry Kravkov #define CMNG_FNS_NONE		0
2165523224a3SDmitry Kravkov #define CMNG_FNS_MINMAX		1
2166523224a3SDmitry Kravkov 
2167523224a3SDmitry Kravkov #define HC_SEG_ACCESS_DEF		0   /*Driver decision 0-3*/
2168523224a3SDmitry Kravkov #define HC_SEG_ACCESS_ATTN		4
2169523224a3SDmitry Kravkov #define HC_SEG_ACCESS_NORM		0   /*Driver decision 0-1*/
2170523224a3SDmitry Kravkov 
2171619c5cb6SVlad Zolotarov static const u32 dmae_reg_go_c[] = {
2172619c5cb6SVlad Zolotarov 	DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
2173619c5cb6SVlad Zolotarov 	DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
2174619c5cb6SVlad Zolotarov 	DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
2175619c5cb6SVlad Zolotarov 	DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
2176619c5cb6SVlad Zolotarov };
2177b0efbb99SDmitry Kravkov 
2178619c5cb6SVlad Zolotarov void bnx2x_set_ethtool_ops(struct net_device *netdev);
21793deb8167SYaniv Rosner void bnx2x_notify_link_changed(struct bnx2x *bp);
2180614c76dfSDmitry Kravkov 
2181614c76dfSDmitry Kravkov 
21829e62e912SDmitry Kravkov #define BNX2X_MF_SD_PROTOCOL(bp) \
2183614c76dfSDmitry Kravkov 	((bp)->mf_config[BP_VN(bp)] & FUNC_MF_CFG_PROTOCOL_MASK)
2184614c76dfSDmitry Kravkov 
2185614c76dfSDmitry Kravkov #ifdef BCM_CNIC
21869e62e912SDmitry Kravkov #define BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) \
21879e62e912SDmitry Kravkov 	(BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_ISCSI)
2188614c76dfSDmitry Kravkov 
21899e62e912SDmitry Kravkov #define BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp) \
21909e62e912SDmitry Kravkov 	(BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_FCOE)
21919e62e912SDmitry Kravkov 
21929e62e912SDmitry Kravkov #define IS_MF_ISCSI_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp))
21939e62e912SDmitry Kravkov #define IS_MF_FCOE_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp))
21949e62e912SDmitry Kravkov 
2195a3348722SBarak Witkowski #define BNX2X_MF_EXT_PROTOCOL_FCOE(bp)  ((bp)->mf_ext_config & \
2196a3348722SBarak Witkowski 					 MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
2197a3348722SBarak Witkowski 
2198a3348722SBarak Witkowski #define IS_MF_FCOE_AFEX(bp) (IS_MF_AFEX(bp) && BNX2X_MF_EXT_PROTOCOL_FCOE(bp))
21999e62e912SDmitry Kravkov #define IS_MF_STORAGE_SD(bp) (IS_MF_SD(bp) && \
22009e62e912SDmitry Kravkov 				(BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) || \
22019e62e912SDmitry Kravkov 				 BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)))
2202a3348722SBarak Witkowski #else
2203a3348722SBarak Witkowski #define IS_MF_FCOE_AFEX(bp)	false
2204614c76dfSDmitry Kravkov #endif
2205614c76dfSDmitry Kravkov 
2206a3348722SBarak Witkowski 
2207a2fbb9eaSEliezer Tamir #endif /* bnx2x.h */
2208