xref: /linux/drivers/net/ethernet/broadcom/bnx2x/bnx2x.h (revision 32316a46f2bbd4a898acf86547197cff8476f442)
1a2fbb9eaSEliezer Tamir /* bnx2x.h: Broadcom Everest network driver.
2a2fbb9eaSEliezer Tamir  *
3247fa82bSYuval Mintz  * Copyright (c) 2007-2013 Broadcom Corporation
4a2fbb9eaSEliezer Tamir  *
5a2fbb9eaSEliezer Tamir  * This program is free software; you can redistribute it and/or modify
6a2fbb9eaSEliezer Tamir  * it under the terms of the GNU General Public License as published by
7a2fbb9eaSEliezer Tamir  * the Free Software Foundation.
8a2fbb9eaSEliezer Tamir  *
924e3fcefSEilon Greenstein  * Maintained by: Eilon Greenstein <eilong@broadcom.com>
1024e3fcefSEilon Greenstein  * Written by: Eliezer Tamir
11a2fbb9eaSEliezer Tamir  * Based on code from Michael Chan's bnx2 driver
12a2fbb9eaSEliezer Tamir  */
13a2fbb9eaSEliezer Tamir 
14a2fbb9eaSEliezer Tamir #ifndef BNX2X_H
15a2fbb9eaSEliezer Tamir #define BNX2X_H
16290ca2bbSAriel Elior 
17290ca2bbSAriel Elior #include <linux/pci.h>
18ec6ba945SVladislav Zolotarov #include <linux/netdevice.h>
19b7f080cfSAlexey Dobriyan #include <linux/dma-mapping.h>
20ec6ba945SVladislav Zolotarov #include <linux/types.h>
21290ca2bbSAriel Elior #include <linux/pci_regs.h>
22a2fbb9eaSEliezer Tamir 
2334f80b04SEilon Greenstein /* compilation time flags */
2434f80b04SEilon Greenstein 
2534f80b04SEilon Greenstein /* define this to make the driver freeze on error to allow getting debug info
2634f80b04SEilon Greenstein  * (you will need to reboot afterwards) */
2734f80b04SEilon Greenstein /* #define BNX2X_STOP_ON_ERROR */
2834f80b04SEilon Greenstein 
2926f26b3aSDmitry Kravkov #define DRV_MODULE_VERSION      "1.78.17-0"
3026f26b3aSDmitry Kravkov #define DRV_MODULE_RELDATE      "2013/04/11"
31de0c62dbSDmitry Kravkov #define BNX2X_BC_VER            0x040200
32de0c62dbSDmitry Kravkov 
33785b9b1aSShmulik Ravid #if defined(CONFIG_DCB)
3498507672SShmulik Ravid #define BCM_DCBNL
35785b9b1aSShmulik Ravid #endif
36b475d78fSYuval Mintz 
37b475d78fSYuval Mintz #include "bnx2x_hsi.h"
38b475d78fSYuval Mintz 
395d1e859cSDmitry Kravkov #include "../cnic_if.h"
401ac218c8SVladislav Zolotarov 
4155c11941SMerav Sicron #define BNX2X_MIN_MSIX_VEC_CNT(bp)		((bp)->min_msix_vec_cnt)
421ac218c8SVladislav Zolotarov 
4301cd4528SEilon Greenstein #include <linux/mdio.h>
44619c5cb6SVlad Zolotarov 
45359d8b15SEilon Greenstein #include "bnx2x_reg.h"
46359d8b15SEilon Greenstein #include "bnx2x_fw_defs.h"
472e499d3cSBarak Witkowski #include "bnx2x_mfw_req.h"
48359d8b15SEilon Greenstein #include "bnx2x_link.h"
49619c5cb6SVlad Zolotarov #include "bnx2x_sp.h"
50e4901ddeSVladislav Zolotarov #include "bnx2x_dcb.h"
516c719d00SDmitry Kravkov #include "bnx2x_stats.h"
52be1f1ffaSAriel Elior #include "bnx2x_vfpf.h"
53359d8b15SEilon Greenstein 
541ab4434cSAriel Elior enum bnx2x_int_mode {
551ab4434cSAriel Elior 	BNX2X_INT_MODE_MSIX,
561ab4434cSAriel Elior 	BNX2X_INT_MODE_INTX,
571ab4434cSAriel Elior 	BNX2X_INT_MODE_MSI
581ab4434cSAriel Elior };
591ab4434cSAriel Elior 
60a2fbb9eaSEliezer Tamir /* error/debug prints */
61a2fbb9eaSEliezer Tamir 
62a2fbb9eaSEliezer Tamir #define DRV_MODULE_NAME		"bnx2x"
63a2fbb9eaSEliezer Tamir 
64a2fbb9eaSEliezer Tamir /* for messages that are currently off */
6551c1a580SMerav Sicron #define BNX2X_MSG_OFF			0x0
6651c1a580SMerav Sicron #define BNX2X_MSG_MCP			0x0010000 /* was: NETIF_MSG_HW */
6751c1a580SMerav Sicron #define BNX2X_MSG_STATS			0x0020000 /* was: NETIF_MSG_TIMER */
6851c1a580SMerav Sicron #define BNX2X_MSG_NVM			0x0040000 /* was: NETIF_MSG_HW */
6951c1a580SMerav Sicron #define BNX2X_MSG_DMAE			0x0080000 /* was: NETIF_MSG_HW */
7051c1a580SMerav Sicron #define BNX2X_MSG_SP			0x0100000 /* was: NETIF_MSG_INTR */
7151c1a580SMerav Sicron #define BNX2X_MSG_FP			0x0200000 /* was: NETIF_MSG_INTR */
7251c1a580SMerav Sicron #define BNX2X_MSG_IOV			0x0800000
7351c1a580SMerav Sicron #define BNX2X_MSG_IDLE			0x2000000 /* used for idle check*/
7451c1a580SMerav Sicron #define BNX2X_MSG_ETHTOOL		0x4000000
7551c1a580SMerav Sicron #define BNX2X_MSG_DCB			0x8000000
76a2fbb9eaSEliezer Tamir 
77a2fbb9eaSEliezer Tamir /* regular debug print */
78f1deab50SJoe Perches #define DP(__mask, fmt, ...)					\
797995c64eSJoe Perches do {								\
8051c1a580SMerav Sicron 	if (unlikely(bp->msg_enable & (__mask)))		\
81f1deab50SJoe Perches 		pr_notice("[%s:%d(%s)]" fmt,			\
827995c64eSJoe Perches 			  __func__, __LINE__,			\
837995c64eSJoe Perches 			  bp->dev ? (bp->dev->name) : "?",	\
84f1deab50SJoe Perches 			  ##__VA_ARGS__);			\
8534f80b04SEilon Greenstein } while (0)
8634f80b04SEilon Greenstein 
87f1deab50SJoe Perches #define DP_CONT(__mask, fmt, ...)				\
88619c5cb6SVlad Zolotarov do {								\
8951c1a580SMerav Sicron 	if (unlikely(bp->msg_enable & (__mask)))		\
90f1deab50SJoe Perches 		pr_cont(fmt, ##__VA_ARGS__);			\
91619c5cb6SVlad Zolotarov } while (0)
92619c5cb6SVlad Zolotarov 
9334f80b04SEilon Greenstein /* errors debug print */
94f1deab50SJoe Perches #define BNX2X_DBG_ERR(fmt, ...)					\
957995c64eSJoe Perches do {								\
9651c1a580SMerav Sicron 	if (unlikely(netif_msg_probe(bp)))			\
97f1deab50SJoe Perches 		pr_err("[%s:%d(%s)]" fmt,			\
987995c64eSJoe Perches 		       __func__, __LINE__,			\
997995c64eSJoe Perches 		       bp->dev ? (bp->dev->name) : "?",		\
100f1deab50SJoe Perches 		       ##__VA_ARGS__);				\
101a2fbb9eaSEliezer Tamir } while (0)
102a2fbb9eaSEliezer Tamir 
103a2fbb9eaSEliezer Tamir /* for errors (never masked) */
104f1deab50SJoe Perches #define BNX2X_ERR(fmt, ...)					\
1057995c64eSJoe Perches do {								\
106f1deab50SJoe Perches 	pr_err("[%s:%d(%s)]" fmt,				\
1077995c64eSJoe Perches 	       __func__, __LINE__,				\
1087995c64eSJoe Perches 	       bp->dev ? (bp->dev->name) : "?",			\
109f1deab50SJoe Perches 	       ##__VA_ARGS__);					\
110f1410647SEliezer Tamir } while (0)
111f1410647SEliezer Tamir 
112f1deab50SJoe Perches #define BNX2X_ERROR(fmt, ...)					\
113f1deab50SJoe Perches 	pr_err("[%s:%d]" fmt, __func__, __LINE__, ##__VA_ARGS__)
114cdaa7cb8SVladislav Zolotarov 
115a2fbb9eaSEliezer Tamir /* before we have a dev->name use dev_info() */
116f1deab50SJoe Perches #define BNX2X_DEV_INFO(fmt, ...)				 \
1177995c64eSJoe Perches do {								 \
11851c1a580SMerav Sicron 	if (unlikely(netif_msg_probe(bp)))			 \
119f1deab50SJoe Perches 		dev_info(&bp->pdev->dev, fmt, ##__VA_ARGS__);	 \
120a2fbb9eaSEliezer Tamir } while (0)
121a2fbb9eaSEliezer Tamir 
122ca9bdb9bSYuval Mintz /* Error handling */
123ca9bdb9bSYuval Mintz void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int);
124a2fbb9eaSEliezer Tamir #ifdef BNX2X_STOP_ON_ERROR
125f1deab50SJoe Perches #define bnx2x_panic()				\
126f1deab50SJoe Perches do {						\
127a2fbb9eaSEliezer Tamir 	bp->panic = 1;				\
128a2fbb9eaSEliezer Tamir 	BNX2X_ERR("driver assert\n");		\
129823e1d90SYuval Mintz 	bnx2x_panic_dump(bp, true);		\
130a2fbb9eaSEliezer Tamir } while (0)
131a2fbb9eaSEliezer Tamir #else
132f1deab50SJoe Perches #define bnx2x_panic()				\
133f1deab50SJoe Perches do {						\
134e3553b29SEilon Greenstein 	bp->panic = 1;				\
135a2fbb9eaSEliezer Tamir 	BNX2X_ERR("driver assert\n");		\
136823e1d90SYuval Mintz 	bnx2x_panic_dump(bp, false);		\
137a2fbb9eaSEliezer Tamir } while (0)
138a2fbb9eaSEliezer Tamir #endif
139a2fbb9eaSEliezer Tamir 
140523224a3SDmitry Kravkov #define bnx2x_mc_addr(ha)      ((ha)->addr)
1416e30dd4eSVladislav Zolotarov #define bnx2x_uc_addr(ha)      ((ha)->addr)
142a2fbb9eaSEliezer Tamir 
1432de67439SYuval Mintz #define U64_LO(x)			((u32)(((u64)(x)) & 0xffffffff))
1442de67439SYuval Mintz #define U64_HI(x)			((u32)(((u64)(x)) >> 32))
14534f80b04SEilon Greenstein #define HILO_U64(hi, lo)		((((u64)(hi)) << 32) + (lo))
146a2fbb9eaSEliezer Tamir 
147523224a3SDmitry Kravkov #define REG_ADDR(bp, offset)		((bp->regview) + (offset))
148a2fbb9eaSEliezer Tamir 
149a2fbb9eaSEliezer Tamir #define REG_RD(bp, offset)		readl(REG_ADDR(bp, offset))
150a2fbb9eaSEliezer Tamir #define REG_RD8(bp, offset)		readb(REG_ADDR(bp, offset))
151523224a3SDmitry Kravkov #define REG_RD16(bp, offset)		readw(REG_ADDR(bp, offset))
152a2fbb9eaSEliezer Tamir 
153a2fbb9eaSEliezer Tamir #define REG_WR(bp, offset, val)		writel((u32)val, REG_ADDR(bp, offset))
154a2fbb9eaSEliezer Tamir #define REG_WR8(bp, offset, val)	writeb((u8)val, REG_ADDR(bp, offset))
155a2fbb9eaSEliezer Tamir #define REG_WR16(bp, offset, val)	writew((u16)val, REG_ADDR(bp, offset))
156a2fbb9eaSEliezer Tamir 
157a2fbb9eaSEliezer Tamir #define REG_RD_IND(bp, offset)		bnx2x_reg_rd_ind(bp, offset)
158a2fbb9eaSEliezer Tamir #define REG_WR_IND(bp, offset, val)	bnx2x_reg_wr_ind(bp, offset, val)
159a2fbb9eaSEliezer Tamir 
160c18487eeSYaniv Rosner #define REG_RD_DMAE(bp, offset, valp, len32) \
161c18487eeSYaniv Rosner 	do { \
162c18487eeSYaniv Rosner 		bnx2x_read_dmae(bp, offset, len32);\
163573f2035SEilon Greenstein 		memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
164c18487eeSYaniv Rosner 	} while (0)
165c18487eeSYaniv Rosner 
16634f80b04SEilon Greenstein #define REG_WR_DMAE(bp, offset, valp, len32) \
167a2fbb9eaSEliezer Tamir 	do { \
168573f2035SEilon Greenstein 		memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
169a2fbb9eaSEliezer Tamir 		bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
170a2fbb9eaSEliezer Tamir 				 offset, len32); \
171a2fbb9eaSEliezer Tamir 	} while (0)
172a2fbb9eaSEliezer Tamir 
173523224a3SDmitry Kravkov #define REG_WR_DMAE_LEN(bp, offset, valp, len32) \
174523224a3SDmitry Kravkov 	REG_WR_DMAE(bp, offset, valp, len32)
175523224a3SDmitry Kravkov 
1763359fcedSVladislav Zolotarov #define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
177573f2035SEilon Greenstein 	do { \
178573f2035SEilon Greenstein 		memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
179573f2035SEilon Greenstein 		bnx2x_write_big_buf_wb(bp, addr, len32); \
180573f2035SEilon Greenstein 	} while (0)
181573f2035SEilon Greenstein 
18234f80b04SEilon Greenstein #define SHMEM_ADDR(bp, field)		(bp->common.shmem_base + \
18334f80b04SEilon Greenstein 					 offsetof(struct shmem_region, field))
18434f80b04SEilon Greenstein #define SHMEM_RD(bp, field)		REG_RD(bp, SHMEM_ADDR(bp, field))
18534f80b04SEilon Greenstein #define SHMEM_WR(bp, field, val)	REG_WR(bp, SHMEM_ADDR(bp, field), val)
186a2fbb9eaSEliezer Tamir 
1872691d51dSEilon Greenstein #define SHMEM2_ADDR(bp, field)		(bp->common.shmem2_base + \
1882691d51dSEilon Greenstein 					 offsetof(struct shmem2_region, field))
1892691d51dSEilon Greenstein #define SHMEM2_RD(bp, field)		REG_RD(bp, SHMEM2_ADDR(bp, field))
1902691d51dSEilon Greenstein #define SHMEM2_WR(bp, field, val)	REG_WR(bp, SHMEM2_ADDR(bp, field), val)
191523224a3SDmitry Kravkov #define MF_CFG_ADDR(bp, field)		(bp->common.mf_cfg_base + \
192523224a3SDmitry Kravkov 					 offsetof(struct mf_cfg, field))
193f2e0899fSDmitry Kravkov #define MF2_CFG_ADDR(bp, field)		(bp->common.mf2_cfg_base + \
194f2e0899fSDmitry Kravkov 					 offsetof(struct mf2_cfg, field))
1952691d51dSEilon Greenstein 
196523224a3SDmitry Kravkov #define MF_CFG_RD(bp, field)		REG_RD(bp, MF_CFG_ADDR(bp, field))
197523224a3SDmitry Kravkov #define MF_CFG_WR(bp, field, val)	REG_WR(bp,\
198523224a3SDmitry Kravkov 					       MF_CFG_ADDR(bp, field), (val))
199f2e0899fSDmitry Kravkov #define MF2_CFG_RD(bp, field)		REG_RD(bp, MF2_CFG_ADDR(bp, field))
200f85582f8SDmitry Kravkov 
201f2e0899fSDmitry Kravkov #define SHMEM2_HAS(bp, field)		((bp)->common.shmem2_base &&	\
202f2e0899fSDmitry Kravkov 					 (SHMEM2_RD((bp), size) >	\
203f2e0899fSDmitry Kravkov 					 offsetof(struct shmem2_region, field)))
20472fd0718SVladislav Zolotarov 
205345b5d52SEilon Greenstein #define EMAC_RD(bp, reg)		REG_RD(bp, emac_base + reg)
2063196a88aSEilon Greenstein #define EMAC_WR(bp, reg, val)		REG_WR(bp, emac_base + reg, val)
207a2fbb9eaSEliezer Tamir 
208523224a3SDmitry Kravkov /* SP SB indices */
209523224a3SDmitry Kravkov 
210523224a3SDmitry Kravkov /* General SP events - stats query, cfc delete, etc  */
211523224a3SDmitry Kravkov #define HC_SP_INDEX_ETH_DEF_CONS		3
212523224a3SDmitry Kravkov 
213523224a3SDmitry Kravkov /* EQ completions */
214523224a3SDmitry Kravkov #define HC_SP_INDEX_EQ_CONS			7
215523224a3SDmitry Kravkov 
216ec6ba945SVladislav Zolotarov /* FCoE L2 connection completions */
217ec6ba945SVladislav Zolotarov #define HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS		6
218ec6ba945SVladislav Zolotarov #define HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS		4
219523224a3SDmitry Kravkov /* iSCSI L2 */
220523224a3SDmitry Kravkov #define HC_SP_INDEX_ETH_ISCSI_CQ_CONS		5
221523224a3SDmitry Kravkov #define HC_SP_INDEX_ETH_ISCSI_RX_CQ_CONS	1
222523224a3SDmitry Kravkov 
223ec6ba945SVladislav Zolotarov /* Special clients parameters */
224ec6ba945SVladislav Zolotarov 
225ec6ba945SVladislav Zolotarov /* SB indices */
226ec6ba945SVladislav Zolotarov /* FCoE L2 */
227ec6ba945SVladislav Zolotarov #define BNX2X_FCOE_L2_RX_INDEX \
228ec6ba945SVladislav Zolotarov 	(&bp->def_status_blk->sp_sb.\
229ec6ba945SVladislav Zolotarov 	index_values[HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS])
230ec6ba945SVladislav Zolotarov 
231ec6ba945SVladislav Zolotarov #define BNX2X_FCOE_L2_TX_INDEX \
232ec6ba945SVladislav Zolotarov 	(&bp->def_status_blk->sp_sb.\
233ec6ba945SVladislav Zolotarov 	index_values[HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS])
234ec6ba945SVladislav Zolotarov 
235523224a3SDmitry Kravkov /**
236523224a3SDmitry Kravkov  *  CIDs and CLIDs:
237523224a3SDmitry Kravkov  *  CLIDs below is a CLID for func 0, then the CLID for other
238523224a3SDmitry Kravkov  *  functions will be calculated by the formula:
239523224a3SDmitry Kravkov  *
240523224a3SDmitry Kravkov  *  FUNC_N_CLID_X = N * NUM_SPECIAL_CLIENTS + FUNC_0_CLID_X
241523224a3SDmitry Kravkov  *
242523224a3SDmitry Kravkov  */
2431805b2f0SDavid S. Miller enum {
2441805b2f0SDavid S. Miller 	BNX2X_ISCSI_ETH_CL_ID_IDX,
2451805b2f0SDavid S. Miller 	BNX2X_FCOE_ETH_CL_ID_IDX,
2461805b2f0SDavid S. Miller 	BNX2X_MAX_CNIC_ETH_CL_ID_IDX,
2471805b2f0SDavid S. Miller };
248523224a3SDmitry Kravkov 
249f78afb35SMichael Chan /* use a value high enough to be above all the PFs, which has least significant
250f78afb35SMichael Chan  * nibble as 8, so when cnic needs to come up with a CID for UIO to use to
251f78afb35SMichael Chan  * calculate doorbell address according to old doorbell configuration scheme
252f78afb35SMichael Chan  * (db_msg_sz 1 << 7 * cid + 0x40 DPM offset) it can come up with a valid number
253f78afb35SMichael Chan  * We must avoid coming up with cid 8 for iscsi since according to this method
254f78afb35SMichael Chan  * the designated UIO cid will come out 0 and it has a special handling for that
255f78afb35SMichael Chan  * case which doesn't suit us. Therefore will will cieling to closes cid which
256f78afb35SMichael Chan  * has least signigifcant nibble 8 and if it is 8 we will move forward to 0x18.
257f78afb35SMichael Chan  */
258f78afb35SMichael Chan 
259f78afb35SMichael Chan #define BNX2X_1st_NON_L2_ETH_CID(bp)	(BNX2X_NUM_NON_CNIC_QUEUES(bp) * \
26037ae41a9SMerav Sicron 					 (bp)->max_cos)
261f78afb35SMichael Chan /* amount of cids traversed by UIO's DPM addition to doorbell */
262f78afb35SMichael Chan #define UIO_DPM				8
263f78afb35SMichael Chan /* roundup to DPM offset */
264f78afb35SMichael Chan #define UIO_ROUNDUP(bp)			(roundup(BNX2X_1st_NON_L2_ETH_CID(bp), \
265f78afb35SMichael Chan 					 UIO_DPM))
266f78afb35SMichael Chan /* offset to nearest value which has lsb nibble matching DPM */
267f78afb35SMichael Chan #define UIO_CID_OFFSET(bp)		((UIO_ROUNDUP(bp) + UIO_DPM) % \
268f78afb35SMichael Chan 					 (UIO_DPM * 2))
269f78afb35SMichael Chan /* add offset to rounded-up cid to get a value which could be used with UIO */
270f78afb35SMichael Chan #define UIO_DPM_ALIGN(bp)		(UIO_ROUNDUP(bp) + UIO_CID_OFFSET(bp))
271f78afb35SMichael Chan /* but wait - avoid UIO special case for cid 0 */
272f78afb35SMichael Chan #define UIO_DPM_CID0_OFFSET(bp)		((UIO_DPM * 2) * \
273f78afb35SMichael Chan 					 (UIO_DPM_ALIGN(bp) == UIO_DPM))
274f78afb35SMichael Chan /* Properly DPM aligned CID dajusted to cid 0 secal case */
275f78afb35SMichael Chan #define BNX2X_CNIC_START_ETH_CID(bp)	(UIO_DPM_ALIGN(bp) + \
276f78afb35SMichael Chan 					 (UIO_DPM_CID0_OFFSET(bp)))
277f78afb35SMichael Chan /* how many cids were wasted  - need this value for cid allocation */
278f78afb35SMichael Chan #define UIO_CID_PAD(bp)			(BNX2X_CNIC_START_ETH_CID(bp) - \
279f78afb35SMichael Chan 					 BNX2X_1st_NON_L2_ETH_CID(bp))
2801805b2f0SDavid S. Miller 	/* iSCSI L2 */
28137ae41a9SMerav Sicron #define	BNX2X_ISCSI_ETH_CID(bp)		(BNX2X_CNIC_START_ETH_CID(bp))
282ec6ba945SVladislav Zolotarov 	/* FCoE L2 */
28337ae41a9SMerav Sicron #define	BNX2X_FCOE_ETH_CID(bp)		(BNX2X_CNIC_START_ETH_CID(bp) + 1)
284ec6ba945SVladislav Zolotarov 
28555c11941SMerav Sicron #define CNIC_SUPPORT(bp)		((bp)->cnic_support)
28655c11941SMerav Sicron #define CNIC_ENABLED(bp)		((bp)->cnic_enabled)
28755c11941SMerav Sicron #define CNIC_LOADED(bp)			((bp)->cnic_loaded)
28855c11941SMerav Sicron #define FCOE_INIT(bp)			((bp)->fcoe_init)
289523224a3SDmitry Kravkov 
29072fd0718SVladislav Zolotarov #define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
29172fd0718SVladislav Zolotarov 	AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR
29272fd0718SVladislav Zolotarov 
293523224a3SDmitry Kravkov #define SM_RX_ID			0
294523224a3SDmitry Kravkov #define SM_TX_ID			1
295a2fbb9eaSEliezer Tamir 
2966383c0b3SAriel Elior /* defines for multiple tx priority indices */
2976383c0b3SAriel Elior #define FIRST_TX_ONLY_COS_INDEX		1
2986383c0b3SAriel Elior #define FIRST_TX_COS_INDEX		0
299a2fbb9eaSEliezer Tamir 
3006383c0b3SAriel Elior /* rules for calculating the cids of tx-only connections */
30165565884SMerav Sicron #define CID_TO_FP(cid, bp)		((cid) % BNX2X_NUM_NON_CNIC_QUEUES(bp))
30265565884SMerav Sicron #define CID_COS_TO_TX_ONLY_CID(cid, cos, bp) \
30365565884SMerav Sicron 				(cid + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
3046383c0b3SAriel Elior 
3056383c0b3SAriel Elior /* fp index inside class of service range */
30665565884SMerav Sicron #define FP_COS_TO_TXQ(fp, cos, bp) \
30765565884SMerav Sicron 			((fp)->index + cos * BNX2X_NUM_NON_CNIC_QUEUES(bp))
3086383c0b3SAriel Elior 
30965565884SMerav Sicron /* Indexes for transmission queues array:
31065565884SMerav Sicron  * txdata for RSS i CoS j is at location i + (j * num of RSS)
31165565884SMerav Sicron  * txdata for FCoE (if exist) is at location max cos * num of RSS
31265565884SMerav Sicron  * txdata for FWD (if exist) is one location after FCoE
31365565884SMerav Sicron  * txdata for OOO (if exist) is one location after FWD
3146383c0b3SAriel Elior  */
31565565884SMerav Sicron enum {
31665565884SMerav Sicron 	FCOE_TXQ_IDX_OFFSET,
31765565884SMerav Sicron 	FWD_TXQ_IDX_OFFSET,
31865565884SMerav Sicron 	OOO_TXQ_IDX_OFFSET,
31965565884SMerav Sicron };
32065565884SMerav Sicron #define MAX_ETH_TXQ_IDX(bp)	(BNX2X_NUM_NON_CNIC_QUEUES(bp) * (bp)->max_cos)
32165565884SMerav Sicron #define FCOE_TXQ_IDX(bp)	(MAX_ETH_TXQ_IDX(bp) + FCOE_TXQ_IDX_OFFSET)
3226383c0b3SAriel Elior 
3236383c0b3SAriel Elior /* fast path */
324e52fcb24SEric Dumazet /*
325e52fcb24SEric Dumazet  * This driver uses new build_skb() API :
326e52fcb24SEric Dumazet  * RX ring buffer contains pointer to kmalloc() data only,
327e52fcb24SEric Dumazet  * skb are built only after Hardware filled the frame.
328e52fcb24SEric Dumazet  */
329a2fbb9eaSEliezer Tamir struct sw_rx_bd {
330e52fcb24SEric Dumazet 	u8		*data;
3311a983142SFUJITA Tomonori 	DEFINE_DMA_UNMAP_ADDR(mapping);
332a2fbb9eaSEliezer Tamir };
333a2fbb9eaSEliezer Tamir 
334a2fbb9eaSEliezer Tamir struct sw_tx_bd {
335a2fbb9eaSEliezer Tamir 	struct sk_buff	*skb;
336a2fbb9eaSEliezer Tamir 	u16		first_bd;
337ca00392cSEilon Greenstein 	u8		flags;
338ca00392cSEilon Greenstein /* Set on the first BD descriptor when there is a split BD */
339ca00392cSEilon Greenstein #define BNX2X_TSO_SPLIT_BD		(1<<0)
340a2fbb9eaSEliezer Tamir };
341a2fbb9eaSEliezer Tamir 
3427a9b2557SVladislav Zolotarov struct sw_rx_page {
3437a9b2557SVladislav Zolotarov 	struct page	*page;
3441a983142SFUJITA Tomonori 	DEFINE_DMA_UNMAP_ADDR(mapping);
3457a9b2557SVladislav Zolotarov };
3467a9b2557SVladislav Zolotarov 
347ca00392cSEilon Greenstein union db_prod {
348ca00392cSEilon Greenstein 	struct doorbell_set_prod data;
349ca00392cSEilon Greenstein 	u32		raw;
350ca00392cSEilon Greenstein };
351ca00392cSEilon Greenstein 
3528decf868SDavid S. Miller /* dropless fc FW/HW related params */
3538decf868SDavid S. Miller #define BRB_SIZE(bp)		(CHIP_IS_E3(bp) ? 1024 : 512)
3548decf868SDavid S. Miller #define MAX_AGG_QS(bp)		(CHIP_IS_E1(bp) ? \
3558decf868SDavid S. Miller 					ETH_MAX_AGGREGATION_QUEUES_E1 :\
3568decf868SDavid S. Miller 					ETH_MAX_AGGREGATION_QUEUES_E1H_E2)
3578decf868SDavid S. Miller #define FW_DROP_LEVEL(bp)	(3 + MAX_SPQ_PENDING + MAX_AGG_QS(bp))
3588decf868SDavid S. Miller #define FW_PREFETCH_CNT		16
3598decf868SDavid S. Miller #define DROPLESS_FC_HEADROOM	100
3607a9b2557SVladislav Zolotarov 
3617a9b2557SVladislav Zolotarov /* MC hsi */
3627a9b2557SVladislav Zolotarov #define BCM_PAGE_SHIFT		12
3637a9b2557SVladislav Zolotarov #define BCM_PAGE_SIZE		(1 << BCM_PAGE_SHIFT)
3647a9b2557SVladislav Zolotarov #define BCM_PAGE_MASK		(~(BCM_PAGE_SIZE - 1))
3657a9b2557SVladislav Zolotarov #define BCM_PAGE_ALIGN(addr)	(((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
3667a9b2557SVladislav Zolotarov 
3677a9b2557SVladislav Zolotarov #define PAGES_PER_SGE_SHIFT	0
3687a9b2557SVladislav Zolotarov #define PAGES_PER_SGE		(1 << PAGES_PER_SGE_SHIFT)
3694f40f2cbSEilon Greenstein #define SGE_PAGE_SIZE		PAGE_SIZE
3704f40f2cbSEilon Greenstein #define SGE_PAGE_SHIFT		PAGE_SHIFT
3715b6402d1SEilon Greenstein #define SGE_PAGE_ALIGN(addr)	PAGE_ALIGN((typeof(PAGE_SIZE))(addr))
3728d9ac297SAriel Elior #define SGE_PAGES		(SGE_PAGE_SIZE * PAGES_PER_SGE)
3738d9ac297SAriel Elior #define TPA_AGG_SIZE		min_t(u32, (min_t(u32, 8, MAX_SKB_FRAGS) * \
3748d9ac297SAriel Elior 					    SGE_PAGES), 0xffff)
3757a9b2557SVladislav Zolotarov 
3767a9b2557SVladislav Zolotarov /* SGE ring related macros */
3777a9b2557SVladislav Zolotarov #define NUM_RX_SGE_PAGES	2
3787a9b2557SVladislav Zolotarov #define RX_SGE_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
3798decf868SDavid S. Miller #define NEXT_PAGE_SGE_DESC_CNT	2
3808decf868SDavid S. Miller #define MAX_RX_SGE_CNT		(RX_SGE_CNT - NEXT_PAGE_SGE_DESC_CNT)
38133471629SEilon Greenstein /* RX_SGE_CNT is promised to be a power of 2 */
3827a9b2557SVladislav Zolotarov #define RX_SGE_MASK		(RX_SGE_CNT - 1)
3837a9b2557SVladislav Zolotarov #define NUM_RX_SGE		(RX_SGE_CNT * NUM_RX_SGE_PAGES)
3847a9b2557SVladislav Zolotarov #define MAX_RX_SGE		(NUM_RX_SGE - 1)
3857a9b2557SVladislav Zolotarov #define NEXT_SGE_IDX(x)		((((x) & RX_SGE_MASK) == \
3868decf868SDavid S. Miller 				  (MAX_RX_SGE_CNT - 1)) ? \
3878decf868SDavid S. Miller 					(x) + 1 + NEXT_PAGE_SGE_DESC_CNT : \
3888decf868SDavid S. Miller 					(x) + 1)
3897a9b2557SVladislav Zolotarov #define RX_SGE(x)		((x) & MAX_RX_SGE)
3907a9b2557SVladislav Zolotarov 
3918decf868SDavid S. Miller /*
3928decf868SDavid S. Miller  * Number of required  SGEs is the sum of two:
3938decf868SDavid S. Miller  * 1. Number of possible opened aggregations (next packet for
39416a5fd92SYuval Mintz  *    these aggregations will probably consume SGE immediately)
3958decf868SDavid S. Miller  * 2. Rest of BRB blocks divided by 2 (block will consume new SGE only
3968decf868SDavid S. Miller  *    after placement on BD for new TPA aggregation)
3978decf868SDavid S. Miller  *
3988decf868SDavid S. Miller  * Takes into account NEXT_PAGE_SGE_DESC_CNT "next" elements on each page
3998decf868SDavid S. Miller  */
4008decf868SDavid S. Miller #define NUM_SGE_REQ		(MAX_AGG_QS(bp) + \
4018decf868SDavid S. Miller 					(BRB_SIZE(bp) - MAX_AGG_QS(bp)) / 2)
4028decf868SDavid S. Miller #define NUM_SGE_PG_REQ		((NUM_SGE_REQ + MAX_RX_SGE_CNT - 1) / \
4038decf868SDavid S. Miller 						MAX_RX_SGE_CNT)
4048decf868SDavid S. Miller #define SGE_TH_LO(bp)		(NUM_SGE_REQ + \
4058decf868SDavid S. Miller 				 NUM_SGE_PG_REQ * NEXT_PAGE_SGE_DESC_CNT)
4068decf868SDavid S. Miller #define SGE_TH_HI(bp)		(SGE_TH_LO(bp) + DROPLESS_FC_HEADROOM)
4078decf868SDavid S. Miller 
408619c5cb6SVlad Zolotarov /* Manipulate a bit vector defined as an array of u64 */
409619c5cb6SVlad Zolotarov 
4107a9b2557SVladislav Zolotarov /* Number of bits in one sge_mask array element */
411619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_SZ		64
412619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_SHIFT		6
413619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_MASK		((u64)BIT_VEC64_ELEM_SZ - 1)
414619c5cb6SVlad Zolotarov 
415619c5cb6SVlad Zolotarov #define __BIT_VEC64_SET_BIT(el, bit) \
416619c5cb6SVlad Zolotarov 	do { \
417619c5cb6SVlad Zolotarov 		el = ((el) | ((u64)0x1 << (bit))); \
418619c5cb6SVlad Zolotarov 	} while (0)
419619c5cb6SVlad Zolotarov 
420619c5cb6SVlad Zolotarov #define __BIT_VEC64_CLEAR_BIT(el, bit) \
421619c5cb6SVlad Zolotarov 	do { \
422619c5cb6SVlad Zolotarov 		el = ((el) & (~((u64)0x1 << (bit)))); \
423619c5cb6SVlad Zolotarov 	} while (0)
424619c5cb6SVlad Zolotarov 
425619c5cb6SVlad Zolotarov #define BIT_VEC64_SET_BIT(vec64, idx) \
426619c5cb6SVlad Zolotarov 	__BIT_VEC64_SET_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
427619c5cb6SVlad Zolotarov 			   (idx) & BIT_VEC64_ELEM_MASK)
428619c5cb6SVlad Zolotarov 
429619c5cb6SVlad Zolotarov #define BIT_VEC64_CLEAR_BIT(vec64, idx) \
430619c5cb6SVlad Zolotarov 	__BIT_VEC64_CLEAR_BIT((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT], \
431619c5cb6SVlad Zolotarov 			     (idx) & BIT_VEC64_ELEM_MASK)
432619c5cb6SVlad Zolotarov 
433619c5cb6SVlad Zolotarov #define BIT_VEC64_TEST_BIT(vec64, idx) \
434619c5cb6SVlad Zolotarov 	(((vec64)[(idx) >> BIT_VEC64_ELEM_SHIFT] >> \
435619c5cb6SVlad Zolotarov 	((idx) & BIT_VEC64_ELEM_MASK)) & 0x1)
4367a9b2557SVladislav Zolotarov 
4377a9b2557SVladislav Zolotarov /* Creates a bitmask of all ones in less significant bits.
4387a9b2557SVladislav Zolotarov    idx - index of the most significant bit in the created mask */
439619c5cb6SVlad Zolotarov #define BIT_VEC64_ONES_MASK(idx) \
440619c5cb6SVlad Zolotarov 		(((u64)0x1 << (((idx) & BIT_VEC64_ELEM_MASK) + 1)) - 1)
441619c5cb6SVlad Zolotarov #define BIT_VEC64_ELEM_ONE_MASK	((u64)(~0))
442619c5cb6SVlad Zolotarov 
443619c5cb6SVlad Zolotarov /*******************************************************/
444619c5cb6SVlad Zolotarov 
4457a9b2557SVladislav Zolotarov /* Number of u64 elements in SGE mask array */
446b3637827SDmitry Kravkov #define RX_SGE_MASK_LEN			(NUM_RX_SGE / BIT_VEC64_ELEM_SZ)
4477a9b2557SVladislav Zolotarov #define RX_SGE_MASK_LEN_MASK		(RX_SGE_MASK_LEN - 1)
4487a9b2557SVladislav Zolotarov #define NEXT_SGE_MASK_ELEM(el)		(((el) + 1) & RX_SGE_MASK_LEN_MASK)
4497a9b2557SVladislav Zolotarov 
450523224a3SDmitry Kravkov union host_hc_status_block {
451523224a3SDmitry Kravkov 	/* pointer to fp status block e1x */
452523224a3SDmitry Kravkov 	struct host_hc_status_block_e1x *e1x_sb;
453f2e0899fSDmitry Kravkov 	/* pointer to fp status block e2 */
454f2e0899fSDmitry Kravkov 	struct host_hc_status_block_e2  *e2_sb;
455523224a3SDmitry Kravkov };
4567a9b2557SVladislav Zolotarov 
457619c5cb6SVlad Zolotarov struct bnx2x_agg_info {
458619c5cb6SVlad Zolotarov 	/*
459e52fcb24SEric Dumazet 	 * First aggregation buffer is a data buffer, the following - are pages.
460e52fcb24SEric Dumazet 	 * We will preallocate the data buffer for each aggregation when
461619c5cb6SVlad Zolotarov 	 * we open the interface and will replace the BD at the consumer
462619c5cb6SVlad Zolotarov 	 * with this one when we receive the TPA_START CQE in order to
463619c5cb6SVlad Zolotarov 	 * keep the Rx BD ring consistent.
464619c5cb6SVlad Zolotarov 	 */
465619c5cb6SVlad Zolotarov 	struct sw_rx_bd		first_buf;
466619c5cb6SVlad Zolotarov 	u8			tpa_state;
467619c5cb6SVlad Zolotarov #define BNX2X_TPA_START			1
468619c5cb6SVlad Zolotarov #define BNX2X_TPA_STOP			2
469619c5cb6SVlad Zolotarov #define BNX2X_TPA_ERROR			3
470619c5cb6SVlad Zolotarov 	u8			placement_offset;
471619c5cb6SVlad Zolotarov 	u16			parsing_flags;
472619c5cb6SVlad Zolotarov 	u16			vlan_tag;
473619c5cb6SVlad Zolotarov 	u16			len_on_bd;
474e52fcb24SEric Dumazet 	u32			rxhash;
475a334b5fbSEric Dumazet 	bool			l4_rxhash;
476621b4d66SDmitry Kravkov 	u16			gro_size;
477621b4d66SDmitry Kravkov 	u16			full_page;
478619c5cb6SVlad Zolotarov };
479619c5cb6SVlad Zolotarov 
480619c5cb6SVlad Zolotarov #define Q_STATS_OFFSET32(stat_name) \
481619c5cb6SVlad Zolotarov 			(offsetof(struct bnx2x_eth_q_stats, stat_name) / 4)
482619c5cb6SVlad Zolotarov 
4836383c0b3SAriel Elior struct bnx2x_fp_txdata {
4846383c0b3SAriel Elior 
4856383c0b3SAriel Elior 	struct sw_tx_bd		*tx_buf_ring;
4866383c0b3SAriel Elior 
4876383c0b3SAriel Elior 	union eth_tx_bd_types	*tx_desc_ring;
4886383c0b3SAriel Elior 	dma_addr_t		tx_desc_mapping;
4896383c0b3SAriel Elior 
4906383c0b3SAriel Elior 	u32			cid;
4916383c0b3SAriel Elior 
4926383c0b3SAriel Elior 	union db_prod		tx_db;
4936383c0b3SAriel Elior 
4946383c0b3SAriel Elior 	u16			tx_pkt_prod;
4956383c0b3SAriel Elior 	u16			tx_pkt_cons;
4966383c0b3SAriel Elior 	u16			tx_bd_prod;
4976383c0b3SAriel Elior 	u16			tx_bd_cons;
4986383c0b3SAriel Elior 
4996383c0b3SAriel Elior 	unsigned long		tx_pkt;
5006383c0b3SAriel Elior 
5016383c0b3SAriel Elior 	__le16			*tx_cons_sb;
5026383c0b3SAriel Elior 
5036383c0b3SAriel Elior 	int			txq_index;
50465565884SMerav Sicron 	struct bnx2x_fastpath	*parent_fp;
50565565884SMerav Sicron 	int			tx_ring_size;
5066383c0b3SAriel Elior };
5076383c0b3SAriel Elior 
508621b4d66SDmitry Kravkov enum bnx2x_tpa_mode_t {
509621b4d66SDmitry Kravkov 	TPA_MODE_LRO,
510621b4d66SDmitry Kravkov 	TPA_MODE_GRO
511621b4d66SDmitry Kravkov };
512621b4d66SDmitry Kravkov 
513a2fbb9eaSEliezer Tamir struct bnx2x_fastpath {
514619c5cb6SVlad Zolotarov 	struct bnx2x		*bp; /* parent */
515a2fbb9eaSEliezer Tamir 
516a2fbb9eaSEliezer Tamir 	struct napi_struct	napi;
5178f20aa57SDmitry Kravkov 
518e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL
5198f20aa57SDmitry Kravkov 	unsigned int state;
5208f20aa57SDmitry Kravkov #define BNX2X_FP_STATE_IDLE		      0
5218f20aa57SDmitry Kravkov #define BNX2X_FP_STATE_NAPI		(1 << 0)    /* NAPI owns this FP */
5228f20aa57SDmitry Kravkov #define BNX2X_FP_STATE_POLL		(1 << 1)    /* poll owns this FP */
5238f20aa57SDmitry Kravkov #define BNX2X_FP_STATE_NAPI_YIELD	(1 << 2)    /* NAPI yielded this FP */
5248f20aa57SDmitry Kravkov #define BNX2X_FP_STATE_POLL_YIELD	(1 << 3)    /* poll yielded this FP */
5258f20aa57SDmitry Kravkov #define BNX2X_FP_YIELD	(BNX2X_FP_STATE_NAPI_YIELD | BNX2X_FP_STATE_POLL_YIELD)
5268f20aa57SDmitry Kravkov #define BNX2X_FP_LOCKED	(BNX2X_FP_STATE_NAPI | BNX2X_FP_STATE_POLL)
5278f20aa57SDmitry Kravkov #define BNX2X_FP_USER_PEND (BNX2X_FP_STATE_POLL | BNX2X_FP_STATE_POLL_YIELD)
5288f20aa57SDmitry Kravkov 	/* protect state */
5298f20aa57SDmitry Kravkov 	spinlock_t lock;
530e0d1095aSCong Wang #endif /* CONFIG_NET_RX_BUSY_POLL */
5318f20aa57SDmitry Kravkov 
532523224a3SDmitry Kravkov 	union host_hc_status_block	status_blk;
53316a5fd92SYuval Mintz 	/* chip independent shortcuts into sb structure */
534523224a3SDmitry Kravkov 	__le16			*sb_index_values;
535523224a3SDmitry Kravkov 	__le16			*sb_running_index;
53616a5fd92SYuval Mintz 	/* chip independent shortcut into rx_prods_offset memory */
537523224a3SDmitry Kravkov 	u32			ustorm_rx_prods_offset;
538523224a3SDmitry Kravkov 
539a8c94b91SVladislav Zolotarov 	u32			rx_buf_size;
540d46d132cSEric Dumazet 	u32			rx_frag_size; /* 0 if kmalloced(), or rx_buf_size + NET_SKB_PAD */
541a2fbb9eaSEliezer Tamir 	dma_addr_t		status_blk_mapping;
542a2fbb9eaSEliezer Tamir 
543621b4d66SDmitry Kravkov 	enum bnx2x_tpa_mode_t	mode;
544621b4d66SDmitry Kravkov 
5456383c0b3SAriel Elior 	u8			max_cos; /* actual number of active tx coses */
54665565884SMerav Sicron 	struct bnx2x_fp_txdata	*txdata_ptr[BNX2X_MULTI_TX_COS];
547a2fbb9eaSEliezer Tamir 
5487a9b2557SVladislav Zolotarov 	struct sw_rx_bd		*rx_buf_ring;	/* BDs mappings ring */
5497a9b2557SVladislav Zolotarov 	struct sw_rx_page	*rx_page_ring;	/* SGE pages mappings ring */
550a2fbb9eaSEliezer Tamir 
551a2fbb9eaSEliezer Tamir 	struct eth_rx_bd	*rx_desc_ring;
552a2fbb9eaSEliezer Tamir 	dma_addr_t		rx_desc_mapping;
553a2fbb9eaSEliezer Tamir 
554a2fbb9eaSEliezer Tamir 	union eth_rx_cqe	*rx_comp_ring;
555a2fbb9eaSEliezer Tamir 	dma_addr_t		rx_comp_mapping;
556a2fbb9eaSEliezer Tamir 
5577a9b2557SVladislav Zolotarov 	/* SGE ring */
5587a9b2557SVladislav Zolotarov 	struct eth_rx_sge	*rx_sge_ring;
5597a9b2557SVladislav Zolotarov 	dma_addr_t		rx_sge_mapping;
5607a9b2557SVladislav Zolotarov 
5617a9b2557SVladislav Zolotarov 	u64			sge_mask[RX_SGE_MASK_LEN];
5627a9b2557SVladislav Zolotarov 
563619c5cb6SVlad Zolotarov 	u32			cid;
564a2fbb9eaSEliezer Tamir 
5656383c0b3SAriel Elior 	__le16			fp_hc_idx;
5666383c0b3SAriel Elior 
56734f80b04SEilon Greenstein 	u8			index;		/* number in fp array */
568f233cafeSDmitry Kravkov 	u8			rx_queue;	/* index for skb_record */
56934f80b04SEilon Greenstein 	u8			cl_id;		/* eth client id */
570523224a3SDmitry Kravkov 	u8			cl_qzone_id;
571523224a3SDmitry Kravkov 	u8			fw_sb_id;	/* status block number in FW */
572523224a3SDmitry Kravkov 	u8			igu_sb_id;	/* status block number in HW */
573a2fbb9eaSEliezer Tamir 
574a2fbb9eaSEliezer Tamir 	u16			rx_bd_prod;
575a2fbb9eaSEliezer Tamir 	u16			rx_bd_cons;
576a2fbb9eaSEliezer Tamir 	u16			rx_comp_prod;
577a2fbb9eaSEliezer Tamir 	u16			rx_comp_cons;
5787a9b2557SVladislav Zolotarov 	u16			rx_sge_prod;
5797a9b2557SVladislav Zolotarov 	/* The last maximal completed SGE */
5807a9b2557SVladislav Zolotarov 	u16			last_max_sge;
5814781bfadSEilon Greenstein 	__le16			*rx_cons_sb;
5826383c0b3SAriel Elior 	unsigned long		rx_pkt,
58366e855f3SYitchak Gertner 				rx_calls;
584ab6ad5a4SEilon Greenstein 
5857a9b2557SVladislav Zolotarov 	/* TPA related */
58615192a8cSBarak Witkowski 	struct bnx2x_agg_info	*tpa_info;
5877a9b2557SVladislav Zolotarov 	u8			disable_tpa;
5887a9b2557SVladislav Zolotarov #ifdef BNX2X_STOP_ON_ERROR
5897a9b2557SVladislav Zolotarov 	u64			tpa_queue_used;
5907a9b2557SVladislav Zolotarov #endif
591ca00392cSEilon Greenstein 	/* The size is calculated using the following:
592ca00392cSEilon Greenstein 	     sizeof name field from netdev structure +
593ca00392cSEilon Greenstein 	     4 ('-Xx-' string) +
594ca00392cSEilon Greenstein 	     4 (for the digits and to make it DWORD aligned) */
595ca00392cSEilon Greenstein #define FP_NAME_SIZE		(sizeof(((struct net_device *)0)->name) + 8)
596ca00392cSEilon Greenstein 	char			name[FP_NAME_SIZE];
597a2fbb9eaSEliezer Tamir };
598a2fbb9eaSEliezer Tamir 
59915192a8cSBarak Witkowski #define bnx2x_fp(bp, nr, var)	((bp)->fp[(nr)].var)
60015192a8cSBarak Witkowski #define bnx2x_sp_obj(bp, fp)	((bp)->sp_objs[(fp)->index])
60115192a8cSBarak Witkowski #define bnx2x_fp_stats(bp, fp)	(&((bp)->fp_stats[(fp)->index]))
60215192a8cSBarak Witkowski #define bnx2x_fp_qstats(bp, fp)	(&((bp)->fp_stats[(fp)->index].eth_q_stats))
603a8c94b91SVladislav Zolotarov 
604e0d1095aSCong Wang #ifdef CONFIG_NET_RX_BUSY_POLL
6058f20aa57SDmitry Kravkov static inline void bnx2x_fp_init_lock(struct bnx2x_fastpath *fp)
6068f20aa57SDmitry Kravkov {
6078f20aa57SDmitry Kravkov 	spin_lock_init(&fp->lock);
6088f20aa57SDmitry Kravkov 	fp->state = BNX2X_FP_STATE_IDLE;
6098f20aa57SDmitry Kravkov }
6108f20aa57SDmitry Kravkov 
6118f20aa57SDmitry Kravkov /* called from the device poll routine to get ownership of a FP */
6128f20aa57SDmitry Kravkov static inline bool bnx2x_fp_lock_napi(struct bnx2x_fastpath *fp)
6138f20aa57SDmitry Kravkov {
6148f20aa57SDmitry Kravkov 	bool rc = true;
6158f20aa57SDmitry Kravkov 
6168f20aa57SDmitry Kravkov 	spin_lock(&fp->lock);
6178f20aa57SDmitry Kravkov 	if (fp->state & BNX2X_FP_LOCKED) {
6188f20aa57SDmitry Kravkov 		WARN_ON(fp->state & BNX2X_FP_STATE_NAPI);
6198f20aa57SDmitry Kravkov 		fp->state |= BNX2X_FP_STATE_NAPI_YIELD;
6208f20aa57SDmitry Kravkov 		rc = false;
6218f20aa57SDmitry Kravkov 	} else {
6228f20aa57SDmitry Kravkov 		/* we don't care if someone yielded */
6238f20aa57SDmitry Kravkov 		fp->state = BNX2X_FP_STATE_NAPI;
6248f20aa57SDmitry Kravkov 	}
6258f20aa57SDmitry Kravkov 	spin_unlock(&fp->lock);
6268f20aa57SDmitry Kravkov 	return rc;
6278f20aa57SDmitry Kravkov }
6288f20aa57SDmitry Kravkov 
6298f20aa57SDmitry Kravkov /* returns true is someone tried to get the FP while napi had it */
6308f20aa57SDmitry Kravkov static inline bool bnx2x_fp_unlock_napi(struct bnx2x_fastpath *fp)
6318f20aa57SDmitry Kravkov {
6328f20aa57SDmitry Kravkov 	bool rc = false;
6338f20aa57SDmitry Kravkov 
6348f20aa57SDmitry Kravkov 	spin_lock(&fp->lock);
6358f20aa57SDmitry Kravkov 	WARN_ON(fp->state &
6368f20aa57SDmitry Kravkov 		(BNX2X_FP_STATE_POLL | BNX2X_FP_STATE_NAPI_YIELD));
6378f20aa57SDmitry Kravkov 
6388f20aa57SDmitry Kravkov 	if (fp->state & BNX2X_FP_STATE_POLL_YIELD)
6398f20aa57SDmitry Kravkov 		rc = true;
6408f20aa57SDmitry Kravkov 	fp->state = BNX2X_FP_STATE_IDLE;
6418f20aa57SDmitry Kravkov 	spin_unlock(&fp->lock);
6428f20aa57SDmitry Kravkov 	return rc;
6438f20aa57SDmitry Kravkov }
6448f20aa57SDmitry Kravkov 
6458f20aa57SDmitry Kravkov /* called from bnx2x_low_latency_poll() */
6468f20aa57SDmitry Kravkov static inline bool bnx2x_fp_lock_poll(struct bnx2x_fastpath *fp)
6478f20aa57SDmitry Kravkov {
6488f20aa57SDmitry Kravkov 	bool rc = true;
6498f20aa57SDmitry Kravkov 
6508f20aa57SDmitry Kravkov 	spin_lock_bh(&fp->lock);
6518f20aa57SDmitry Kravkov 	if ((fp->state & BNX2X_FP_LOCKED)) {
6528f20aa57SDmitry Kravkov 		fp->state |= BNX2X_FP_STATE_POLL_YIELD;
6538f20aa57SDmitry Kravkov 		rc = false;
6548f20aa57SDmitry Kravkov 	} else {
6558f20aa57SDmitry Kravkov 		/* preserve yield marks */
6568f20aa57SDmitry Kravkov 		fp->state |= BNX2X_FP_STATE_POLL;
6578f20aa57SDmitry Kravkov 	}
6588f20aa57SDmitry Kravkov 	spin_unlock_bh(&fp->lock);
6598f20aa57SDmitry Kravkov 	return rc;
6608f20aa57SDmitry Kravkov }
6618f20aa57SDmitry Kravkov 
6628f20aa57SDmitry Kravkov /* returns true if someone tried to get the FP while it was locked */
6638f20aa57SDmitry Kravkov static inline bool bnx2x_fp_unlock_poll(struct bnx2x_fastpath *fp)
6648f20aa57SDmitry Kravkov {
6658f20aa57SDmitry Kravkov 	bool rc = false;
6668f20aa57SDmitry Kravkov 
6678f20aa57SDmitry Kravkov 	spin_lock_bh(&fp->lock);
6688f20aa57SDmitry Kravkov 	WARN_ON(fp->state & BNX2X_FP_STATE_NAPI);
6698f20aa57SDmitry Kravkov 
6708f20aa57SDmitry Kravkov 	if (fp->state & BNX2X_FP_STATE_POLL_YIELD)
6718f20aa57SDmitry Kravkov 		rc = true;
6728f20aa57SDmitry Kravkov 	fp->state = BNX2X_FP_STATE_IDLE;
6738f20aa57SDmitry Kravkov 	spin_unlock_bh(&fp->lock);
6748f20aa57SDmitry Kravkov 	return rc;
6758f20aa57SDmitry Kravkov }
6768f20aa57SDmitry Kravkov 
6778f20aa57SDmitry Kravkov /* true if a socket is polling, even if it did not get the lock */
6788f20aa57SDmitry Kravkov static inline bool bnx2x_fp_ll_polling(struct bnx2x_fastpath *fp)
6798f20aa57SDmitry Kravkov {
6808f20aa57SDmitry Kravkov 	WARN_ON(!(fp->state & BNX2X_FP_LOCKED));
6818f20aa57SDmitry Kravkov 	return fp->state & BNX2X_FP_USER_PEND;
6828f20aa57SDmitry Kravkov }
6838f20aa57SDmitry Kravkov #else
6848f20aa57SDmitry Kravkov static inline void bnx2x_fp_init_lock(struct bnx2x_fastpath *fp)
6858f20aa57SDmitry Kravkov {
6868f20aa57SDmitry Kravkov }
6878f20aa57SDmitry Kravkov 
6888f20aa57SDmitry Kravkov static inline bool bnx2x_fp_lock_napi(struct bnx2x_fastpath *fp)
6898f20aa57SDmitry Kravkov {
6908f20aa57SDmitry Kravkov 	return true;
6918f20aa57SDmitry Kravkov }
6928f20aa57SDmitry Kravkov 
6938f20aa57SDmitry Kravkov static inline bool bnx2x_fp_unlock_napi(struct bnx2x_fastpath *fp)
6948f20aa57SDmitry Kravkov {
6958f20aa57SDmitry Kravkov 	return false;
6968f20aa57SDmitry Kravkov }
6978f20aa57SDmitry Kravkov 
6988f20aa57SDmitry Kravkov static inline bool bnx2x_fp_lock_poll(struct bnx2x_fastpath *fp)
6998f20aa57SDmitry Kravkov {
7008f20aa57SDmitry Kravkov 	return false;
7018f20aa57SDmitry Kravkov }
7028f20aa57SDmitry Kravkov 
7038f20aa57SDmitry Kravkov static inline bool bnx2x_fp_unlock_poll(struct bnx2x_fastpath *fp)
7048f20aa57SDmitry Kravkov {
7058f20aa57SDmitry Kravkov 	return false;
7068f20aa57SDmitry Kravkov }
7078f20aa57SDmitry Kravkov 
7088f20aa57SDmitry Kravkov static inline bool bnx2x_fp_ll_polling(struct bnx2x_fastpath *fp)
7098f20aa57SDmitry Kravkov {
7108f20aa57SDmitry Kravkov 	return false;
7118f20aa57SDmitry Kravkov }
712e0d1095aSCong Wang #endif /* CONFIG_NET_RX_BUSY_POLL */
7138f20aa57SDmitry Kravkov 
714a8c94b91SVladislav Zolotarov /* Use 2500 as a mini-jumbo MTU for FCoE */
715a8c94b91SVladislav Zolotarov #define BNX2X_FCOE_MINI_JUMBO_MTU	2500
716a8c94b91SVladislav Zolotarov 
71765565884SMerav Sicron #define	FCOE_IDX_OFFSET		0
71865565884SMerav Sicron 
71965565884SMerav Sicron #define FCOE_IDX(bp)		(BNX2X_NUM_NON_CNIC_QUEUES(bp) + \
72065565884SMerav Sicron 				 FCOE_IDX_OFFSET)
72165565884SMerav Sicron #define bnx2x_fcoe_fp(bp)	(&bp->fp[FCOE_IDX(bp)])
722ec6ba945SVladislav Zolotarov #define bnx2x_fcoe(bp, var)	(bnx2x_fcoe_fp(bp)->var)
72315192a8cSBarak Witkowski #define bnx2x_fcoe_inner_sp_obj(bp)	(&bp->sp_objs[FCOE_IDX(bp)])
72415192a8cSBarak Witkowski #define bnx2x_fcoe_sp_obj(bp, var)	(bnx2x_fcoe_inner_sp_obj(bp)->var)
7256383c0b3SAriel Elior #define bnx2x_fcoe_tx(bp, var)	(bnx2x_fcoe_fp(bp)-> \
72665565884SMerav Sicron 						txdata_ptr[FIRST_TX_COS_INDEX] \
72765565884SMerav Sicron 						->var)
728619c5cb6SVlad Zolotarov 
72955c11941SMerav Sicron #define IS_ETH_FP(fp)		((fp)->index < BNX2X_NUM_ETH_QUEUES((fp)->bp))
73055c11941SMerav Sicron #define IS_FCOE_FP(fp)		((fp)->index == FCOE_IDX((fp)->bp))
73165565884SMerav Sicron #define IS_FCOE_IDX(idx)	((idx) == FCOE_IDX(bp))
7327a9b2557SVladislav Zolotarov 
7337a9b2557SVladislav Zolotarov /* MC hsi */
7347a9b2557SVladislav Zolotarov #define MAX_FETCH_BD		13	/* HW max BDs per packet */
7357a9b2557SVladislav Zolotarov #define RX_COPY_THRESH		92
7367a9b2557SVladislav Zolotarov 
7377a9b2557SVladislav Zolotarov #define NUM_TX_RINGS		16
738ca00392cSEilon Greenstein #define TX_DESC_CNT		(BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
7398decf868SDavid S. Miller #define NEXT_PAGE_TX_DESC_CNT	1
7408decf868SDavid S. Miller #define MAX_TX_DESC_CNT		(TX_DESC_CNT - NEXT_PAGE_TX_DESC_CNT)
7417a9b2557SVladislav Zolotarov #define NUM_TX_BD		(TX_DESC_CNT * NUM_TX_RINGS)
7427a9b2557SVladislav Zolotarov #define MAX_TX_BD		(NUM_TX_BD - 1)
7437a9b2557SVladislav Zolotarov #define MAX_TX_AVAIL		(MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
7447a9b2557SVladislav Zolotarov #define NEXT_TX_IDX(x)		((((x) & MAX_TX_DESC_CNT) == \
7458decf868SDavid S. Miller 				  (MAX_TX_DESC_CNT - 1)) ? \
7468decf868SDavid S. Miller 					(x) + 1 + NEXT_PAGE_TX_DESC_CNT : \
7478decf868SDavid S. Miller 					(x) + 1)
7487a9b2557SVladislav Zolotarov #define TX_BD(x)		((x) & MAX_TX_BD)
7497a9b2557SVladislav Zolotarov #define TX_BD_POFF(x)		((x) & MAX_TX_DESC_CNT)
7507a9b2557SVladislav Zolotarov 
7517df2dc6bSDmitry Kravkov /* number of NEXT_PAGE descriptors may be required during placement */
7527df2dc6bSDmitry Kravkov #define NEXT_CNT_PER_TX_PKT(bds)	\
7537df2dc6bSDmitry Kravkov 				(((bds) + MAX_TX_DESC_CNT - 1) / \
7547df2dc6bSDmitry Kravkov 				 MAX_TX_DESC_CNT * NEXT_PAGE_TX_DESC_CNT)
7557df2dc6bSDmitry Kravkov /* max BDs per tx packet w/o next_pages:
7567df2dc6bSDmitry Kravkov  * START_BD		- describes packed
7577df2dc6bSDmitry Kravkov  * START_BD(splitted)	- includes unpaged data segment for GSO
7587df2dc6bSDmitry Kravkov  * PARSING_BD		- for TSO and CSUM data
759a848ade4SDmitry Kravkov  * PARSING_BD2		- for encapsulation data
76016a5fd92SYuval Mintz  * Frag BDs		- describes pages for frags
7617df2dc6bSDmitry Kravkov  */
762a848ade4SDmitry Kravkov #define BDS_PER_TX_PKT		4
7637df2dc6bSDmitry Kravkov #define MAX_BDS_PER_TX_PKT	(MAX_SKB_FRAGS + BDS_PER_TX_PKT)
7647df2dc6bSDmitry Kravkov /* max BDs per tx packet including next pages */
7657df2dc6bSDmitry Kravkov #define MAX_DESC_PER_TX_PKT	(MAX_BDS_PER_TX_PKT + \
7667df2dc6bSDmitry Kravkov 				 NEXT_CNT_PER_TX_PKT(MAX_BDS_PER_TX_PKT))
7677df2dc6bSDmitry Kravkov 
7687a9b2557SVladislav Zolotarov /* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
7697a9b2557SVladislav Zolotarov #define NUM_RX_RINGS		8
7707a9b2557SVladislav Zolotarov #define RX_DESC_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
7718decf868SDavid S. Miller #define NEXT_PAGE_RX_DESC_CNT	2
7728decf868SDavid S. Miller #define MAX_RX_DESC_CNT		(RX_DESC_CNT - NEXT_PAGE_RX_DESC_CNT)
7737a9b2557SVladislav Zolotarov #define RX_DESC_MASK		(RX_DESC_CNT - 1)
7747a9b2557SVladislav Zolotarov #define NUM_RX_BD		(RX_DESC_CNT * NUM_RX_RINGS)
7757a9b2557SVladislav Zolotarov #define MAX_RX_BD		(NUM_RX_BD - 1)
7767a9b2557SVladislav Zolotarov #define MAX_RX_AVAIL		(MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
7778decf868SDavid S. Miller 
7788decf868SDavid S. Miller /* dropless fc calculations for BDs
7798decf868SDavid S. Miller  *
7808decf868SDavid S. Miller  * Number of BDs should as number of buffers in BRB:
7818decf868SDavid S. Miller  * Low threshold takes into account NEXT_PAGE_RX_DESC_CNT
7828decf868SDavid S. Miller  * "next" elements on each page
7838decf868SDavid S. Miller  */
7848decf868SDavid S. Miller #define NUM_BD_REQ		BRB_SIZE(bp)
7858decf868SDavid S. Miller #define NUM_BD_PG_REQ		((NUM_BD_REQ + MAX_RX_DESC_CNT - 1) / \
7868decf868SDavid S. Miller 					      MAX_RX_DESC_CNT)
7878decf868SDavid S. Miller #define BD_TH_LO(bp)		(NUM_BD_REQ + \
7888decf868SDavid S. Miller 				 NUM_BD_PG_REQ * NEXT_PAGE_RX_DESC_CNT + \
7898decf868SDavid S. Miller 				 FW_DROP_LEVEL(bp))
7908decf868SDavid S. Miller #define BD_TH_HI(bp)		(BD_TH_LO(bp) + DROPLESS_FC_HEADROOM)
7918decf868SDavid S. Miller 
7928decf868SDavid S. Miller #define MIN_RX_AVAIL		((bp)->dropless_fc ? BD_TH_HI(bp) + 128 : 128)
793619c5cb6SVlad Zolotarov 
794619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_TPA_HW	(CHIP_IS_E1(bp) ? \
795619c5cb6SVlad Zolotarov 					ETH_MIN_RX_CQES_WITH_TPA_E1 : \
796619c5cb6SVlad Zolotarov 					ETH_MIN_RX_CQES_WITH_TPA_E1H_E2)
797619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_NONTPA_HW   ETH_MIN_RX_CQES_WITHOUT_TPA
798619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_TPA		(max_t(u32, MIN_RX_SIZE_TPA_HW, MIN_RX_AVAIL))
799619c5cb6SVlad Zolotarov #define MIN_RX_SIZE_NONTPA	(max_t(u32, MIN_RX_SIZE_NONTPA_HW,\
800619c5cb6SVlad Zolotarov 								MIN_RX_AVAIL))
801619c5cb6SVlad Zolotarov 
8027a9b2557SVladislav Zolotarov #define NEXT_RX_IDX(x)		((((x) & RX_DESC_MASK) == \
8038decf868SDavid S. Miller 				  (MAX_RX_DESC_CNT - 1)) ? \
8048decf868SDavid S. Miller 					(x) + 1 + NEXT_PAGE_RX_DESC_CNT : \
8058decf868SDavid S. Miller 					(x) + 1)
8067a9b2557SVladislav Zolotarov #define RX_BD(x)		((x) & MAX_RX_BD)
8077a9b2557SVladislav Zolotarov 
808619c5cb6SVlad Zolotarov /*
809619c5cb6SVlad Zolotarov  * As long as CQE is X times bigger than BD entry we have to allocate X times
810619c5cb6SVlad Zolotarov  * more pages for CQ ring in order to keep it balanced with BD ring
811619c5cb6SVlad Zolotarov  */
812619c5cb6SVlad Zolotarov #define CQE_BD_REL	(sizeof(union eth_rx_cqe) / sizeof(struct eth_rx_bd))
813619c5cb6SVlad Zolotarov #define NUM_RCQ_RINGS		(NUM_RX_RINGS * CQE_BD_REL)
8147a9b2557SVladislav Zolotarov #define RCQ_DESC_CNT		(BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
8158decf868SDavid S. Miller #define NEXT_PAGE_RCQ_DESC_CNT	1
8168decf868SDavid S. Miller #define MAX_RCQ_DESC_CNT	(RCQ_DESC_CNT - NEXT_PAGE_RCQ_DESC_CNT)
8177a9b2557SVladislav Zolotarov #define NUM_RCQ_BD		(RCQ_DESC_CNT * NUM_RCQ_RINGS)
8187a9b2557SVladislav Zolotarov #define MAX_RCQ_BD		(NUM_RCQ_BD - 1)
8197a9b2557SVladislav Zolotarov #define MAX_RCQ_AVAIL		(MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
8207a9b2557SVladislav Zolotarov #define NEXT_RCQ_IDX(x)		((((x) & MAX_RCQ_DESC_CNT) == \
8218decf868SDavid S. Miller 				  (MAX_RCQ_DESC_CNT - 1)) ? \
8228decf868SDavid S. Miller 					(x) + 1 + NEXT_PAGE_RCQ_DESC_CNT : \
8238decf868SDavid S. Miller 					(x) + 1)
8247a9b2557SVladislav Zolotarov #define RCQ_BD(x)		((x) & MAX_RCQ_BD)
8257a9b2557SVladislav Zolotarov 
8268decf868SDavid S. Miller /* dropless fc calculations for RCQs
8278decf868SDavid S. Miller  *
8288decf868SDavid S. Miller  * Number of RCQs should be as number of buffers in BRB:
8298decf868SDavid S. Miller  * Low threshold takes into account NEXT_PAGE_RCQ_DESC_CNT
8308decf868SDavid S. Miller  * "next" elements on each page
8318decf868SDavid S. Miller  */
8328decf868SDavid S. Miller #define NUM_RCQ_REQ		BRB_SIZE(bp)
8338decf868SDavid S. Miller #define NUM_RCQ_PG_REQ		((NUM_BD_REQ + MAX_RCQ_DESC_CNT - 1) / \
8348decf868SDavid S. Miller 					      MAX_RCQ_DESC_CNT)
8358decf868SDavid S. Miller #define RCQ_TH_LO(bp)		(NUM_RCQ_REQ + \
8368decf868SDavid S. Miller 				 NUM_RCQ_PG_REQ * NEXT_PAGE_RCQ_DESC_CNT + \
8378decf868SDavid S. Miller 				 FW_DROP_LEVEL(bp))
8388decf868SDavid S. Miller #define RCQ_TH_HI(bp)		(RCQ_TH_LO(bp) + DROPLESS_FC_HEADROOM)
8398decf868SDavid S. Miller 
84033471629SEilon Greenstein /* This is needed for determining of last_max */
84134f80b04SEilon Greenstein #define SUB_S16(a, b)		(s16)((s16)(a) - (s16)(b))
842619c5cb6SVlad Zolotarov #define SUB_S32(a, b)		(s32)((s32)(a) - (s32)(b))
84334f80b04SEilon Greenstein 
844619c5cb6SVlad Zolotarov #define BNX2X_SWCID_SHIFT	17
845619c5cb6SVlad Zolotarov #define BNX2X_SWCID_MASK	((0x1 << BNX2X_SWCID_SHIFT) - 1)
8467a9b2557SVladislav Zolotarov 
8477a9b2557SVladislav Zolotarov /* used on a CID received from the HW */
848619c5cb6SVlad Zolotarov #define SW_CID(x)			(le32_to_cpu(x) & BNX2X_SWCID_MASK)
8497a9b2557SVladislav Zolotarov #define CQE_CMD(x)			(le32_to_cpu(x) >> \
8507a9b2557SVladislav Zolotarov 					COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
8517a9b2557SVladislav Zolotarov 
852bb2a0f7aSYitchak Gertner #define BD_UNMAP_ADDR(bd)		HILO_U64(le32_to_cpu((bd)->addr_hi), \
853bb2a0f7aSYitchak Gertner 						 le32_to_cpu((bd)->addr_lo))
854bb2a0f7aSYitchak Gertner #define BD_UNMAP_LEN(bd)		(le16_to_cpu((bd)->nbytes))
855bb2a0f7aSYitchak Gertner 
856523224a3SDmitry Kravkov #define BNX2X_DB_MIN_SHIFT		3	/* 8 bytes */
857b9871bcfSAriel Elior #define BNX2X_DB_SHIFT			3	/* 8 bytes*/
858619c5cb6SVlad Zolotarov #if (BNX2X_DB_SHIFT < BNX2X_DB_MIN_SHIFT)
859619c5cb6SVlad Zolotarov #error "Min DB doorbell stride is 8"
860619c5cb6SVlad Zolotarov #endif
8617a9b2557SVladislav Zolotarov #define DOORBELL(bp, cid, val) \
8627a9b2557SVladislav Zolotarov 	do { \
863b9871bcfSAriel Elior 		writel((u32)(val), bp->doorbells + (bp->db_size * (cid))); \
8647a9b2557SVladislav Zolotarov 	} while (0)
8657a9b2557SVladislav Zolotarov 
8667a9b2557SVladislav Zolotarov /* TX CSUM helpers */
8677a9b2557SVladislav Zolotarov #define SKB_CS_OFF(skb)		(offsetof(struct tcphdr, check) - \
8687a9b2557SVladislav Zolotarov 				 skb->csum_offset)
8697a9b2557SVladislav Zolotarov #define SKB_CS(skb)		(*(u16 *)(skb_transport_header(skb) + \
8707a9b2557SVladislav Zolotarov 					  skb->csum_offset))
8717a9b2557SVladislav Zolotarov 
87291226790SDmitry Kravkov #define pbd_tcp_flags(tcp_hdr)	(ntohl(tcp_flag_word(tcp_hdr))>>16 & 0xff)
8737a9b2557SVladislav Zolotarov 
8747a9b2557SVladislav Zolotarov #define XMIT_PLAIN		0
875a848ade4SDmitry Kravkov #define XMIT_CSUM_V4		(1 << 0)
876a848ade4SDmitry Kravkov #define XMIT_CSUM_V6		(1 << 1)
877a848ade4SDmitry Kravkov #define XMIT_CSUM_TCP		(1 << 2)
878a848ade4SDmitry Kravkov #define XMIT_GSO_V4		(1 << 3)
879a848ade4SDmitry Kravkov #define XMIT_GSO_V6		(1 << 4)
880a848ade4SDmitry Kravkov #define XMIT_CSUM_ENC_V4	(1 << 5)
881a848ade4SDmitry Kravkov #define XMIT_CSUM_ENC_V6	(1 << 6)
882a848ade4SDmitry Kravkov #define XMIT_GSO_ENC_V4		(1 << 7)
883a848ade4SDmitry Kravkov #define XMIT_GSO_ENC_V6		(1 << 8)
8847a9b2557SVladislav Zolotarov 
885a848ade4SDmitry Kravkov #define XMIT_CSUM_ENC		(XMIT_CSUM_ENC_V4 | XMIT_CSUM_ENC_V6)
886a848ade4SDmitry Kravkov #define XMIT_GSO_ENC		(XMIT_GSO_ENC_V4 | XMIT_GSO_ENC_V6)
8877a9b2557SVladislav Zolotarov 
888a848ade4SDmitry Kravkov #define XMIT_CSUM		(XMIT_CSUM_V4 | XMIT_CSUM_V6 | XMIT_CSUM_ENC)
889a848ade4SDmitry Kravkov #define XMIT_GSO		(XMIT_GSO_V4 | XMIT_GSO_V6 | XMIT_GSO_ENC)
8907a9b2557SVladislav Zolotarov 
89134f80b04SEilon Greenstein /* stuff added to make the code fit 80Col */
89234f80b04SEilon Greenstein #define CQE_TYPE(cqe_fp_flags)	 ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
893619c5cb6SVlad Zolotarov #define CQE_TYPE_START(cqe_type) ((cqe_type) == RX_ETH_CQE_TYPE_ETH_START_AGG)
894619c5cb6SVlad Zolotarov #define CQE_TYPE_STOP(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_STOP_AGG)
895619c5cb6SVlad Zolotarov #define CQE_TYPE_SLOW(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_RAMROD)
896619c5cb6SVlad Zolotarov #define CQE_TYPE_FAST(cqe_type)  ((cqe_type) == RX_ETH_CQE_TYPE_ETH_FASTPATH)
8977a9b2557SVladislav Zolotarov 
8981adcd8beSEilon Greenstein #define ETH_RX_ERROR_FALGS		ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
8991adcd8beSEilon Greenstein 
900052a38e0SEilon Greenstein #define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
901052a38e0SEilon Greenstein 				(((le16_to_cpu(flags) & \
902052a38e0SEilon Greenstein 				   PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
903052a38e0SEilon Greenstein 				  PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
904052a38e0SEilon Greenstein 				 == PRS_FLAG_OVERETH_IPV4)
9057a9b2557SVladislav Zolotarov #define BNX2X_RX_SUM_FIX(cqe) \
906052a38e0SEilon Greenstein 	BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
9077a9b2557SVladislav Zolotarov 
908619c5cb6SVlad Zolotarov #define FP_USB_FUNC_OFF	\
909619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_status_block_u, func)
910619c5cb6SVlad Zolotarov #define FP_CSB_FUNC_OFF	\
911619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_status_block_c, func)
912619c5cb6SVlad Zolotarov 
9138decf868SDavid S. Miller #define HC_INDEX_ETH_RX_CQ_CONS		1
914619c5cb6SVlad Zolotarov 
9158decf868SDavid S. Miller #define HC_INDEX_OOO_TX_CQ_CONS		4
9168decf868SDavid S. Miller 
9178decf868SDavid S. Miller #define HC_INDEX_ETH_TX_CQ_CONS_COS0	5
9188decf868SDavid S. Miller 
9198decf868SDavid S. Miller #define HC_INDEX_ETH_TX_CQ_CONS_COS1	6
9208decf868SDavid S. Miller 
9218decf868SDavid S. Miller #define HC_INDEX_ETH_TX_CQ_CONS_COS2	7
922619c5cb6SVlad Zolotarov 
9236383c0b3SAriel Elior #define HC_INDEX_ETH_FIRST_TX_CQ_CONS	HC_INDEX_ETH_TX_CQ_CONS_COS0
9246383c0b3SAriel Elior 
92534f80b04SEilon Greenstein #define BNX2X_RX_SB_INDEX \
926619c5cb6SVlad Zolotarov 	(&fp->sb_index_values[HC_INDEX_ETH_RX_CQ_CONS])
92734f80b04SEilon Greenstein 
9286383c0b3SAriel Elior #define BNX2X_TX_SB_INDEX_BASE BNX2X_TX_SB_INDEX_COS0
9296383c0b3SAriel Elior 
9306383c0b3SAriel Elior #define BNX2X_TX_SB_INDEX_COS0 \
9316383c0b3SAriel Elior 	(&fp->sb_index_values[HC_INDEX_ETH_TX_CQ_CONS_COS0])
9327a9b2557SVladislav Zolotarov 
9337a9b2557SVladislav Zolotarov /* end of fast path */
9347a9b2557SVladislav Zolotarov 
93534f80b04SEilon Greenstein /* common */
93634f80b04SEilon Greenstein 
93734f80b04SEilon Greenstein struct bnx2x_common {
93834f80b04SEilon Greenstein 
93934f80b04SEilon Greenstein 	u32			chip_id;
94034f80b04SEilon Greenstein /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
94134f80b04SEilon Greenstein #define CHIP_ID(bp)			(bp->common.chip_id & 0xfffffff0)
94234f80b04SEilon Greenstein 
94334f80b04SEilon Greenstein #define CHIP_NUM(bp)			(bp->common.chip_id >> 16)
94434f80b04SEilon Greenstein #define CHIP_NUM_57710			0x164e
94534f80b04SEilon Greenstein #define CHIP_NUM_57711			0x164f
94634f80b04SEilon Greenstein #define CHIP_NUM_57711E			0x1650
947f2e0899fSDmitry Kravkov #define CHIP_NUM_57712			0x1662
948619c5cb6SVlad Zolotarov #define CHIP_NUM_57712_MF		0x1663
9498395be5eSAriel Elior #define CHIP_NUM_57712_VF		0x166f
950619c5cb6SVlad Zolotarov #define CHIP_NUM_57713			0x1651
951619c5cb6SVlad Zolotarov #define CHIP_NUM_57713E			0x1652
952619c5cb6SVlad Zolotarov #define CHIP_NUM_57800			0x168a
953619c5cb6SVlad Zolotarov #define CHIP_NUM_57800_MF		0x16a5
9548395be5eSAriel Elior #define CHIP_NUM_57800_VF		0x16a9
955619c5cb6SVlad Zolotarov #define CHIP_NUM_57810			0x168e
956619c5cb6SVlad Zolotarov #define CHIP_NUM_57810_MF		0x16ae
9578395be5eSAriel Elior #define CHIP_NUM_57810_VF		0x16af
9587e8e02dfSBarak Witkowski #define CHIP_NUM_57811			0x163d
9597e8e02dfSBarak Witkowski #define CHIP_NUM_57811_MF		0x163e
9608395be5eSAriel Elior #define CHIP_NUM_57811_VF		0x163f
961c3def943SYuval Mintz #define CHIP_NUM_57840_OBSOLETE		0x168d
962c3def943SYuval Mintz #define CHIP_NUM_57840_MF_OBSOLETE	0x16ab
963c3def943SYuval Mintz #define CHIP_NUM_57840_4_10		0x16a1
964c3def943SYuval Mintz #define CHIP_NUM_57840_2_20		0x16a2
965c3def943SYuval Mintz #define CHIP_NUM_57840_MF		0x16a4
9668395be5eSAriel Elior #define CHIP_NUM_57840_VF		0x16ad
96734f80b04SEilon Greenstein #define CHIP_IS_E1(bp)			(CHIP_NUM(bp) == CHIP_NUM_57710)
96834f80b04SEilon Greenstein #define CHIP_IS_57711(bp)		(CHIP_NUM(bp) == CHIP_NUM_57711)
96934f80b04SEilon Greenstein #define CHIP_IS_57711E(bp)		(CHIP_NUM(bp) == CHIP_NUM_57711E)
970f2e0899fSDmitry Kravkov #define CHIP_IS_57712(bp)		(CHIP_NUM(bp) == CHIP_NUM_57712)
9718395be5eSAriel Elior #define CHIP_IS_57712_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57712_VF)
972619c5cb6SVlad Zolotarov #define CHIP_IS_57712_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57712_MF)
973619c5cb6SVlad Zolotarov #define CHIP_IS_57800(bp)		(CHIP_NUM(bp) == CHIP_NUM_57800)
974619c5cb6SVlad Zolotarov #define CHIP_IS_57800_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57800_MF)
9758395be5eSAriel Elior #define CHIP_IS_57800_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57800_VF)
976619c5cb6SVlad Zolotarov #define CHIP_IS_57810(bp)		(CHIP_NUM(bp) == CHIP_NUM_57810)
977619c5cb6SVlad Zolotarov #define CHIP_IS_57810_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57810_MF)
9788395be5eSAriel Elior #define CHIP_IS_57810_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57810_VF)
9797e8e02dfSBarak Witkowski #define CHIP_IS_57811(bp)		(CHIP_NUM(bp) == CHIP_NUM_57811)
9807e8e02dfSBarak Witkowski #define CHIP_IS_57811_MF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57811_MF)
9818395be5eSAriel Elior #define CHIP_IS_57811_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57811_VF)
982c3def943SYuval Mintz #define CHIP_IS_57840(bp)		\
983c3def943SYuval Mintz 		((CHIP_NUM(bp) == CHIP_NUM_57840_4_10) || \
984c3def943SYuval Mintz 		 (CHIP_NUM(bp) == CHIP_NUM_57840_2_20) || \
985c3def943SYuval Mintz 		 (CHIP_NUM(bp) == CHIP_NUM_57840_OBSOLETE))
986c3def943SYuval Mintz #define CHIP_IS_57840_MF(bp)	((CHIP_NUM(bp) == CHIP_NUM_57840_MF) || \
987c3def943SYuval Mintz 				 (CHIP_NUM(bp) == CHIP_NUM_57840_MF_OBSOLETE))
9888395be5eSAriel Elior #define CHIP_IS_57840_VF(bp)		(CHIP_NUM(bp) == CHIP_NUM_57840_VF)
98934f80b04SEilon Greenstein #define CHIP_IS_E1H(bp)			(CHIP_IS_57711(bp) || \
99034f80b04SEilon Greenstein 					 CHIP_IS_57711E(bp))
991edb944d2SDmitry Kravkov #define CHIP_IS_57811xx(bp)		(CHIP_IS_57811(bp) || \
992edb944d2SDmitry Kravkov 					 CHIP_IS_57811_MF(bp) || \
993edb944d2SDmitry Kravkov 					 CHIP_IS_57811_VF(bp))
994f2e0899fSDmitry Kravkov #define CHIP_IS_E2(bp)			(CHIP_IS_57712(bp) || \
9956ab20355SYuval Mintz 					 CHIP_IS_57712_MF(bp) || \
9966ab20355SYuval Mintz 					 CHIP_IS_57712_VF(bp))
997619c5cb6SVlad Zolotarov #define CHIP_IS_E3(bp)			(CHIP_IS_57800(bp) || \
998619c5cb6SVlad Zolotarov 					 CHIP_IS_57800_MF(bp) || \
9996ab20355SYuval Mintz 					 CHIP_IS_57800_VF(bp) || \
1000619c5cb6SVlad Zolotarov 					 CHIP_IS_57810(bp) || \
1001619c5cb6SVlad Zolotarov 					 CHIP_IS_57810_MF(bp) || \
10028395be5eSAriel Elior 					 CHIP_IS_57810_VF(bp) || \
1003edb944d2SDmitry Kravkov 					 CHIP_IS_57811xx(bp) || \
1004619c5cb6SVlad Zolotarov 					 CHIP_IS_57840(bp) || \
10058395be5eSAriel Elior 					 CHIP_IS_57840_MF(bp) || \
10068395be5eSAriel Elior 					 CHIP_IS_57840_VF(bp))
1007f2e0899fSDmitry Kravkov #define CHIP_IS_E1x(bp)			(CHIP_IS_E1((bp)) || CHIP_IS_E1H((bp)))
1008619c5cb6SVlad Zolotarov #define USES_WARPCORE(bp)		(CHIP_IS_E3(bp))
1009619c5cb6SVlad Zolotarov #define IS_E1H_OFFSET			(!CHIP_IS_E1(bp))
101034f80b04SEilon Greenstein 
1011619c5cb6SVlad Zolotarov #define CHIP_REV_SHIFT			12
1012619c5cb6SVlad Zolotarov #define CHIP_REV_MASK			(0xF << CHIP_REV_SHIFT)
1013619c5cb6SVlad Zolotarov #define CHIP_REV_VAL(bp)		(bp->common.chip_id & CHIP_REV_MASK)
1014619c5cb6SVlad Zolotarov #define CHIP_REV_Ax			(0x0 << CHIP_REV_SHIFT)
1015619c5cb6SVlad Zolotarov #define CHIP_REV_Bx			(0x1 << CHIP_REV_SHIFT)
101634f80b04SEilon Greenstein /* assume maximum 5 revisions */
1017619c5cb6SVlad Zolotarov #define CHIP_REV_IS_SLOW(bp)		(CHIP_REV_VAL(bp) > 0x00005000)
101834f80b04SEilon Greenstein /* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
101934f80b04SEilon Greenstein #define CHIP_REV_IS_EMUL(bp)		((CHIP_REV_IS_SLOW(bp)) && \
1020619c5cb6SVlad Zolotarov 					 !(CHIP_REV_VAL(bp) & 0x00001000))
102134f80b04SEilon Greenstein /* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
102234f80b04SEilon Greenstein #define CHIP_REV_IS_FPGA(bp)		((CHIP_REV_IS_SLOW(bp)) && \
1023619c5cb6SVlad Zolotarov 					 (CHIP_REV_VAL(bp) & 0x00001000))
102434f80b04SEilon Greenstein 
102534f80b04SEilon Greenstein #define CHIP_TIME(bp)			((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
102634f80b04SEilon Greenstein 					((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
102734f80b04SEilon Greenstein 
102834f80b04SEilon Greenstein #define CHIP_METAL(bp)			(bp->common.chip_id & 0x00000ff0)
102934f80b04SEilon Greenstein #define CHIP_BOND_ID(bp)		(bp->common.chip_id & 0x0000000f)
1030619c5cb6SVlad Zolotarov #define CHIP_REV_SIM(bp)		(((CHIP_REV_MASK - CHIP_REV_VAL(bp)) >>\
1031619c5cb6SVlad Zolotarov 					   (CHIP_REV_SHIFT + 1)) \
1032619c5cb6SVlad Zolotarov 						<< CHIP_REV_SHIFT)
1033619c5cb6SVlad Zolotarov #define CHIP_REV(bp)			(CHIP_REV_IS_SLOW(bp) ? \
1034619c5cb6SVlad Zolotarov 						CHIP_REV_SIM(bp) :\
1035619c5cb6SVlad Zolotarov 						CHIP_REV_VAL(bp))
1036619c5cb6SVlad Zolotarov #define CHIP_IS_E3B0(bp)		(CHIP_IS_E3(bp) && \
1037619c5cb6SVlad Zolotarov 					 (CHIP_REV(bp) == CHIP_REV_Bx))
1038619c5cb6SVlad Zolotarov #define CHIP_IS_E3A0(bp)		(CHIP_IS_E3(bp) && \
1039619c5cb6SVlad Zolotarov 					 (CHIP_REV(bp) == CHIP_REV_Ax))
104055c11941SMerav Sicron /* This define is used in two main places:
104116a5fd92SYuval Mintz  * 1. In the early stages of nic_load, to know if to configure Parser / Searcher
104255c11941SMerav Sicron  * to nic-only mode or to offload mode. Offload mode is configured if either the
104355c11941SMerav Sicron  * chip is E1x (where MIC_MODE register is not applicable), or if cnic already
104455c11941SMerav Sicron  * registered for this port (which means that the user wants storage services).
104555c11941SMerav Sicron  * 2. During cnic-related load, to know if offload mode is already configured in
104616a5fd92SYuval Mintz  * the HW or needs to be configured.
104755c11941SMerav Sicron  * Since the transition from nic-mode to offload-mode in HW causes traffic
104816a5fd92SYuval Mintz  * corruption, nic-mode is configured only in ports on which storage services
104955c11941SMerav Sicron  * where never requested.
105055c11941SMerav Sicron  */
105155c11941SMerav Sicron #define CONFIGURE_NIC_MODE(bp)		(!CHIP_IS_E1x(bp) && !CNIC_ENABLED(bp))
105234f80b04SEilon Greenstein 
105334f80b04SEilon Greenstein 	int			flash_size;
1054754a2f52SDmitry Kravkov #define BNX2X_NVRAM_1MB_SIZE			0x20000	/* 1M bit in bytes */
1055754a2f52SDmitry Kravkov #define BNX2X_NVRAM_TIMEOUT_COUNT		30000
1056754a2f52SDmitry Kravkov #define BNX2X_NVRAM_PAGE_SIZE			256
105734f80b04SEilon Greenstein 
105834f80b04SEilon Greenstein 	u32			shmem_base;
10592691d51dSEilon Greenstein 	u32			shmem2_base;
1060523224a3SDmitry Kravkov 	u32			mf_cfg_base;
1061f2e0899fSDmitry Kravkov 	u32			mf2_cfg_base;
106234f80b04SEilon Greenstein 
106334f80b04SEilon Greenstein 	u32			hw_config;
106434f80b04SEilon Greenstein 
106534f80b04SEilon Greenstein 	u32			bc_ver;
1066523224a3SDmitry Kravkov 
1067523224a3SDmitry Kravkov 	u8			int_block;
1068523224a3SDmitry Kravkov #define INT_BLOCK_HC			0
1069f2e0899fSDmitry Kravkov #define INT_BLOCK_IGU			1
1070f2e0899fSDmitry Kravkov #define INT_BLOCK_MODE_NORMAL		0
1071f2e0899fSDmitry Kravkov #define INT_BLOCK_MODE_BW_COMP		2
1072f2e0899fSDmitry Kravkov #define CHIP_INT_MODE_IS_NBC(bp)		\
1073619c5cb6SVlad Zolotarov 			(!CHIP_IS_E1x(bp) &&	\
1074f2e0899fSDmitry Kravkov 			!((bp)->common.int_block & INT_BLOCK_MODE_BW_COMP))
1075f2e0899fSDmitry Kravkov #define CHIP_INT_MODE_IS_BC(bp) (!CHIP_INT_MODE_IS_NBC(bp))
1076f2e0899fSDmitry Kravkov 
1077523224a3SDmitry Kravkov 	u8			chip_port_mode;
1078f2e0899fSDmitry Kravkov #define CHIP_4_PORT_MODE			0x0
1079f2e0899fSDmitry Kravkov #define CHIP_2_PORT_MODE			0x1
1080523224a3SDmitry Kravkov #define CHIP_PORT_MODE_NONE			0x2
1081f2e0899fSDmitry Kravkov #define CHIP_MODE(bp)			(bp->common.chip_port_mode)
1082f2e0899fSDmitry Kravkov #define CHIP_MODE_IS_4_PORT(bp) (CHIP_MODE(bp) == CHIP_4_PORT_MODE)
10831d187b34SBarak Witkowski 
10841d187b34SBarak Witkowski 	u32			boot_mode;
108534f80b04SEilon Greenstein };
108634f80b04SEilon Greenstein 
1087f2e0899fSDmitry Kravkov /* IGU MSIX STATISTICS on 57712: 64 for VFs; 4 for PFs; 4 for Attentions */
1088f2e0899fSDmitry Kravkov #define BNX2X_IGU_STAS_MSG_VF_CNT 64
1089f2e0899fSDmitry Kravkov #define BNX2X_IGU_STAS_MSG_PF_CNT 4
109034f80b04SEilon Greenstein 
109127c1151cSYaniv Rosner #define MAX_IGU_ATTN_ACK_TO       100
109234f80b04SEilon Greenstein /* end of common */
109334f80b04SEilon Greenstein 
109434f80b04SEilon Greenstein /* port */
109534f80b04SEilon Greenstein 
109634f80b04SEilon Greenstein struct bnx2x_port {
109734f80b04SEilon Greenstein 	u32			pmf;
109834f80b04SEilon Greenstein 
1099a22f0788SYaniv Rosner 	u32			link_config[LINK_CONFIG_SIZE];
110034f80b04SEilon Greenstein 
1101a22f0788SYaniv Rosner 	u32			supported[LINK_CONFIG_SIZE];
110234f80b04SEilon Greenstein /* link settings - missing defines */
110334f80b04SEilon Greenstein #define SUPPORTED_2500baseX_Full	(1 << 15)
110434f80b04SEilon Greenstein 
1105a22f0788SYaniv Rosner 	u32			advertising[LINK_CONFIG_SIZE];
110634f80b04SEilon Greenstein /* link settings - missing defines */
110734f80b04SEilon Greenstein #define ADVERTISED_2500baseX_Full	(1 << 15)
110834f80b04SEilon Greenstein 
110934f80b04SEilon Greenstein 	u32			phy_addr;
111034f80b04SEilon Greenstein 
111134f80b04SEilon Greenstein 	/* used to synchronize phy accesses */
111234f80b04SEilon Greenstein 	struct mutex		phy_mutex;
111334f80b04SEilon Greenstein 
111434f80b04SEilon Greenstein 	u32			port_stx;
111534f80b04SEilon Greenstein 
111634f80b04SEilon Greenstein 	struct nig_stats	old_nig_stats;
111734f80b04SEilon Greenstein };
111834f80b04SEilon Greenstein 
111934f80b04SEilon Greenstein /* end of port */
112034f80b04SEilon Greenstein 
1121619c5cb6SVlad Zolotarov #define STATS_OFFSET32(stat_name) \
1122619c5cb6SVlad Zolotarov 			(offsetof(struct bnx2x_eth_stats, stat_name) / 4)
1123bb2a0f7aSYitchak Gertner 
1124619c5cb6SVlad Zolotarov /* slow path */
1125619c5cb6SVlad Zolotarov 
1126619c5cb6SVlad Zolotarov /* slow path work-queue */
1127619c5cb6SVlad Zolotarov extern struct workqueue_struct *bnx2x_wq;
1128619c5cb6SVlad Zolotarov 
1129619c5cb6SVlad Zolotarov #define BNX2X_MAX_NUM_OF_VFS	64
1130b9871bcfSAriel Elior #define BNX2X_VF_CID_WND	4 /* log num of queues per VF. HW config. */
11311ab4434cSAriel Elior #define BNX2X_CIDS_PER_VF	(1 << BNX2X_VF_CID_WND)
1132b9871bcfSAriel Elior 
1133b9871bcfSAriel Elior /* We need to reserve doorbell addresses for all VF and queue combinations */
11341ab4434cSAriel Elior #define BNX2X_VF_CIDS		(BNX2X_MAX_NUM_OF_VFS * BNX2X_CIDS_PER_VF)
1135b9871bcfSAriel Elior 
1136b9871bcfSAriel Elior /* The doorbell is configured to have the same number of CIDs for PFs and for
1137b9871bcfSAriel Elior  * VFs. For this reason the PF CID zone is as large as the VF zone.
1138b9871bcfSAriel Elior  */
1139b9871bcfSAriel Elior #define BNX2X_FIRST_VF_CID	BNX2X_VF_CIDS
1140b9871bcfSAriel Elior #define BNX2X_MAX_NUM_VF_QUEUES	64
1141523224a3SDmitry Kravkov #define BNX2X_VF_ID_INVALID	0xFF
114234f80b04SEilon Greenstein 
1143b9871bcfSAriel Elior /* the number of VF CIDS multiplied by the amount of bytes reserved for each
1144b9871bcfSAriel Elior  * cid must not exceed the size of the VF doorbell
1145b9871bcfSAriel Elior  */
1146b9871bcfSAriel Elior #define BNX2X_VF_BAR_SIZE	512
1147b9871bcfSAriel Elior #if (BNX2X_VF_BAR_SIZE < BNX2X_CIDS_PER_VF * (1 << BNX2X_DB_SHIFT))
1148b9871bcfSAriel Elior #error "VF doorbell bar size is 512"
1149b9871bcfSAriel Elior #endif
1150b9871bcfSAriel Elior 
1151523224a3SDmitry Kravkov /*
1152523224a3SDmitry Kravkov  * The total number of L2 queues, MSIX vectors and HW contexts (CIDs) is
1153523224a3SDmitry Kravkov  * control by the number of fast-path status blocks supported by the
1154523224a3SDmitry Kravkov  * device (HW/FW). Each fast-path status block (FP-SB) aka non-default
1155523224a3SDmitry Kravkov  * status block represents an independent interrupts context that can
1156523224a3SDmitry Kravkov  * serve a regular L2 networking queue. However special L2 queues such
1157523224a3SDmitry Kravkov  * as the FCoE queue do not require a FP-SB and other components like
1158523224a3SDmitry Kravkov  * the CNIC may consume FP-SB reducing the number of possible L2 queues
1159523224a3SDmitry Kravkov  *
1160523224a3SDmitry Kravkov  * If the maximum number of FP-SB available is X then:
1161523224a3SDmitry Kravkov  * a. If CNIC is supported it consumes 1 FP-SB thus the max number of
1162523224a3SDmitry Kravkov  *    regular L2 queues is Y=X-1
116316a5fd92SYuval Mintz  * b. In MF mode the actual number of L2 queues is Y= (X-1/MF_factor)
1164523224a3SDmitry Kravkov  * c. If the FCoE L2 queue is supported the actual number of L2 queues
1165523224a3SDmitry Kravkov  *    is Y+1
1166523224a3SDmitry Kravkov  * d. The number of irqs (MSIX vectors) is either Y+1 (one extra for
1167523224a3SDmitry Kravkov  *    slow-path interrupts) or Y+2 if CNIC is supported (one additional
1168523224a3SDmitry Kravkov  *    FP interrupt context for the CNIC).
1169523224a3SDmitry Kravkov  * e. The number of HW context (CID count) is always X or X+1 if FCoE
117016a5fd92SYuval Mintz  *    L2 queue is supported. The cid for the FCoE L2 queue is always X.
1171523224a3SDmitry Kravkov  */
1172523224a3SDmitry Kravkov 
1173619c5cb6SVlad Zolotarov /* fast-path interrupt contexts E1x */
1174619c5cb6SVlad Zolotarov #define FP_SB_MAX_E1x		16
1175619c5cb6SVlad Zolotarov /* fast-path interrupt contexts E2 */
1176619c5cb6SVlad Zolotarov #define FP_SB_MAX_E2		HC_SB_MAX_SB_E2
1177523224a3SDmitry Kravkov 
117834f80b04SEilon Greenstein union cdu_context {
117934f80b04SEilon Greenstein 	struct eth_context eth;
118034f80b04SEilon Greenstein 	char pad[1024];
118134f80b04SEilon Greenstein };
118234f80b04SEilon Greenstein 
1183523224a3SDmitry Kravkov /* CDU host DB constants */
1184a052997eSMerav Sicron #define CDU_ILT_PAGE_SZ_HW	2
1185a052997eSMerav Sicron #define CDU_ILT_PAGE_SZ		(8192 << CDU_ILT_PAGE_SZ_HW) /* 32K */
1186523224a3SDmitry Kravkov #define ILT_PAGE_CIDS		(CDU_ILT_PAGE_SZ / sizeof(union cdu_context))
1187523224a3SDmitry Kravkov 
1188523224a3SDmitry Kravkov #define CNIC_ISCSI_CID_MAX	256
1189ec6ba945SVladislav Zolotarov #define CNIC_FCOE_CID_MAX	2048
1190ec6ba945SVladislav Zolotarov #define CNIC_CID_MAX		(CNIC_ISCSI_CID_MAX + CNIC_FCOE_CID_MAX)
1191523224a3SDmitry Kravkov #define CNIC_ILT_LINES		DIV_ROUND_UP(CNIC_CID_MAX, ILT_PAGE_CIDS)
1192523224a3SDmitry Kravkov 
1193619c5cb6SVlad Zolotarov #define QM_ILT_PAGE_SZ_HW	0
1194619c5cb6SVlad Zolotarov #define QM_ILT_PAGE_SZ		(4096 << QM_ILT_PAGE_SZ_HW) /* 4K */
1195523224a3SDmitry Kravkov #define QM_CID_ROUND		1024
1196523224a3SDmitry Kravkov 
1197523224a3SDmitry Kravkov /* TM (timers) host DB constants */
1198619c5cb6SVlad Zolotarov #define TM_ILT_PAGE_SZ_HW	0
1199619c5cb6SVlad Zolotarov #define TM_ILT_PAGE_SZ		(4096 << TM_ILT_PAGE_SZ_HW) /* 4K */
12000907f34cSAriel Elior #define TM_CONN_NUM		(BNX2X_FIRST_VF_CID + \
12010907f34cSAriel Elior 				 BNX2X_VF_CIDS + \
12020907f34cSAriel Elior 				 CNIC_ISCSI_CID_MAX)
1203523224a3SDmitry Kravkov #define TM_ILT_SZ		(8 * TM_CONN_NUM)
1204523224a3SDmitry Kravkov #define TM_ILT_LINES		DIV_ROUND_UP(TM_ILT_SZ, TM_ILT_PAGE_SZ)
1205523224a3SDmitry Kravkov 
1206523224a3SDmitry Kravkov /* SRC (Searcher) host DB constants */
1207619c5cb6SVlad Zolotarov #define SRC_ILT_PAGE_SZ_HW	0
1208619c5cb6SVlad Zolotarov #define SRC_ILT_PAGE_SZ		(4096 << SRC_ILT_PAGE_SZ_HW) /* 4K */
1209523224a3SDmitry Kravkov #define SRC_HASH_BITS		10
1210523224a3SDmitry Kravkov #define SRC_CONN_NUM		(1 << SRC_HASH_BITS) /* 1024 */
1211523224a3SDmitry Kravkov #define SRC_ILT_SZ		(sizeof(struct src_ent) * SRC_CONN_NUM)
1212523224a3SDmitry Kravkov #define SRC_T2_SZ		SRC_ILT_SZ
1213523224a3SDmitry Kravkov #define SRC_ILT_LINES		DIV_ROUND_UP(SRC_ILT_SZ, SRC_ILT_PAGE_SZ)
1214619c5cb6SVlad Zolotarov 
1215bb2a0f7aSYitchak Gertner #define MAX_DMAE_C		8
121634f80b04SEilon Greenstein 
121734f80b04SEilon Greenstein /* DMA memory not used in fastpath */
121834f80b04SEilon Greenstein struct bnx2x_slowpath {
1219619c5cb6SVlad Zolotarov 	union {
1220619c5cb6SVlad Zolotarov 		struct mac_configuration_cmd		e1x;
1221619c5cb6SVlad Zolotarov 		struct eth_classify_rules_ramrod_data	e2;
1222619c5cb6SVlad Zolotarov 	} mac_rdata;
1223619c5cb6SVlad Zolotarov 
1224619c5cb6SVlad Zolotarov 	union {
1225619c5cb6SVlad Zolotarov 		struct tstorm_eth_mac_filter_config	e1x;
1226619c5cb6SVlad Zolotarov 		struct eth_filter_rules_ramrod_data	e2;
1227619c5cb6SVlad Zolotarov 	} rx_mode_rdata;
1228619c5cb6SVlad Zolotarov 
1229619c5cb6SVlad Zolotarov 	union {
1230619c5cb6SVlad Zolotarov 		struct mac_configuration_cmd		e1;
1231619c5cb6SVlad Zolotarov 		struct eth_multicast_rules_ramrod_data  e2;
1232619c5cb6SVlad Zolotarov 	} mcast_rdata;
1233619c5cb6SVlad Zolotarov 
1234619c5cb6SVlad Zolotarov 	struct eth_rss_update_ramrod_data	rss_rdata;
1235619c5cb6SVlad Zolotarov 
1236619c5cb6SVlad Zolotarov 	/* Queue State related ramrods are always sent under rtnl_lock */
1237619c5cb6SVlad Zolotarov 	union {
1238619c5cb6SVlad Zolotarov 		struct client_init_ramrod_data  init_data;
1239619c5cb6SVlad Zolotarov 		struct client_update_ramrod_data update_data;
1240619c5cb6SVlad Zolotarov 	} q_rdata;
1241619c5cb6SVlad Zolotarov 
1242619c5cb6SVlad Zolotarov 	union {
1243619c5cb6SVlad Zolotarov 		struct function_start_data	func_start;
12446debea87SDmitry Kravkov 		/* pfc configuration for DCBX ramrod */
12456debea87SDmitry Kravkov 		struct flow_control_configuration pfc_config;
1246619c5cb6SVlad Zolotarov 	} func_rdata;
124734f80b04SEilon Greenstein 
1248a3348722SBarak Witkowski 	/* afex ramrod can not be a part of func_rdata union because these
1249a3348722SBarak Witkowski 	 * events might arrive in parallel to other events from func_rdata.
1250a3348722SBarak Witkowski 	 * Therefore, if they would have been defined in the same union,
1251a3348722SBarak Witkowski 	 * data can get corrupted.
1252a3348722SBarak Witkowski 	 */
1253a3348722SBarak Witkowski 	struct afex_vif_list_ramrod_data func_afex_rdata;
1254a3348722SBarak Witkowski 
125534f80b04SEilon Greenstein 	/* used by dmae command executer */
125634f80b04SEilon Greenstein 	struct dmae_command		dmae[MAX_DMAE_C];
125734f80b04SEilon Greenstein 
1258bb2a0f7aSYitchak Gertner 	u32				stats_comp;
125934f80b04SEilon Greenstein 	union mac_stats			mac_stats;
1260bb2a0f7aSYitchak Gertner 	struct nig_stats		nig_stats;
1261bb2a0f7aSYitchak Gertner 	struct host_port_stats		port_stats;
1262bb2a0f7aSYitchak Gertner 	struct host_func_stats		func_stats;
126334f80b04SEilon Greenstein 
126434f80b04SEilon Greenstein 	u32				wb_comp;
126534f80b04SEilon Greenstein 	u32				wb_data[4];
12661d187b34SBarak Witkowski 
12671d187b34SBarak Witkowski 	union drv_info_to_mcp		drv_info_to_mcp;
126834f80b04SEilon Greenstein };
126934f80b04SEilon Greenstein 
127034f80b04SEilon Greenstein #define bnx2x_sp(bp, var)		(&bp->slowpath->var)
127134f80b04SEilon Greenstein #define bnx2x_sp_mapping(bp, var) \
127234f80b04SEilon Greenstein 		(bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
1273a2fbb9eaSEliezer Tamir 
1274a2fbb9eaSEliezer Tamir /* attn group wiring */
1275a2fbb9eaSEliezer Tamir #define MAX_DYNAMIC_ATTN_GRPS		8
1276a2fbb9eaSEliezer Tamir 
1277a2fbb9eaSEliezer Tamir struct attn_route {
1278f2e0899fSDmitry Kravkov 	u32 sig[5];
1279a2fbb9eaSEliezer Tamir };
1280a2fbb9eaSEliezer Tamir 
1281523224a3SDmitry Kravkov struct iro {
1282523224a3SDmitry Kravkov 	u32 base;
1283523224a3SDmitry Kravkov 	u16 m1;
1284523224a3SDmitry Kravkov 	u16 m2;
1285523224a3SDmitry Kravkov 	u16 m3;
1286523224a3SDmitry Kravkov 	u16 size;
1287523224a3SDmitry Kravkov };
1288523224a3SDmitry Kravkov 
1289523224a3SDmitry Kravkov struct hw_context {
1290523224a3SDmitry Kravkov 	union cdu_context *vcxt;
1291523224a3SDmitry Kravkov 	dma_addr_t cxt_mapping;
1292523224a3SDmitry Kravkov 	size_t size;
1293523224a3SDmitry Kravkov };
1294523224a3SDmitry Kravkov 
1295523224a3SDmitry Kravkov /* forward */
1296523224a3SDmitry Kravkov struct bnx2x_ilt;
1297523224a3SDmitry Kravkov 
1298290ca2bbSAriel Elior struct bnx2x_vfdb;
1299c9ee9206SVladislav Zolotarov 
1300c9ee9206SVladislav Zolotarov enum bnx2x_recovery_state {
130172fd0718SVladislav Zolotarov 	BNX2X_RECOVERY_DONE,
130272fd0718SVladislav Zolotarov 	BNX2X_RECOVERY_INIT,
130372fd0718SVladislav Zolotarov 	BNX2X_RECOVERY_WAIT,
130495c6c616SAriel Elior 	BNX2X_RECOVERY_FAILED,
130595c6c616SAriel Elior 	BNX2X_RECOVERY_NIC_LOADING
1306c9ee9206SVladislav Zolotarov };
130772fd0718SVladislav Zolotarov 
1308619c5cb6SVlad Zolotarov /*
1309523224a3SDmitry Kravkov  * Event queue (EQ or event ring) MC hsi
1310523224a3SDmitry Kravkov  * NUM_EQ_PAGES and EQ_DESC_CNT_PAGE must be power of 2
1311523224a3SDmitry Kravkov  */
1312523224a3SDmitry Kravkov #define NUM_EQ_PAGES		1
1313523224a3SDmitry Kravkov #define EQ_DESC_CNT_PAGE	(BCM_PAGE_SIZE / sizeof(union event_ring_elem))
1314523224a3SDmitry Kravkov #define EQ_DESC_MAX_PAGE	(EQ_DESC_CNT_PAGE - 1)
1315523224a3SDmitry Kravkov #define NUM_EQ_DESC		(EQ_DESC_CNT_PAGE * NUM_EQ_PAGES)
1316523224a3SDmitry Kravkov #define EQ_DESC_MASK		(NUM_EQ_DESC - 1)
1317523224a3SDmitry Kravkov #define MAX_EQ_AVAIL		(EQ_DESC_MAX_PAGE * NUM_EQ_PAGES - 2)
1318523224a3SDmitry Kravkov 
1319523224a3SDmitry Kravkov /* depends on EQ_DESC_CNT_PAGE being a power of 2 */
1320523224a3SDmitry Kravkov #define NEXT_EQ_IDX(x)		((((x) & EQ_DESC_MAX_PAGE) == \
1321523224a3SDmitry Kravkov 				  (EQ_DESC_MAX_PAGE - 1)) ? (x) + 2 : (x) + 1)
1322523224a3SDmitry Kravkov 
1323523224a3SDmitry Kravkov /* depends on the above and on NUM_EQ_PAGES being a power of 2 */
1324523224a3SDmitry Kravkov #define EQ_DESC(x)		((x) & EQ_DESC_MASK)
1325523224a3SDmitry Kravkov 
1326523224a3SDmitry Kravkov #define BNX2X_EQ_INDEX \
1327523224a3SDmitry Kravkov 	(&bp->def_status_blk->sp_sb.\
1328523224a3SDmitry Kravkov 	index_values[HC_SP_INDEX_EQ_CONS])
1329523224a3SDmitry Kravkov 
13302ae17f66SVladislav Zolotarov /* This is a data that will be used to create a link report message.
13312ae17f66SVladislav Zolotarov  * We will keep the data used for the last link report in order
13322ae17f66SVladislav Zolotarov  * to prevent reporting the same link parameters twice.
13332ae17f66SVladislav Zolotarov  */
13342ae17f66SVladislav Zolotarov struct bnx2x_link_report_data {
13352ae17f66SVladislav Zolotarov 	u16 line_speed;			/* Effective line speed */
13362ae17f66SVladislav Zolotarov 	unsigned long link_report_flags;/* BNX2X_LINK_REPORT_XXX flags */
13372ae17f66SVladislav Zolotarov };
13382ae17f66SVladislav Zolotarov 
13392ae17f66SVladislav Zolotarov enum {
13402ae17f66SVladislav Zolotarov 	BNX2X_LINK_REPORT_FD,		/* Full DUPLEX */
13412ae17f66SVladislav Zolotarov 	BNX2X_LINK_REPORT_LINK_DOWN,
13422ae17f66SVladislav Zolotarov 	BNX2X_LINK_REPORT_RX_FC_ON,
13432ae17f66SVladislav Zolotarov 	BNX2X_LINK_REPORT_TX_FC_ON,
13442ae17f66SVladislav Zolotarov };
13452ae17f66SVladislav Zolotarov 
1346619c5cb6SVlad Zolotarov enum {
1347619c5cb6SVlad Zolotarov 	BNX2X_PORT_QUERY_IDX,
1348619c5cb6SVlad Zolotarov 	BNX2X_PF_QUERY_IDX,
134950f0a562SBarak Witkowski 	BNX2X_FCOE_QUERY_IDX,
1350619c5cb6SVlad Zolotarov 	BNX2X_FIRST_QUEUE_QUERY_IDX,
1351619c5cb6SVlad Zolotarov };
1352619c5cb6SVlad Zolotarov 
1353619c5cb6SVlad Zolotarov struct bnx2x_fw_stats_req {
1354619c5cb6SVlad Zolotarov 	struct stats_query_header hdr;
135550f0a562SBarak Witkowski 	struct stats_query_entry query[FP_SB_MAX_E1x+
135650f0a562SBarak Witkowski 		BNX2X_FIRST_QUEUE_QUERY_IDX];
1357619c5cb6SVlad Zolotarov };
1358619c5cb6SVlad Zolotarov 
1359619c5cb6SVlad Zolotarov struct bnx2x_fw_stats_data {
1360619c5cb6SVlad Zolotarov 	struct stats_counter		storm_counters;
1361619c5cb6SVlad Zolotarov 	struct per_port_stats		port;
1362619c5cb6SVlad Zolotarov 	struct per_pf_stats		pf;
136350f0a562SBarak Witkowski 	struct fcoe_statistics_params	fcoe;
1364619c5cb6SVlad Zolotarov 	struct per_queue_stats		queue_stats[1];
1365619c5cb6SVlad Zolotarov };
1366619c5cb6SVlad Zolotarov 
13677be08a72SAriel Elior /* Public slow path states */
13687be08a72SAriel Elior enum {
13696383c0b3SAriel Elior 	BNX2X_SP_RTNL_SETUP_TC,
13707be08a72SAriel Elior 	BNX2X_SP_RTNL_TX_TIMEOUT,
13718304859aSAriel Elior 	BNX2X_SP_RTNL_FAN_FAILURE,
13728395be5eSAriel Elior 	BNX2X_SP_RTNL_AFEX_F_UPDATE,
13738395be5eSAriel Elior 	BNX2X_SP_RTNL_ENABLE_SRIOV,
1374381ac16bSAriel Elior 	BNX2X_SP_RTNL_VFPF_MCAST,
137578c3bcc5SAriel Elior 	BNX2X_SP_RTNL_VFPF_CHANNEL_DOWN,
13768b09be5fSYuval Mintz 	BNX2X_SP_RTNL_RX_MODE,
13773ec9f9caSAriel Elior 	BNX2X_SP_RTNL_HYPERVISOR_VLAN,
137807b4eb3bSDmitry Kravkov 	BNX2X_SP_RTNL_TX_STOP,
137907b4eb3bSDmitry Kravkov 	BNX2X_SP_RTNL_TX_RESUME,
13807be08a72SAriel Elior };
13817be08a72SAriel Elior 
1382452427b0SYuval Mintz struct bnx2x_prev_path_list {
13837fa6f340SYuval Mintz 	struct list_head list;
1384452427b0SYuval Mintz 	u8 bus;
1385452427b0SYuval Mintz 	u8 slot;
1386452427b0SYuval Mintz 	u8 path;
13877fa6f340SYuval Mintz 	u8 aer;
1388c63da990SBarak Witkowski 	u8 undi;
1389452427b0SYuval Mintz };
1390452427b0SYuval Mintz 
139115192a8cSBarak Witkowski struct bnx2x_sp_objs {
139215192a8cSBarak Witkowski 	/* MACs object */
139315192a8cSBarak Witkowski 	struct bnx2x_vlan_mac_obj mac_obj;
139415192a8cSBarak Witkowski 
139515192a8cSBarak Witkowski 	/* Queue State object */
139615192a8cSBarak Witkowski 	struct bnx2x_queue_sp_obj q_obj;
139715192a8cSBarak Witkowski };
139815192a8cSBarak Witkowski 
139915192a8cSBarak Witkowski struct bnx2x_fp_stats {
140015192a8cSBarak Witkowski 	struct tstorm_per_queue_stats old_tclient;
140115192a8cSBarak Witkowski 	struct ustorm_per_queue_stats old_uclient;
140215192a8cSBarak Witkowski 	struct xstorm_per_queue_stats old_xclient;
140315192a8cSBarak Witkowski 	struct bnx2x_eth_q_stats eth_q_stats;
140415192a8cSBarak Witkowski 	struct bnx2x_eth_q_stats_old eth_q_stats_old;
140515192a8cSBarak Witkowski };
140615192a8cSBarak Witkowski 
1407a2fbb9eaSEliezer Tamir struct bnx2x {
1408a2fbb9eaSEliezer Tamir 	/* Fields used in the tx and intr/napi performance paths
1409a2fbb9eaSEliezer Tamir 	 * are grouped together in the beginning of the structure
1410a2fbb9eaSEliezer Tamir 	 */
1411523224a3SDmitry Kravkov 	struct bnx2x_fastpath	*fp;
141215192a8cSBarak Witkowski 	struct bnx2x_sp_objs	*sp_objs;
141315192a8cSBarak Witkowski 	struct bnx2x_fp_stats	*fp_stats;
141465565884SMerav Sicron 	struct bnx2x_fp_txdata	*bnx2x_txq;
1415a2fbb9eaSEliezer Tamir 	void __iomem		*regview;
1416a2fbb9eaSEliezer Tamir 	void __iomem		*doorbells;
1417523224a3SDmitry Kravkov 	u16			db_size;
1418a2fbb9eaSEliezer Tamir 
1419619c5cb6SVlad Zolotarov 	u8			pf_num;	/* absolute PF number */
1420619c5cb6SVlad Zolotarov 	u8			pfid;	/* per-path PF number */
1421619c5cb6SVlad Zolotarov 	int			base_fw_ndsb; /**/
1422619c5cb6SVlad Zolotarov #define BP_PATH(bp)			(CHIP_IS_E1x(bp) ? 0 : (bp->pf_num & 1))
1423619c5cb6SVlad Zolotarov #define BP_PORT(bp)			(bp->pfid & 1)
1424619c5cb6SVlad Zolotarov #define BP_FUNC(bp)			(bp->pfid)
1425619c5cb6SVlad Zolotarov #define BP_ABS_FUNC(bp)			(bp->pf_num)
14268decf868SDavid S. Miller #define BP_VN(bp)			((bp)->pfid >> 1)
14278decf868SDavid S. Miller #define BP_MAX_VN_NUM(bp)		(CHIP_MODE_IS_4_PORT(bp) ? 2 : 4)
14288decf868SDavid S. Miller #define BP_L_ID(bp)			(BP_VN(bp) << 2)
14298decf868SDavid S. Miller #define BP_FW_MB_IDX_VN(bp, vn)		(BP_PORT(bp) +\
14308decf868SDavid S. Miller 	  (vn) * ((CHIP_IS_E1x(bp) || (CHIP_MODE_IS_4_PORT(bp))) ? 2  : 1))
14318decf868SDavid S. Miller #define BP_FW_MB_IDX(bp)		BP_FW_MB_IDX_VN(bp, BP_VN(bp))
1432619c5cb6SVlad Zolotarov 
14336411280aSAriel Elior #ifdef CONFIG_BNX2X_SRIOV
14341d6f3cd8SDmitry Kravkov 	/* protects vf2pf mailbox from simultaneous access */
14351d6f3cd8SDmitry Kravkov 	struct mutex		vf2pf_mutex;
14361ab4434cSAriel Elior 	/* vf pf channel mailbox contains request and response buffers */
14371ab4434cSAriel Elior 	struct bnx2x_vf_mbx_msg	*vf2pf_mbox;
14381ab4434cSAriel Elior 	dma_addr_t		vf2pf_mbox_mapping;
14391ab4434cSAriel Elior 
1440be1f1ffaSAriel Elior 	/* we set aside a copy of the acquire response */
1441be1f1ffaSAriel Elior 	struct pfvf_acquire_resp_tlv acquire_resp;
1442be1f1ffaSAriel Elior 
1443abc5a021SAriel Elior 	/* bulletin board for messages from pf to vf */
1444abc5a021SAriel Elior 	union pf_vf_bulletin   *pf2vf_bulletin;
1445abc5a021SAriel Elior 	dma_addr_t		pf2vf_bulletin_mapping;
1446abc5a021SAriel Elior 
1447abc5a021SAriel Elior 	struct pf_vf_bulletin_content	old_bulletin;
14483c76feffSAriel Elior 
14493c76feffSAriel Elior 	u16 requested_nr_virtfn;
14506411280aSAriel Elior #endif /* CONFIG_BNX2X_SRIOV */
1451abc5a021SAriel Elior 
1452a2fbb9eaSEliezer Tamir 	struct net_device	*dev;
1453a2fbb9eaSEliezer Tamir 	struct pci_dev		*pdev;
1454a2fbb9eaSEliezer Tamir 
1455619c5cb6SVlad Zolotarov 	const struct iro	*iro_arr;
1456523224a3SDmitry Kravkov #define IRO (bp->iro_arr)
1457523224a3SDmitry Kravkov 
1458c9ee9206SVladislav Zolotarov 	enum bnx2x_recovery_state recovery_state;
145972fd0718SVladislav Zolotarov 	int			is_leader;
1460523224a3SDmitry Kravkov 	struct msix_entry	*msix_table;
1461a2fbb9eaSEliezer Tamir 
1462a2fbb9eaSEliezer Tamir 	int			tx_ring_size;
1463a2fbb9eaSEliezer Tamir 
1464523224a3SDmitry Kravkov /* L2 header size + 2*VLANs (8 bytes) + LLC SNAP (8 bytes) */
1465523224a3SDmitry Kravkov #define ETH_OVREHEAD		(ETH_HLEN + 8 + 8)
1466a2fbb9eaSEliezer Tamir #define ETH_MIN_PACKET_SIZE		60
1467a2fbb9eaSEliezer Tamir #define ETH_MAX_PACKET_SIZE		1500
1468a2fbb9eaSEliezer Tamir #define ETH_MAX_JUMBO_PACKET_SIZE	9600
1469621b4d66SDmitry Kravkov /* TCP with Timestamp Option (32) + IPv6 (40) */
1470621b4d66SDmitry Kravkov #define ETH_MAX_TPA_HEADER_SIZE		72
1471a2fbb9eaSEliezer Tamir 
14720f00846dSEilon Greenstein 	/* Max supported alignment is 256 (8 shift) */
1473e52fcb24SEric Dumazet #define BNX2X_RX_ALIGN_SHIFT		min(8, L1_CACHE_SHIFT)
1474e52fcb24SEric Dumazet 
1475e52fcb24SEric Dumazet 	/* FW uses 2 Cache lines Alignment for start packet and size
1476e52fcb24SEric Dumazet 	 *
1477e52fcb24SEric Dumazet 	 * We assume skb_build() uses sizeof(struct skb_shared_info) bytes
1478e52fcb24SEric Dumazet 	 * at the end of skb->data, to avoid wasting a full cache line.
1479e52fcb24SEric Dumazet 	 * This reduces memory use (skb->truesize).
1480e52fcb24SEric Dumazet 	 */
1481e52fcb24SEric Dumazet #define BNX2X_FW_RX_ALIGN_START	(1UL << BNX2X_RX_ALIGN_SHIFT)
1482e52fcb24SEric Dumazet 
1483e52fcb24SEric Dumazet #define BNX2X_FW_RX_ALIGN_END					\
1484f57b07c0SJoren Van Onder 	max_t(u64, 1UL << BNX2X_RX_ALIGN_SHIFT,			\
1485e52fcb24SEric Dumazet 	    SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
1486e52fcb24SEric Dumazet 
1487523224a3SDmitry Kravkov #define BNX2X_PXP_DRAM_ALIGN		(BNX2X_RX_ALIGN_SHIFT - 5)
14880f00846dSEilon Greenstein 
1489523224a3SDmitry Kravkov 	struct host_sp_status_block *def_status_blk;
1490523224a3SDmitry Kravkov #define DEF_SB_IGU_ID			16
1491523224a3SDmitry Kravkov #define DEF_SB_ID			HC_SP_SB_ID
1492523224a3SDmitry Kravkov 	__le16			def_idx;
14934781bfadSEilon Greenstein 	__le16			def_att_idx;
1494a2fbb9eaSEliezer Tamir 	u32			attn_state;
1495a2fbb9eaSEliezer Tamir 	struct attn_route	attn_group[MAX_DYNAMIC_ATTN_GRPS];
1496a2fbb9eaSEliezer Tamir 
1497a2fbb9eaSEliezer Tamir 	/* slow path ring */
1498a2fbb9eaSEliezer Tamir 	struct eth_spe		*spq;
1499a2fbb9eaSEliezer Tamir 	dma_addr_t		spq_mapping;
1500a2fbb9eaSEliezer Tamir 	u16			spq_prod_idx;
1501a2fbb9eaSEliezer Tamir 	struct eth_spe		*spq_prod_bd;
1502a2fbb9eaSEliezer Tamir 	struct eth_spe		*spq_last_bd;
15034781bfadSEilon Greenstein 	__le16			*dsb_sp_prod;
15046e30dd4eSVladislav Zolotarov 	atomic_t		cq_spq_left; /* ETH_XXX ramrods credit */
150534f80b04SEilon Greenstein 	/* used to synchronize spq accesses */
1506a2fbb9eaSEliezer Tamir 	spinlock_t		spq_lock;
1507a2fbb9eaSEliezer Tamir 
1508523224a3SDmitry Kravkov 	/* event queue */
1509523224a3SDmitry Kravkov 	union event_ring_elem	*eq_ring;
1510523224a3SDmitry Kravkov 	dma_addr_t		eq_mapping;
1511523224a3SDmitry Kravkov 	u16			eq_prod;
1512523224a3SDmitry Kravkov 	u16			eq_cons;
1513523224a3SDmitry Kravkov 	__le16			*eq_cons_sb;
15146e30dd4eSVladislav Zolotarov 	atomic_t		eq_spq_left; /* COMMON_XXX ramrods credit */
1515523224a3SDmitry Kravkov 
1516619c5cb6SVlad Zolotarov 	/* Counter for marking that there is a STAT_QUERY ramrod pending */
1517619c5cb6SVlad Zolotarov 	u16			stats_pending;
1518619c5cb6SVlad Zolotarov 	/*  Counter for completed statistics ramrods */
1519619c5cb6SVlad Zolotarov 	u16			stats_comp;
1520a2fbb9eaSEliezer Tamir 
152133471629SEilon Greenstein 	/* End of fields used in the performance code paths */
1522a2fbb9eaSEliezer Tamir 
1523a2fbb9eaSEliezer Tamir 	int			panic;
15247995c64eSJoe Perches 	int			msg_enable;
1525a2fbb9eaSEliezer Tamir 
1526a2fbb9eaSEliezer Tamir 	u32			flags;
1527619c5cb6SVlad Zolotarov #define PCIX_FLAG			(1 << 0)
1528619c5cb6SVlad Zolotarov #define PCI_32BIT_FLAG			(1 << 1)
1529619c5cb6SVlad Zolotarov #define ONE_PORT_FLAG			(1 << 2)
1530619c5cb6SVlad Zolotarov #define NO_WOL_FLAG			(1 << 3)
1531619c5cb6SVlad Zolotarov #define USING_DAC_FLAG			(1 << 4)
1532619c5cb6SVlad Zolotarov #define USING_MSIX_FLAG			(1 << 5)
1533619c5cb6SVlad Zolotarov #define USING_MSI_FLAG			(1 << 6)
1534619c5cb6SVlad Zolotarov #define DISABLE_MSI_FLAG		(1 << 7)
1535619c5cb6SVlad Zolotarov #define TPA_ENABLE_FLAG			(1 << 8)
1536619c5cb6SVlad Zolotarov #define NO_MCP_FLAG			(1 << 9)
1537621b4d66SDmitry Kravkov #define GRO_ENABLE_FLAG			(1 << 10)
1538619c5cb6SVlad Zolotarov #define MF_FUNC_DIS			(1 << 11)
1539619c5cb6SVlad Zolotarov #define OWN_CNIC_IRQ			(1 << 12)
1540619c5cb6SVlad Zolotarov #define NO_ISCSI_OOO_FLAG		(1 << 13)
1541619c5cb6SVlad Zolotarov #define NO_ISCSI_FLAG			(1 << 14)
1542619c5cb6SVlad Zolotarov #define NO_FCOE_FLAG			(1 << 15)
15430e898dd7SBarak Witkowski #define BC_SUPPORTS_PFC_STATS		(1 << 17)
15442e499d3cSBarak Witkowski #define BC_SUPPORTS_FCOE_FEATURES	(1 << 19)
154530a5de77SDmitry Kravkov #define USING_SINGLE_MSIX_FLAG		(1 << 20)
15469876879fSBarak Witkowski #define BC_SUPPORTS_DCBX_MSG_NON_PMF	(1 << 21)
15471ab4434cSAriel Elior #define IS_VF_FLAG			(1 << 22)
154878c3bcc5SAriel Elior #define INTERRUPTS_ENABLED_FLAG		(1 << 23)
1549a6d3a5baSBarak Witkowsky #define BC_SUPPORTS_RMMOD_CMD		(1 << 24)
15501ab4434cSAriel Elior 
15511ab4434cSAriel Elior #define BP_NOMCP(bp)			((bp)->flags & NO_MCP_FLAG)
15526411280aSAriel Elior 
15536411280aSAriel Elior #ifdef CONFIG_BNX2X_SRIOV
15541ab4434cSAriel Elior #define IS_VF(bp)			((bp)->flags & IS_VF_FLAG)
15551ab4434cSAriel Elior #define IS_PF(bp)			(!((bp)->flags & IS_VF_FLAG))
15566411280aSAriel Elior #else
15576411280aSAriel Elior #define IS_VF(bp)			false
15586411280aSAriel Elior #define IS_PF(bp)			true
15596411280aSAriel Elior #endif
1560ec6ba945SVladislav Zolotarov 
15612ba45142SVladislav Zolotarov #define NO_ISCSI(bp)		((bp)->flags & NO_ISCSI_FLAG)
15622ba45142SVladislav Zolotarov #define NO_ISCSI_OOO(bp)	((bp)->flags & NO_ISCSI_OOO_FLAG)
1563619c5cb6SVlad Zolotarov #define NO_FCOE(bp)		((bp)->flags & NO_FCOE_FLAG)
156437b091baSMichael Chan 
156555c11941SMerav Sicron 	u8			cnic_support;
156655c11941SMerav Sicron 	bool			cnic_enabled;
156755c11941SMerav Sicron 	bool			cnic_loaded;
15684bd9b0ffSMichael Chan 	struct cnic_eth_dev	*(*cnic_probe)(struct net_device *);
156955c11941SMerav Sicron 
157055c11941SMerav Sicron 	/* Flag that indicates that we can start looking for FCoE L2 queue
157155c11941SMerav Sicron 	 * completions in the default status block.
157255c11941SMerav Sicron 	 */
157355c11941SMerav Sicron 	bool			fcoe_init;
157455c11941SMerav Sicron 
15758d5726c4SEilon Greenstein 	int			mrrs;
1576a2fbb9eaSEliezer Tamir 
15771cf167f2SEilon Greenstein 	struct delayed_work	sp_task;
1578fd1fc79dSAriel Elior 	atomic_t		interrupt_occurred;
15797be08a72SAriel Elior 	struct delayed_work	sp_rtnl_task;
15803deb8167SYaniv Rosner 
15813deb8167SYaniv Rosner 	struct delayed_work	period_task;
1582a2fbb9eaSEliezer Tamir 	struct timer_list	timer;
1583a2fbb9eaSEliezer Tamir 	int			current_interval;
1584a2fbb9eaSEliezer Tamir 
1585a2fbb9eaSEliezer Tamir 	u16			fw_seq;
1586a2fbb9eaSEliezer Tamir 	u16			fw_drv_pulse_wr_seq;
158734f80b04SEilon Greenstein 	u32			func_stx;
1588a2fbb9eaSEliezer Tamir 
1589c18487eeSYaniv Rosner 	struct link_params	link_params;
1590c18487eeSYaniv Rosner 	struct link_vars	link_vars;
15912ae17f66SVladislav Zolotarov 	u32			link_cnt;
15922ae17f66SVladislav Zolotarov 	struct bnx2x_link_report_data last_reported_link;
15932ae17f66SVladislav Zolotarov 
159401cd4528SEilon Greenstein 	struct mdio_if_info	mdio;
1595c18487eeSYaniv Rosner 
159634f80b04SEilon Greenstein 	struct bnx2x_common	common;
159734f80b04SEilon Greenstein 	struct bnx2x_port	port;
1598a2fbb9eaSEliezer Tamir 
1599b475d78fSYuval Mintz 	struct cmng_init	cmng;
1600b475d78fSYuval Mintz 
1601f2e0899fSDmitry Kravkov 	u32			mf_config[E1HVN_MAX];
1602a3348722SBarak Witkowski 	u32			mf_ext_config;
1603619c5cb6SVlad Zolotarov 	u32			path_has_ovlan; /* E3 */
1604fb3bff17SDmitry Kravkov 	u16			mf_ov;
1605fb3bff17SDmitry Kravkov 	u8			mf_mode;
1606fb3bff17SDmitry Kravkov #define IS_MF(bp)		(bp->mf_mode != 0)
16070793f83fSDmitry Kravkov #define IS_MF_SI(bp)		(bp->mf_mode == MULTI_FUNCTION_SI)
16080793f83fSDmitry Kravkov #define IS_MF_SD(bp)		(bp->mf_mode == MULTI_FUNCTION_SD)
1609a3348722SBarak Witkowski #define IS_MF_AFEX(bp)		(bp->mf_mode == MULTI_FUNCTION_AFEX)
1610a2fbb9eaSEliezer Tamir 
1611f1410647SEliezer Tamir 	u8			wol;
1612f1410647SEliezer Tamir 
1613a2fbb9eaSEliezer Tamir 	int			rx_ring_size;
1614a2fbb9eaSEliezer Tamir 
1615a2fbb9eaSEliezer Tamir 	u16			tx_quick_cons_trip_int;
1616a2fbb9eaSEliezer Tamir 	u16			tx_quick_cons_trip;
1617a2fbb9eaSEliezer Tamir 	u16			tx_ticks_int;
1618a2fbb9eaSEliezer Tamir 	u16			tx_ticks;
1619a2fbb9eaSEliezer Tamir 
1620a2fbb9eaSEliezer Tamir 	u16			rx_quick_cons_trip_int;
1621a2fbb9eaSEliezer Tamir 	u16			rx_quick_cons_trip;
1622a2fbb9eaSEliezer Tamir 	u16			rx_ticks_int;
1623a2fbb9eaSEliezer Tamir 	u16			rx_ticks;
1624cdaa7cb8SVladislav Zolotarov /* Maximal coalescing timeout in us */
16256802516eSDmitry Kravkov #define BNX2X_MAX_COALESCE_TOUT		(0xff*BNX2X_BTR)
1626a2fbb9eaSEliezer Tamir 
162734f80b04SEilon Greenstein 	u32			lin_cnt;
1628a2fbb9eaSEliezer Tamir 
1629619c5cb6SVlad Zolotarov 	u16			state;
1630356e2385SEilon Greenstein #define BNX2X_STATE_CLOSED		0
1631a2fbb9eaSEliezer Tamir #define BNX2X_STATE_OPENING_WAIT4_LOAD	0x1000
1632a2fbb9eaSEliezer Tamir #define BNX2X_STATE_OPENING_WAIT4_PORT	0x2000
1633a2fbb9eaSEliezer Tamir #define BNX2X_STATE_OPEN		0x3000
1634a2fbb9eaSEliezer Tamir #define BNX2X_STATE_CLOSING_WAIT4_HALT	0x4000
1635a2fbb9eaSEliezer Tamir #define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
1636619c5cb6SVlad Zolotarov 
163734f80b04SEilon Greenstein #define BNX2X_STATE_DIAG		0xe000
163834f80b04SEilon Greenstein #define BNX2X_STATE_ERROR		0xf000
1639a2fbb9eaSEliezer Tamir 
16406383c0b3SAriel Elior #define BNX2X_MAX_PRIORITY		8
16416383c0b3SAriel Elior #define BNX2X_MAX_ENTRIES_PER_PRI	16
16426383c0b3SAriel Elior #define BNX2X_MAX_COS			3
16436383c0b3SAriel Elior #define BNX2X_MAX_TX_COS		2
164454b9ddaaSVladislav Zolotarov 	int			num_queues;
164555c11941SMerav Sicron 	uint			num_ethernet_queues;
164655c11941SMerav Sicron 	uint			num_cnic_queues;
16470e8d2ec5SMerav Sicron 	int			num_napi_queues;
16485d7cd496SDmitry Kravkov 	int			disable_tpa;
1649523224a3SDmitry Kravkov 
1650a2fbb9eaSEliezer Tamir 	u32			rx_mode;
1651a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_NONE		0
1652a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_NORMAL		1
1653a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_ALLMULTI		2
1654a2fbb9eaSEliezer Tamir #define BNX2X_RX_MODE_PROMISC		3
1655a2fbb9eaSEliezer Tamir #define BNX2X_MAX_MULTICAST		64
1656a2fbb9eaSEliezer Tamir 
1657523224a3SDmitry Kravkov 	u8			igu_dsb_id;
1658523224a3SDmitry Kravkov 	u8			igu_base_sb;
1659523224a3SDmitry Kravkov 	u8			igu_sb_cnt;
166055c11941SMerav Sicron 	u8			min_msix_vec_cnt;
166165565884SMerav Sicron 
16621ab4434cSAriel Elior 	u32			igu_base_addr;
1663a2fbb9eaSEliezer Tamir 	dma_addr_t		def_status_blk_mapping;
1664a2fbb9eaSEliezer Tamir 
1665a2fbb9eaSEliezer Tamir 	struct bnx2x_slowpath	*slowpath;
1666a2fbb9eaSEliezer Tamir 	dma_addr_t		slowpath_mapping;
1667619c5cb6SVlad Zolotarov 
1668619c5cb6SVlad Zolotarov 	/* Total number of FW statistics requests */
1669619c5cb6SVlad Zolotarov 	u8			fw_stats_num;
1670619c5cb6SVlad Zolotarov 
1671619c5cb6SVlad Zolotarov 	/*
1672619c5cb6SVlad Zolotarov 	 * This is a memory buffer that will contain both statistics
1673619c5cb6SVlad Zolotarov 	 * ramrod request and data.
1674619c5cb6SVlad Zolotarov 	 */
1675619c5cb6SVlad Zolotarov 	void			*fw_stats;
1676619c5cb6SVlad Zolotarov 	dma_addr_t		fw_stats_mapping;
1677619c5cb6SVlad Zolotarov 
1678619c5cb6SVlad Zolotarov 	/*
1679619c5cb6SVlad Zolotarov 	 * FW statistics request shortcut (points at the
1680619c5cb6SVlad Zolotarov 	 * beginning of fw_stats buffer).
1681619c5cb6SVlad Zolotarov 	 */
1682619c5cb6SVlad Zolotarov 	struct bnx2x_fw_stats_req	*fw_stats_req;
1683619c5cb6SVlad Zolotarov 	dma_addr_t			fw_stats_req_mapping;
1684619c5cb6SVlad Zolotarov 	int				fw_stats_req_sz;
1685619c5cb6SVlad Zolotarov 
1686619c5cb6SVlad Zolotarov 	/*
16874907cb7bSAnatol Pomozov 	 * FW statistics data shortcut (points at the beginning of
1688619c5cb6SVlad Zolotarov 	 * fw_stats buffer + fw_stats_req_sz).
1689619c5cb6SVlad Zolotarov 	 */
1690619c5cb6SVlad Zolotarov 	struct bnx2x_fw_stats_data	*fw_stats_data;
1691619c5cb6SVlad Zolotarov 	dma_addr_t			fw_stats_data_mapping;
1692619c5cb6SVlad Zolotarov 	int				fw_stats_data_sz;
1693619c5cb6SVlad Zolotarov 
1694b9871bcfSAriel Elior 	/* For max 1024 cids (VF RSS), 32KB ILT page size and 1KB
1695a052997eSMerav Sicron 	 * context size we need 8 ILT entries.
1696a052997eSMerav Sicron 	 */
1697b9871bcfSAriel Elior #define ILT_MAX_L2_LINES	32
1698a052997eSMerav Sicron 	struct hw_context	context[ILT_MAX_L2_LINES];
1699523224a3SDmitry Kravkov 
1700523224a3SDmitry Kravkov 	struct bnx2x_ilt	*ilt;
1701523224a3SDmitry Kravkov #define BP_ILT(bp)		((bp)->ilt)
1702619c5cb6SVlad Zolotarov #define ILT_MAX_LINES		256
17036383c0b3SAriel Elior /*
17046383c0b3SAriel Elior  * Maximum supported number of RSS queues: number of IGU SBs minus one that goes
17056383c0b3SAriel Elior  * to CNIC.
17066383c0b3SAriel Elior  */
170755c11941SMerav Sicron #define BNX2X_MAX_RSS_COUNT(bp)	((bp)->igu_sb_cnt - CNIC_SUPPORT(bp))
1708523224a3SDmitry Kravkov 
17096383c0b3SAriel Elior /*
17106383c0b3SAriel Elior  * Maximum CID count that might be required by the bnx2x:
171137ae41a9SMerav Sicron  * Max RSS * Max_Tx_Multi_Cos + FCoE + iSCSI
17126383c0b3SAriel Elior  */
1713f78afb35SMichael Chan 
171437ae41a9SMerav Sicron #define BNX2X_L2_CID_COUNT(bp)	(BNX2X_NUM_ETH_QUEUES(bp) * BNX2X_MULTI_TX_COS \
1715f78afb35SMichael Chan 				+ CNIC_SUPPORT(bp) * (2 + UIO_CID_PAD(bp)))
171637ae41a9SMerav Sicron #define BNX2X_L2_MAX_CID(bp)	(BNX2X_MAX_RSS_COUNT(bp) * BNX2X_MULTI_TX_COS \
1717f78afb35SMichael Chan 				+ CNIC_SUPPORT(bp) * (2 + UIO_CID_PAD(bp)))
17186383c0b3SAriel Elior #define L2_ILT_LINES(bp)	(DIV_ROUND_UP(BNX2X_L2_CID_COUNT(bp),\
1719523224a3SDmitry Kravkov 					ILT_PAGE_CIDS))
1720523224a3SDmitry Kravkov 
1721523224a3SDmitry Kravkov 	int			qm_cid_count;
1722a2fbb9eaSEliezer Tamir 
17237964211dSYuval Mintz 	bool			dropless_fc;
172437b091baSMichael Chan 
1725a2fbb9eaSEliezer Tamir 	void			*t2;
1726a2fbb9eaSEliezer Tamir 	dma_addr_t		t2_mapping;
172713707f9eSEric Dumazet 	struct cnic_ops	__rcu	*cnic_ops;
172837b091baSMichael Chan 	void			*cnic_data;
172937b091baSMichael Chan 	u32			cnic_tag;
173037b091baSMichael Chan 	struct cnic_eth_dev	cnic_eth_dev;
1731523224a3SDmitry Kravkov 	union host_hc_status_block cnic_sb;
173237b091baSMichael Chan 	dma_addr_t		cnic_sb_mapping;
173337b091baSMichael Chan 	struct eth_spe		*cnic_kwq;
173437b091baSMichael Chan 	struct eth_spe		*cnic_kwq_prod;
173537b091baSMichael Chan 	struct eth_spe		*cnic_kwq_cons;
173637b091baSMichael Chan 	struct eth_spe		*cnic_kwq_last;
173737b091baSMichael Chan 	u16			cnic_kwq_pending;
173837b091baSMichael Chan 	u16			cnic_spq_pending;
1739ec6ba945SVladislav Zolotarov 	u8			fip_mac[ETH_ALEN];
1740619c5cb6SVlad Zolotarov 	struct mutex		cnic_mutex;
1741619c5cb6SVlad Zolotarov 	struct bnx2x_vlan_mac_obj iscsi_l2_mac_obj;
1742619c5cb6SVlad Zolotarov 
174316a5fd92SYuval Mintz 	/* Start index of the "special" (CNIC related) L2 clients */
1744619c5cb6SVlad Zolotarov 	u8				cnic_base_cl_id;
1745a2fbb9eaSEliezer Tamir 
1746ad8d3948SEilon Greenstein 	int			dmae_ready;
1747ad8d3948SEilon Greenstein 	/* used to synchronize dmae accesses */
17486e30dd4eSVladislav Zolotarov 	spinlock_t		dmae_lock;
1749ad8d3948SEilon Greenstein 
1750c4ff7cbfSEilon Greenstein 	/* used to protect the FW mail box */
1751c4ff7cbfSEilon Greenstein 	struct mutex		fw_mb_mutex;
1752c4ff7cbfSEilon Greenstein 
1753bb2a0f7aSYitchak Gertner 	/* used to synchronize stats collecting */
1754bb2a0f7aSYitchak Gertner 	int			stats_state;
1755a13773a5SVladislav Zolotarov 
1756a13773a5SVladislav Zolotarov 	/* used for synchronization of concurrent threads statistics handling */
1757a13773a5SVladislav Zolotarov 	spinlock_t		stats_lock;
1758a13773a5SVladislav Zolotarov 
1759bb2a0f7aSYitchak Gertner 	/* used by dmae command loader */
1760bb2a0f7aSYitchak Gertner 	struct dmae_command	stats_dmae;
1761bb2a0f7aSYitchak Gertner 	int			executer_idx;
1762ad8d3948SEilon Greenstein 
1763bb2a0f7aSYitchak Gertner 	u16			stats_counter;
1764bb2a0f7aSYitchak Gertner 	struct bnx2x_eth_stats	eth_stats;
1765cb4dca27SYuval Mintz 	struct host_func_stats		func_stats;
17661355b704SMintz Yuval 	struct bnx2x_eth_stats_old	eth_stats_old;
17671355b704SMintz Yuval 	struct bnx2x_net_stats_old	net_stats_old;
17681355b704SMintz Yuval 	struct bnx2x_fw_port_stats_old	fw_stats_old;
17691355b704SMintz Yuval 	bool			stats_init;
1770bb2a0f7aSYitchak Gertner 
1771a2fbb9eaSEliezer Tamir 	struct z_stream_s	*strm;
1772a2fbb9eaSEliezer Tamir 	void			*gunzip_buf;
1773a2fbb9eaSEliezer Tamir 	dma_addr_t		gunzip_mapping;
1774a2fbb9eaSEliezer Tamir 	int			gunzip_outlen;
1775a2fbb9eaSEliezer Tamir #define FW_BUF_SIZE			0x8000
1776573f2035SEilon Greenstein #define GUNZIP_BUF(bp)			(bp->gunzip_buf)
1777573f2035SEilon Greenstein #define GUNZIP_PHYS(bp)			(bp->gunzip_mapping)
1778573f2035SEilon Greenstein #define GUNZIP_OUTLEN(bp)		(bp->gunzip_outlen)
1779a2fbb9eaSEliezer Tamir 
178094a78b79SVladislav Zolotarov 	struct raw_op		*init_ops;
178194a78b79SVladislav Zolotarov 	/* Init blocks offsets inside init_ops */
178294a78b79SVladislav Zolotarov 	u16			*init_ops_offsets;
178394a78b79SVladislav Zolotarov 	/* Data blob - has 32 bit granularity */
178494a78b79SVladislav Zolotarov 	u32			*init_data;
1785619c5cb6SVlad Zolotarov 	u32			init_mode_flags;
1786619c5cb6SVlad Zolotarov #define INIT_MODE_FLAGS(bp)	(bp->init_mode_flags)
178794a78b79SVladislav Zolotarov 	/* Zipped PRAM blobs - raw data */
178894a78b79SVladislav Zolotarov 	const u8		*tsem_int_table_data;
178994a78b79SVladislav Zolotarov 	const u8		*tsem_pram_data;
179094a78b79SVladislav Zolotarov 	const u8		*usem_int_table_data;
179194a78b79SVladislav Zolotarov 	const u8		*usem_pram_data;
179294a78b79SVladislav Zolotarov 	const u8		*xsem_int_table_data;
179394a78b79SVladislav Zolotarov 	const u8		*xsem_pram_data;
179494a78b79SVladislav Zolotarov 	const u8		*csem_int_table_data;
179594a78b79SVladislav Zolotarov 	const u8		*csem_pram_data;
1796573f2035SEilon Greenstein #define INIT_OPS(bp)			(bp->init_ops)
1797573f2035SEilon Greenstein #define INIT_OPS_OFFSETS(bp)		(bp->init_ops_offsets)
1798573f2035SEilon Greenstein #define INIT_DATA(bp)			(bp->init_data)
1799573f2035SEilon Greenstein #define INIT_TSEM_INT_TABLE_DATA(bp)	(bp->tsem_int_table_data)
1800573f2035SEilon Greenstein #define INIT_TSEM_PRAM_DATA(bp)		(bp->tsem_pram_data)
1801573f2035SEilon Greenstein #define INIT_USEM_INT_TABLE_DATA(bp)	(bp->usem_int_table_data)
1802573f2035SEilon Greenstein #define INIT_USEM_PRAM_DATA(bp)		(bp->usem_pram_data)
1803573f2035SEilon Greenstein #define INIT_XSEM_INT_TABLE_DATA(bp)	(bp->xsem_int_table_data)
1804573f2035SEilon Greenstein #define INIT_XSEM_PRAM_DATA(bp)		(bp->xsem_pram_data)
1805573f2035SEilon Greenstein #define INIT_CSEM_INT_TABLE_DATA(bp)	(bp->csem_int_table_data)
1806573f2035SEilon Greenstein #define INIT_CSEM_PRAM_DATA(bp)		(bp->csem_pram_data)
1807573f2035SEilon Greenstein 
1808619c5cb6SVlad Zolotarov #define PHY_FW_VER_LEN			20
180934f24c7fSVladislav Zolotarov 	char			fw_ver[32];
181094a78b79SVladislav Zolotarov 	const struct firmware	*firmware;
1811619c5cb6SVlad Zolotarov 
1812290ca2bbSAriel Elior 	struct bnx2x_vfdb	*vfdb;
1813290ca2bbSAriel Elior #define IS_SRIOV(bp)		((bp)->vfdb)
1814290ca2bbSAriel Elior 
1815785b9b1aSShmulik Ravid 	/* DCB support on/off */
1816785b9b1aSShmulik Ravid 	u16 dcb_state;
1817785b9b1aSShmulik Ravid #define BNX2X_DCB_STATE_OFF			0
1818785b9b1aSShmulik Ravid #define BNX2X_DCB_STATE_ON			1
1819785b9b1aSShmulik Ravid 
1820785b9b1aSShmulik Ravid 	/* DCBX engine mode */
1821785b9b1aSShmulik Ravid 	int dcbx_enabled;
1822785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_OFF			0
1823785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_ON_NEG_OFF		1
1824785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_ON_NEG_ON		2
1825785b9b1aSShmulik Ravid #define BNX2X_DCBX_ENABLED_INVALID		(-1)
1826785b9b1aSShmulik Ravid 
1827785b9b1aSShmulik Ravid 	bool dcbx_mode_uset;
1828785b9b1aSShmulik Ravid 
1829e4901ddeSVladislav Zolotarov 	struct bnx2x_config_dcbx_params		dcbx_config_params;
1830e4901ddeSVladislav Zolotarov 	struct bnx2x_dcbx_port_params		dcbx_port_params;
1831e4901ddeSVladislav Zolotarov 	int					dcb_version;
1832e4901ddeSVladislav Zolotarov 
1833619c5cb6SVlad Zolotarov 	/* CAM credit pools */
1834b56e9670SAriel Elior 
1835b56e9670SAriel Elior 	/* used only in sriov */
1836b56e9670SAriel Elior 	struct bnx2x_credit_pool_obj		vlans_pool;
1837b56e9670SAriel Elior 
1838619c5cb6SVlad Zolotarov 	struct bnx2x_credit_pool_obj		macs_pool;
1839619c5cb6SVlad Zolotarov 
1840619c5cb6SVlad Zolotarov 	/* RX_MODE object */
1841619c5cb6SVlad Zolotarov 	struct bnx2x_rx_mode_obj		rx_mode_obj;
1842619c5cb6SVlad Zolotarov 
1843619c5cb6SVlad Zolotarov 	/* MCAST object */
1844619c5cb6SVlad Zolotarov 	struct bnx2x_mcast_obj			mcast_obj;
1845619c5cb6SVlad Zolotarov 
1846619c5cb6SVlad Zolotarov 	/* RSS configuration object */
1847619c5cb6SVlad Zolotarov 	struct bnx2x_rss_config_obj		rss_conf_obj;
1848619c5cb6SVlad Zolotarov 
1849619c5cb6SVlad Zolotarov 	/* Function State controlling object */
1850619c5cb6SVlad Zolotarov 	struct bnx2x_func_sp_obj		func_obj;
1851619c5cb6SVlad Zolotarov 
1852619c5cb6SVlad Zolotarov 	unsigned long				sp_state;
1853619c5cb6SVlad Zolotarov 
18547be08a72SAriel Elior 	/* operation indication for the sp_rtnl task */
18557be08a72SAriel Elior 	unsigned long				sp_rtnl_state;
18567be08a72SAriel Elior 
185716a5fd92SYuval Mintz 	/* DCBX Negotiation results */
1858e4901ddeSVladislav Zolotarov 	struct dcbx_features			dcbx_local_feat;
1859e4901ddeSVladislav Zolotarov 	u32					dcbx_error;
1860619c5cb6SVlad Zolotarov 
18610be6bc62SShmulik Ravid #ifdef BCM_DCBNL
18620be6bc62SShmulik Ravid 	struct dcbx_features			dcbx_remote_feat;
18630be6bc62SShmulik Ravid 	u32					dcbx_remote_flags;
18640be6bc62SShmulik Ravid #endif
1865a3348722SBarak Witkowski 	/* AFEX: store default vlan used */
1866a3348722SBarak Witkowski 	int					afex_def_vlan_tag;
1867a3348722SBarak Witkowski 	enum mf_cfg_afex_vlan_mode		afex_vlan_mode;
1868e3835b99SDmitry Kravkov 	u32					pending_max;
18696383c0b3SAriel Elior 
18706383c0b3SAriel Elior 	/* multiple tx classes of service */
18716383c0b3SAriel Elior 	u8					max_cos;
18726383c0b3SAriel Elior 
18736383c0b3SAriel Elior 	/* priority to cos mapping */
18746383c0b3SAriel Elior 	u8					prio_to_cos[8];
1875c3146eb6SDmitry Kravkov 
1876c3146eb6SDmitry Kravkov 	int fp_array_size;
187707ba6af4SMiriam Shitrit 	u32 dump_preset_idx;
1878507393ebSDmitry Kravkov 	bool					stats_started;
1879507393ebSDmitry Kravkov 	struct semaphore			stats_sema;
1880a2fbb9eaSEliezer Tamir };
1881a2fbb9eaSEliezer Tamir 
1882619c5cb6SVlad Zolotarov /* Tx queues may be less or equal to Rx queues */
1883619c5cb6SVlad Zolotarov extern int num_queues;
188454b9ddaaSVladislav Zolotarov #define BNX2X_NUM_QUEUES(bp)	(bp->num_queues)
188555c11941SMerav Sicron #define BNX2X_NUM_ETH_QUEUES(bp) ((bp)->num_ethernet_queues)
188665565884SMerav Sicron #define BNX2X_NUM_NON_CNIC_QUEUES(bp)	(BNX2X_NUM_QUEUES(bp) - \
188755c11941SMerav Sicron 					 (bp)->num_cnic_queues)
18886383c0b3SAriel Elior #define BNX2X_NUM_RX_QUEUES(bp)	BNX2X_NUM_QUEUES(bp)
1889ec6ba945SVladislav Zolotarov 
189054b9ddaaSVladislav Zolotarov #define is_multi(bp)		(BNX2X_NUM_QUEUES(bp) > 1)
18913196a88aSEilon Greenstein 
18926383c0b3SAriel Elior #define BNX2X_MAX_QUEUES(bp)	BNX2X_MAX_RSS_COUNT(bp)
18936383c0b3SAriel Elior /* #define is_eth_multi(bp)	(BNX2X_NUM_ETH_QUEUES(bp) > 1) */
1894523224a3SDmitry Kravkov 
1895523224a3SDmitry Kravkov #define RSS_IPV4_CAP_MASK						\
1896523224a3SDmitry Kravkov 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY
1897523224a3SDmitry Kravkov 
1898523224a3SDmitry Kravkov #define RSS_IPV4_TCP_CAP_MASK						\
1899523224a3SDmitry Kravkov 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY
1900523224a3SDmitry Kravkov 
1901523224a3SDmitry Kravkov #define RSS_IPV6_CAP_MASK						\
1902523224a3SDmitry Kravkov 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY
1903523224a3SDmitry Kravkov 
1904523224a3SDmitry Kravkov #define RSS_IPV6_TCP_CAP_MASK						\
1905523224a3SDmitry Kravkov 	TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY
1906523224a3SDmitry Kravkov 
1907523224a3SDmitry Kravkov /* func init flags */
1908619c5cb6SVlad Zolotarov #define FUNC_FLG_RSS		0x0001
1909619c5cb6SVlad Zolotarov #define FUNC_FLG_STATS		0x0002
1910619c5cb6SVlad Zolotarov /* removed  FUNC_FLG_UNMATCHED	0x0004 */
1911619c5cb6SVlad Zolotarov #define FUNC_FLG_TPA		0x0008
1912619c5cb6SVlad Zolotarov #define FUNC_FLG_SPQ		0x0010
1913619c5cb6SVlad Zolotarov #define FUNC_FLG_LEADING	0x0020	/* PF only */
1914b9871bcfSAriel Elior #define FUNC_FLG_LEADING_STATS	0x0040
1915523224a3SDmitry Kravkov struct bnx2x_func_init_params {
1916523224a3SDmitry Kravkov 	/* dma */
1917523224a3SDmitry Kravkov 	dma_addr_t	fw_stat_map;	/* valid iff FUNC_FLG_STATS */
1918523224a3SDmitry Kravkov 	dma_addr_t	spq_map;	/* valid iff FUNC_FLG_SPQ */
1919523224a3SDmitry Kravkov 
1920523224a3SDmitry Kravkov 	u16		func_flgs;
1921523224a3SDmitry Kravkov 	u16		func_id;	/* abs fid */
1922523224a3SDmitry Kravkov 	u16		pf_id;
1923523224a3SDmitry Kravkov 	u16		spq_prod;	/* valid iff FUNC_FLG_SPQ */
1924523224a3SDmitry Kravkov };
1925523224a3SDmitry Kravkov 
192655c11941SMerav Sicron #define for_each_cnic_queue(bp, var) \
192755c11941SMerav Sicron 	for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
192855c11941SMerav Sicron 	     (var)++) \
192955c11941SMerav Sicron 		if (skip_queue(bp, var))	\
193055c11941SMerav Sicron 			continue;		\
193155c11941SMerav Sicron 		else
193255c11941SMerav Sicron 
1933ec6ba945SVladislav Zolotarov #define for_each_eth_queue(bp, var) \
19346383c0b3SAriel Elior 	for ((var) = 0; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
19353196a88aSEilon Greenstein 
1936ec6ba945SVladislav Zolotarov #define for_each_nondefault_eth_queue(bp, var) \
19376383c0b3SAriel Elior 	for ((var) = 1; (var) < BNX2X_NUM_ETH_QUEUES(bp); (var)++)
1938ec6ba945SVladislav Zolotarov 
1939ec6ba945SVladislav Zolotarov #define for_each_queue(bp, var) \
19406383c0b3SAriel Elior 	for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1941ec6ba945SVladislav Zolotarov 		if (skip_queue(bp, var))	\
1942ec6ba945SVladislav Zolotarov 			continue;		\
1943ec6ba945SVladislav Zolotarov 		else
1944ec6ba945SVladislav Zolotarov 
19456383c0b3SAriel Elior /* Skip forwarding FP */
194655c11941SMerav Sicron #define for_each_valid_rx_queue(bp, var)			\
194755c11941SMerav Sicron 	for ((var) = 0;						\
194855c11941SMerav Sicron 	     (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) :	\
194955c11941SMerav Sicron 		      BNX2X_NUM_ETH_QUEUES(bp));		\
195055c11941SMerav Sicron 	     (var)++)						\
195155c11941SMerav Sicron 		if (skip_rx_queue(bp, var))			\
195255c11941SMerav Sicron 			continue;				\
195355c11941SMerav Sicron 		else
195455c11941SMerav Sicron 
195555c11941SMerav Sicron #define for_each_rx_queue_cnic(bp, var) \
195655c11941SMerav Sicron 	for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
195755c11941SMerav Sicron 	     (var)++) \
195855c11941SMerav Sicron 		if (skip_rx_queue(bp, var))	\
195955c11941SMerav Sicron 			continue;		\
196055c11941SMerav Sicron 		else
196155c11941SMerav Sicron 
1962ec6ba945SVladislav Zolotarov #define for_each_rx_queue(bp, var) \
19636383c0b3SAriel Elior 	for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1964ec6ba945SVladislav Zolotarov 		if (skip_rx_queue(bp, var))	\
1965ec6ba945SVladislav Zolotarov 			continue;		\
1966ec6ba945SVladislav Zolotarov 		else
1967ec6ba945SVladislav Zolotarov 
19686383c0b3SAriel Elior /* Skip OOO FP */
196955c11941SMerav Sicron #define for_each_valid_tx_queue(bp, var)			\
197055c11941SMerav Sicron 	for ((var) = 0;						\
197155c11941SMerav Sicron 	     (var) < (CNIC_LOADED(bp) ? BNX2X_NUM_QUEUES(bp) :	\
197255c11941SMerav Sicron 		      BNX2X_NUM_ETH_QUEUES(bp));		\
197355c11941SMerav Sicron 	     (var)++)						\
197455c11941SMerav Sicron 		if (skip_tx_queue(bp, var))			\
197555c11941SMerav Sicron 			continue;				\
197655c11941SMerav Sicron 		else
197755c11941SMerav Sicron 
197855c11941SMerav Sicron #define for_each_tx_queue_cnic(bp, var) \
197955c11941SMerav Sicron 	for ((var) = BNX2X_NUM_ETH_QUEUES(bp); (var) < BNX2X_NUM_QUEUES(bp); \
198055c11941SMerav Sicron 	     (var)++) \
198155c11941SMerav Sicron 		if (skip_tx_queue(bp, var))	\
198255c11941SMerav Sicron 			continue;		\
198355c11941SMerav Sicron 		else
198455c11941SMerav Sicron 
1985ec6ba945SVladislav Zolotarov #define for_each_tx_queue(bp, var) \
19866383c0b3SAriel Elior 	for ((var) = 0; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1987ec6ba945SVladislav Zolotarov 		if (skip_tx_queue(bp, var))	\
1988ec6ba945SVladislav Zolotarov 			continue;		\
1989ec6ba945SVladislav Zolotarov 		else
1990ec6ba945SVladislav Zolotarov 
1991ec6ba945SVladislav Zolotarov #define for_each_nondefault_queue(bp, var) \
19926383c0b3SAriel Elior 	for ((var) = 1; (var) < BNX2X_NUM_QUEUES(bp); (var)++) \
1993ec6ba945SVladislav Zolotarov 		if (skip_queue(bp, var))	\
1994ec6ba945SVladislav Zolotarov 			continue;		\
1995ec6ba945SVladislav Zolotarov 		else
1996ec6ba945SVladislav Zolotarov 
19976383c0b3SAriel Elior #define for_each_cos_in_tx_queue(fp, var) \
19986383c0b3SAriel Elior 	for ((var) = 0; (var) < (fp)->max_cos; (var)++)
19996383c0b3SAriel Elior 
2000ec6ba945SVladislav Zolotarov /* skip rx queue
2001008d23e4SLinus Torvalds  * if FCOE l2 support is disabled and this is the fcoe L2 queue
2002ec6ba945SVladislav Zolotarov  */
2003ec6ba945SVladislav Zolotarov #define skip_rx_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))
2004ec6ba945SVladislav Zolotarov 
2005ec6ba945SVladislav Zolotarov /* skip tx queue
2006008d23e4SLinus Torvalds  * if FCOE l2 support is disabled and this is the fcoe L2 queue
2007ec6ba945SVladislav Zolotarov  */
2008ec6ba945SVladislav Zolotarov #define skip_tx_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))
2009ec6ba945SVladislav Zolotarov 
2010ec6ba945SVladislav Zolotarov #define skip_queue(bp, idx)	(NO_FCOE(bp) && IS_FCOE_IDX(idx))
20113196a88aSEilon Greenstein 
2012619c5cb6SVlad Zolotarov /**
2013619c5cb6SVlad Zolotarov  * bnx2x_set_mac_one - configure a single MAC address
2014619c5cb6SVlad Zolotarov  *
2015619c5cb6SVlad Zolotarov  * @bp:			driver handle
2016619c5cb6SVlad Zolotarov  * @mac:		MAC to configure
2017619c5cb6SVlad Zolotarov  * @obj:		MAC object handle
2018619c5cb6SVlad Zolotarov  * @set:		if 'true' add a new MAC, otherwise - delete
2019619c5cb6SVlad Zolotarov  * @mac_type:		the type of the MAC to configure (e.g. ETH, UC list)
2020619c5cb6SVlad Zolotarov  * @ramrod_flags:	RAMROD_XXX flags (e.g. RAMROD_CONT, RAMROD_COMP_WAIT)
2021619c5cb6SVlad Zolotarov  *
2022619c5cb6SVlad Zolotarov  * Configures one MAC according to provided parameters or continues the
2023619c5cb6SVlad Zolotarov  * execution of previously scheduled commands if RAMROD_CONT is set in
2024619c5cb6SVlad Zolotarov  * ramrod_flags.
2025619c5cb6SVlad Zolotarov  *
2026619c5cb6SVlad Zolotarov  * Returns zero if operation has successfully completed, a positive value if the
2027619c5cb6SVlad Zolotarov  * operation has been successfully scheduled and a negative - if a requested
2028619c5cb6SVlad Zolotarov  * operations has failed.
2029619c5cb6SVlad Zolotarov  */
2030619c5cb6SVlad Zolotarov int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
2031619c5cb6SVlad Zolotarov 		      struct bnx2x_vlan_mac_obj *obj, bool set,
2032619c5cb6SVlad Zolotarov 		      int mac_type, unsigned long *ramrod_flags);
2033619c5cb6SVlad Zolotarov /**
2034619c5cb6SVlad Zolotarov  * bnx2x_del_all_macs - delete all MACs configured for the specific MAC object
2035619c5cb6SVlad Zolotarov  *
2036619c5cb6SVlad Zolotarov  * @bp:			driver handle
2037619c5cb6SVlad Zolotarov  * @mac_obj:		MAC object handle
2038619c5cb6SVlad Zolotarov  * @mac_type:		type of the MACs to clear (BNX2X_XXX_MAC)
2039619c5cb6SVlad Zolotarov  * @wait_for_comp:	if 'true' block until completion
2040619c5cb6SVlad Zolotarov  *
2041619c5cb6SVlad Zolotarov  * Deletes all MACs of the specific type (e.g. ETH, UC list).
2042619c5cb6SVlad Zolotarov  *
2043619c5cb6SVlad Zolotarov  * Returns zero if operation has successfully completed, a positive value if the
2044619c5cb6SVlad Zolotarov  * operation has been successfully scheduled and a negative - if a requested
2045619c5cb6SVlad Zolotarov  * operations has failed.
2046619c5cb6SVlad Zolotarov  */
2047619c5cb6SVlad Zolotarov int bnx2x_del_all_macs(struct bnx2x *bp,
2048619c5cb6SVlad Zolotarov 		       struct bnx2x_vlan_mac_obj *mac_obj,
2049619c5cb6SVlad Zolotarov 		       int mac_type, bool wait_for_comp);
2050619c5cb6SVlad Zolotarov 
2051619c5cb6SVlad Zolotarov /* Init Function API  */
2052619c5cb6SVlad Zolotarov void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p);
2053b93288d5SAriel Elior void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
2054b93288d5SAriel Elior 		    u8 vf_valid, int fw_sb_id, int igu_sb_id);
2055b56e9670SAriel Elior u32 bnx2x_get_pretend_reg(struct bnx2x *bp);
2056619c5cb6SVlad Zolotarov int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
2057619c5cb6SVlad Zolotarov int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
2058619c5cb6SVlad Zolotarov int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode);
2059619c5cb6SVlad Zolotarov int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
20602ae17f66SVladislav Zolotarov void bnx2x_read_mf_cfg(struct bnx2x *bp);
20612ae17f66SVladislav Zolotarov 
2062b56e9670SAriel Elior int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val);
2063619c5cb6SVlad Zolotarov 
2064f85582f8SDmitry Kravkov /* dmae */
2065c18487eeSYaniv Rosner void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
2066c18487eeSYaniv Rosner void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
2067c18487eeSYaniv Rosner 		      u32 len32);
2068f85582f8SDmitry Kravkov void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx);
2069f85582f8SDmitry Kravkov u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type);
2070f85582f8SDmitry Kravkov u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode);
2071f85582f8SDmitry Kravkov u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
2072f85582f8SDmitry Kravkov 		      bool with_comp, u8 comp_type);
2073f85582f8SDmitry Kravkov 
2074fd1fc79dSAriel Elior void bnx2x_prep_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
2075fd1fc79dSAriel Elior 			       u8 src_type, u8 dst_type);
2076*32316a46SAriel Elior int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae,
2077*32316a46SAriel Elior 			       u32 *comp);
2078fd1fc79dSAriel Elior 
2079d16132ceSAriel Elior /* FLR related routines */
2080d16132ceSAriel Elior u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp);
2081d16132ceSAriel Elior void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count);
2082d16132ceSAriel Elior int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt);
2083b56e9670SAriel Elior u8 bnx2x_is_pcie_pending(struct pci_dev *dev);
2084d16132ceSAriel Elior int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
2085d16132ceSAriel Elior 				    char *msg, u32 poll_cnt);
2086f85582f8SDmitry Kravkov 
2087de0c62dbSDmitry Kravkov void bnx2x_calc_fc_adv(struct bnx2x *bp);
2088de0c62dbSDmitry Kravkov int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
2089619c5cb6SVlad Zolotarov 		  u32 data_hi, u32 data_lo, int cmd_type);
2090de0c62dbSDmitry Kravkov void bnx2x_update_coalesce(struct bnx2x *bp);
20911ac9e428SYaniv Rosner int bnx2x_get_cur_phy_idx(struct bnx2x *bp);
2092f85582f8SDmitry Kravkov 
2093178135c1SDmitry Kravkov bool bnx2x_port_after_undi(struct bnx2x *bp);
2094178135c1SDmitry Kravkov 
209534f80b04SEilon Greenstein static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
209634f80b04SEilon Greenstein 			   int wait)
209734f80b04SEilon Greenstein {
209834f80b04SEilon Greenstein 	u32 val;
209934f80b04SEilon Greenstein 
210034f80b04SEilon Greenstein 	do {
210134f80b04SEilon Greenstein 		val = REG_RD(bp, reg);
210234f80b04SEilon Greenstein 		if (val == expected)
210334f80b04SEilon Greenstein 			break;
210434f80b04SEilon Greenstein 		ms -= wait;
210534f80b04SEilon Greenstein 		msleep(wait);
210634f80b04SEilon Greenstein 
210734f80b04SEilon Greenstein 	} while (ms > 0);
210834f80b04SEilon Greenstein 
210934f80b04SEilon Greenstein 	return val;
211034f80b04SEilon Greenstein }
2111f85582f8SDmitry Kravkov 
2112b56e9670SAriel Elior void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id,
2113b56e9670SAriel Elior 			    bool is_pf);
2114b56e9670SAriel Elior 
2115523224a3SDmitry Kravkov #define BNX2X_ILT_ZALLOC(x, y, size)					\
2116ede23fa8SJoe Perches 	x = dma_zalloc_coherent(&bp->pdev->dev, size, y, GFP_KERNEL)
2117523224a3SDmitry Kravkov 
2118523224a3SDmitry Kravkov #define BNX2X_ILT_FREE(x, y, size) \
2119523224a3SDmitry Kravkov 	do { \
2120523224a3SDmitry Kravkov 		if (x) { \
2121d245a111SVladislav Zolotarov 			dma_free_coherent(&bp->pdev->dev, size, x, y); \
2122523224a3SDmitry Kravkov 			x = NULL; \
2123523224a3SDmitry Kravkov 			y = 0; \
2124523224a3SDmitry Kravkov 		} \
2125523224a3SDmitry Kravkov 	} while (0)
2126523224a3SDmitry Kravkov 
2127523224a3SDmitry Kravkov #define ILOG2(x)	(ilog2((x)))
2128523224a3SDmitry Kravkov 
2129523224a3SDmitry Kravkov #define ILT_NUM_PAGE_ENTRIES	(3072)
2130523224a3SDmitry Kravkov /* In 57710/11 we use whole table since we have 8 func
2131f85582f8SDmitry Kravkov  * In 57712 we have only 4 func, but use same size per func, then only half of
2132f85582f8SDmitry Kravkov  * the table in use
2133523224a3SDmitry Kravkov  */
2134523224a3SDmitry Kravkov #define ILT_PER_FUNC		(ILT_NUM_PAGE_ENTRIES/8)
2135523224a3SDmitry Kravkov 
2136523224a3SDmitry Kravkov #define FUNC_ILT_BASE(func)	(func * ILT_PER_FUNC)
2137523224a3SDmitry Kravkov /*
2138523224a3SDmitry Kravkov  * the phys address is shifted right 12 bits and has an added
2139523224a3SDmitry Kravkov  * 1=valid bit added to the 53rd bit
2140523224a3SDmitry Kravkov  * then since this is a wide register(TM)
2141523224a3SDmitry Kravkov  * we split it into two 32 bit writes
2142523224a3SDmitry Kravkov  */
2143523224a3SDmitry Kravkov #define ONCHIP_ADDR1(x)		((u32)(((u64)x >> 12) & 0xFFFFFFFF))
2144523224a3SDmitry Kravkov #define ONCHIP_ADDR2(x)		((u32)((1 << 20) | ((u64)x >> 44)))
214534f80b04SEilon Greenstein 
214634f80b04SEilon Greenstein /* load/unload mode */
214734f80b04SEilon Greenstein #define LOAD_NORMAL			0
214834f80b04SEilon Greenstein #define LOAD_OPEN			1
214934f80b04SEilon Greenstein #define LOAD_DIAG			2
21508970b2e4SMerav Sicron #define LOAD_LOOPBACK_EXT		3
215134f80b04SEilon Greenstein #define UNLOAD_NORMAL			0
215234f80b04SEilon Greenstein #define UNLOAD_CLOSE			1
215372fd0718SVladislav Zolotarov #define UNLOAD_RECOVERY			2
215434f80b04SEilon Greenstein 
2155ad8d3948SEilon Greenstein /* DMAE command defines */
2156f2e0899fSDmitry Kravkov #define DMAE_TIMEOUT			-1
2157f2e0899fSDmitry Kravkov #define DMAE_PCI_ERROR			-2	/* E2 and onward */
2158f2e0899fSDmitry Kravkov #define DMAE_NOT_RDY			-3
2159f2e0899fSDmitry Kravkov #define DMAE_PCI_ERR_FLAG		0x80000000
2160ad8d3948SEilon Greenstein 
2161f2e0899fSDmitry Kravkov #define DMAE_SRC_PCI			0
2162f2e0899fSDmitry Kravkov #define DMAE_SRC_GRC			1
2163ad8d3948SEilon Greenstein 
2164f2e0899fSDmitry Kravkov #define DMAE_DST_NONE			0
2165f2e0899fSDmitry Kravkov #define DMAE_DST_PCI			1
2166f2e0899fSDmitry Kravkov #define DMAE_DST_GRC			2
2167f2e0899fSDmitry Kravkov 
2168f2e0899fSDmitry Kravkov #define DMAE_COMP_PCI			0
2169f2e0899fSDmitry Kravkov #define DMAE_COMP_GRC			1
2170f2e0899fSDmitry Kravkov 
2171f2e0899fSDmitry Kravkov /* E2 and onward - PCI error handling in the completion */
2172f2e0899fSDmitry Kravkov 
2173f2e0899fSDmitry Kravkov #define DMAE_COMP_REGULAR		0
2174f2e0899fSDmitry Kravkov #define DMAE_COM_SET_ERR		1
2175f2e0899fSDmitry Kravkov 
2176f2e0899fSDmitry Kravkov #define DMAE_CMD_SRC_PCI		(DMAE_SRC_PCI << \
2177f2e0899fSDmitry Kravkov 						DMAE_COMMAND_SRC_SHIFT)
2178f2e0899fSDmitry Kravkov #define DMAE_CMD_SRC_GRC		(DMAE_SRC_GRC << \
2179f2e0899fSDmitry Kravkov 						DMAE_COMMAND_SRC_SHIFT)
2180f2e0899fSDmitry Kravkov 
2181f2e0899fSDmitry Kravkov #define DMAE_CMD_DST_PCI		(DMAE_DST_PCI << \
2182f2e0899fSDmitry Kravkov 						DMAE_COMMAND_DST_SHIFT)
2183f2e0899fSDmitry Kravkov #define DMAE_CMD_DST_GRC		(DMAE_DST_GRC << \
2184f2e0899fSDmitry Kravkov 						DMAE_COMMAND_DST_SHIFT)
2185f2e0899fSDmitry Kravkov 
2186f2e0899fSDmitry Kravkov #define DMAE_CMD_C_DST_PCI		(DMAE_COMP_PCI << \
2187f2e0899fSDmitry Kravkov 						DMAE_COMMAND_C_DST_SHIFT)
2188f2e0899fSDmitry Kravkov #define DMAE_CMD_C_DST_GRC		(DMAE_COMP_GRC << \
2189f2e0899fSDmitry Kravkov 						DMAE_COMMAND_C_DST_SHIFT)
2190ad8d3948SEilon Greenstein 
2191ad8d3948SEilon Greenstein #define DMAE_CMD_C_ENABLE		DMAE_COMMAND_C_TYPE_ENABLE
2192ad8d3948SEilon Greenstein 
2193ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_NO_SWAP	(0 << DMAE_COMMAND_ENDIANITY_SHIFT)
2194ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_B_SWAP	(1 << DMAE_COMMAND_ENDIANITY_SHIFT)
2195ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_DW_SWAP	(2 << DMAE_COMMAND_ENDIANITY_SHIFT)
2196ad8d3948SEilon Greenstein #define DMAE_CMD_ENDIANITY_B_DW_SWAP	(3 << DMAE_COMMAND_ENDIANITY_SHIFT)
2197ad8d3948SEilon Greenstein 
2198ad8d3948SEilon Greenstein #define DMAE_CMD_PORT_0			0
2199ad8d3948SEilon Greenstein #define DMAE_CMD_PORT_1			DMAE_COMMAND_PORT
2200ad8d3948SEilon Greenstein 
2201ad8d3948SEilon Greenstein #define DMAE_CMD_SRC_RESET		DMAE_COMMAND_SRC_RESET
2202ad8d3948SEilon Greenstein #define DMAE_CMD_DST_RESET		DMAE_COMMAND_DST_RESET
2203ad8d3948SEilon Greenstein #define DMAE_CMD_E1HVN_SHIFT		DMAE_COMMAND_E1HVN_SHIFT
2204ad8d3948SEilon Greenstein 
2205f2e0899fSDmitry Kravkov #define DMAE_SRC_PF			0
2206f2e0899fSDmitry Kravkov #define DMAE_SRC_VF			1
2207f2e0899fSDmitry Kravkov 
2208f2e0899fSDmitry Kravkov #define DMAE_DST_PF			0
2209f2e0899fSDmitry Kravkov #define DMAE_DST_VF			1
2210f2e0899fSDmitry Kravkov 
2211f2e0899fSDmitry Kravkov #define DMAE_C_SRC			0
2212f2e0899fSDmitry Kravkov #define DMAE_C_DST			1
2213f2e0899fSDmitry Kravkov 
2214ad8d3948SEilon Greenstein #define DMAE_LEN32_RD_MAX		0x80
221502e3c6cbSVladislav Zolotarov #define DMAE_LEN32_WR_MAX(bp)		(CHIP_IS_E1(bp) ? 0x400 : 0x2000)
2216ad8d3948SEilon Greenstein 
2217f2e0899fSDmitry Kravkov #define DMAE_COMP_VAL			0x60d0d0ae /* E2 and on - upper bit
221816a5fd92SYuval Mintz 						    * indicates error
221916a5fd92SYuval Mintz 						    */
2220ad8d3948SEilon Greenstein 
2221ad8d3948SEilon Greenstein #define MAX_DMAE_C_PER_PORT		8
2222ad8d3948SEilon Greenstein #define INIT_DMAE_C(bp)			(BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
22238decf868SDavid S. Miller 					 BP_VN(bp))
2224ad8d3948SEilon Greenstein #define PMF_DMAE_C(bp)			(BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
2225ad8d3948SEilon Greenstein 					 E1HVN_MAX)
2226ad8d3948SEilon Greenstein 
222725047950SEliezer Tamir /* PCIE link and speed */
222825047950SEliezer Tamir #define PCICFG_LINK_WIDTH		0x1f00000
222925047950SEliezer Tamir #define PCICFG_LINK_WIDTH_SHIFT		20
223025047950SEliezer Tamir #define PCICFG_LINK_SPEED		0xf0000
223125047950SEliezer Tamir #define PCICFG_LINK_SPEED_SHIFT		16
2232a2fbb9eaSEliezer Tamir 
2233cf2c1df6SMerav Sicron #define BNX2X_NUM_TESTS_SF		7
2234cf2c1df6SMerav Sicron #define BNX2X_NUM_TESTS_MF		3
2235cf2c1df6SMerav Sicron #define BNX2X_NUM_TESTS(bp)		(IS_MF(bp) ? BNX2X_NUM_TESTS_MF : \
2236cf2c1df6SMerav Sicron 						     BNX2X_NUM_TESTS_SF)
2237bb2a0f7aSYitchak Gertner 
2238b5bf9068SEilon Greenstein #define BNX2X_PHY_LOOPBACK		0
2239b5bf9068SEilon Greenstein #define BNX2X_MAC_LOOPBACK		1
22408970b2e4SMerav Sicron #define BNX2X_EXT_LOOPBACK		2
2241b5bf9068SEilon Greenstein #define BNX2X_PHY_LOOPBACK_FAILED	1
2242b5bf9068SEilon Greenstein #define BNX2X_MAC_LOOPBACK_FAILED	2
22438970b2e4SMerav Sicron #define BNX2X_EXT_LOOPBACK_FAILED	3
2244bb2a0f7aSYitchak Gertner #define BNX2X_LOOPBACK_FAILED		(BNX2X_MAC_LOOPBACK_FAILED | \
2245bb2a0f7aSYitchak Gertner 					 BNX2X_PHY_LOOPBACK_FAILED)
224696fc1784SEliezer Tamir 
22477a9b2557SVladislav Zolotarov #define STROM_ASSERT_ARRAY_SIZE		50
22487a9b2557SVladislav Zolotarov 
224934f80b04SEilon Greenstein /* must be used on a CID before placing it on a HW ring */
2250ab6ad5a4SEilon Greenstein #define HW_CID(bp, x)			((BP_PORT(bp) << 23) | \
22518decf868SDavid S. Miller 					 (BP_VN(bp) << BNX2X_SWCID_SHIFT) | \
2252619c5cb6SVlad Zolotarov 					 (x))
2253a2fbb9eaSEliezer Tamir 
22547a9b2557SVladislav Zolotarov #define SP_DESC_CNT		(BCM_PAGE_SIZE / sizeof(struct eth_spe))
22557a9b2557SVladislav Zolotarov #define MAX_SP_DESC_CNT			(SP_DESC_CNT - 1)
22567a9b2557SVladislav Zolotarov 
2257523224a3SDmitry Kravkov #define BNX2X_BTR			4
22587a9b2557SVladislav Zolotarov #define MAX_SPQ_PENDING			8
22597a9b2557SVladislav Zolotarov 
2260ff80ee02SDmitry Kravkov /* CMNG constants, as derived from system spec calculations */
2261ff80ee02SDmitry Kravkov /* default MIN rate in case VNIC min rate is configured to zero - 100Mbps */
226234f80b04SEilon Greenstein #define DEF_MIN_RATE					100
22639b3de1efSDmitry Kravkov /* resolution of the rate shaping timer - 400 usec */
22649b3de1efSDmitry Kravkov #define RS_PERIODIC_TIMEOUT_USEC			400
226534f80b04SEilon Greenstein /* number of bytes in single QM arbitration cycle -
2266ff80ee02SDmitry Kravkov  * coefficient for calculating the fairness timer */
2267ff80ee02SDmitry Kravkov #define QM_ARB_BYTES					160000
2268ff80ee02SDmitry Kravkov /* resolution of Min algorithm 1:100 */
2269ff80ee02SDmitry Kravkov #define MIN_RES						100
2270ff80ee02SDmitry Kravkov /* how many bytes above threshold for the minimal credit of Min algorithm*/
2271ff80ee02SDmitry Kravkov #define MIN_ABOVE_THRESH				32768
2272ff80ee02SDmitry Kravkov /* Fairness algorithm integration time coefficient -
2273ff80ee02SDmitry Kravkov  * for calculating the actual Tfair */
2274ff80ee02SDmitry Kravkov #define T_FAIR_COEF	((MIN_ABOVE_THRESH +  QM_ARB_BYTES) * 8 * MIN_RES)
2275ff80ee02SDmitry Kravkov /* Memory of fairness algorithm . 2 cycles */
227634f80b04SEilon Greenstein #define FAIR_MEM					2
2277a2fbb9eaSEliezer Tamir 
227834f80b04SEilon Greenstein #define ATTN_NIG_FOR_FUNC		(1L << 8)
227934f80b04SEilon Greenstein #define ATTN_SW_TIMER_4_FUNC		(1L << 9)
228034f80b04SEilon Greenstein #define GPIO_2_FUNC			(1L << 10)
228134f80b04SEilon Greenstein #define GPIO_3_FUNC			(1L << 11)
228234f80b04SEilon Greenstein #define GPIO_4_FUNC			(1L << 12)
228334f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_1		(1L << 13)
228434f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_2		(1L << 14)
228534f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_3		(1L << 15)
228634f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_4		(1L << 13)
228734f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_5		(1L << 14)
228834f80b04SEilon Greenstein #define ATTN_GENERAL_ATTN_6		(1L << 15)
228934f80b04SEilon Greenstein 
229034f80b04SEilon Greenstein #define ATTN_HARD_WIRED_MASK		0xff00
229134f80b04SEilon Greenstein #define ATTENTION_ID			4
229234f80b04SEilon Greenstein 
22933521b419SYuval Mintz #define IS_MF_STORAGE_ONLY(bp) (IS_MF_STORAGE_SD(bp) || \
22943521b419SYuval Mintz 				 IS_MF_FCOE_AFEX(bp))
229534f80b04SEilon Greenstein 
229634f80b04SEilon Greenstein /* stuff added to make the code fit 80Col */
229734f80b04SEilon Greenstein 
229834f80b04SEilon Greenstein #define BNX2X_PMF_LINK_ASSERT \
229934f80b04SEilon Greenstein 	GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
230034f80b04SEilon Greenstein 
2301a2fbb9eaSEliezer Tamir #define BNX2X_MC_ASSERT_BITS \
2302a2fbb9eaSEliezer Tamir 	(GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2303a2fbb9eaSEliezer Tamir 	 GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2304a2fbb9eaSEliezer Tamir 	 GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
2305a2fbb9eaSEliezer Tamir 	 GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
2306a2fbb9eaSEliezer Tamir 
2307a2fbb9eaSEliezer Tamir #define BNX2X_MCP_ASSERT \
2308a2fbb9eaSEliezer Tamir 	GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
2309a2fbb9eaSEliezer Tamir 
231034f80b04SEilon Greenstein #define BNX2X_GRC_TIMEOUT	GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
231134f80b04SEilon Greenstein #define BNX2X_GRC_RSV		(GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
231234f80b04SEilon Greenstein 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
231334f80b04SEilon Greenstein 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
231434f80b04SEilon Greenstein 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
231534f80b04SEilon Greenstein 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
231634f80b04SEilon Greenstein 				 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
231734f80b04SEilon Greenstein 
2318a2fbb9eaSEliezer Tamir #define HW_INTERRUT_ASSERT_SET_0 \
2319a2fbb9eaSEliezer Tamir 				(AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
2320a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
2321a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
2322c14a09b7SDmitry Kravkov 				 AEU_INPUTS_ATTN_BITS_BRB_HW_INTERRUPT | \
2323c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_PBCLIENT_HW_INTERRUPT)
2324a2fbb9eaSEliezer Tamir #define HW_PRTY_ASSERT_SET_0	(AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
2325a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
2326a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
2327a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
2328c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR |\
2329c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR |\
2330c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR)
2331a2fbb9eaSEliezer Tamir #define HW_INTERRUT_ASSERT_SET_1 \
2332a2fbb9eaSEliezer Tamir 				(AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
2333a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
2334a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
2335a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
2336a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
2337a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
2338a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
2339a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
2340a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
2341a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
2342a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
2343c9ee9206SVladislav Zolotarov #define HW_PRTY_ASSERT_SET_1	(AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR |\
2344a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
2345c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR |\
2346a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
2347c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR |\
2348a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
2349a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
2350c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR |\
2351a2fbb9eaSEliezer Tamir 			     AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
2352a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
2353a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
2354c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR |\
2355a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
2356a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
2357c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR |\
2358c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR)
2359a2fbb9eaSEliezer Tamir #define HW_INTERRUT_ASSERT_SET_2 \
2360a2fbb9eaSEliezer Tamir 				(AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
2361a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
2362a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
2363a2fbb9eaSEliezer Tamir 			AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
2364a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
2365a2fbb9eaSEliezer Tamir #define HW_PRTY_ASSERT_SET_2	(AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
2366a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
2367a2fbb9eaSEliezer Tamir 			AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
2368a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
2369a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
2370c9ee9206SVladislav Zolotarov 				 AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR |\
2371a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
2372a2fbb9eaSEliezer Tamir 				 AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
2373a2fbb9eaSEliezer Tamir 
237472fd0718SVladislav Zolotarov #define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
237572fd0718SVladislav Zolotarov 		AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
237672fd0718SVladislav Zolotarov 		AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \
237772fd0718SVladislav Zolotarov 		AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
2378a2fbb9eaSEliezer Tamir 
23798736c826SVladislav Zolotarov #define HW_PRTY_ASSERT_SET_4 (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR | \
23808736c826SVladislav Zolotarov 			      AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)
23818736c826SVladislav Zolotarov 
2382a2fbb9eaSEliezer Tamir #define MULTI_MASK			0x7f
2383a2fbb9eaSEliezer Tamir 
2384619c5cb6SVlad Zolotarov #define DEF_USB_FUNC_OFF	offsetof(struct cstorm_def_status_block_u, func)
2385619c5cb6SVlad Zolotarov #define DEF_CSB_FUNC_OFF	offsetof(struct cstorm_def_status_block_c, func)
2386619c5cb6SVlad Zolotarov #define DEF_XSB_FUNC_OFF	offsetof(struct xstorm_def_status_block, func)
2387619c5cb6SVlad Zolotarov #define DEF_TSB_FUNC_OFF	offsetof(struct tstorm_def_status_block, func)
2388619c5cb6SVlad Zolotarov 
2389619c5cb6SVlad Zolotarov #define DEF_USB_IGU_INDEX_OFF \
2390619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_def_status_block_u, igu_index)
2391619c5cb6SVlad Zolotarov #define DEF_CSB_IGU_INDEX_OFF \
2392619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_def_status_block_c, igu_index)
2393619c5cb6SVlad Zolotarov #define DEF_XSB_IGU_INDEX_OFF \
2394619c5cb6SVlad Zolotarov 			offsetof(struct xstorm_def_status_block, igu_index)
2395619c5cb6SVlad Zolotarov #define DEF_TSB_IGU_INDEX_OFF \
2396619c5cb6SVlad Zolotarov 			offsetof(struct tstorm_def_status_block, igu_index)
2397619c5cb6SVlad Zolotarov 
2398619c5cb6SVlad Zolotarov #define DEF_USB_SEGMENT_OFF \
2399619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_def_status_block_u, segment)
2400619c5cb6SVlad Zolotarov #define DEF_CSB_SEGMENT_OFF \
2401619c5cb6SVlad Zolotarov 			offsetof(struct cstorm_def_status_block_c, segment)
2402619c5cb6SVlad Zolotarov #define DEF_XSB_SEGMENT_OFF \
2403619c5cb6SVlad Zolotarov 			offsetof(struct xstorm_def_status_block, segment)
2404619c5cb6SVlad Zolotarov #define DEF_TSB_SEGMENT_OFF \
2405619c5cb6SVlad Zolotarov 			offsetof(struct tstorm_def_status_block, segment)
2406619c5cb6SVlad Zolotarov 
2407a2fbb9eaSEliezer Tamir #define BNX2X_SP_DSB_INDEX \
2408523224a3SDmitry Kravkov 		(&bp->def_status_blk->sp_sb.\
2409523224a3SDmitry Kravkov 					index_values[HC_SP_INDEX_ETH_DEF_CONS])
2410f85582f8SDmitry Kravkov 
2411a2fbb9eaSEliezer Tamir #define CAM_IS_INVALID(x) \
2412523224a3SDmitry Kravkov 	(GET_FLAG(x.flags, \
2413523224a3SDmitry Kravkov 	MAC_CONFIGURATION_ENTRY_ACTION_TYPE) == \
2414523224a3SDmitry Kravkov 	(T_ETH_MAC_COMMAND_INVALIDATE))
2415a2fbb9eaSEliezer Tamir 
241634f80b04SEilon Greenstein /* Number of u32 elements in MC hash array */
241734f80b04SEilon Greenstein #define MC_HASH_SIZE			8
241834f80b04SEilon Greenstein #define MC_HASH_OFFSET(bp, i)		(BAR_TSTRORM_INTMEM + \
241934f80b04SEilon Greenstein 	TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
242034f80b04SEilon Greenstein 
242134f80b04SEilon Greenstein #ifndef PXP2_REG_PXP2_INT_STS
242234f80b04SEilon Greenstein #define PXP2_REG_PXP2_INT_STS		PXP2_REG_PXP2_INT_STS_0
242334f80b04SEilon Greenstein #endif
242434f80b04SEilon Greenstein 
2425f2e0899fSDmitry Kravkov #ifndef ETH_MAX_RX_CLIENTS_E2
2426f2e0899fSDmitry Kravkov #define ETH_MAX_RX_CLIENTS_E2		ETH_MAX_RX_CLIENTS_E1H
2427f2e0899fSDmitry Kravkov #endif
2428f85582f8SDmitry Kravkov 
242934f24c7fSVladislav Zolotarov #define BNX2X_VPD_LEN			128
243034f24c7fSVladislav Zolotarov #define VENDOR_ID_LEN			4
243134f24c7fSVladislav Zolotarov 
2432be1f1ffaSAriel Elior #define VF_ACQUIRE_THRESH		3
2433be1f1ffaSAriel Elior #define VF_ACQUIRE_MAC_FILTERS		1
2434be1f1ffaSAriel Elior #define VF_ACQUIRE_MC_FILTERS		10
2435be1f1ffaSAriel Elior 
2436be1f1ffaSAriel Elior #define GOOD_ME_REG(me_reg) (((me_reg) & ME_REG_VF_VALID) && \
2437be1f1ffaSAriel Elior 			    (!((me_reg) & ME_REG_VF_ERR)))
2438ad5afc89SAriel Elior int bnx2x_nic_load_analyze_req(struct bnx2x *bp, u32 load_code);
2439523224a3SDmitry Kravkov /* Congestion management fairness mode */
2440523224a3SDmitry Kravkov #define CMNG_FNS_NONE			0
2441523224a3SDmitry Kravkov #define CMNG_FNS_MINMAX			1
2442523224a3SDmitry Kravkov 
2443523224a3SDmitry Kravkov #define HC_SEG_ACCESS_DEF		0   /*Driver decision 0-3*/
2444523224a3SDmitry Kravkov #define HC_SEG_ACCESS_ATTN		4
2445523224a3SDmitry Kravkov #define HC_SEG_ACCESS_NORM		0   /*Driver decision 0-1*/
2446523224a3SDmitry Kravkov 
2447619c5cb6SVlad Zolotarov static const u32 dmae_reg_go_c[] = {
2448619c5cb6SVlad Zolotarov 	DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
2449619c5cb6SVlad Zolotarov 	DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
2450619c5cb6SVlad Zolotarov 	DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
2451619c5cb6SVlad Zolotarov 	DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
2452619c5cb6SVlad Zolotarov };
2453b0efbb99SDmitry Kravkov 
2454005a07baSAriel Elior void bnx2x_set_ethtool_ops(struct bnx2x *bp, struct net_device *netdev);
24553deb8167SYaniv Rosner void bnx2x_notify_link_changed(struct bnx2x *bp);
2456614c76dfSDmitry Kravkov 
24579e62e912SDmitry Kravkov #define BNX2X_MF_SD_PROTOCOL(bp) \
2458614c76dfSDmitry Kravkov 	((bp)->mf_config[BP_VN(bp)] & FUNC_MF_CFG_PROTOCOL_MASK)
2459614c76dfSDmitry Kravkov 
24609e62e912SDmitry Kravkov #define BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) \
24619e62e912SDmitry Kravkov 	(BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_ISCSI)
2462614c76dfSDmitry Kravkov 
24639e62e912SDmitry Kravkov #define BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp) \
24649e62e912SDmitry Kravkov 	(BNX2X_MF_SD_PROTOCOL(bp) == FUNC_MF_CFG_PROTOCOL_FCOE)
24659e62e912SDmitry Kravkov 
24669e62e912SDmitry Kravkov #define IS_MF_ISCSI_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp))
24679e62e912SDmitry Kravkov #define IS_MF_FCOE_SD(bp) (IS_MF_SD(bp) && BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp))
24689e62e912SDmitry Kravkov 
2469a3348722SBarak Witkowski #define BNX2X_MF_EXT_PROTOCOL_FCOE(bp)  ((bp)->mf_ext_config & \
2470a3348722SBarak Witkowski 					 MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD)
2471a3348722SBarak Witkowski 
2472a3348722SBarak Witkowski #define IS_MF_FCOE_AFEX(bp) (IS_MF_AFEX(bp) && BNX2X_MF_EXT_PROTOCOL_FCOE(bp))
24739e62e912SDmitry Kravkov #define IS_MF_STORAGE_SD(bp) (IS_MF_SD(bp) && \
24749e62e912SDmitry Kravkov 				(BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp) || \
24759e62e912SDmitry Kravkov 				 BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)))
2476614c76dfSDmitry Kravkov 
24772de67439SYuval Mintz #define SET_FLAG(value, mask, flag) \
24782de67439SYuval Mintz 	do {\
24792de67439SYuval Mintz 		(value) &= ~(mask);\
24802de67439SYuval Mintz 		(value) |= ((flag) << (mask##_SHIFT));\
24812de67439SYuval Mintz 	} while (0)
24822de67439SYuval Mintz 
24832de67439SYuval Mintz #define GET_FLAG(value, mask) \
24842de67439SYuval Mintz 	(((value) & (mask)) >> (mask##_SHIFT))
24852de67439SYuval Mintz 
24862de67439SYuval Mintz #define GET_FIELD(value, fname) \
24872de67439SYuval Mintz 	(((value) & (fname##_MASK)) >> (fname##_SHIFT))
24882de67439SYuval Mintz 
248955c11941SMerav Sicron enum {
249055c11941SMerav Sicron 	SWITCH_UPDATE,
249155c11941SMerav Sicron 	AFEX_UPDATE,
249255c11941SMerav Sicron };
249355c11941SMerav Sicron 
249455c11941SMerav Sicron #define NUM_MACS	8
2495a3348722SBarak Witkowski 
2496ca1ee4b2SDmitry Kravkov enum bnx2x_pci_bus_speed {
2497ca1ee4b2SDmitry Kravkov 	BNX2X_PCI_LINK_SPEED_2500 = 2500,
2498ca1ee4b2SDmitry Kravkov 	BNX2X_PCI_LINK_SPEED_5000 = 5000,
2499ca1ee4b2SDmitry Kravkov 	BNX2X_PCI_LINK_SPEED_8000 = 8000
2500ca1ee4b2SDmitry Kravkov };
2501568e2426SDmitry Kravkov 
2502568e2426SDmitry Kravkov void bnx2x_set_local_cmng(struct bnx2x *bp);
25031a6974b2SYuval Mintz 
25041a6974b2SYuval Mintz #define MCPR_SCRATCH_BASE(bp) \
25051a6974b2SYuval Mintz 	(CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
25061a6974b2SYuval Mintz 
2507a2fbb9eaSEliezer Tamir #endif /* bnx2x.h */
2508