xref: /linux/drivers/net/ethernet/atheros/atl1e/atl1e_hw.h (revision 75bf465f0bc33e9b776a46d6a1b9b990f5fb7c37)
1*1a59d1b8SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */
2a6a53252SJie Yang /*
3a6a53252SJie Yang  * Copyright(c) 2007 Atheros Corporation. All rights reserved.
4a6a53252SJie Yang  *
5a6a53252SJie Yang  * Derived from Intel e1000 driver
6a6a53252SJie Yang  * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
7a6a53252SJie Yang  */
8a6a53252SJie Yang 
9a6a53252SJie Yang #ifndef _ATHL1E_HW_H_
10a6a53252SJie Yang #define _ATHL1E_HW_H_
11a6a53252SJie Yang 
12a6a53252SJie Yang #include <linux/types.h>
13a6a53252SJie Yang #include <linux/mii.h>
14a6a53252SJie Yang 
15a6a53252SJie Yang struct atl1e_adapter;
16a6a53252SJie Yang struct atl1e_hw;
17a6a53252SJie Yang 
18a6a53252SJie Yang /* function prototype */
19a6a53252SJie Yang s32 atl1e_reset_hw(struct atl1e_hw *hw);
20a6a53252SJie Yang s32 atl1e_read_mac_addr(struct atl1e_hw *hw);
21a6a53252SJie Yang s32 atl1e_init_hw(struct atl1e_hw *hw);
22a6a53252SJie Yang s32 atl1e_phy_commit(struct atl1e_hw *hw);
23a6a53252SJie Yang s32 atl1e_get_speed_and_duplex(struct atl1e_hw *hw, u16 *speed, u16 *duplex);
24a6a53252SJie Yang u32 atl1e_auto_get_fc(struct atl1e_adapter *adapter, u16 duplex);
25a6a53252SJie Yang u32 atl1e_hash_mc_addr(struct atl1e_hw *hw, u8 *mc_addr);
26a6a53252SJie Yang void atl1e_hash_set(struct atl1e_hw *hw, u32 hash_value);
27a6a53252SJie Yang s32 atl1e_read_phy_reg(struct atl1e_hw *hw, u16 reg_addr, u16 *phy_data);
28a6a53252SJie Yang s32 atl1e_write_phy_reg(struct atl1e_hw *hw, u32 reg_addr, u16 phy_data);
29a6a53252SJie Yang s32 atl1e_validate_mdi_setting(struct atl1e_hw *hw);
30a6a53252SJie Yang void atl1e_hw_set_mac_addr(struct atl1e_hw *hw);
31a6a53252SJie Yang bool atl1e_read_eeprom(struct atl1e_hw *hw, u32 offset, u32 *p_value);
32a6a53252SJie Yang bool atl1e_write_eeprom(struct atl1e_hw *hw, u32 offset, u32 value);
33a6a53252SJie Yang s32 atl1e_phy_enter_power_saving(struct atl1e_hw *hw);
34a6a53252SJie Yang s32 atl1e_phy_leave_power_saving(struct atl1e_hw *hw);
35a6a53252SJie Yang s32 atl1e_phy_init(struct atl1e_hw *hw);
36a6a53252SJie Yang int atl1e_check_eeprom_exist(struct atl1e_hw *hw);
37a6a53252SJie Yang void atl1e_force_ps(struct atl1e_hw *hw);
38a6a53252SJie Yang s32 atl1e_restart_autoneg(struct atl1e_hw *hw);
39a6a53252SJie Yang 
40a6a53252SJie Yang /* register definition */
41a6a53252SJie Yang #define REG_PM_CTRLSTAT             0x44
42a6a53252SJie Yang 
43a6a53252SJie Yang #define REG_PCIE_CAP_LIST           0x58
44a6a53252SJie Yang 
45a6a53252SJie Yang #define REG_DEVICE_CAP              0x5C
46a6a53252SJie Yang #define     DEVICE_CAP_MAX_PAYLOAD_MASK     0x7
47a6a53252SJie Yang #define     DEVICE_CAP_MAX_PAYLOAD_SHIFT    0
48a6a53252SJie Yang 
49a6a53252SJie Yang #define REG_DEVICE_CTRL             0x60
50a6a53252SJie Yang #define     DEVICE_CTRL_MAX_PAYLOAD_MASK    0x7
51a6a53252SJie Yang #define     DEVICE_CTRL_MAX_PAYLOAD_SHIFT   5
52a6a53252SJie Yang #define     DEVICE_CTRL_MAX_RREQ_SZ_MASK    0x7
53a6a53252SJie Yang #define     DEVICE_CTRL_MAX_RREQ_SZ_SHIFT   12
54a6a53252SJie Yang 
55a6a53252SJie Yang #define REG_VPD_CAP                 0x6C
56a6a53252SJie Yang #define     VPD_CAP_ID_MASK                 0xff
57a6a53252SJie Yang #define     VPD_CAP_ID_SHIFT                0
58a6a53252SJie Yang #define     VPD_CAP_NEXT_PTR_MASK           0xFF
59a6a53252SJie Yang #define     VPD_CAP_NEXT_PTR_SHIFT          8
60a6a53252SJie Yang #define     VPD_CAP_VPD_ADDR_MASK           0x7FFF
61a6a53252SJie Yang #define     VPD_CAP_VPD_ADDR_SHIFT          16
62a6a53252SJie Yang #define     VPD_CAP_VPD_FLAG                0x80000000
63a6a53252SJie Yang 
64a6a53252SJie Yang #define REG_VPD_DATA                0x70
65a6a53252SJie Yang 
66a6a53252SJie Yang #define REG_SPI_FLASH_CTRL          0x200
67a6a53252SJie Yang #define     SPI_FLASH_CTRL_STS_NON_RDY      0x1
68a6a53252SJie Yang #define     SPI_FLASH_CTRL_STS_WEN          0x2
69a6a53252SJie Yang #define     SPI_FLASH_CTRL_STS_WPEN         0x80
70a6a53252SJie Yang #define     SPI_FLASH_CTRL_DEV_STS_MASK     0xFF
71a6a53252SJie Yang #define     SPI_FLASH_CTRL_DEV_STS_SHIFT    0
72a6a53252SJie Yang #define     SPI_FLASH_CTRL_INS_MASK         0x7
73a6a53252SJie Yang #define     SPI_FLASH_CTRL_INS_SHIFT        8
74a6a53252SJie Yang #define     SPI_FLASH_CTRL_START            0x800
75a6a53252SJie Yang #define     SPI_FLASH_CTRL_EN_VPD           0x2000
76a6a53252SJie Yang #define     SPI_FLASH_CTRL_LDSTART          0x8000
77a6a53252SJie Yang #define     SPI_FLASH_CTRL_CS_HI_MASK       0x3
78a6a53252SJie Yang #define     SPI_FLASH_CTRL_CS_HI_SHIFT      16
79a6a53252SJie Yang #define     SPI_FLASH_CTRL_CS_HOLD_MASK     0x3
80a6a53252SJie Yang #define     SPI_FLASH_CTRL_CS_HOLD_SHIFT    18
81a6a53252SJie Yang #define     SPI_FLASH_CTRL_CLK_LO_MASK      0x3
82a6a53252SJie Yang #define     SPI_FLASH_CTRL_CLK_LO_SHIFT     20
83a6a53252SJie Yang #define     SPI_FLASH_CTRL_CLK_HI_MASK      0x3
84a6a53252SJie Yang #define     SPI_FLASH_CTRL_CLK_HI_SHIFT     22
85a6a53252SJie Yang #define     SPI_FLASH_CTRL_CS_SETUP_MASK    0x3
86a6a53252SJie Yang #define     SPI_FLASH_CTRL_CS_SETUP_SHIFT   24
87a6a53252SJie Yang #define     SPI_FLASH_CTRL_EROM_PGSZ_MASK   0x3
88a6a53252SJie Yang #define     SPI_FLASH_CTRL_EROM_PGSZ_SHIFT  26
89a6a53252SJie Yang #define     SPI_FLASH_CTRL_WAIT_READY       0x10000000
90a6a53252SJie Yang 
91a6a53252SJie Yang #define REG_SPI_ADDR                0x204
92a6a53252SJie Yang 
93a6a53252SJie Yang #define REG_SPI_DATA                0x208
94a6a53252SJie Yang 
95a6a53252SJie Yang #define REG_SPI_FLASH_CONFIG        0x20C
96a6a53252SJie Yang #define     SPI_FLASH_CONFIG_LD_ADDR_MASK   0xFFFFFF
97a6a53252SJie Yang #define     SPI_FLASH_CONFIG_LD_ADDR_SHIFT  0
98a6a53252SJie Yang #define     SPI_FLASH_CONFIG_VPD_ADDR_MASK  0x3
99a6a53252SJie Yang #define     SPI_FLASH_CONFIG_VPD_ADDR_SHIFT 24
100a6a53252SJie Yang #define     SPI_FLASH_CONFIG_LD_EXIST       0x4000000
101a6a53252SJie Yang 
102a6a53252SJie Yang 
103a6a53252SJie Yang #define REG_SPI_FLASH_OP_PROGRAM    0x210
104a6a53252SJie Yang #define REG_SPI_FLASH_OP_SC_ERASE   0x211
105a6a53252SJie Yang #define REG_SPI_FLASH_OP_CHIP_ERASE 0x212
106a6a53252SJie Yang #define REG_SPI_FLASH_OP_RDID       0x213
107a6a53252SJie Yang #define REG_SPI_FLASH_OP_WREN       0x214
108a6a53252SJie Yang #define REG_SPI_FLASH_OP_RDSR       0x215
109a6a53252SJie Yang #define REG_SPI_FLASH_OP_WRSR       0x216
110a6a53252SJie Yang #define REG_SPI_FLASH_OP_READ       0x217
111a6a53252SJie Yang 
112a6a53252SJie Yang #define REG_TWSI_CTRL               0x218
113a6a53252SJie Yang #define     TWSI_CTRL_LD_OFFSET_MASK        0xFF
114a6a53252SJie Yang #define     TWSI_CTRL_LD_OFFSET_SHIFT       0
115a6a53252SJie Yang #define     TWSI_CTRL_LD_SLV_ADDR_MASK      0x7
116a6a53252SJie Yang #define     TWSI_CTRL_LD_SLV_ADDR_SHIFT     8
117a6a53252SJie Yang #define     TWSI_CTRL_SW_LDSTART            0x800
118a6a53252SJie Yang #define     TWSI_CTRL_HW_LDSTART            0x1000
11918fe369aSAntonio Ospite #define     TWSI_CTRL_SMB_SLV_ADDR_MASK     0x7F
120a6a53252SJie Yang #define     TWSI_CTRL_SMB_SLV_ADDR_SHIFT    15
121a6a53252SJie Yang #define     TWSI_CTRL_LD_EXIST              0x400000
122a6a53252SJie Yang #define     TWSI_CTRL_READ_FREQ_SEL_MASK    0x3
123a6a53252SJie Yang #define     TWSI_CTRL_READ_FREQ_SEL_SHIFT   23
124a6a53252SJie Yang #define     TWSI_CTRL_FREQ_SEL_100K         0
125a6a53252SJie Yang #define     TWSI_CTRL_FREQ_SEL_200K         1
126a6a53252SJie Yang #define     TWSI_CTRL_FREQ_SEL_300K         2
127a6a53252SJie Yang #define     TWSI_CTRL_FREQ_SEL_400K         3
128a6a53252SJie Yang #define     TWSI_CTRL_SMB_SLV_ADDR
129a6a53252SJie Yang #define     TWSI_CTRL_WRITE_FREQ_SEL_MASK   0x3
130a6a53252SJie Yang #define     TWSI_CTRL_WRITE_FREQ_SEL_SHIFT  24
131a6a53252SJie Yang 
132a6a53252SJie Yang 
133a6a53252SJie Yang #define REG_PCIE_DEV_MISC_CTRL      0x21C
134a6a53252SJie Yang #define     PCIE_DEV_MISC_CTRL_EXT_PIPE     0x2
135a6a53252SJie Yang #define     PCIE_DEV_MISC_CTRL_RETRY_BUFDIS 0x1
136a6a53252SJie Yang #define     PCIE_DEV_MISC_CTRL_SPIROM_EXIST 0x4
137a6a53252SJie Yang #define     PCIE_DEV_MISC_CTRL_SERDES_ENDIAN    0x8
138a6a53252SJie Yang #define     PCIE_DEV_MISC_CTRL_SERDES_SEL_DIN   0x10
139a6a53252SJie Yang 
140a6a53252SJie Yang #define REG_PCIE_PHYMISC	    0x1000
141a6a53252SJie Yang #define PCIE_PHYMISC_FORCE_RCV_DET	0x4
142a6a53252SJie Yang 
143a6a53252SJie Yang #define REG_LTSSM_TEST_MODE         0x12FC
144a6a53252SJie Yang #define         LTSSM_TEST_MODE_DEF     0xE000
145a6a53252SJie Yang 
146a6a53252SJie Yang /* Selene Master Control Register */
147a6a53252SJie Yang #define REG_MASTER_CTRL             0x1400
148a6a53252SJie Yang #define     MASTER_CTRL_SOFT_RST            0x1
149a6a53252SJie Yang #define     MASTER_CTRL_MTIMER_EN           0x2
150a6a53252SJie Yang #define     MASTER_CTRL_ITIMER_EN           0x4
151a6a53252SJie Yang #define     MASTER_CTRL_MANUAL_INT          0x8
152a6a53252SJie Yang #define     MASTER_CTRL_ITIMER2_EN          0x20
153a6a53252SJie Yang #define     MASTER_CTRL_INT_RDCLR           0x40
154a6a53252SJie Yang #define     MASTER_CTRL_LED_MODE	    0x200
155a6a53252SJie Yang #define     MASTER_CTRL_REV_NUM_SHIFT       16
156a6a53252SJie Yang #define     MASTER_CTRL_REV_NUM_MASK        0xff
157a6a53252SJie Yang #define     MASTER_CTRL_DEV_ID_SHIFT        24
158a6a53252SJie Yang #define     MASTER_CTRL_DEV_ID_MASK         0xff
159a6a53252SJie Yang 
160a6a53252SJie Yang /* Timer Initial Value Register */
161a6a53252SJie Yang #define REG_MANUAL_TIMER_INIT       0x1404
162a6a53252SJie Yang 
163a6a53252SJie Yang 
164a6a53252SJie Yang /* IRQ ModeratorTimer Initial Value Register */
165a6a53252SJie Yang #define REG_IRQ_MODU_TIMER_INIT     0x1408   /* w */
166a6a53252SJie Yang #define REG_IRQ_MODU_TIMER2_INIT    0x140A   /* w */
167a6a53252SJie Yang 
168a6a53252SJie Yang 
169a6a53252SJie Yang #define REG_GPHY_CTRL               0x140C
170a6a53252SJie Yang #define     GPHY_CTRL_EXT_RESET         1
171a6a53252SJie Yang #define     GPHY_CTRL_PIPE_MOD          2
172a6a53252SJie Yang #define     GPHY_CTRL_TEST_MODE_MASK    3
173a6a53252SJie Yang #define     GPHY_CTRL_TEST_MODE_SHIFT   2
174a6a53252SJie Yang #define     GPHY_CTRL_BERT_START        0x10
175a6a53252SJie Yang #define     GPHY_CTRL_GATE_25M_EN       0x20
176a6a53252SJie Yang #define     GPHY_CTRL_LPW_EXIT          0x40
177a6a53252SJie Yang #define     GPHY_CTRL_PHY_IDDQ          0x80
178a6a53252SJie Yang #define     GPHY_CTRL_PHY_IDDQ_DIS      0x100
179a6a53252SJie Yang #define     GPHY_CTRL_PCLK_SEL_DIS      0x200
180a6a53252SJie Yang #define     GPHY_CTRL_HIB_EN            0x400
181a6a53252SJie Yang #define     GPHY_CTRL_HIB_PULSE         0x800
182a6a53252SJie Yang #define     GPHY_CTRL_SEL_ANA_RST       0x1000
183a6a53252SJie Yang #define     GPHY_CTRL_PHY_PLL_ON        0x2000
184a6a53252SJie Yang #define     GPHY_CTRL_PWDOWN_HW		0x4000
185a6a53252SJie Yang #define     GPHY_CTRL_DEFAULT (\
186a6a53252SJie Yang 		GPHY_CTRL_PHY_PLL_ON	|\
187a6a53252SJie Yang 		GPHY_CTRL_SEL_ANA_RST	|\
188a6a53252SJie Yang 		GPHY_CTRL_HIB_PULSE	|\
189a6a53252SJie Yang 		GPHY_CTRL_HIB_EN)
190a6a53252SJie Yang 
191a6a53252SJie Yang #define     GPHY_CTRL_PW_WOL_DIS (\
192a6a53252SJie Yang 		GPHY_CTRL_PHY_PLL_ON	|\
193a6a53252SJie Yang 		GPHY_CTRL_SEL_ANA_RST	|\
194a6a53252SJie Yang 		GPHY_CTRL_HIB_PULSE	|\
195a6a53252SJie Yang 		GPHY_CTRL_HIB_EN	|\
196a6a53252SJie Yang 		GPHY_CTRL_PWDOWN_HW	|\
197a6a53252SJie Yang 		GPHY_CTRL_PCLK_SEL_DIS	|\
198a6a53252SJie Yang 		GPHY_CTRL_PHY_IDDQ)
199a6a53252SJie Yang 
200a6a53252SJie Yang /* IRQ Anti-Lost Timer Initial Value Register */
201a6a53252SJie Yang #define REG_CMBDISDMA_TIMER         0x140E
202a6a53252SJie Yang 
203a6a53252SJie Yang 
204a6a53252SJie Yang /* Block IDLE Status Register */
205a6a53252SJie Yang #define REG_IDLE_STATUS  	0x1410
206a6a53252SJie Yang #define     IDLE_STATUS_RXMAC       1    /* 1: RXMAC state machine is in non-IDLE state. 0: RXMAC is idling */
207a6a53252SJie Yang #define     IDLE_STATUS_TXMAC       2    /* 1: TXMAC state machine is in non-IDLE state. 0: TXMAC is idling */
208a6a53252SJie Yang #define     IDLE_STATUS_RXQ         4    /* 1: RXQ state machine is in non-IDLE state.   0: RXQ is idling   */
209a6a53252SJie Yang #define     IDLE_STATUS_TXQ         8    /* 1: TXQ state machine is in non-IDLE state.   0: TXQ is idling   */
210a6a53252SJie Yang #define     IDLE_STATUS_DMAR        0x10 /* 1: DMAR state machine is in non-IDLE state.  0: DMAR is idling  */
211a6a53252SJie Yang #define     IDLE_STATUS_DMAW        0x20 /* 1: DMAW state machine is in non-IDLE state.  0: DMAW is idling  */
212a6a53252SJie Yang #define     IDLE_STATUS_SMB         0x40 /* 1: SMB state machine is in non-IDLE state.   0: SMB is idling   */
213a6a53252SJie Yang #define     IDLE_STATUS_CMB         0x80 /* 1: CMB state machine is in non-IDLE state.   0: CMB is idling   */
214a6a53252SJie Yang 
215a6a53252SJie Yang /* MDIO Control Register */
216a6a53252SJie Yang #define REG_MDIO_CTRL           0x1414
217a6a53252SJie Yang #define     MDIO_DATA_MASK          0xffff  /* On MDIO write, the 16-bit control data to write to PHY MII management register */
218a6a53252SJie Yang #define     MDIO_DATA_SHIFT         0       /* On MDIO read, the 16-bit status data that was read from the PHY MII management register*/
219a6a53252SJie Yang #define     MDIO_REG_ADDR_MASK      0x1f    /* MDIO register address */
220a6a53252SJie Yang #define     MDIO_REG_ADDR_SHIFT     16
221a6a53252SJie Yang #define     MDIO_RW                 0x200000      /* 1: read, 0: write */
222a6a53252SJie Yang #define     MDIO_SUP_PREAMBLE       0x400000      /* Suppress preamble */
223a6a53252SJie Yang #define     MDIO_START              0x800000      /* Write 1 to initiate the MDIO master. And this bit is self cleared after one cycle*/
224a6a53252SJie Yang #define     MDIO_CLK_SEL_SHIFT      24
225a6a53252SJie Yang #define     MDIO_CLK_25_4           0
226a6a53252SJie Yang #define     MDIO_CLK_25_6           2
227a6a53252SJie Yang #define     MDIO_CLK_25_8           3
228a6a53252SJie Yang #define     MDIO_CLK_25_10          4
229a6a53252SJie Yang #define     MDIO_CLK_25_14          5
230a6a53252SJie Yang #define     MDIO_CLK_25_20          6
231a6a53252SJie Yang #define     MDIO_CLK_25_28          7
232a6a53252SJie Yang #define     MDIO_BUSY               0x8000000
233a6a53252SJie Yang #define     MDIO_AP_EN              0x10000000
234a6a53252SJie Yang #define MDIO_WAIT_TIMES         10
235a6a53252SJie Yang 
236a6a53252SJie Yang /* MII PHY Status Register */
237a6a53252SJie Yang #define REG_PHY_STATUS           0x1418
238a6a53252SJie Yang #define     PHY_STATUS_100M	      0x20000
239a6a53252SJie Yang #define     PHY_STATUS_EMI_CA	      0x40000
240a6a53252SJie Yang 
241a6a53252SJie Yang /* BIST Control and Status Register0 (for the Packet Memory) */
242a6a53252SJie Yang #define REG_BIST0_CTRL              0x141c
243a6a53252SJie Yang #define     BIST0_NOW                   0x1 /* 1: To trigger BIST0 logic. This bit stays high during the */
244a6a53252SJie Yang /* BIST process and reset to zero when BIST is done */
245a6a53252SJie Yang #define     BIST0_SRAM_FAIL             0x2 /* 1: The SRAM failure is un-repairable because it has address */
246a6a53252SJie Yang /* decoder failure or more than 1 cell stuck-to-x failure */
247a6a53252SJie Yang #define     BIST0_FUSE_FLAG             0x4 /* 1: Indicating one cell has been fixed */
248a6a53252SJie Yang 
249a6a53252SJie Yang /* BIST Control and Status Register1(for the retry buffer of PCI Express) */
250a6a53252SJie Yang #define REG_BIST1_CTRL              0x1420
251a6a53252SJie Yang #define     BIST1_NOW                   0x1 /* 1: To trigger BIST0 logic. This bit stays high during the */
252a6a53252SJie Yang /* BIST process and reset to zero when BIST is done */
253a6a53252SJie Yang #define     BIST1_SRAM_FAIL             0x2 /* 1: The SRAM failure is un-repairable because it has address */
254a6a53252SJie Yang /* decoder failure or more than 1 cell stuck-to-x failure.*/
255a6a53252SJie Yang #define     BIST1_FUSE_FLAG             0x4
256a6a53252SJie Yang 
257a6a53252SJie Yang /* SerDes Lock Detect Control and Status Register */
258a6a53252SJie Yang #define REG_SERDES_LOCK             0x1424
259a6a53252SJie Yang #define     SERDES_LOCK_DETECT          1  /* 1: SerDes lock detected . This signal comes from Analog SerDes */
260a6a53252SJie Yang #define     SERDES_LOCK_DETECT_EN       2  /* 1: Enable SerDes Lock detect function */
261a6a53252SJie Yang 
262a6a53252SJie Yang /* MAC Control Register  */
263a6a53252SJie Yang #define REG_MAC_CTRL                0x1480
264a6a53252SJie Yang #define     MAC_CTRL_TX_EN              1  /* 1: Transmit Enable */
265a6a53252SJie Yang #define     MAC_CTRL_RX_EN              2  /* 1: Receive Enable */
266a6a53252SJie Yang #define     MAC_CTRL_TX_FLOW            4  /* 1: Transmit Flow Control Enable */
267a6a53252SJie Yang #define     MAC_CTRL_RX_FLOW            8  /* 1: Receive Flow Control Enable */
268a6a53252SJie Yang #define     MAC_CTRL_LOOPBACK           0x10      /* 1: Loop back at G/MII Interface */
269a6a53252SJie Yang #define     MAC_CTRL_DUPLX              0x20      /* 1: Full-duplex mode  0: Half-duplex mode */
270a6a53252SJie Yang #define     MAC_CTRL_ADD_CRC            0x40      /* 1: Instruct MAC to attach CRC on all egress Ethernet frames */
271a6a53252SJie Yang #define     MAC_CTRL_PAD                0x80      /* 1: Instruct MAC to pad short frames to 60-bytes, and then attach CRC. This bit has higher priority over CRC_EN */
272a6a53252SJie Yang #define     MAC_CTRL_LENCHK             0x100     /* 1: Instruct MAC to check if length field matches the real packet length */
273a6a53252SJie Yang #define     MAC_CTRL_HUGE_EN            0x200     /* 1: receive Jumbo frame enable */
274a6a53252SJie Yang #define     MAC_CTRL_PRMLEN_SHIFT       10        /* Preamble length */
275a6a53252SJie Yang #define     MAC_CTRL_PRMLEN_MASK        0xf
276a6a53252SJie Yang #define     MAC_CTRL_RMV_VLAN           0x4000    /* 1: to remove VLAN Tag automatically from all receive packets */
277a6a53252SJie Yang #define     MAC_CTRL_PROMIS_EN          0x8000    /* 1: Promiscuous Mode Enable */
278a6a53252SJie Yang #define     MAC_CTRL_TX_PAUSE           0x10000   /* 1: transmit test pause */
279a6a53252SJie Yang #define     MAC_CTRL_SCNT               0x20000   /* 1: shortcut slot time counter */
280a6a53252SJie Yang #define     MAC_CTRL_SRST_TX            0x40000   /* 1: synchronized reset Transmit MAC module */
281a6a53252SJie Yang #define     MAC_CTRL_TX_SIMURST         0x80000   /* 1: transmit simulation reset */
282a6a53252SJie Yang #define     MAC_CTRL_SPEED_SHIFT        20        /* 10: gigabit 01:10M/100M */
283a6a53252SJie Yang #define     MAC_CTRL_SPEED_MASK         0x300000
284a6a53252SJie Yang #define     MAC_CTRL_SPEED_1000         2
285a6a53252SJie Yang #define     MAC_CTRL_SPEED_10_100       1
286a6a53252SJie Yang #define     MAC_CTRL_DBG_TX_BKPRESURE   0x400000  /* 1: transmit maximum backoff (half-duplex test bit) */
287a6a53252SJie Yang #define     MAC_CTRL_TX_HUGE            0x800000  /* 1: transmit huge enable */
288a6a53252SJie Yang #define     MAC_CTRL_RX_CHKSUM_EN       0x1000000 /* 1: RX checksum enable */
289a6a53252SJie Yang #define     MAC_CTRL_MC_ALL_EN          0x2000000 /* 1: upload all multicast frame without error to system */
290a6a53252SJie Yang #define     MAC_CTRL_BC_EN              0x4000000 /* 1: upload all broadcast frame without error to system */
291a6a53252SJie Yang #define     MAC_CTRL_DBG                0x8000000 /* 1: upload all received frame to system (Debug Mode) */
292a6a53252SJie Yang 
293a6a53252SJie Yang /* MAC IPG/IFG Control Register  */
294a6a53252SJie Yang #define REG_MAC_IPG_IFG             0x1484
295a6a53252SJie Yang #define     MAC_IPG_IFG_IPGT_SHIFT      0     /* Desired back to back inter-packet gap. The default is 96-bit time */
296a6a53252SJie Yang #define     MAC_IPG_IFG_IPGT_MASK       0x7f
297a6a53252SJie Yang #define     MAC_IPG_IFG_MIFG_SHIFT      8     /* Minimum number of IFG to enforce in between RX frames */
298a6a53252SJie Yang #define     MAC_IPG_IFG_MIFG_MASK       0xff  /* Frame gap below such IFP is dropped */
299a6a53252SJie Yang #define     MAC_IPG_IFG_IPGR1_SHIFT     16    /* 64bit Carrier-Sense window */
300a6a53252SJie Yang #define     MAC_IPG_IFG_IPGR1_MASK      0x7f
301a6a53252SJie Yang #define     MAC_IPG_IFG_IPGR2_SHIFT     24    /* 96-bit IPG window */
302a6a53252SJie Yang #define     MAC_IPG_IFG_IPGR2_MASK      0x7f
303a6a53252SJie Yang 
304a6a53252SJie Yang /* MAC STATION ADDRESS  */
305a6a53252SJie Yang #define REG_MAC_STA_ADDR            0x1488
306a6a53252SJie Yang 
307a6a53252SJie Yang /* Hash table for multicast address */
308a6a53252SJie Yang #define REG_RX_HASH_TABLE           0x1490
309a6a53252SJie Yang 
310a6a53252SJie Yang 
311a6a53252SJie Yang /* MAC Half-Duplex Control Register */
312a6a53252SJie Yang #define REG_MAC_HALF_DUPLX_CTRL     0x1498
313a6a53252SJie Yang #define     MAC_HALF_DUPLX_CTRL_LCOL_SHIFT   0      /* Collision Window */
314a6a53252SJie Yang #define     MAC_HALF_DUPLX_CTRL_LCOL_MASK    0x3ff
315a6a53252SJie Yang #define     MAC_HALF_DUPLX_CTRL_RETRY_SHIFT  12     /* Retransmission maximum, afterwards the packet will be discarded */
316a6a53252SJie Yang #define     MAC_HALF_DUPLX_CTRL_RETRY_MASK   0xf
317a6a53252SJie Yang #define     MAC_HALF_DUPLX_CTRL_EXC_DEF_EN   0x10000 /* 1: Allow the transmission of a packet which has been excessively deferred */
318a6a53252SJie Yang #define     MAC_HALF_DUPLX_CTRL_NO_BACK_C    0x20000 /* 1: No back-off on collision, immediately start the retransmission */
319a6a53252SJie Yang #define     MAC_HALF_DUPLX_CTRL_NO_BACK_P    0x40000 /* 1: No back-off on backpressure, immediately start the transmission after back pressure */
320a6a53252SJie Yang #define     MAC_HALF_DUPLX_CTRL_ABEBE        0x80000 /* 1: Alternative Binary Exponential Back-off Enabled */
321a6a53252SJie Yang #define     MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT  20      /* Maximum binary exponential number */
322a6a53252SJie Yang #define     MAC_HALF_DUPLX_CTRL_ABEBT_MASK   0xf
323a6a53252SJie Yang #define     MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT 24      /* IPG to start JAM for collision based flow control in half-duplex */
324a6a53252SJie Yang #define     MAC_HALF_DUPLX_CTRL_JAMIPG_MASK  0xf     /* mode. In unit of 8-bit time */
325a6a53252SJie Yang 
326a6a53252SJie Yang /* Maximum Frame Length Control Register   */
327a6a53252SJie Yang #define REG_MTU                     0x149c
328a6a53252SJie Yang 
329a6a53252SJie Yang /* Wake-On-Lan control register */
330a6a53252SJie Yang #define REG_WOL_CTRL                0x14a0
331a6a53252SJie Yang #define     WOL_PATTERN_EN                  0x00000001
332a6a53252SJie Yang #define     WOL_PATTERN_PME_EN              0x00000002
333a6a53252SJie Yang #define     WOL_MAGIC_EN                    0x00000004
334a6a53252SJie Yang #define     WOL_MAGIC_PME_EN                0x00000008
335a6a53252SJie Yang #define     WOL_LINK_CHG_EN                 0x00000010
336a6a53252SJie Yang #define     WOL_LINK_CHG_PME_EN             0x00000020
337a6a53252SJie Yang #define     WOL_PATTERN_ST                  0x00000100
338a6a53252SJie Yang #define     WOL_MAGIC_ST                    0x00000200
339a6a53252SJie Yang #define     WOL_LINKCHG_ST                  0x00000400
340a6a53252SJie Yang #define     WOL_CLK_SWITCH_EN               0x00008000
341a6a53252SJie Yang #define     WOL_PT0_EN                      0x00010000
342a6a53252SJie Yang #define     WOL_PT1_EN                      0x00020000
343a6a53252SJie Yang #define     WOL_PT2_EN                      0x00040000
344a6a53252SJie Yang #define     WOL_PT3_EN                      0x00080000
345a6a53252SJie Yang #define     WOL_PT4_EN                      0x00100000
346a6a53252SJie Yang #define     WOL_PT5_EN                      0x00200000
347a6a53252SJie Yang #define     WOL_PT6_EN                      0x00400000
348a6a53252SJie Yang /* WOL Length ( 2 DWORD ) */
349a6a53252SJie Yang #define REG_WOL_PATTERN_LEN         0x14a4
350a6a53252SJie Yang #define     WOL_PT_LEN_MASK                 0x7f
351a6a53252SJie Yang #define     WOL_PT0_LEN_SHIFT               0
352a6a53252SJie Yang #define     WOL_PT1_LEN_SHIFT               8
353a6a53252SJie Yang #define     WOL_PT2_LEN_SHIFT               16
354a6a53252SJie Yang #define     WOL_PT3_LEN_SHIFT               24
355a6a53252SJie Yang #define     WOL_PT4_LEN_SHIFT               0
356a6a53252SJie Yang #define     WOL_PT5_LEN_SHIFT               8
357a6a53252SJie Yang #define     WOL_PT6_LEN_SHIFT               16
358a6a53252SJie Yang 
359a6a53252SJie Yang /* Internal SRAM Partition Register */
360a6a53252SJie Yang #define REG_SRAM_TRD_ADDR           0x1518
361a6a53252SJie Yang #define REG_SRAM_TRD_LEN            0x151C
362a6a53252SJie Yang #define REG_SRAM_RXF_ADDR           0x1520
363a6a53252SJie Yang #define REG_SRAM_RXF_LEN            0x1524
364a6a53252SJie Yang #define REG_SRAM_TXF_ADDR           0x1528
365a6a53252SJie Yang #define REG_SRAM_TXF_LEN            0x152C
366a6a53252SJie Yang #define REG_SRAM_TCPH_ADDR          0x1530
367a6a53252SJie Yang #define REG_SRAM_PKTH_ADDR          0x1532
368a6a53252SJie Yang 
369a6a53252SJie Yang /* Load Ptr Register */
370a6a53252SJie Yang #define REG_LOAD_PTR                0x1534  /* Software sets this bit after the initialization of the head and tail */
371a6a53252SJie Yang 
372a6a53252SJie Yang /*
373a6a53252SJie Yang  * addresses of all descriptors, as well as the following descriptor
374a6a53252SJie Yang  * control register, which triggers each function block to load the head
375a6a53252SJie Yang  * pointer to prepare for the operation. This bit is then self-cleared
376a6a53252SJie Yang  * after one cycle.
377a6a53252SJie Yang  */
378a6a53252SJie Yang 
379a6a53252SJie Yang /* Descriptor Control register  */
380a6a53252SJie Yang #define REG_RXF3_BASE_ADDR_HI           0x153C
381a6a53252SJie Yang #define REG_DESC_BASE_ADDR_HI           0x1540
382a6a53252SJie Yang #define REG_RXF0_BASE_ADDR_HI           0x1540 /* share with DESC BASE ADDR HI */
383a6a53252SJie Yang #define REG_HOST_RXF0_PAGE0_LO          0x1544
384a6a53252SJie Yang #define REG_HOST_RXF0_PAGE1_LO          0x1548
385a6a53252SJie Yang #define REG_TPD_BASE_ADDR_LO            0x154C
386a6a53252SJie Yang #define REG_RXF1_BASE_ADDR_HI           0x1550
387a6a53252SJie Yang #define REG_RXF2_BASE_ADDR_HI           0x1554
388a6a53252SJie Yang #define REG_HOST_RXFPAGE_SIZE           0x1558
389a6a53252SJie Yang #define REG_TPD_RING_SIZE               0x155C
390a6a53252SJie Yang /* RSS about */
391a6a53252SJie Yang #define REG_RSS_KEY0                    0x14B0
392a6a53252SJie Yang #define REG_RSS_KEY1                    0x14B4
393a6a53252SJie Yang #define REG_RSS_KEY2                    0x14B8
394a6a53252SJie Yang #define REG_RSS_KEY3                    0x14BC
395a6a53252SJie Yang #define REG_RSS_KEY4                    0x14C0
396a6a53252SJie Yang #define REG_RSS_KEY5                    0x14C4
397a6a53252SJie Yang #define REG_RSS_KEY6                    0x14C8
398a6a53252SJie Yang #define REG_RSS_KEY7                    0x14CC
399a6a53252SJie Yang #define REG_RSS_KEY8                    0x14D0
400a6a53252SJie Yang #define REG_RSS_KEY9                    0x14D4
401a6a53252SJie Yang #define REG_IDT_TABLE4                  0x14E0
402a6a53252SJie Yang #define REG_IDT_TABLE5                  0x14E4
403a6a53252SJie Yang #define REG_IDT_TABLE6                  0x14E8
404a6a53252SJie Yang #define REG_IDT_TABLE7                  0x14EC
405a6a53252SJie Yang #define REG_IDT_TABLE0                  0x1560
406a6a53252SJie Yang #define REG_IDT_TABLE1                  0x1564
407a6a53252SJie Yang #define REG_IDT_TABLE2                  0x1568
408a6a53252SJie Yang #define REG_IDT_TABLE3                  0x156C
409a6a53252SJie Yang #define REG_IDT_TABLE                   REG_IDT_TABLE0
410a6a53252SJie Yang #define REG_RSS_HASH_VALUE              0x1570
411a6a53252SJie Yang #define REG_RSS_HASH_FLAG               0x1574
412a6a53252SJie Yang #define REG_BASE_CPU_NUMBER             0x157C
413a6a53252SJie Yang 
414a6a53252SJie Yang 
415a6a53252SJie Yang /* TXQ Control Register */
416a6a53252SJie Yang #define REG_TXQ_CTRL                0x1580
417a6a53252SJie Yang #define     TXQ_CTRL_NUM_TPD_BURST_MASK     0xF
418a6a53252SJie Yang #define     TXQ_CTRL_NUM_TPD_BURST_SHIFT    0
419a6a53252SJie Yang #define     TXQ_CTRL_EN                     0x20  /* 1: Enable TXQ */
420a6a53252SJie Yang #define     TXQ_CTRL_ENH_MODE               0x40  /* Performance enhancement mode, in which up to two back-to-back DMA read commands might be dispatched. */
421a6a53252SJie Yang #define     TXQ_CTRL_TXF_BURST_NUM_SHIFT    16    /* Number of data byte to read in a cache-aligned burst. Each SRAM entry is 8-byte in length. */
422a6a53252SJie Yang #define     TXQ_CTRL_TXF_BURST_NUM_MASK     0xffff
423a6a53252SJie Yang 
424a6a53252SJie Yang /* Jumbo packet Threshold for task offload */
425a6a53252SJie Yang #define REG_TX_EARLY_TH                     0x1584 /* Jumbo frame threshold in QWORD unit. Packet greater than */
426a6a53252SJie Yang /* JUMBO_TASK_OFFLOAD_THRESHOLD will not be task offloaded. */
427a6a53252SJie Yang #define     TX_TX_EARLY_TH_MASK             0x7ff
428a6a53252SJie Yang #define     TX_TX_EARLY_TH_SHIFT            0
429a6a53252SJie Yang 
430a6a53252SJie Yang 
431a6a53252SJie Yang /* RXQ Control Register */
432a6a53252SJie Yang #define REG_RXQ_CTRL                0x15A0
433a6a53252SJie Yang #define         RXQ_CTRL_PBA_ALIGN_32                   0   /* rx-packet alignment */
434a6a53252SJie Yang #define         RXQ_CTRL_PBA_ALIGN_64                   1
435a6a53252SJie Yang #define         RXQ_CTRL_PBA_ALIGN_128                  2
436a6a53252SJie Yang #define         RXQ_CTRL_PBA_ALIGN_256                  3
437a6a53252SJie Yang #define         RXQ_CTRL_Q1_EN				0x10
438a6a53252SJie Yang #define         RXQ_CTRL_Q2_EN				0x20
439a6a53252SJie Yang #define         RXQ_CTRL_Q3_EN				0x40
440a6a53252SJie Yang #define         RXQ_CTRL_IPV6_XSUM_VERIFY_EN		0x80
441a6a53252SJie Yang #define         RXQ_CTRL_HASH_TLEN_SHIFT                8
442a6a53252SJie Yang #define         RXQ_CTRL_HASH_TLEN_MASK                 0xFF
443a6a53252SJie Yang #define         RXQ_CTRL_HASH_TYPE_IPV4                 0x10000
444a6a53252SJie Yang #define         RXQ_CTRL_HASH_TYPE_IPV4_TCP             0x20000
445a6a53252SJie Yang #define         RXQ_CTRL_HASH_TYPE_IPV6                 0x40000
446a6a53252SJie Yang #define         RXQ_CTRL_HASH_TYPE_IPV6_TCP             0x80000
447a6a53252SJie Yang #define         RXQ_CTRL_RSS_MODE_DISABLE               0
448a6a53252SJie Yang #define         RXQ_CTRL_RSS_MODE_SQSINT                0x4000000
449a6a53252SJie Yang #define         RXQ_CTRL_RSS_MODE_MQUESINT              0x8000000
450a6a53252SJie Yang #define         RXQ_CTRL_RSS_MODE_MQUEMINT              0xC000000
451a6a53252SJie Yang #define         RXQ_CTRL_NIP_QUEUE_SEL_TBL              0x10000000
452a6a53252SJie Yang #define         RXQ_CTRL_HASH_ENABLE                    0x20000000
453a6a53252SJie Yang #define         RXQ_CTRL_CUT_THRU_EN                    0x40000000
454a6a53252SJie Yang #define         RXQ_CTRL_EN                             0x80000000
455a6a53252SJie Yang 
456a6a53252SJie Yang /* Rx jumbo packet threshold and rrd  retirement timer  */
457a6a53252SJie Yang #define REG_RXQ_JMBOSZ_RRDTIM       0x15A4
458a6a53252SJie Yang /*
459a6a53252SJie Yang  * Jumbo packet threshold for non-VLAN packet, in QWORD (64-bit) unit.
460a6a53252SJie Yang  * When the packet length greater than or equal to this value, RXQ
461a6a53252SJie Yang  * shall start cut-through forwarding of the received packet.
462a6a53252SJie Yang  */
463a6a53252SJie Yang #define         RXQ_JMBOSZ_TH_MASK      0x7ff
464a6a53252SJie Yang #define         RXQ_JMBOSZ_TH_SHIFT         0  /* RRD retirement timer. Decrement by 1 after every 512ns passes*/
465a6a53252SJie Yang #define         RXQ_JMBO_LKAH_MASK          0xf
466a6a53252SJie Yang #define         RXQ_JMBO_LKAH_SHIFT         11
467a6a53252SJie Yang 
468a6a53252SJie Yang /* RXF flow control register */
469a6a53252SJie Yang #define REG_RXQ_RXF_PAUSE_THRESH    0x15A8
470a6a53252SJie Yang #define     RXQ_RXF_PAUSE_TH_HI_SHIFT       0
471a6a53252SJie Yang #define     RXQ_RXF_PAUSE_TH_HI_MASK        0xfff
472a6a53252SJie Yang #define     RXQ_RXF_PAUSE_TH_LO_SHIFT       16
473a6a53252SJie Yang #define     RXQ_RXF_PAUSE_TH_LO_MASK        0xfff
474a6a53252SJie Yang 
475a6a53252SJie Yang 
476a6a53252SJie Yang /* DMA Engine Control Register */
477a6a53252SJie Yang #define REG_DMA_CTRL                0x15C0
478a6a53252SJie Yang #define     DMA_CTRL_DMAR_IN_ORDER          0x1
479a6a53252SJie Yang #define     DMA_CTRL_DMAR_ENH_ORDER         0x2
480a6a53252SJie Yang #define     DMA_CTRL_DMAR_OUT_ORDER         0x4
481a6a53252SJie Yang #define     DMA_CTRL_RCB_VALUE              0x8
482a6a53252SJie Yang #define     DMA_CTRL_DMAR_BURST_LEN_SHIFT   4
483a6a53252SJie Yang #define     DMA_CTRL_DMAR_BURST_LEN_MASK    7
484a6a53252SJie Yang #define     DMA_CTRL_DMAW_BURST_LEN_SHIFT   7
485a6a53252SJie Yang #define     DMA_CTRL_DMAW_BURST_LEN_MASK    7
486a6a53252SJie Yang #define     DMA_CTRL_DMAR_REQ_PRI           0x400
487a6a53252SJie Yang #define     DMA_CTRL_DMAR_DLY_CNT_MASK      0x1F
488a6a53252SJie Yang #define     DMA_CTRL_DMAR_DLY_CNT_SHIFT     11
489a6a53252SJie Yang #define     DMA_CTRL_DMAW_DLY_CNT_MASK      0xF
490a6a53252SJie Yang #define     DMA_CTRL_DMAW_DLY_CNT_SHIFT     16
491a6a53252SJie Yang #define     DMA_CTRL_TXCMB_EN               0x100000
492a6a53252SJie Yang #define     DMA_CTRL_RXCMB_EN				0x200000
493a6a53252SJie Yang 
494a6a53252SJie Yang 
495a6a53252SJie Yang /* CMB/SMB Control Register */
496a6a53252SJie Yang #define REG_SMB_STAT_TIMER                      0x15C4
497a6a53252SJie Yang #define REG_TRIG_RRD_THRESH                     0x15CA
498a6a53252SJie Yang #define REG_TRIG_TPD_THRESH                     0x15C8
499a6a53252SJie Yang #define REG_TRIG_TXTIMER                        0x15CC
500a6a53252SJie Yang #define REG_TRIG_RXTIMER                        0x15CE
501a6a53252SJie Yang 
502a6a53252SJie Yang /* HOST RXF Page 1,2,3 address */
503a6a53252SJie Yang #define REG_HOST_RXF1_PAGE0_LO                  0x15D0
504a6a53252SJie Yang #define REG_HOST_RXF1_PAGE1_LO                  0x15D4
505a6a53252SJie Yang #define REG_HOST_RXF2_PAGE0_LO                  0x15D8
506a6a53252SJie Yang #define REG_HOST_RXF2_PAGE1_LO                  0x15DC
507a6a53252SJie Yang #define REG_HOST_RXF3_PAGE0_LO                  0x15E0
508a6a53252SJie Yang #define REG_HOST_RXF3_PAGE1_LO                  0x15E4
509a6a53252SJie Yang 
510a6a53252SJie Yang /* Mail box */
511a6a53252SJie Yang #define REG_MB_RXF1_RADDR                       0x15B4
512a6a53252SJie Yang #define REG_MB_RXF2_RADDR                       0x15B8
513a6a53252SJie Yang #define REG_MB_RXF3_RADDR                       0x15BC
514a6a53252SJie Yang #define REG_MB_TPD_PROD_IDX                     0x15F0
515a6a53252SJie Yang 
516a6a53252SJie Yang /* RXF-Page 0-3  PageNo & Valid bit */
517a6a53252SJie Yang #define REG_HOST_RXF0_PAGE0_VLD     0x15F4
518a6a53252SJie Yang #define     HOST_RXF_VALID              1
519a6a53252SJie Yang #define     HOST_RXF_PAGENO_SHIFT       1
520a6a53252SJie Yang #define     HOST_RXF_PAGENO_MASK        0x7F
521a6a53252SJie Yang #define REG_HOST_RXF0_PAGE1_VLD     0x15F5
522a6a53252SJie Yang #define REG_HOST_RXF1_PAGE0_VLD     0x15F6
523a6a53252SJie Yang #define REG_HOST_RXF1_PAGE1_VLD     0x15F7
524a6a53252SJie Yang #define REG_HOST_RXF2_PAGE0_VLD     0x15F8
525a6a53252SJie Yang #define REG_HOST_RXF2_PAGE1_VLD     0x15F9
526a6a53252SJie Yang #define REG_HOST_RXF3_PAGE0_VLD     0x15FA
527a6a53252SJie Yang #define REG_HOST_RXF3_PAGE1_VLD     0x15FB
528a6a53252SJie Yang 
529a6a53252SJie Yang /* Interrupt Status Register */
530a6a53252SJie Yang #define REG_ISR    0x1600
531a6a53252SJie Yang #define  ISR_SMB   		1
532a6a53252SJie Yang #define  ISR_TIMER		2       /* Interrupt when Timer is counted down to zero */
533a6a53252SJie Yang /*
534a6a53252SJie Yang  * Software manual interrupt, for debug. Set when SW_MAN_INT_EN is set
535a6a53252SJie Yang  * in Table 51 Selene Master Control Register (Offset 0x1400).
536a6a53252SJie Yang  */
537a6a53252SJie Yang #define  ISR_MANUAL         	4
538a6a53252SJie Yang #define  ISR_HW_RXF_OV          8        /* RXF overflow interrupt */
539a6a53252SJie Yang #define  ISR_HOST_RXF0_OV       0x10
540a6a53252SJie Yang #define  ISR_HOST_RXF1_OV       0x20
541a6a53252SJie Yang #define  ISR_HOST_RXF2_OV       0x40
542a6a53252SJie Yang #define  ISR_HOST_RXF3_OV       0x80
543a6a53252SJie Yang #define  ISR_TXF_UN             0x100
544a6a53252SJie Yang #define  ISR_RX0_PAGE_FULL      0x200
545a6a53252SJie Yang #define  ISR_DMAR_TO_RST        0x400
546a6a53252SJie Yang #define  ISR_DMAW_TO_RST        0x800
547a6a53252SJie Yang #define  ISR_GPHY               0x1000
548a6a53252SJie Yang #define  ISR_TX_CREDIT          0x2000
549a6a53252SJie Yang #define  ISR_GPHY_LPW           0x4000    /* GPHY low power state interrupt */
550a6a53252SJie Yang #define  ISR_RX_PKT             0x10000   /* One packet received, triggered by RFD */
551a6a53252SJie Yang #define  ISR_TX_PKT             0x20000   /* One packet transmitted, triggered by TPD */
552a6a53252SJie Yang #define  ISR_TX_DMA             0x40000
553a6a53252SJie Yang #define  ISR_RX_PKT_1           0x80000
554a6a53252SJie Yang #define  ISR_RX_PKT_2           0x100000
555a6a53252SJie Yang #define  ISR_RX_PKT_3           0x200000
556a6a53252SJie Yang #define  ISR_MAC_RX             0x400000
557a6a53252SJie Yang #define  ISR_MAC_TX             0x800000
558a6a53252SJie Yang #define  ISR_UR_DETECTED        0x1000000
559a6a53252SJie Yang #define  ISR_FERR_DETECTED      0x2000000
560a6a53252SJie Yang #define  ISR_NFERR_DETECTED     0x4000000
561a6a53252SJie Yang #define  ISR_CERR_DETECTED      0x8000000
562a6a53252SJie Yang #define  ISR_PHY_LINKDOWN       0x10000000
563a6a53252SJie Yang #define  ISR_DIS_INT            0x80000000
564a6a53252SJie Yang 
565a6a53252SJie Yang 
566a6a53252SJie Yang /* Interrupt Mask Register */
567a6a53252SJie Yang #define REG_IMR 0x1604
568a6a53252SJie Yang 
569a6a53252SJie Yang 
570a6a53252SJie Yang #define IMR_NORMAL_MASK (\
571a6a53252SJie Yang 		ISR_SMB	        |\
572a6a53252SJie Yang 		ISR_TXF_UN      |\
573a6a53252SJie Yang 		ISR_HW_RXF_OV   |\
574a6a53252SJie Yang 		ISR_HOST_RXF0_OV|\
575a6a53252SJie Yang 		ISR_MANUAL      |\
576a6a53252SJie Yang 		ISR_GPHY        |\
577a6a53252SJie Yang 		ISR_GPHY_LPW    |\
578a6a53252SJie Yang 		ISR_DMAR_TO_RST |\
579a6a53252SJie Yang 		ISR_DMAW_TO_RST |\
580a6a53252SJie Yang 		ISR_PHY_LINKDOWN|\
581a6a53252SJie Yang 		ISR_RX_PKT      |\
582a6a53252SJie Yang 		ISR_TX_PKT)
583a6a53252SJie Yang 
584a6a53252SJie Yang #define ISR_TX_EVENT (ISR_TXF_UN | ISR_TX_PKT)
585a6a53252SJie Yang #define ISR_RX_EVENT (ISR_HOST_RXF0_OV | ISR_HW_RXF_OV | ISR_RX_PKT)
586a6a53252SJie Yang 
587a6a53252SJie Yang #define REG_MAC_RX_STATUS_BIN 0x1700
588a6a53252SJie Yang #define REG_MAC_RX_STATUS_END 0x175c
589a6a53252SJie Yang #define REG_MAC_TX_STATUS_BIN 0x1760
590a6a53252SJie Yang #define REG_MAC_TX_STATUS_END 0x17c0
591a6a53252SJie Yang 
592a6a53252SJie Yang /* Hardware Offset Register */
593a6a53252SJie Yang #define REG_HOST_RXF0_PAGEOFF 0x1800
594a6a53252SJie Yang #define REG_TPD_CONS_IDX      0x1804
595a6a53252SJie Yang #define REG_HOST_RXF1_PAGEOFF 0x1808
596a6a53252SJie Yang #define REG_HOST_RXF2_PAGEOFF 0x180C
597a6a53252SJie Yang #define REG_HOST_RXF3_PAGEOFF 0x1810
598a6a53252SJie Yang 
599a6a53252SJie Yang /* RXF-Page 0-3 Offset DMA Address */
600a6a53252SJie Yang #define REG_HOST_RXF0_MB0_LO  0x1820
601a6a53252SJie Yang #define REG_HOST_RXF0_MB1_LO  0x1824
602a6a53252SJie Yang #define REG_HOST_RXF1_MB0_LO  0x1828
603a6a53252SJie Yang #define REG_HOST_RXF1_MB1_LO  0x182C
604a6a53252SJie Yang #define REG_HOST_RXF2_MB0_LO  0x1830
605a6a53252SJie Yang #define REG_HOST_RXF2_MB1_LO  0x1834
606a6a53252SJie Yang #define REG_HOST_RXF3_MB0_LO  0x1838
607a6a53252SJie Yang #define REG_HOST_RXF3_MB1_LO  0x183C
608a6a53252SJie Yang 
609a6a53252SJie Yang /* Tpd CMB DMA Address */
610a6a53252SJie Yang #define REG_HOST_TX_CMB_LO    0x1840
611a6a53252SJie Yang #define REG_HOST_SMB_ADDR_LO  0x1844
612a6a53252SJie Yang 
613a6a53252SJie Yang /* DEBUG ADDR */
614a6a53252SJie Yang #define REG_DEBUG_DATA0 0x1900
615a6a53252SJie Yang #define REG_DEBUG_DATA1 0x1904
616a6a53252SJie Yang 
617a6a53252SJie Yang /***************************** MII definition ***************************************/
618a6a53252SJie Yang /* PHY Common Register */
619a6a53252SJie Yang #define MII_AT001_PSCR                  0x10
620a6a53252SJie Yang #define MII_AT001_PSSR                  0x11
621a6a53252SJie Yang #define MII_INT_CTRL                    0x12
622a6a53252SJie Yang #define MII_INT_STATUS                  0x13
623a6a53252SJie Yang #define MII_SMARTSPEED                  0x14
624a6a53252SJie Yang #define MII_LBRERROR                    0x18
625a6a53252SJie Yang #define MII_RESV2                       0x1a
626a6a53252SJie Yang 
627a6a53252SJie Yang #define MII_DBG_ADDR			0x1D
628a6a53252SJie Yang #define MII_DBG_DATA			0x1E
629a6a53252SJie Yang 
630a6a53252SJie Yang /* Autoneg Advertisement Register */
631ccd5c8efSfrançois romieu #define MII_AR_DEFAULT_CAP_MASK                 0
632a6a53252SJie Yang 
633a6a53252SJie Yang /* 1000BASE-T Control Register */
634ccd5c8efSfrançois romieu #define MII_AT001_CR_1000T_SPEED_MASK \
635ccd5c8efSfrançois romieu 	(ADVERTISE_1000FULL | ADVERTISE_1000HALF)
636ccd5c8efSfrançois romieu #define MII_AT001_CR_1000T_DEFAULT_CAP_MASK	MII_AT001_CR_1000T_SPEED_MASK
637a6a53252SJie Yang 
638a6a53252SJie Yang /* AT001 PHY Specific Control Register */
639a6a53252SJie Yang #define MII_AT001_PSCR_JABBER_DISABLE           0x0001  /* 1=Jabber Function disabled */
640a6a53252SJie Yang #define MII_AT001_PSCR_POLARITY_REVERSAL        0x0002  /* 1=Polarity Reversal enabled */
641a6a53252SJie Yang #define MII_AT001_PSCR_SQE_TEST                 0x0004  /* 1=SQE Test enabled */
642a6a53252SJie Yang #define MII_AT001_PSCR_MAC_POWERDOWN            0x0008
643a6a53252SJie Yang #define MII_AT001_PSCR_CLK125_DISABLE           0x0010  /* 1=CLK125 low,
644a6a53252SJie Yang 							 * 0=CLK125 toggling
645a6a53252SJie Yang 							 */
646a6a53252SJie Yang #define MII_AT001_PSCR_MDI_MANUAL_MODE          0x0000  /* MDI Crossover Mode bits 6:5 */
647a6a53252SJie Yang /* Manual MDI configuration */
648a6a53252SJie Yang #define MII_AT001_PSCR_MDIX_MANUAL_MODE         0x0020  /* Manual MDIX configuration */
649a6a53252SJie Yang #define MII_AT001_PSCR_AUTO_X_1000T             0x0040  /* 1000BASE-T: Auto crossover,
650a6a53252SJie Yang 							 *  100BASE-TX/10BASE-T:
651a6a53252SJie Yang 							 *  MDI Mode
652a6a53252SJie Yang 							 */
653a6a53252SJie Yang #define MII_AT001_PSCR_AUTO_X_MODE              0x0060  /* Auto crossover enabled
654a6a53252SJie Yang 							 * all speeds.
655a6a53252SJie Yang 							 */
656a6a53252SJie Yang #define MII_AT001_PSCR_10BT_EXT_DIST_ENABLE     0x0080
657a6a53252SJie Yang /* 1=Enable Extended 10BASE-T distance
658a6a53252SJie Yang  * (Lower 10BASE-T RX Threshold)
659a6a53252SJie Yang  * 0=Normal 10BASE-T RX Threshold */
660a6a53252SJie Yang #define MII_AT001_PSCR_MII_5BIT_ENABLE          0x0100
661a6a53252SJie Yang /* 1=5-Bit interface in 100BASE-TX
662a6a53252SJie Yang  * 0=MII interface in 100BASE-TX */
663a6a53252SJie Yang #define MII_AT001_PSCR_SCRAMBLER_DISABLE        0x0200  /* 1=Scrambler disable */
664a6a53252SJie Yang #define MII_AT001_PSCR_FORCE_LINK_GOOD          0x0400  /* 1=Force link good */
665a6a53252SJie Yang #define MII_AT001_PSCR_ASSERT_CRS_ON_TX         0x0800  /* 1=Assert CRS on Transmit */
666a6a53252SJie Yang #define MII_AT001_PSCR_POLARITY_REVERSAL_SHIFT    1
667a6a53252SJie Yang #define MII_AT001_PSCR_AUTO_X_MODE_SHIFT          5
668a6a53252SJie Yang #define MII_AT001_PSCR_10BT_EXT_DIST_ENABLE_SHIFT 7
669a6a53252SJie Yang /* AT001 PHY Specific Status Register */
670a6a53252SJie Yang #define MII_AT001_PSSR_SPD_DPLX_RESOLVED        0x0800  /* 1=Speed & Duplex resolved */
671a6a53252SJie Yang #define MII_AT001_PSSR_DPLX                     0x2000  /* 1=Duplex 0=Half Duplex */
672a6a53252SJie Yang #define MII_AT001_PSSR_SPEED                    0xC000  /* Speed, bits 14:15 */
673a6a53252SJie Yang #define MII_AT001_PSSR_10MBS                    0x0000  /* 00=10Mbs */
674a6a53252SJie Yang #define MII_AT001_PSSR_100MBS                   0x4000  /* 01=100Mbs */
675a6a53252SJie Yang #define MII_AT001_PSSR_1000MBS                  0x8000  /* 10=1000Mbs */
676a6a53252SJie Yang 
677a6a53252SJie Yang #endif /*_ATHL1E_HW_H_*/
678