xref: /linux/drivers/net/ethernet/atheros/atl1e/atl1e.h (revision ead5d1f4d877e92c051e1a1ade623d0d30e71619)
1*1a59d1b8SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */
2a6a53252SJie Yang /*
3a6a53252SJie Yang  * Copyright(c) 2007 Atheros Corporation. All rights reserved.
4a6a53252SJie Yang  * Copyright(c) 2007 xiong huang <xiong.huang@atheros.com>
5a6a53252SJie Yang  *
6a6a53252SJie Yang  * Derived from Intel e1000 driver
7a6a53252SJie Yang  * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
8a6a53252SJie Yang  */
9a6a53252SJie Yang 
10a6a53252SJie Yang #ifndef _ATL1E_H_
11a6a53252SJie Yang #define _ATL1E_H_
12a6a53252SJie Yang 
13a6b7a407SAlexey Dobriyan #include <linux/interrupt.h>
14a6a53252SJie Yang #include <linux/types.h>
15a6a53252SJie Yang #include <linux/errno.h>
16a6a53252SJie Yang #include <linux/module.h>
17a6a53252SJie Yang #include <linux/pci.h>
18a6a53252SJie Yang #include <linux/netdevice.h>
19a6a53252SJie Yang #include <linux/etherdevice.h>
20a6a53252SJie Yang #include <linux/skbuff.h>
21a6a53252SJie Yang #include <linux/ioport.h>
22a6a53252SJie Yang #include <linux/slab.h>
23a6a53252SJie Yang #include <linux/list.h>
24a6a53252SJie Yang #include <linux/delay.h>
25a6a53252SJie Yang #include <linux/sched.h>
26a6a53252SJie Yang #include <linux/in.h>
27a6a53252SJie Yang #include <linux/ip.h>
28a6a53252SJie Yang #include <linux/ipv6.h>
29a6a53252SJie Yang #include <linux/udp.h>
30a6a53252SJie Yang #include <linux/mii.h>
31a6a53252SJie Yang #include <linux/io.h>
32a6a53252SJie Yang #include <linux/vmalloc.h>
33a6a53252SJie Yang #include <linux/pagemap.h>
34a6a53252SJie Yang #include <linux/tcp.h>
35a6a53252SJie Yang #include <linux/ethtool.h>
36a6a53252SJie Yang #include <linux/if_vlan.h>
37a6a53252SJie Yang #include <linux/workqueue.h>
38a6a53252SJie Yang #include <net/checksum.h>
39a6a53252SJie Yang #include <net/ip6_checksum.h>
40a6a53252SJie Yang 
41a6a53252SJie Yang #include "atl1e_hw.h"
42a6a53252SJie Yang 
43a6a53252SJie Yang #define PCI_REG_COMMAND	 0x04    /* PCI Command Register */
44a6a53252SJie Yang #define CMD_IO_SPACE	 0x0001
45a6a53252SJie Yang #define CMD_MEMORY_SPACE 0x0002
46a6a53252SJie Yang #define CMD_BUS_MASTER   0x0004
47a6a53252SJie Yang 
48a6a53252SJie Yang #define BAR_0   0
49a6a53252SJie Yang #define BAR_1   1
50a6a53252SJie Yang #define BAR_5   5
51a6a53252SJie Yang 
52a6a53252SJie Yang /* Wake Up Filter Control */
53a6a53252SJie Yang #define AT_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */
54a6a53252SJie Yang #define AT_WUFC_MAG  0x00000002 /* Magic Packet Wakeup Enable */
55a6a53252SJie Yang #define AT_WUFC_EX   0x00000004 /* Directed Exact Wakeup Enable */
56a6a53252SJie Yang #define AT_WUFC_MC   0x00000008 /* Multicast Wakeup Enable */
57a6a53252SJie Yang #define AT_WUFC_BC   0x00000010 /* Broadcast Wakeup Enable */
58a6a53252SJie Yang 
59a6a53252SJie Yang #define SPEED_0		   0xffff
60a6a53252SJie Yang #define HALF_DUPLEX        1
61a6a53252SJie Yang #define FULL_DUPLEX        2
62a6a53252SJie Yang 
63a6a53252SJie Yang /* Error Codes */
64a6a53252SJie Yang #define AT_ERR_EEPROM      1
65a6a53252SJie Yang #define AT_ERR_PHY         2
66a6a53252SJie Yang #define AT_ERR_CONFIG      3
67a6a53252SJie Yang #define AT_ERR_PARAM       4
68a6a53252SJie Yang #define AT_ERR_MAC_TYPE    5
69a6a53252SJie Yang #define AT_ERR_PHY_TYPE    6
70a6a53252SJie Yang #define AT_ERR_PHY_SPEED   7
71a6a53252SJie Yang #define AT_ERR_PHY_RES     8
72a6a53252SJie Yang #define AT_ERR_TIMEOUT     9
73a6a53252SJie Yang 
74a6a53252SJie Yang #define MAX_JUMBO_FRAME_SIZE 0x2000
75a6a53252SJie Yang 
76a6a53252SJie Yang #define AT_VLAN_TAG_TO_TPD_TAG(_vlan, _tpd)    \
77a6a53252SJie Yang 	_tpd = (((_vlan) << (4)) | (((_vlan) >> 13) & 7) |\
78a6a53252SJie Yang 		 (((_vlan) >> 9) & 8))
79a6a53252SJie Yang 
80a6a53252SJie Yang #define AT_TPD_TAG_TO_VLAN_TAG(_tpd, _vlan)    \
81a6a53252SJie Yang 	_vlan = (((_tpd) >> 8) | (((_tpd) & 0x77) << 9) |\
82a6a53252SJie Yang 		   (((_tdp) & 0x88) << 5))
83a6a53252SJie Yang 
84a6a53252SJie Yang #define AT_MAX_RECEIVE_QUEUE    4
85a6a53252SJie Yang #define AT_PAGE_NUM_PER_QUEUE   2
86a6a53252SJie Yang 
87a6a53252SJie Yang #define AT_DMA_HI_ADDR_MASK     0xffffffff00000000ULL
88a6a53252SJie Yang #define AT_DMA_LO_ADDR_MASK     0x00000000ffffffffULL
89a6a53252SJie Yang 
90a6a53252SJie Yang #define AT_TX_WATCHDOG  (5 * HZ)
91a6a53252SJie Yang #define AT_MAX_INT_WORK		10
92a6a53252SJie Yang #define AT_TWSI_EEPROM_TIMEOUT 	100
93a6a53252SJie Yang #define AT_HW_MAX_IDLE_DELAY 	10
94a6a53252SJie Yang #define AT_SUSPEND_LINK_TIMEOUT 28
95a6a53252SJie Yang 
96a6a53252SJie Yang #define AT_REGS_LEN	75
97a6a53252SJie Yang #define AT_EEPROM_LEN 	512
98a6a53252SJie Yang #define AT_ADV_MASK	(ADVERTISE_10_HALF  |\
99a6a53252SJie Yang 			 ADVERTISE_10_FULL  |\
100a6a53252SJie Yang 			 ADVERTISE_100_HALF |\
101a6a53252SJie Yang 			 ADVERTISE_100_FULL |\
102a6a53252SJie Yang 			 ADVERTISE_1000_FULL)
103a6a53252SJie Yang 
104a6a53252SJie Yang /* tpd word 2 */
105a6a53252SJie Yang #define TPD_BUFLEN_MASK 	0x3FFF
106a6a53252SJie Yang #define TPD_BUFLEN_SHIFT        0
107a6a53252SJie Yang #define TPD_DMAINT_MASK		0x0001
108a6a53252SJie Yang #define TPD_DMAINT_SHIFT        14
109a6a53252SJie Yang #define TPD_PKTNT_MASK          0x0001
110a6a53252SJie Yang #define TPD_PKTINT_SHIFT        15
111a6a53252SJie Yang #define TPD_VLANTAG_MASK        0xFFFF
112a6a53252SJie Yang #define TPD_VLAN_SHIFT          16
113a6a53252SJie Yang 
114a6a53252SJie Yang /* tpd word 3 bits 0:4 */
115a6a53252SJie Yang #define TPD_EOP_MASK            0x0001
116a6a53252SJie Yang #define TPD_EOP_SHIFT           0
117a6a53252SJie Yang #define TPD_IP_VERSION_MASK	0x0001
118a6a53252SJie Yang #define TPD_IP_VERSION_SHIFT	1	/* 0 : IPV4, 1 : IPV6 */
119a6a53252SJie Yang #define TPD_INS_VL_TAG_MASK	0x0001
120a6a53252SJie Yang #define TPD_INS_VL_TAG_SHIFT	2
121a6a53252SJie Yang #define TPD_CC_SEGMENT_EN_MASK	0x0001
122a6a53252SJie Yang #define TPD_CC_SEGMENT_EN_SHIFT	3
123a6a53252SJie Yang #define TPD_SEGMENT_EN_MASK     0x0001
124a6a53252SJie Yang #define TPD_SEGMENT_EN_SHIFT    4
125a6a53252SJie Yang 
126a6a53252SJie Yang /* tdp word 3 bits 5:7 if ip version is 0 */
127a6a53252SJie Yang #define TPD_IP_CSUM_MASK        0x0001
128a6a53252SJie Yang #define TPD_IP_CSUM_SHIFT       5
129a6a53252SJie Yang #define TPD_TCP_CSUM_MASK       0x0001
130a6a53252SJie Yang #define TPD_TCP_CSUM_SHIFT      6
131a6a53252SJie Yang #define TPD_UDP_CSUM_MASK       0x0001
132a6a53252SJie Yang #define TPD_UDP_CSUM_SHIFT      7
133a6a53252SJie Yang 
134a6a53252SJie Yang /* tdp word 3 bits 5:7 if ip version is 1 */
135a6a53252SJie Yang #define TPD_V6_IPHLLO_MASK	0x0007
136a6a53252SJie Yang #define TPD_V6_IPHLLO_SHIFT	7
137a6a53252SJie Yang 
138a6a53252SJie Yang /* tpd word 3 bits 8:9 bit */
139a6a53252SJie Yang #define TPD_VL_TAGGED_MASK      0x0001
140a6a53252SJie Yang #define TPD_VL_TAGGED_SHIFT     8
141a6a53252SJie Yang #define TPD_ETHTYPE_MASK        0x0001
142a6a53252SJie Yang #define TPD_ETHTYPE_SHIFT       9
143a6a53252SJie Yang 
144a6a53252SJie Yang /* tdp word 3 bits 10:13 if ip version is 0 */
145a6a53252SJie Yang #define TDP_V4_IPHL_MASK	0x000F
146a6a53252SJie Yang #define TPD_V4_IPHL_SHIFT	10
147a6a53252SJie Yang 
148a6a53252SJie Yang /* tdp word 3 bits 10:13 if ip version is 1 */
149a6a53252SJie Yang #define TPD_V6_IPHLHI_MASK	0x000F
150a6a53252SJie Yang #define TPD_V6_IPHLHI_SHIFT	10
151a6a53252SJie Yang 
152a6a53252SJie Yang /* tpd word 3 bit 14:31 if segment enabled */
153a6a53252SJie Yang #define TPD_TCPHDRLEN_MASK      0x000F
154a6a53252SJie Yang #define TPD_TCPHDRLEN_SHIFT     14
155a6a53252SJie Yang #define TPD_HDRFLAG_MASK        0x0001
156a6a53252SJie Yang #define TPD_HDRFLAG_SHIFT       18
157a6a53252SJie Yang #define TPD_MSS_MASK            0x1FFF
158a6a53252SJie Yang #define TPD_MSS_SHIFT           19
159a6a53252SJie Yang 
160a6a53252SJie Yang /* tdp word 3 bit 16:31 if custom csum enabled */
161a6a53252SJie Yang #define TPD_PLOADOFFSET_MASK    0x00FF
162a6a53252SJie Yang #define TPD_PLOADOFFSET_SHIFT   16
163a6a53252SJie Yang #define TPD_CCSUMOFFSET_MASK    0x00FF
164a6a53252SJie Yang #define TPD_CCSUMOFFSET_SHIFT   24
165a6a53252SJie Yang 
166a6a53252SJie Yang struct atl1e_tpd_desc {
167a6a53252SJie Yang 	__le64 buffer_addr;
168a6a53252SJie Yang 	__le32 word2;
169a6a53252SJie Yang 	__le32 word3;
170a6a53252SJie Yang };
171a6a53252SJie Yang 
172a6a53252SJie Yang /* how about 0x2000 */
173a6a53252SJie Yang #define MAX_TX_BUF_LEN      0x2000
174a6a53252SJie Yang #define MAX_TX_BUF_SHIFT    13
17531d1670eSHannes Frederic Sowa #define MAX_TSO_SEG_SIZE    0x3c00
176a6a53252SJie Yang 
177a6a53252SJie Yang /* rrs word 1 bit 0:31 */
178a6a53252SJie Yang #define RRS_RX_CSUM_MASK	0xFFFF
179a6a53252SJie Yang #define RRS_RX_CSUM_SHIFT	0
180a6a53252SJie Yang #define RRS_PKT_SIZE_MASK	0x3FFF
181a6a53252SJie Yang #define RRS_PKT_SIZE_SHIFT	16
182a6a53252SJie Yang #define RRS_CPU_NUM_MASK	0x0003
183a6a53252SJie Yang #define	RRS_CPU_NUM_SHIFT	30
184a6a53252SJie Yang 
185a6a53252SJie Yang #define	RRS_IS_RSS_IPV4		0x0001
186a6a53252SJie Yang #define RRS_IS_RSS_IPV4_TCP	0x0002
187a6a53252SJie Yang #define RRS_IS_RSS_IPV6		0x0004
188a6a53252SJie Yang #define RRS_IS_RSS_IPV6_TCP	0x0008
189a6a53252SJie Yang #define RRS_IS_IPV6		0x0010
190a6a53252SJie Yang #define RRS_IS_IP_FRAG		0x0020
191a6a53252SJie Yang #define RRS_IS_IP_DF		0x0040
192a6a53252SJie Yang #define RRS_IS_802_3		0x0080
193a6a53252SJie Yang #define RRS_IS_VLAN_TAG		0x0100
194a6a53252SJie Yang #define RRS_IS_ERR_FRAME	0x0200
195a6a53252SJie Yang #define RRS_IS_IPV4		0x0400
196a6a53252SJie Yang #define RRS_IS_UDP		0x0800
197a6a53252SJie Yang #define RRS_IS_TCP		0x1000
198a6a53252SJie Yang #define RRS_IS_BCAST		0x2000
199a6a53252SJie Yang #define RRS_IS_MCAST		0x4000
200a6a53252SJie Yang #define RRS_IS_PAUSE		0x8000
201a6a53252SJie Yang 
202a6a53252SJie Yang #define RRS_ERR_BAD_CRC		0x0001
203a6a53252SJie Yang #define RRS_ERR_CODE		0x0002
204a6a53252SJie Yang #define RRS_ERR_DRIBBLE		0x0004
205a6a53252SJie Yang #define RRS_ERR_RUNT		0x0008
206a6a53252SJie Yang #define RRS_ERR_RX_OVERFLOW	0x0010
207a6a53252SJie Yang #define RRS_ERR_TRUNC		0x0020
208a6a53252SJie Yang #define RRS_ERR_IP_CSUM		0x0040
209a6a53252SJie Yang #define RRS_ERR_L4_CSUM		0x0080
210a6a53252SJie Yang #define RRS_ERR_LENGTH		0x0100
211a6a53252SJie Yang #define RRS_ERR_DES_ADDR	0x0200
212a6a53252SJie Yang 
213a6a53252SJie Yang struct atl1e_recv_ret_status {
214a6a53252SJie Yang 	u16 seq_num;
215a6a53252SJie Yang 	u16 hash_lo;
216a6a53252SJie Yang 	__le32	word1;
217a6a53252SJie Yang 	u16 pkt_flag;
218a6a53252SJie Yang 	u16 err_flag;
219a6a53252SJie Yang 	u16 hash_hi;
220a6a53252SJie Yang 	u16 vtag;
221a6a53252SJie Yang };
222a6a53252SJie Yang 
223a6a53252SJie Yang enum atl1e_dma_req_block {
224a6a53252SJie Yang 	atl1e_dma_req_128 = 0,
225a6a53252SJie Yang 	atl1e_dma_req_256 = 1,
226a6a53252SJie Yang 	atl1e_dma_req_512 = 2,
227a6a53252SJie Yang 	atl1e_dma_req_1024 = 3,
228a6a53252SJie Yang 	atl1e_dma_req_2048 = 4,
229a6a53252SJie Yang 	atl1e_dma_req_4096 = 5
230a6a53252SJie Yang };
231a6a53252SJie Yang 
232a6a53252SJie Yang enum atl1e_rrs_type {
233a6a53252SJie Yang 	atl1e_rrs_disable = 0,
234a6a53252SJie Yang 	atl1e_rrs_ipv4 = 1,
235a6a53252SJie Yang 	atl1e_rrs_ipv4_tcp = 2,
236a6a53252SJie Yang 	atl1e_rrs_ipv6 = 4,
237a6a53252SJie Yang 	atl1e_rrs_ipv6_tcp = 8
238a6a53252SJie Yang };
239a6a53252SJie Yang 
240a6a53252SJie Yang enum atl1e_nic_type {
241a6a53252SJie Yang 	athr_l1e = 0,
242a6a53252SJie Yang 	athr_l2e_revA = 1,
243a6a53252SJie Yang 	athr_l2e_revB = 2
244a6a53252SJie Yang };
245a6a53252SJie Yang 
246a6a53252SJie Yang struct atl1e_hw_stats {
247a6a53252SJie Yang 	/* rx */
248a6a53252SJie Yang 	unsigned long rx_ok;	      /* The number of good packet received. */
249a6a53252SJie Yang 	unsigned long rx_bcast;       /* The number of good broadcast packet received. */
250a6a53252SJie Yang 	unsigned long rx_mcast;       /* The number of good multicast packet received. */
251a6a53252SJie Yang 	unsigned long rx_pause;       /* The number of Pause packet received. */
252a6a53252SJie Yang 	unsigned long rx_ctrl;        /* The number of Control packet received other than Pause frame. */
253a6a53252SJie Yang 	unsigned long rx_fcs_err;     /* The number of packets with bad FCS. */
254a6a53252SJie Yang 	unsigned long rx_len_err;     /* The number of packets with mismatch of length field and actual size. */
255a6a53252SJie Yang 	unsigned long rx_byte_cnt;    /* The number of bytes of good packet received. FCS is NOT included. */
256a6a53252SJie Yang 	unsigned long rx_runt;        /* The number of packets received that are less than 64 byte long and with good FCS. */
257a6a53252SJie Yang 	unsigned long rx_frag;        /* The number of packets received that are less than 64 byte long and with bad FCS. */
258a6a53252SJie Yang 	unsigned long rx_sz_64;       /* The number of good and bad packets received that are 64 byte long. */
259a6a53252SJie Yang 	unsigned long rx_sz_65_127;   /* The number of good and bad packets received that are between 65 and 127-byte long. */
260a6a53252SJie Yang 	unsigned long rx_sz_128_255;  /* The number of good and bad packets received that are between 128 and 255-byte long. */
261a6a53252SJie Yang 	unsigned long rx_sz_256_511;  /* The number of good and bad packets received that are between 256 and 511-byte long. */
262a6a53252SJie Yang 	unsigned long rx_sz_512_1023; /* The number of good and bad packets received that are between 512 and 1023-byte long. */
263a6a53252SJie Yang 	unsigned long rx_sz_1024_1518;    /* The number of good and bad packets received that are between 1024 and 1518-byte long. */
264a6a53252SJie Yang 	unsigned long rx_sz_1519_max; /* The number of good and bad packets received that are between 1519-byte and MTU. */
265a6a53252SJie Yang 	unsigned long rx_sz_ov;       /* The number of good and bad packets received that are more than MTU size truncated by Selene. */
266a6a53252SJie Yang 	unsigned long rx_rxf_ov;      /* The number of frame dropped due to occurrence of RX FIFO overflow. */
267a6a53252SJie Yang 	unsigned long rx_rrd_ov;      /* The number of frame dropped due to occurrence of RRD overflow. */
268a6a53252SJie Yang 	unsigned long rx_align_err;   /* Alignment Error */
269a6a53252SJie Yang 	unsigned long rx_bcast_byte_cnt;  /* The byte count of broadcast packet received, excluding FCS. */
270a6a53252SJie Yang 	unsigned long rx_mcast_byte_cnt;  /* The byte count of multicast packet received, excluding FCS. */
271a6a53252SJie Yang 	unsigned long rx_err_addr;    /* The number of packets dropped due to address filtering. */
272a6a53252SJie Yang 
273a6a53252SJie Yang 	/* tx */
274a6a53252SJie Yang 	unsigned long tx_ok;      /* The number of good packet transmitted. */
275a6a53252SJie Yang 	unsigned long tx_bcast;       /* The number of good broadcast packet transmitted. */
276a6a53252SJie Yang 	unsigned long tx_mcast;       /* The number of good multicast packet transmitted. */
277a6a53252SJie Yang 	unsigned long tx_pause;       /* The number of Pause packet transmitted. */
278a6a53252SJie Yang 	unsigned long tx_exc_defer;   /* The number of packets transmitted with excessive deferral. */
279a6a53252SJie Yang 	unsigned long tx_ctrl;        /* The number of packets transmitted is a control frame, excluding Pause frame. */
280a6a53252SJie Yang 	unsigned long tx_defer;       /* The number of packets transmitted that is deferred. */
281a6a53252SJie Yang 	unsigned long tx_byte_cnt;    /* The number of bytes of data transmitted. FCS is NOT included. */
282a6a53252SJie Yang 	unsigned long tx_sz_64;       /* The number of good and bad packets transmitted that are 64 byte long. */
283a6a53252SJie Yang 	unsigned long tx_sz_65_127;   /* The number of good and bad packets transmitted that are between 65 and 127-byte long. */
284a6a53252SJie Yang 	unsigned long tx_sz_128_255;  /* The number of good and bad packets transmitted that are between 128 and 255-byte long. */
285a6a53252SJie Yang 	unsigned long tx_sz_256_511;  /* The number of good and bad packets transmitted that are between 256 and 511-byte long. */
286a6a53252SJie Yang 	unsigned long tx_sz_512_1023; /* The number of good and bad packets transmitted that are between 512 and 1023-byte long. */
287a6a53252SJie Yang 	unsigned long tx_sz_1024_1518;    /* The number of good and bad packets transmitted that are between 1024 and 1518-byte long. */
288a6a53252SJie Yang 	unsigned long tx_sz_1519_max; /* The number of good and bad packets transmitted that are between 1519-byte and MTU. */
289a6a53252SJie Yang 	unsigned long tx_1_col;       /* The number of packets subsequently transmitted successfully with a single prior collision. */
290a6a53252SJie Yang 	unsigned long tx_2_col;       /* The number of packets subsequently transmitted successfully with multiple prior collisions. */
291a6a53252SJie Yang 	unsigned long tx_late_col;    /* The number of packets transmitted with late collisions. */
292a6a53252SJie Yang 	unsigned long tx_abort_col;   /* The number of transmit packets aborted due to excessive collisions. */
293a6a53252SJie Yang 	unsigned long tx_underrun;    /* The number of transmit packets aborted due to transmit FIFO underrun, or TRD FIFO underrun */
294a6a53252SJie Yang 	unsigned long tx_rd_eop;      /* The number of times that read beyond the EOP into the next frame area when TRD was not written timely */
295a6a53252SJie Yang 	unsigned long tx_len_err;     /* The number of transmit packets with length field does NOT match the actual frame size. */
296a6a53252SJie Yang 	unsigned long tx_trunc;       /* The number of transmit packets truncated due to size exceeding MTU. */
297a6a53252SJie Yang 	unsigned long tx_bcast_byte;  /* The byte count of broadcast packet transmitted, excluding FCS. */
298a6a53252SJie Yang 	unsigned long tx_mcast_byte;  /* The byte count of multicast packet transmitted, excluding FCS. */
299a6a53252SJie Yang };
300a6a53252SJie Yang 
301a6a53252SJie Yang struct atl1e_hw {
302a6a53252SJie Yang 	u8 __iomem      *hw_addr;            /* inner register address */
303a6a53252SJie Yang 	resource_size_t mem_rang;
304a6a53252SJie Yang 	struct atl1e_adapter *adapter;
305a6a53252SJie Yang 	enum atl1e_nic_type  nic_type;
306a6a53252SJie Yang 	u16 device_id;
307a6a53252SJie Yang 	u16 vendor_id;
308a6a53252SJie Yang 	u16 subsystem_id;
309a6a53252SJie Yang 	u16 subsystem_vendor_id;
310a6a53252SJie Yang 	u8  revision_id;
311a6a53252SJie Yang 	u16 pci_cmd_word;
312a6a53252SJie Yang 	u8 mac_addr[ETH_ALEN];
313a6a53252SJie Yang 	u8 perm_mac_addr[ETH_ALEN];
314a6a53252SJie Yang 	u8 preamble_len;
315a6a53252SJie Yang 	u16 max_frame_size;
316a6a53252SJie Yang 	u16 rx_jumbo_th;
317a6a53252SJie Yang 	u16 tx_jumbo_th;
318a6a53252SJie Yang 
319a6a53252SJie Yang 	u16 media_type;
320a6a53252SJie Yang #define MEDIA_TYPE_AUTO_SENSOR  0
321a6a53252SJie Yang #define MEDIA_TYPE_100M_FULL    1
322a6a53252SJie Yang #define MEDIA_TYPE_100M_HALF    2
323a6a53252SJie Yang #define MEDIA_TYPE_10M_FULL     3
324a6a53252SJie Yang #define MEDIA_TYPE_10M_HALF     4
325a6a53252SJie Yang 
326a6a53252SJie Yang 	u16 autoneg_advertised;
327a6a53252SJie Yang #define ADVERTISE_10_HALF               0x0001
328a6a53252SJie Yang #define ADVERTISE_10_FULL               0x0002
329a6a53252SJie Yang #define ADVERTISE_100_HALF              0x0004
330a6a53252SJie Yang #define ADVERTISE_100_FULL              0x0008
331a6a53252SJie Yang #define ADVERTISE_1000_HALF             0x0010 /* Not used, just FYI */
332a6a53252SJie Yang #define ADVERTISE_1000_FULL             0x0020
333a6a53252SJie Yang 	u16 mii_autoneg_adv_reg;
334a6a53252SJie Yang 	u16 mii_1000t_ctrl_reg;
335a6a53252SJie Yang 
336a6a53252SJie Yang 	u16 imt;        /* Interrupt Moderator timer ( 2us resolution) */
337a6a53252SJie Yang 	u16 ict;        /* Interrupt Clear timer (2us resolution) */
338a6a53252SJie Yang 	u32 smb_timer;
339a6a53252SJie Yang 	u16 rrd_thresh; /* Threshold of number of RRD produced to trigger
340a6a53252SJie Yang 			  interrupt request */
341a6a53252SJie Yang 	u16 tpd_thresh;
342a6a53252SJie Yang 	u16 rx_count_down; /* 2us resolution */
343a6a53252SJie Yang 	u16 tx_count_down;
344a6a53252SJie Yang 
345a6a53252SJie Yang 	u8 tpd_burst;   /* Number of TPD to prefetch in cache-aligned burst. */
346a6a53252SJie Yang 	enum atl1e_rrs_type rrs_type;
347a6a53252SJie Yang 	u32 base_cpu;
348a6a53252SJie Yang 	u32 indirect_tab;
349a6a53252SJie Yang 
350a6a53252SJie Yang 	enum atl1e_dma_req_block dmar_block;
351a6a53252SJie Yang 	enum atl1e_dma_req_block dmaw_block;
352a6a53252SJie Yang 	u8 dmaw_dly_cnt;
353a6a53252SJie Yang 	u8 dmar_dly_cnt;
354a6a53252SJie Yang 
355a6a53252SJie Yang 	bool phy_configured;
356a6a53252SJie Yang 	bool re_autoneg;
357a6a53252SJie Yang 	bool emi_ca;
358a6a53252SJie Yang };
359a6a53252SJie Yang 
360a6a53252SJie Yang /*
361a6a53252SJie Yang  * wrapper around a pointer to a socket buffer,
362a6a53252SJie Yang  * so a DMA handle can be stored along with the buffer
363a6a53252SJie Yang  */
364a6a53252SJie Yang struct atl1e_tx_buffer {
365a6a53252SJie Yang 	struct sk_buff *skb;
36603f18991SJie Yang 	u16 flags;
36703f18991SJie Yang #define ATL1E_TX_PCIMAP_SINGLE		0x0001
36803f18991SJie Yang #define ATL1E_TX_PCIMAP_PAGE		0x0002
36903f18991SJie Yang #define ATL1E_TX_PCIMAP_TYPE_MASK	0x0003
370a6a53252SJie Yang 	u16 length;
371a6a53252SJie Yang 	dma_addr_t dma;
372a6a53252SJie Yang };
373a6a53252SJie Yang 
37403f18991SJie Yang #define ATL1E_SET_PCIMAP_TYPE(tx_buff, type) do {		\
37503f18991SJie Yang 	((tx_buff)->flags) &= ~ATL1E_TX_PCIMAP_TYPE_MASK;	\
37603f18991SJie Yang 	((tx_buff)->flags) |= (type);				\
37703f18991SJie Yang 	} while (0)
37803f18991SJie Yang 
379a6a53252SJie Yang struct atl1e_rx_page {
380a6a53252SJie Yang 	dma_addr_t	dma;    /* receive rage DMA address */
381a6a53252SJie Yang 	u8		*addr;   /* receive rage virtual address */
382a6a53252SJie Yang 	dma_addr_t	write_offset_dma;  /* the DMA address which contain the
383a6a53252SJie Yang 					      receive data offset in the page */
384a6a53252SJie Yang 	u32		*write_offset_addr; /* the virtaul address which contain
385a6a53252SJie Yang 					     the receive data offset in the page */
386a6a53252SJie Yang 	u32		read_offset;       /* the offset where we have read */
387a6a53252SJie Yang };
388a6a53252SJie Yang 
389a6a53252SJie Yang struct atl1e_rx_page_desc {
390a6a53252SJie Yang 	struct atl1e_rx_page   rx_page[AT_PAGE_NUM_PER_QUEUE];
391a6a53252SJie Yang 	u8  rx_using;
392a6a53252SJie Yang 	u16 rx_nxseq;
393a6a53252SJie Yang };
394a6a53252SJie Yang 
395a6a53252SJie Yang /* transmit packet descriptor (tpd) ring */
396a6a53252SJie Yang struct atl1e_tx_ring {
397a6a53252SJie Yang 	struct atl1e_tpd_desc *desc;  /* descriptor ring virtual address  */
398a6a53252SJie Yang 	dma_addr_t	   dma;    /* descriptor ring physical address */
399a6a53252SJie Yang 	u16       	   count;  /* the count of transmit rings  */
400a6a53252SJie Yang 	rwlock_t	   tx_lock;
401a6a53252SJie Yang 	u16		   next_to_use;
402a6a53252SJie Yang 	atomic_t	   next_to_clean;
403a6a53252SJie Yang 	struct atl1e_tx_buffer *tx_buffer;
404a6a53252SJie Yang 	dma_addr_t	   cmb_dma;
405a6a53252SJie Yang 	u32		   *cmb;
406a6a53252SJie Yang };
407a6a53252SJie Yang 
408a6a53252SJie Yang /* receive packet descriptor ring */
409a6a53252SJie Yang struct atl1e_rx_ring {
410a6a53252SJie Yang 	void        	*desc;
411a6a53252SJie Yang 	dma_addr_t  	dma;
412a6a53252SJie Yang 	int         	size;
413a6a53252SJie Yang 	u32	    	page_size; /* bytes length of rxf page */
414a6a53252SJie Yang 	u32		real_page_size; /* real_page_size = page_size + jumbo + aliagn */
415a6a53252SJie Yang 	struct atl1e_rx_page_desc	rx_page_desc[AT_MAX_RECEIVE_QUEUE];
416a6a53252SJie Yang };
417a6a53252SJie Yang 
418a6a53252SJie Yang /* board specific private data structure */
419a6a53252SJie Yang struct atl1e_adapter {
420a6a53252SJie Yang 	struct net_device   *netdev;
421a6a53252SJie Yang 	struct pci_dev      *pdev;
422a6a53252SJie Yang 	struct napi_struct  napi;
423a6a53252SJie Yang 	struct mii_if_info  mii;    /* MII interface info */
424a6a53252SJie Yang 	struct atl1e_hw        hw;
425a6a53252SJie Yang 	struct atl1e_hw_stats  hw_stats;
426a6a53252SJie Yang 
427a6a53252SJie Yang 	u32 wol;
428a6a53252SJie Yang 	u16 link_speed;
429a6a53252SJie Yang 	u16 link_duplex;
430a6a53252SJie Yang 
431a6a53252SJie Yang 	spinlock_t mdio_lock;
432a6a53252SJie Yang 	atomic_t irq_sem;
433a6a53252SJie Yang 
434a6a53252SJie Yang 	struct work_struct reset_task;
435a6a53252SJie Yang 	struct work_struct link_chg_task;
436a6a53252SJie Yang 	struct timer_list watchdog_timer;
437a6a53252SJie Yang 	struct timer_list phy_config_timer;
438a6a53252SJie Yang 
439a6a53252SJie Yang 	/* All Descriptor memory */
440a6a53252SJie Yang 	dma_addr_t  	ring_dma;
441a6a53252SJie Yang 	void     	*ring_vir_addr;
442fd8ef49eSHannes Eder 	u32             ring_size;
443a6a53252SJie Yang 
444a6a53252SJie Yang 	struct atl1e_tx_ring tx_ring;
445a6a53252SJie Yang 	struct atl1e_rx_ring rx_ring;
446a6a53252SJie Yang 	int num_rx_queues;
447a6a53252SJie Yang 	unsigned long flags;
448a6a53252SJie Yang #define __AT_TESTING        0x0001
449a6a53252SJie Yang #define __AT_RESETTING      0x0002
450a6a53252SJie Yang #define __AT_DOWN           0x0003
451a6a53252SJie Yang 
452a6a53252SJie Yang 	u32 bd_number;     /* board number;*/
453a6a53252SJie Yang 	u32 pci_state[16];
454a6a53252SJie Yang 	u32 *config_space;
455a6a53252SJie Yang };
456a6a53252SJie Yang 
457a6a53252SJie Yang #define AT_WRITE_REG(a, reg, value) ( \
458a6a53252SJie Yang 		writel((value), ((a)->hw_addr + reg)))
459a6a53252SJie Yang 
460a6a53252SJie Yang #define AT_WRITE_FLUSH(a) (\
461a6a53252SJie Yang 		readl((a)->hw_addr))
462a6a53252SJie Yang 
463a6a53252SJie Yang #define AT_READ_REG(a, reg) ( \
464a6a53252SJie Yang 		readl((a)->hw_addr + reg))
465a6a53252SJie Yang 
466a6a53252SJie Yang #define AT_WRITE_REGB(a, reg, value) (\
467a6a53252SJie Yang 		writeb((value), ((a)->hw_addr + reg)))
468a6a53252SJie Yang 
469a6a53252SJie Yang #define AT_READ_REGB(a, reg) (\
470a6a53252SJie Yang 		readb((a)->hw_addr + reg))
471a6a53252SJie Yang 
472a6a53252SJie Yang #define AT_WRITE_REGW(a, reg, value) (\
473a6a53252SJie Yang 		writew((value), ((a)->hw_addr + reg)))
474a6a53252SJie Yang 
475a6a53252SJie Yang #define AT_READ_REGW(a, reg) (\
476a6a53252SJie Yang 		readw((a)->hw_addr + reg))
477a6a53252SJie Yang 
478a6a53252SJie Yang #define AT_WRITE_REG_ARRAY(a, reg, offset, value) ( \
479a6a53252SJie Yang 		writel((value), (((a)->hw_addr + reg) + ((offset) << 2))))
480a6a53252SJie Yang 
481a6a53252SJie Yang #define AT_READ_REG_ARRAY(a, reg, offset) ( \
482a6a53252SJie Yang 		readl(((a)->hw_addr + reg) + ((offset) << 2)))
483a6a53252SJie Yang 
484a6a53252SJie Yang extern char atl1e_driver_name[];
485a6a53252SJie Yang 
4866ae97e83SJoe Perches void atl1e_check_options(struct atl1e_adapter *adapter);
4876ae97e83SJoe Perches int atl1e_up(struct atl1e_adapter *adapter);
4886ae97e83SJoe Perches void atl1e_down(struct atl1e_adapter *adapter);
4896ae97e83SJoe Perches void atl1e_reinit_locked(struct atl1e_adapter *adapter);
4906ae97e83SJoe Perches s32 atl1e_reset_hw(struct atl1e_hw *hw);
4916ae97e83SJoe Perches void atl1e_set_ethtool_ops(struct net_device *netdev);
492a6a53252SJie Yang #endif /* _ATL1_E_H_ */
493