10148d38dSIyappan Subramanian /* Applied Micro X-Gene SoC Ethernet Driver 20148d38dSIyappan Subramanian * 30148d38dSIyappan Subramanian * Copyright (c) 2014, Applied Micro Circuits Corporation 40148d38dSIyappan Subramanian * Authors: Iyappan Subramanian <isubramanian@apm.com> 50148d38dSIyappan Subramanian * Keyur Chudgar <kchudgar@apm.com> 60148d38dSIyappan Subramanian * 70148d38dSIyappan Subramanian * This program is free software; you can redistribute it and/or modify it 80148d38dSIyappan Subramanian * under the terms of the GNU General Public License as published by the 90148d38dSIyappan Subramanian * Free Software Foundation; either version 2 of the License, or (at your 100148d38dSIyappan Subramanian * option) any later version. 110148d38dSIyappan Subramanian * 120148d38dSIyappan Subramanian * This program is distributed in the hope that it will be useful, 130148d38dSIyappan Subramanian * but WITHOUT ANY WARRANTY; without even the implied warranty of 140148d38dSIyappan Subramanian * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 150148d38dSIyappan Subramanian * GNU General Public License for more details. 160148d38dSIyappan Subramanian * 170148d38dSIyappan Subramanian * You should have received a copy of the GNU General Public License 180148d38dSIyappan Subramanian * along with this program. If not, see <http://www.gnu.org/licenses/>. 190148d38dSIyappan Subramanian */ 200148d38dSIyappan Subramanian 210148d38dSIyappan Subramanian #ifndef __XGENE_ENET_XGMAC_H__ 220148d38dSIyappan Subramanian #define __XGENE_ENET_XGMAC_H__ 230148d38dSIyappan Subramanian 24*561fea6dSIyappan Subramanian #define X2_BLOCK_ETH_MAC_CSR_OFFSET 0x3000 250148d38dSIyappan Subramanian #define BLOCK_AXG_MAC_OFFSET 0x0800 260148d38dSIyappan Subramanian #define BLOCK_AXG_MAC_CSR_OFFSET 0x2000 270148d38dSIyappan Subramanian 28*561fea6dSIyappan Subramanian #define XGENET_CONFIG_REG_ADDR 0x20 29*561fea6dSIyappan Subramanian #define XGENET_SRST_ADDR 0x00 30*561fea6dSIyappan Subramanian #define XGENET_CLKEN_ADDR 0x08 31bc1b7c13SIyappan Subramanian 32bc1b7c13SIyappan Subramanian #define CSR_CLK BIT(0) 33bc1b7c13SIyappan Subramanian #define XGENET_CLK BIT(1) 34bc1b7c13SIyappan Subramanian #define PCS_CLK BIT(3) 35bc1b7c13SIyappan Subramanian #define AN_REF_CLK BIT(4) 36bc1b7c13SIyappan Subramanian #define AN_CLK BIT(5) 37bc1b7c13SIyappan Subramanian #define AD_CLK BIT(6) 38bc1b7c13SIyappan Subramanian 39bc1b7c13SIyappan Subramanian #define CSR_RST BIT(0) 40bc1b7c13SIyappan Subramanian #define XGENET_RST BIT(1) 41bc1b7c13SIyappan Subramanian #define PCS_RST BIT(3) 42bc1b7c13SIyappan Subramanian #define AN_REF_RST BIT(4) 43bc1b7c13SIyappan Subramanian #define AN_RST BIT(5) 44bc1b7c13SIyappan Subramanian #define AD_RST BIT(6) 45bc1b7c13SIyappan Subramanian 460148d38dSIyappan Subramanian #define AXGMAC_CONFIG_0 0x0000 470148d38dSIyappan Subramanian #define AXGMAC_CONFIG_1 0x0004 480148d38dSIyappan Subramanian #define HSTMACRST BIT(31) 490148d38dSIyappan Subramanian #define HSTTCTLEN BIT(31) 500148d38dSIyappan Subramanian #define HSTTFEN BIT(30) 510148d38dSIyappan Subramanian #define HSTRCTLEN BIT(29) 520148d38dSIyappan Subramanian #define HSTRFEN BIT(28) 530148d38dSIyappan Subramanian #define HSTPPEN BIT(7) 540148d38dSIyappan Subramanian #define HSTDRPLT64 BIT(5) 550148d38dSIyappan Subramanian #define HSTLENCHK BIT(3) 560148d38dSIyappan Subramanian #define HSTMACADR_LSW_ADDR 0x0010 570148d38dSIyappan Subramanian #define HSTMACADR_MSW_ADDR 0x0014 580148d38dSIyappan Subramanian #define HSTMAXFRAME_LENGTH_ADDR 0x0020 590148d38dSIyappan Subramanian 60*561fea6dSIyappan Subramanian #define XG_MCX_RX_DV_GATE_REG_0_ADDR 0x0004 610148d38dSIyappan Subramanian #define XG_RSIF_CONFIG_REG_ADDR 0x00a0 620148d38dSIyappan Subramanian #define XCLE_BYPASS_REG0_ADDR 0x0160 630148d38dSIyappan Subramanian #define XCLE_BYPASS_REG1_ADDR 0x0164 640148d38dSIyappan Subramanian #define XG_CFG_BYPASS_ADDR 0x0204 650148d38dSIyappan Subramanian #define XG_LINK_STATUS_ADDR 0x0228 660148d38dSIyappan Subramanian #define XG_ENET_SPARE_CFG_REG_ADDR 0x040c 670148d38dSIyappan Subramanian #define XG_ENET_SPARE_CFG_REG_1_ADDR 0x0410 680148d38dSIyappan Subramanian #define XGENET_RX_DV_GATE_REG_0_ADDR 0x0804 690148d38dSIyappan Subramanian 700148d38dSIyappan Subramanian extern struct xgene_mac_ops xgene_xgmac_ops; 710148d38dSIyappan Subramanian extern struct xgene_port_ops xgene_xgport_ops; 720148d38dSIyappan Subramanian 730148d38dSIyappan Subramanian #endif /* __XGENE_ENET_XGMAC_H__ */ 74