xref: /linux/drivers/net/ethernet/apm/xgene-v2/mac.h (revision 58e16d792a6a8c6b750f637a4649967fcac853dc) !
1*1ccea77eSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-or-later */
281ccd0caSIyappan Subramanian /*
381ccd0caSIyappan Subramanian  * Applied Micro X-Gene SoC Ethernet v2 Driver
481ccd0caSIyappan Subramanian  *
581ccd0caSIyappan Subramanian  * Copyright (c) 2017, Applied Micro Circuits Corporation
681ccd0caSIyappan Subramanian  * Author(s): Iyappan Subramanian <isubramanian@apm.com>
781ccd0caSIyappan Subramanian  *	      Keyur Chudgar <kchudgar@apm.com>
881ccd0caSIyappan Subramanian  */
981ccd0caSIyappan Subramanian 
1081ccd0caSIyappan Subramanian #ifndef __XGENE_ENET_V2_MAC_H__
1181ccd0caSIyappan Subramanian #define __XGENE_ENET_V2_MAC_H__
1281ccd0caSIyappan Subramanian 
1381ccd0caSIyappan Subramanian /* Register offsets */
1481ccd0caSIyappan Subramanian #define MAC_CONFIG_1		0xa000
1581ccd0caSIyappan Subramanian #define MAC_CONFIG_2		0xa004
1681ccd0caSIyappan Subramanian #define MII_MGMT_CONFIG		0xa020
1781ccd0caSIyappan Subramanian #define MII_MGMT_COMMAND	0xa024
1881ccd0caSIyappan Subramanian #define MII_MGMT_ADDRESS	0xa028
1981ccd0caSIyappan Subramanian #define MII_MGMT_CONTROL	0xa02c
2081ccd0caSIyappan Subramanian #define MII_MGMT_STATUS		0xa030
2181ccd0caSIyappan Subramanian #define MII_MGMT_INDICATORS	0xa034
2281ccd0caSIyappan Subramanian #define INTERFACE_CONTROL	0xa038
2381ccd0caSIyappan Subramanian #define STATION_ADDR0		0xa040
2481ccd0caSIyappan Subramanian #define STATION_ADDR1		0xa044
2581ccd0caSIyappan Subramanian 
2681ccd0caSIyappan Subramanian #define RGMII_REG_0		0x27e0
2781ccd0caSIyappan Subramanian #define ICM_CONFIG0_REG_0	0x2c00
2881ccd0caSIyappan Subramanian #define ICM_CONFIG2_REG_0	0x2c08
2981ccd0caSIyappan Subramanian #define ECM_CONFIG0_REG_0	0x2d00
3081ccd0caSIyappan Subramanian 
3181ccd0caSIyappan Subramanian /* Register fields */
3281ccd0caSIyappan Subramanian #define SOFT_RESET		BIT(31)
3381ccd0caSIyappan Subramanian #define TX_EN			BIT(0)
3481ccd0caSIyappan Subramanian #define RX_EN			BIT(2)
3581ccd0caSIyappan Subramanian #define PAD_CRC			BIT(2)
3681ccd0caSIyappan Subramanian #define CRC_EN			BIT(1)
3781ccd0caSIyappan Subramanian #define FULL_DUPLEX		BIT(0)
3881ccd0caSIyappan Subramanian 
3981ccd0caSIyappan Subramanian #define INTF_MODE_POS		8
4081ccd0caSIyappan Subramanian #define INTF_MODE_LEN		2
4181ccd0caSIyappan Subramanian #define HD_MODE_POS		25
4281ccd0caSIyappan Subramanian #define HD_MODE_LEN		2
4381ccd0caSIyappan Subramanian #define CFG_MACMODE_POS		18
4481ccd0caSIyappan Subramanian #define CFG_MACMODE_LEN		2
4581ccd0caSIyappan Subramanian #define CFG_WAITASYNCRD_POS	0
4681ccd0caSIyappan Subramanian #define CFG_WAITASYNCRD_LEN	16
4781ccd0caSIyappan Subramanian #define CFG_SPEED_125_POS	24
4881ccd0caSIyappan Subramanian #define CFG_WFIFOFULLTHR_POS	0
4981ccd0caSIyappan Subramanian #define CFG_WFIFOFULLTHR_LEN	7
5081ccd0caSIyappan Subramanian #define MGMT_CLOCK_SEL_POS	0
5181ccd0caSIyappan Subramanian #define MGMT_CLOCK_SEL_LEN	3
5281ccd0caSIyappan Subramanian #define PHY_ADDR_POS		8
5381ccd0caSIyappan Subramanian #define PHY_ADDR_LEN		5
5481ccd0caSIyappan Subramanian #define REG_ADDR_POS		0
5581ccd0caSIyappan Subramanian #define REG_ADDR_LEN		5
5681ccd0caSIyappan Subramanian #define MII_MGMT_BUSY		BIT(0)
5781ccd0caSIyappan Subramanian #define MII_READ_CYCLE		BIT(0)
5881ccd0caSIyappan Subramanian #define CFG_WAITASYNCRD_EN	BIT(16)
5981ccd0caSIyappan Subramanian 
xgene_set_reg_bits(u32 * var,int pos,int len,u32 val)6081ccd0caSIyappan Subramanian static inline void xgene_set_reg_bits(u32 *var, int pos, int len, u32 val)
6181ccd0caSIyappan Subramanian {
6281ccd0caSIyappan Subramanian 	u32 mask = GENMASK(pos + len, pos);
6381ccd0caSIyappan Subramanian 
6481ccd0caSIyappan Subramanian 	*var &= ~mask;
6581ccd0caSIyappan Subramanian 	*var |= ((val << pos) & mask);
6681ccd0caSIyappan Subramanian }
6781ccd0caSIyappan Subramanian 
xgene_get_reg_bits(u32 var,int pos,int len)6881ccd0caSIyappan Subramanian static inline u32 xgene_get_reg_bits(u32 var, int pos, int len)
6981ccd0caSIyappan Subramanian {
7081ccd0caSIyappan Subramanian 	u32 mask = GENMASK(pos + len, pos);
7181ccd0caSIyappan Subramanian 
7281ccd0caSIyappan Subramanian 	return (var & mask) >> pos;
7381ccd0caSIyappan Subramanian }
7481ccd0caSIyappan Subramanian 
7581ccd0caSIyappan Subramanian #define SET_REG_BITS(var, field, val)					\
7681ccd0caSIyappan Subramanian 	xgene_set_reg_bits(var, field ## _POS, field ## _LEN, val)
7781ccd0caSIyappan Subramanian 
7881ccd0caSIyappan Subramanian #define SET_REG_BIT(var, field, val)					\
7981ccd0caSIyappan Subramanian 	xgene_set_reg_bits(var, field ## _POS, 1, val)
8081ccd0caSIyappan Subramanian 
8181ccd0caSIyappan Subramanian #define GET_REG_BITS(var, field)					\
8281ccd0caSIyappan Subramanian 	xgene_get_reg_bits(var, field ## _POS, field ## _LEN)
8381ccd0caSIyappan Subramanian 
8481ccd0caSIyappan Subramanian #define GET_REG_BIT(var, field)		((var) & (field))
8581ccd0caSIyappan Subramanian 
8681ccd0caSIyappan Subramanian struct xge_pdata;
8781ccd0caSIyappan Subramanian 
8881ccd0caSIyappan Subramanian void xge_mac_reset(struct xge_pdata *pdata);
89ea8ab16aSIyappan Subramanian void xge_mac_set_speed(struct xge_pdata *pdata);
9081ccd0caSIyappan Subramanian void xge_mac_enable(struct xge_pdata *pdata);
9181ccd0caSIyappan Subramanian void xge_mac_disable(struct xge_pdata *pdata);
9281ccd0caSIyappan Subramanian void xge_mac_init(struct xge_pdata *pdata);
9381ccd0caSIyappan Subramanian void xge_mac_set_station_addr(struct xge_pdata *pdata);
9481ccd0caSIyappan Subramanian 
9581ccd0caSIyappan Subramanian #endif /* __XGENE_ENET_V2_MAC_H__ */
96