134a07c5bSRaju Rangoju // SPDX-License-Identifier: (GPL-2.0-or-later OR BSD-3-Clause)
2c5aa9e3bSLendacky, Thomas /*
334a07c5bSRaju Rangoju * Copyright (c) 2014-2025, Advanced Micro Devices, Inc.
434a07c5bSRaju Rangoju * Copyright (c) 2014, Synopsys, Inc.
534a07c5bSRaju Rangoju * All rights reserved
6c5aa9e3bSLendacky, Thomas */
7c5aa9e3bSLendacky, Thomas
8c5aa9e3bSLendacky, Thomas #ifndef __XGBE_H__
9c5aa9e3bSLendacky, Thomas #define __XGBE_H__
10c5aa9e3bSLendacky, Thomas
11c5aa9e3bSLendacky, Thomas #include <linux/dma-mapping.h>
12c5aa9e3bSLendacky, Thomas #include <linux/netdevice.h>
13c5aa9e3bSLendacky, Thomas #include <linux/workqueue.h>
14c5aa9e3bSLendacky, Thomas #include <linux/phy.h>
15801c62d9SLendacky, Thomas #include <linux/if_vlan.h>
16801c62d9SLendacky, Thomas #include <linux/bitops.h>
1723e4eef7SLendacky, Thomas #include <linux/ptp_clock_kernel.h>
1874d23cc7SRichard Cochran #include <linux/timecounter.h>
1923e4eef7SLendacky, Thomas #include <linux/net_tstamp.h>
20fca2d994SLendacky, Thomas #include <net/dcbnl.h>
215ab1dcd5SLendacky, Thomas #include <linux/completion.h>
22f00ba49dSLendacky, Thomas #include <linux/cpumask.h>
230ab10314SFlorian Westphal #include <linux/interrupt.h>
24efbaa828SLendacky, Thomas #include <linux/dcache.h>
2585f9feb6SLendacky, Thomas #include <linux/ethtool.h>
261a510ccfSLendacky, Thomas #include <linux/list.h>
27c5aa9e3bSLendacky, Thomas
28c5aa9e3bSLendacky, Thomas #define XGBE_DRV_NAME "amd-xgbe"
29c5aa9e3bSLendacky, Thomas #define XGBE_DRV_DESC "AMD 10 Gigabit Ethernet Driver"
30c5aa9e3bSLendacky, Thomas
31c5aa9e3bSLendacky, Thomas /* Descriptor related defines */
32d0a8ba6cSLendacky, Thomas #define XGBE_TX_DESC_CNT 512
33d0a8ba6cSLendacky, Thomas #define XGBE_TX_DESC_MIN_FREE (XGBE_TX_DESC_CNT >> 3)
34d0a8ba6cSLendacky, Thomas #define XGBE_TX_DESC_MAX_PROC (XGBE_TX_DESC_CNT >> 1)
35d0a8ba6cSLendacky, Thomas #define XGBE_RX_DESC_CNT 512
36c5aa9e3bSLendacky, Thomas
37bab748deSTom Lendacky #define XGBE_TX_DESC_CNT_MIN 64
38bab748deSTom Lendacky #define XGBE_TX_DESC_CNT_MAX 4096
39bab748deSTom Lendacky #define XGBE_RX_DESC_CNT_MIN 64
40bab748deSTom Lendacky #define XGBE_RX_DESC_CNT_MAX 4096
41bab748deSTom Lendacky
42d0a8ba6cSLendacky, Thomas #define XGBE_TX_MAX_BUF_SIZE (0x3fff & ~(64 - 1))
43c5aa9e3bSLendacky, Thomas
44e1c05067SMasahiro Yamada /* Descriptors required for maximum contiguous TSO/GSO packet */
457c4e983cSAlexander Duyck #define XGBE_TX_MAX_SPLIT \
467c4e983cSAlexander Duyck ((GSO_LEGACY_MAX_SIZE / XGBE_TX_MAX_BUF_SIZE) + 1)
4716958a2bSLendacky, Thomas
4816958a2bSLendacky, Thomas /* Maximum possible descriptors needed for an SKB:
4916958a2bSLendacky, Thomas * - Maximum number of SKB frags
5016958a2bSLendacky, Thomas * - Maximum descriptors for contiguous TSO/GSO packet
5116958a2bSLendacky, Thomas * - Possible context descriptor
5216958a2bSLendacky, Thomas * - Possible TSO header descriptor
5316958a2bSLendacky, Thomas */
5416958a2bSLendacky, Thomas #define XGBE_TX_MAX_DESCS (MAX_SKB_FRAGS + XGBE_TX_MAX_SPLIT + 2)
5516958a2bSLendacky, Thomas
56d0a8ba6cSLendacky, Thomas #define XGBE_RX_MIN_BUF_SIZE (ETH_FRAME_LEN + ETH_FCS_LEN + VLAN_HLEN)
57d0a8ba6cSLendacky, Thomas #define XGBE_RX_BUF_ALIGN 64
5808dcc47cSLendacky, Thomas #define XGBE_SKB_ALLOC_SIZE 256
59174fd259SLendacky, Thomas #define XGBE_SPH_HDSMS_SIZE 2 /* Keep in sync with SKB_ALLOC_SIZE */
60c5aa9e3bSLendacky, Thomas
61d5c48582SLendacky, Thomas #define XGBE_MAX_DMA_CHANNELS 16
62fca2d994SLendacky, Thomas #define XGBE_MAX_QUEUES 16
6343e0dcf7SLendacky, Thomas #define XGBE_PRIORITY_QUEUES 8
644b8acdf5SLendacky, Thomas #define XGBE_DMA_STOP_TIMEOUT 1
65d0a8ba6cSLendacky, Thomas
66d0a8ba6cSLendacky, Thomas /* DMA cache settings - Outer sharable, write-back, write-allocate */
679916716aSLendacky, Thomas #define XGBE_DMA_OS_ARCR 0x002b2b2b
689916716aSLendacky, Thomas #define XGBE_DMA_OS_AWCR 0x2f2f2f2f
69cfa50c78SLendacky, Thomas
70cfa50c78SLendacky, Thomas /* DMA cache settings - System, no caches used */
719916716aSLendacky, Thomas #define XGBE_DMA_SYS_ARCR 0x00303030
729916716aSLendacky, Thomas #define XGBE_DMA_SYS_AWCR 0x30303030
73d0a8ba6cSLendacky, Thomas
746f595959SLendacky, Thomas /* DMA cache settings - PCI device */
75d7513508SShyam Sundar S K #define XGBE_DMA_PCI_ARCR 0x000f0f0f
76d7513508SShyam Sundar S K #define XGBE_DMA_PCI_AWCR 0x0f0f0f0f
77d7513508SShyam Sundar S K #define XGBE_DMA_PCI_AWARCR 0x00000f0f
786f595959SLendacky, Thomas
794c70dd8aSLendacky, Thomas /* DMA channel interrupt modes */
804c70dd8aSLendacky, Thomas #define XGBE_IRQ_MODE_EDGE 0
814c70dd8aSLendacky, Thomas #define XGBE_IRQ_MODE_LEVEL 1
824c70dd8aSLendacky, Thomas
83c5aa9e3bSLendacky, Thomas #define XGBE_ETH_FRAME_HDR (ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN)
84c5aa9e3bSLendacky, Thomas #define XGMAC_MIN_PACKET 60
85c5aa9e3bSLendacky, Thomas #define XGMAC_STD_PACKET_MTU 1500
86c5aa9e3bSLendacky, Thomas #define XGMAC_MAX_STD_PACKET 1518
87c5aa9e3bSLendacky, Thomas #define XGMAC_JUMBO_PACKET_MTU 9000
8843e0dcf7SLendacky, Thomas #define XGMAC_MAX_JUMBO_PACKET 9018
8943e0dcf7SLendacky, Thomas #define XGMAC_GIANT_PACKET_MTU 16368
9043e0dcf7SLendacky, Thomas #define XGMAC_ETH_PREAMBLE (12 + 8) /* Inter-frame gap + preamble */
9143e0dcf7SLendacky, Thomas
9243e0dcf7SLendacky, Thomas #define XGMAC_PFC_DATA_LEN 46
9343e0dcf7SLendacky, Thomas #define XGMAC_PFC_DELAYS 14000
9443e0dcf7SLendacky, Thomas
95c5aa9e3bSLendacky, Thomas #define XGMAC_PRIO_QUEUES(_cnt) \
9682a19035SLendacky, Thomas min_t(unsigned int, IEEE_8021QAZ_MAX_TCS, (_cnt))
9782a19035SLendacky, Thomas
9882a19035SLendacky, Thomas /* Common property names */
9982a19035SLendacky, Thomas #define XGBE_MAC_ADDR_PROPERTY "mac-address"
1007c12aa08SLendacky, Thomas #define XGBE_PHY_MODE_PROPERTY "phy-mode"
10182a19035SLendacky, Thomas #define XGBE_DMA_IRQS_PROPERTY "amd,per-channel-interrupt"
10223e4eef7SLendacky, Thomas #define XGBE_SPEEDSET_PROPERTY "amd,speed-set"
10323e4eef7SLendacky, Thomas
10423e4eef7SLendacky, Thomas /* Device-tree clock names */
10582a19035SLendacky, Thomas #define XGBE_DMA_CLOCK "dma_clk"
10682a19035SLendacky, Thomas #define XGBE_PTP_CLOCK "ptp_clk"
10782a19035SLendacky, Thomas
10882a19035SLendacky, Thomas /* ACPI property names */
10923e4eef7SLendacky, Thomas #define XGBE_ACPI_DMA_FREQ "amd,dma-freq"
11047f164deSLendacky, Thomas #define XGBE_ACPI_PTP_FREQ "amd,ptp-freq"
11147f164deSLendacky, Thomas
11247f164deSLendacky, Thomas /* PCI BAR mapping */
11347f164deSLendacky, Thomas #define XGBE_XGMAC_BAR 0
11447f164deSLendacky, Thomas #define XGBE_XPCS_BAR 1
11547f164deSLendacky, Thomas #define XGBE_MAC_PROP_OFFSET 0x1d000
116e7537740STom Lendacky #define XGBE_I2C_CTRL_OFFSET 0x1e000
117e7537740STom Lendacky
118e7537740STom Lendacky /* PCI MSI/MSIx support */
11947f164deSLendacky, Thomas #define XGBE_MSI_BASE_COUNT 4
12047f164deSLendacky, Thomas #define XGBE_MSI_MIN_COUNT (XGBE_MSI_BASE_COUNT + 1)
12147f164deSLendacky, Thomas
12247f164deSLendacky, Thomas /* Initial PTP register values based on Link Speed. */
12347f164deSLendacky, Thomas #define MAC_TICNR_1G_INITVAL 0x10
12423e4eef7SLendacky, Thomas #define MAC_TECNR_1G_INITVAL 0x28
12523e4eef7SLendacky, Thomas
12623e4eef7SLendacky, Thomas #define MAC_TICSNR_10G_INITVAL 0x33
12723e4eef7SLendacky, Thomas #define MAC_TECNR_10G_INITVAL 0x14
12823e4eef7SLendacky, Thomas #define MAC_TECSNR_10G_INITVAL 0xCC
12923e4eef7SLendacky, Thomas
130c5aa9e3bSLendacky, Thomas /* PCI clock frequencies */
131c5aa9e3bSLendacky, Thomas #define XGBE_V2_DMA_CLOCK_FREQ 500000000 /* 500 MHz */
132c5aa9e3bSLendacky, Thomas #define XGBE_V2_PTP_CLOCK_FREQ 125000000 /* 125 MHz */
133c5aa9e3bSLendacky, Thomas
13443e0dcf7SLendacky, Thomas /* Timestamp support - values based on 50MHz PTP clock
13543e0dcf7SLendacky, Thomas * 50MHz => 20 nsec
13643e0dcf7SLendacky, Thomas */
13743e0dcf7SLendacky, Thomas #define XGBE_TSTAMP_SSINC 20
13843e0dcf7SLendacky, Thomas #define XGBE_TSTAMP_SNSINC 0
13943e0dcf7SLendacky, Thomas #define XGBE_PTP_ACT_CLK_FREQ 500000000
140c5aa9e3bSLendacky, Thomas
141fca2d994SLendacky, Thomas #define XGBE_V2_TSTAMP_SSINC 0xA
142c5aa9e3bSLendacky, Thomas #define XGBE_V2_TSTAMP_SNSINC 0
143c5aa9e3bSLendacky, Thomas #define XGBE_V2_PTP_ACT_CLK_FREQ 1000000000
144d0a8ba6cSLendacky, Thomas
145c5aa9e3bSLendacky, Thomas /* Driver PMT macros */
146c5aa9e3bSLendacky, Thomas #define XGMAC_DRIVER_CONTEXT 1
147c5aa9e3bSLendacky, Thomas #define XGMAC_IOCTL_CONTEXT 2
148c5aa9e3bSLendacky, Thomas
149d0a8ba6cSLendacky, Thomas #define XGMAC_FIFO_MIN_ALLOC 2048
150c5aa9e3bSLendacky, Thomas #define XGMAC_FIFO_UNIT 256
151c5aa9e3bSLendacky, Thomas #define XGMAC_FIFO_ALIGN(_x) \
152c5aa9e3bSLendacky, Thomas (((_x) + XGMAC_FIFO_UNIT - 1) & ~(XGMAC_FIFO_UNIT - 1))
153c5aa9e3bSLendacky, Thomas #define XGMAC_FIFO_FC_OFF 2048
154c635eaacSLendacky, Thomas #define XGMAC_FIFO_FC_MIN 4096
1559867e8fbSLendacky, Thomas
156c5aa9e3bSLendacky, Thomas #define XGBE_TC_MIN_QUANTUM 10
157c5aa9e3bSLendacky, Thomas
1589867e8fbSLendacky, Thomas /* Helper macro for descriptor handling
1599867e8fbSLendacky, Thomas * Always use XGBE_GET_DESC_DATA to access the descriptor data
160c5aa9e3bSLendacky, Thomas * since the index is free-running and needs to be and-ed
161c5aa9e3bSLendacky, Thomas * with the descriptor count value of the ring to index to
162c5aa9e3bSLendacky, Thomas * the proper descriptor data.
163c5aa9e3bSLendacky, Thomas */
16443e0dcf7SLendacky, Thomas #define XGBE_GET_DESC_DATA(_ring, _idx) \
16543e0dcf7SLendacky, Thomas ((_ring)->rdata + \
16643e0dcf7SLendacky, Thomas ((_idx) & ((_ring)->rdesc_count - 1)))
16743e0dcf7SLendacky, Thomas
16843e0dcf7SLendacky, Thomas /* Default coalescing parameters */
16943e0dcf7SLendacky, Thomas #define XGMAC_INIT_DMA_TX_USECS 1000
17043e0dcf7SLendacky, Thomas #define XGMAC_INIT_DMA_TX_FRAMES 25
17143e0dcf7SLendacky, Thomas
172b85e4d89SLendacky, Thomas #define XGMAC_MAX_DMA_RIWT 0xff
173b85e4d89SLendacky, Thomas #define XGMAC_INIT_DMA_RX_USECS 30
174c5aa9e3bSLendacky, Thomas #define XGMAC_INIT_DMA_RX_FRAMES 25
1755b9dfe29SLendacky, Thomas
1765b9dfe29SLendacky, Thomas /* Flow control queue count */
1775b9dfe29SLendacky, Thomas #define XGMAC_MAX_FLOW_CONTROL_QUEUES 8
1785b9dfe29SLendacky, Thomas
1795b9dfe29SLendacky, Thomas /* Flow control threshold units */
1805b9dfe29SLendacky, Thomas #define XGMAC_FLOW_CONTROL_UNIT 512
1817c12aa08SLendacky, Thomas #define XGMAC_FLOW_CONTROL_ALIGN(_x) \
1827c12aa08SLendacky, Thomas (((_x) + XGMAC_FLOW_CONTROL_UNIT - 1) & ~(XGMAC_FLOW_CONTROL_UNIT - 1))
1831bf40adaSLendacky, Thomas #define XGMAC_FLOW_CONTROL_VALUE(_x) \
184926446aeSRaju Rangoju (((_x) < 1024) ? 0 : ((_x) / XGMAC_FLOW_CONTROL_UNIT) - 2)
1851bf40adaSLendacky, Thomas #define XGMAC_FLOW_CONTROL_MAX 33280
1861bf40adaSLendacky, Thomas
1871bf40adaSLendacky, Thomas /* Maximum MAC address hash table size (256 bits = 8 bytes) */
18807445f3cSRaju Rangoju #define XGBE_MAC_HASH_TABLE_SIZE 8
1891bf40adaSLendacky, Thomas
1901bf40adaSLendacky, Thomas /* Receive Side Scaling */
1911bf40adaSLendacky, Thomas #define XGBE_RSS_HASH_KEY_SIZE 40
1927c12aa08SLendacky, Thomas #define XGBE_RSS_MAX_TABLE_SIZE 256
193e78332b2SLendacky, Thomas #define XGBE_RSS_LOOKUP_TABLE_TYPE 0
194e78332b2SLendacky, Thomas #define XGBE_RSS_HASH_KEY_TYPE 1
195e78332b2SLendacky, Thomas
196732f2ab7SLendacky, Thomas /* Auto-negotiation */
197732f2ab7SLendacky, Thomas #define XGBE_AN_MS_TIMEOUT 500
198732f2ab7SLendacky, Thomas #define XGBE_LINK_TIMEOUT 5
19985f9feb6SLendacky, Thomas #define XGBE_KR_TRAINING_WAIT_ITER 50
20085f9feb6SLendacky, Thomas
20185f9feb6SLendacky, Thomas #define XGBE_SGMII_AN_LINK_DUPLEX BIT(1)
20285f9feb6SLendacky, Thomas #define XGBE_SGMII_AN_LINK_SPEED (BIT(2) | BIT(3))
20385f9feb6SLendacky, Thomas #define XGBE_SGMII_AN_LINK_SPEED_10 0x00
20485f9feb6SLendacky, Thomas #define XGBE_SGMII_AN_LINK_SPEED_100 0x04
20585f9feb6SLendacky, Thomas #define XGBE_SGMII_AN_LINK_SPEED_1000 0x08
20685f9feb6SLendacky, Thomas #define XGBE_SGMII_AN_LINK_STATUS BIT(4)
20785f9feb6SLendacky, Thomas
20885f9feb6SLendacky, Thomas /* ECC correctable error notification window (seconds) */
20985f9feb6SLendacky, Thomas #define XGBE_ECC_LIMIT 60
21085f9feb6SLendacky, Thomas
21185f9feb6SLendacky, Thomas /* MDIO port types */
21285f9feb6SLendacky, Thomas #define XGMAC_MAX_C22_PORT 3
21385f9feb6SLendacky, Thomas
21485f9feb6SLendacky, Thomas /* Link mode bit operations */
21585f9feb6SLendacky, Thomas #define XGBE_ZERO_SUP(_ls) \
21685f9feb6SLendacky, Thomas ethtool_link_ksettings_zero_link_mode((_ls), supported)
21785f9feb6SLendacky, Thomas
21885f9feb6SLendacky, Thomas #define XGBE_SET_SUP(_ls, _mode) \
21985f9feb6SLendacky, Thomas ethtool_link_ksettings_add_link_mode((_ls), supported, _mode)
22085f9feb6SLendacky, Thomas
22185f9feb6SLendacky, Thomas #define XGBE_CLR_SUP(_ls, _mode) \
22285f9feb6SLendacky, Thomas ethtool_link_ksettings_del_link_mode((_ls), supported, _mode)
22385f9feb6SLendacky, Thomas
22485f9feb6SLendacky, Thomas #define XGBE_IS_SUP(_ls, _mode) \
22585f9feb6SLendacky, Thomas ethtool_link_ksettings_test_link_mode((_ls), supported, _mode)
22685f9feb6SLendacky, Thomas
22785f9feb6SLendacky, Thomas #define XGBE_ZERO_ADV(_ls) \
22885f9feb6SLendacky, Thomas ethtool_link_ksettings_zero_link_mode((_ls), advertising)
22985f9feb6SLendacky, Thomas
23085f9feb6SLendacky, Thomas #define XGBE_SET_ADV(_ls, _mode) \
23185f9feb6SLendacky, Thomas ethtool_link_ksettings_add_link_mode((_ls), advertising, _mode)
23285f9feb6SLendacky, Thomas
23385f9feb6SLendacky, Thomas #define XGBE_CLR_ADV(_ls, _mode) \
23485f9feb6SLendacky, Thomas ethtool_link_ksettings_del_link_mode((_ls), advertising, _mode)
23585f9feb6SLendacky, Thomas
23685f9feb6SLendacky, Thomas #define XGBE_ADV(_ls, _mode) \
23785f9feb6SLendacky, Thomas ethtool_link_ksettings_test_link_mode((_ls), advertising, _mode)
23885f9feb6SLendacky, Thomas
23985f9feb6SLendacky, Thomas #define XGBE_ZERO_LP_ADV(_ls) \
24085f9feb6SLendacky, Thomas ethtool_link_ksettings_zero_link_mode((_ls), lp_advertising)
241bbbd7303SRaju Rangoju
242bbbd7303SRaju Rangoju #define XGBE_SET_LP_ADV(_ls, _mode) \
243bbbd7303SRaju Rangoju ethtool_link_ksettings_add_link_mode((_ls), lp_advertising, _mode)
244*ab95bc9aSRaju Rangoju
245bbbd7303SRaju Rangoju #define XGBE_CLR_LP_ADV(_ls, _mode) \
246e49479f3SRaju Rangoju ethtool_link_ksettings_del_link_mode((_ls), lp_advertising, _mode)
247e49479f3SRaju Rangoju
248e49479f3SRaju Rangoju #define XGBE_LP_ADV(_ls, _mode) \
249e49479f3SRaju Rangoju ethtool_link_ksettings_test_link_mode((_ls), lp_advertising, _mode)
250c5aa9e3bSLendacky, Thomas
251c5aa9e3bSLendacky, Thomas #define XGBE_LM_COPY(_dst, _dname, _src, _sname) \
252c5aa9e3bSLendacky, Thomas bitmap_copy((_dst)->link_modes._dname, \
25316958a2bSLendacky, Thomas (_src)->link_modes._sname, \
25416958a2bSLendacky, Thomas __ETHTOOL_LINK_MODE_MASK_NBITS)
255c5aa9e3bSLendacky, Thomas
256c5aa9e3bSLendacky, Thomas /* XGBE PCI device id */
257c5aa9e3bSLendacky, Thomas #define XGBE_RV_PCI_DEVICE_ID 0x15d0
258c5aa9e3bSLendacky, Thomas #define XGBE_YC_PCI_DEVICE_ID 0x14b5
259c5aa9e3bSLendacky, Thomas #define XGBE_RN_PCI_DEVICE_ID 0x1630
260c5aa9e3bSLendacky, Thomas
261c5aa9e3bSLendacky, Thomas /* Generic low and high masks */
262c5aa9e3bSLendacky, Thomas #define XGBE_GEN_HI_MASK GENMASK(31, 16)
263c5aa9e3bSLendacky, Thomas #define XGBE_GEN_LO_MASK GENMASK(15, 0)
264c5aa9e3bSLendacky, Thomas
265c5aa9e3bSLendacky, Thomas struct xgbe_prv_data;
266c5aa9e3bSLendacky, Thomas
267c5aa9e3bSLendacky, Thomas struct xgbe_packet_data {
26823e4eef7SLendacky, Thomas struct sk_buff *skb;
26923e4eef7SLendacky, Thomas
2705b9dfe29SLendacky, Thomas unsigned int attributes;
2715b9dfe29SLendacky, Thomas
2725b9dfe29SLendacky, Thomas unsigned int errors;
2735fb4b86aSLendacky, Thomas
2745fb4b86aSLendacky, Thomas unsigned int rdesc_count;
2755fb4b86aSLendacky, Thomas unsigned int length;
276c5aa9e3bSLendacky, Thomas
277c5aa9e3bSLendacky, Thomas unsigned int header_len;
278c5aa9e3bSLendacky, Thomas unsigned int tcp_header_len;
279c5aa9e3bSLendacky, Thomas unsigned int tcp_payload_len;
2805226cfc5SLendacky, Thomas unsigned short mss;
2815226cfc5SLendacky, Thomas
2825226cfc5SLendacky, Thomas unsigned short vlan_ctag;
2835226cfc5SLendacky, Thomas
284c5aa9e3bSLendacky, Thomas u64 rx_tstamp;
285c5aa9e3bSLendacky, Thomas
28608dcc47cSLendacky, Thomas u32 rss_hash;
28708dcc47cSLendacky, Thomas enum pkt_hash_types rss_hash_type;
28808dcc47cSLendacky, Thomas
28908dcc47cSLendacky, Thomas unsigned int tx_packets;
29008dcc47cSLendacky, Thomas unsigned int tx_bytes;
29108dcc47cSLendacky, Thomas };
29208dcc47cSLendacky, Thomas
29308dcc47cSLendacky, Thomas /* Common Rx and Tx descriptor mapping */
29408dcc47cSLendacky, Thomas struct xgbe_ring_desc {
295174fd259SLendacky, Thomas __le32 desc0;
296174fd259SLendacky, Thomas __le32 desc1;
297174fd259SLendacky, Thomas __le32 desc2;
298174fd259SLendacky, Thomas __le32 desc3;
299174fd259SLendacky, Thomas };
300cfbfd86bSLendacky, Thomas
301cfbfd86bSLendacky, Thomas /* Page allocation related values */
302174fd259SLendacky, Thomas struct xgbe_page_alloc {
303174fd259SLendacky, Thomas struct page *pages;
304174fd259SLendacky, Thomas unsigned int pages_len;
305c9f140ebSLendacky, Thomas unsigned int pages_offset;
306c9f140ebSLendacky, Thomas
3075fb4b86aSLendacky, Thomas dma_addr_t pages_dma;
3085fb4b86aSLendacky, Thomas };
309c9f140ebSLendacky, Thomas
310c9f140ebSLendacky, Thomas /* Ring entry buffer data */
311c9f140ebSLendacky, Thomas struct xgbe_buffer_data {
312c9f140ebSLendacky, Thomas struct xgbe_page_alloc pa;
313c9f140ebSLendacky, Thomas struct xgbe_page_alloc pa_unmap;
314c9f140ebSLendacky, Thomas
315c9f140ebSLendacky, Thomas dma_addr_t dma_base;
316c9f140ebSLendacky, Thomas unsigned long dma_off;
317c9f140ebSLendacky, Thomas unsigned int dma_len;
318c9f140ebSLendacky, Thomas };
319c9f140ebSLendacky, Thomas
320c5aa9e3bSLendacky, Thomas /* Tx-related ring data */
321c5aa9e3bSLendacky, Thomas struct xgbe_tx_ring_data {
3227eddba16SJilin Yuan unsigned int packets; /* BQL packet count */
323c5aa9e3bSLendacky, Thomas unsigned int bytes; /* BQL byte count */
324c5aa9e3bSLendacky, Thomas };
325c5aa9e3bSLendacky, Thomas
326c5aa9e3bSLendacky, Thomas /* Rx-related ring data */
327c5aa9e3bSLendacky, Thomas struct xgbe_rx_ring_data {
328c5aa9e3bSLendacky, Thomas struct xgbe_buffer_data hdr; /* Header locations */
329c5aa9e3bSLendacky, Thomas struct xgbe_buffer_data buf; /* Payload locations */
330c5aa9e3bSLendacky, Thomas
331c5aa9e3bSLendacky, Thomas unsigned short hdr_len; /* Length of received header */
332c9f140ebSLendacky, Thomas unsigned short len; /* Length of received packet */
333c9f140ebSLendacky, Thomas };
334c5aa9e3bSLendacky, Thomas
335c5aa9e3bSLendacky, Thomas /* Structure used to hold information related to the descriptor
33623e4eef7SLendacky, Thomas * and the packet associated with the descriptor (always use
33723e4eef7SLendacky, Thomas * the XGBE_GET_DESC_DATA macro to access this data from the ring)
33823e4eef7SLendacky, Thomas */
33923e4eef7SLendacky, Thomas struct xgbe_ring_data {
34023e4eef7SLendacky, Thomas struct xgbe_ring_desc *rdesc; /* Virtual address of descriptor */
34123e4eef7SLendacky, Thomas dma_addr_t rdesc_dma; /* DMA address of descriptor */
34223e4eef7SLendacky, Thomas
34323e4eef7SLendacky, Thomas struct sk_buff *skb; /* Virtual address of SKB */
34423e4eef7SLendacky, Thomas dma_addr_t skb_dma; /* DMA address of SKB data */
34523e4eef7SLendacky, Thomas unsigned int skb_dma_len; /* Length of SKB DMA area */
34623e4eef7SLendacky, Thomas
34723e4eef7SLendacky, Thomas struct xgbe_tx_ring_data tx; /* Tx-related data */
348c5aa9e3bSLendacky, Thomas struct xgbe_rx_ring_data rx; /* Rx-related data */
349c5aa9e3bSLendacky, Thomas
350c5aa9e3bSLendacky, Thomas unsigned int mapped_as_page;
351c5aa9e3bSLendacky, Thomas
352c5aa9e3bSLendacky, Thomas /* Incomplete receive save location. If the budget is exhausted
353c5aa9e3bSLendacky, Thomas * or the last descriptor (last normal descriptor or a following
354c5aa9e3bSLendacky, Thomas * context descriptor) has not been DMA'd yet the current state
355c5aa9e3bSLendacky, Thomas * of the receive processing needs to be saved.
356c5aa9e3bSLendacky, Thomas */
357c5aa9e3bSLendacky, Thomas unsigned int state_saved;
358c5aa9e3bSLendacky, Thomas struct {
359c5aa9e3bSLendacky, Thomas struct sk_buff *skb;
360c5aa9e3bSLendacky, Thomas unsigned int len;
361c5aa9e3bSLendacky, Thomas unsigned int error;
362c5aa9e3bSLendacky, Thomas } state;
363d0a8ba6cSLendacky, Thomas };
364c5aa9e3bSLendacky, Thomas
365c5aa9e3bSLendacky, Thomas struct xgbe_ring {
366c5aa9e3bSLendacky, Thomas /* Ring lock - used just for TX rings at the moment */
36708dcc47cSLendacky, Thomas spinlock_t lock;
368174fd259SLendacky, Thomas
369174fd259SLendacky, Thomas /* Per packet related information */
37018f9f0acSLendacky, Thomas struct xgbe_packet_data packet_data;
37108dcc47cSLendacky, Thomas
372c5aa9e3bSLendacky, Thomas /* Virtual/DMA addresses and count of allocated descriptor memory */
373c5aa9e3bSLendacky, Thomas struct xgbe_ring_desc *rdesc;
374c5aa9e3bSLendacky, Thomas dma_addr_t rdesc_dma;
375c5aa9e3bSLendacky, Thomas unsigned int rdesc_count;
376270894e7SLendacky, Thomas
377c5aa9e3bSLendacky, Thomas /* Array of descriptor data corresponding the descriptor memory
378c5aa9e3bSLendacky, Thomas * (always use the XGBE_GET_DESC_DATA macro to access this data)
379c5aa9e3bSLendacky, Thomas */
380c5aa9e3bSLendacky, Thomas struct xgbe_ring_data *rdata;
381c5aa9e3bSLendacky, Thomas
382c5aa9e3bSLendacky, Thomas /* Page allocation for RX buffers */
383c5aa9e3bSLendacky, Thomas struct xgbe_page_alloc rx_hdr_pa;
384c5aa9e3bSLendacky, Thomas struct xgbe_page_alloc rx_buf_pa;
385c5aa9e3bSLendacky, Thomas int node;
386c5aa9e3bSLendacky, Thomas
38716958a2bSLendacky, Thomas /* Ring index values
388c5aa9e3bSLendacky, Thomas * cur - Tx: index of descriptor to be used for current transfer
389c5aa9e3bSLendacky, Thomas * Rx: index of descriptor to check for packet availability
390c5aa9e3bSLendacky, Thomas * dirty - Tx: index of descriptor to check for transfer complete
391c5aa9e3bSLendacky, Thomas * Rx: index of descriptor to check for buffer reallocation
392c5aa9e3bSLendacky, Thomas */
393c5aa9e3bSLendacky, Thomas unsigned int cur;
394c5aa9e3bSLendacky, Thomas unsigned int dirty;
395c5aa9e3bSLendacky, Thomas
396c5aa9e3bSLendacky, Thomas /* Coalesce frame count used for interrupt bit setting */
397c5aa9e3bSLendacky, Thomas unsigned int coalesce_count;
39884cc9919SKees Cook
399c5aa9e3bSLendacky, Thomas union {
400c5aa9e3bSLendacky, Thomas struct {
401c5aa9e3bSLendacky, Thomas unsigned int queue_stopped;
402c5aa9e3bSLendacky, Thomas unsigned int xmit_more;
403c5aa9e3bSLendacky, Thomas unsigned short cur_mss;
404c5aa9e3bSLendacky, Thomas unsigned short cur_vlan_ctag;
405c5aa9e3bSLendacky, Thomas } tx;
406c5aa9e3bSLendacky, Thomas };
4079227dc5eSLendacky, Thomas } ____cacheline_aligned;
4089227dc5eSLendacky, Thomas
40954ceb9ecSLendacky, Thomas /* Structure used to describe the descriptor rings associated with
4109227dc5eSLendacky, Thomas * a DMA channel.
4119227dc5eSLendacky, Thomas */
4129227dc5eSLendacky, Thomas struct xgbe_channel {
4139227dc5eSLendacky, Thomas char name[20];
414caa575afSLendacky, Thomas
415caa575afSLendacky, Thomas /* Address of private data area for device */
416c5aa9e3bSLendacky, Thomas struct xgbe_prv_data *pdata;
417c5aa9e3bSLendacky, Thomas
418c5aa9e3bSLendacky, Thomas /* Queue index and base address of queue's DMA registers */
419c635eaacSLendacky, Thomas unsigned int queue_index;
420c5aa9e3bSLendacky, Thomas void __iomem *dma_regs;
421c5aa9e3bSLendacky, Thomas
422c5aa9e3bSLendacky, Thomas /* Per channel interrupt irq number */
42318f9f0acSLendacky, Thomas int dma_irq;
42418f9f0acSLendacky, Thomas char dma_irq_name[IFNAMSIZ + 32];
425f00ba49dSLendacky, Thomas
426c5aa9e3bSLendacky, Thomas /* Netdev related settings */
427c5aa9e3bSLendacky, Thomas struct napi_struct napi;
4287c12aa08SLendacky, Thomas
4297c12aa08SLendacky, Thomas /* Per channel interrupt enablement tracker */
4307c12aa08SLendacky, Thomas unsigned int curr_ier;
4317c12aa08SLendacky, Thomas unsigned int saved_ier;
432e78332b2SLendacky, Thomas
4337c12aa08SLendacky, Thomas unsigned int tx_timer_active;
4347c12aa08SLendacky, Thomas struct timer_list tx_timer;
435c5aa9e3bSLendacky, Thomas
436c5aa9e3bSLendacky, Thomas struct xgbe_ring *tx_ring;
437c5aa9e3bSLendacky, Thomas struct xgbe_ring *rx_ring;
438c5aa9e3bSLendacky, Thomas
439c5aa9e3bSLendacky, Thomas int node;
440c5aa9e3bSLendacky, Thomas cpumask_t affinity_mask;
441c5aa9e3bSLendacky, Thomas } ____cacheline_aligned;
4429867e8fbSLendacky, Thomas
443c5aa9e3bSLendacky, Thomas enum xgbe_state {
444c5aa9e3bSLendacky, Thomas XGBE_DOWN,
445c5aa9e3bSLendacky, Thomas XGBE_LINK_INIT,
446c5aa9e3bSLendacky, Thomas XGBE_LINK_ERR,
447c5aa9e3bSLendacky, Thomas XGBE_STOPPED,
448c5aa9e3bSLendacky, Thomas };
449c5aa9e3bSLendacky, Thomas
450c5aa9e3bSLendacky, Thomas enum xgbe_int {
451c5aa9e3bSLendacky, Thomas XGMAC_INT_DMA_CH_SR_TI,
452e78332b2SLendacky, Thomas XGMAC_INT_DMA_CH_SR_TPS,
453e78332b2SLendacky, Thomas XGMAC_INT_DMA_CH_SR_TBU,
454e78332b2SLendacky, Thomas XGMAC_INT_DMA_CH_SR_RI,
455e78332b2SLendacky, Thomas XGMAC_INT_DMA_CH_SR_RBU,
456e78332b2SLendacky, Thomas XGMAC_INT_DMA_CH_SR_RPS,
457e78332b2SLendacky, Thomas XGMAC_INT_DMA_CH_SR_TI_RI,
4587c12aa08SLendacky, Thomas XGMAC_INT_DMA_CH_SR_FBE,
4597c12aa08SLendacky, Thomas XGMAC_INT_DMA_ALL,
4607c12aa08SLendacky, Thomas };
4617c12aa08SLendacky, Thomas
4627c12aa08SLendacky, Thomas enum xgbe_int_state {
4637c12aa08SLendacky, Thomas XGMAC_INT_STATE_SAVE,
4647c12aa08SLendacky, Thomas XGMAC_INT_STATE_RESTORE,
465b03a4a6fSLendacky, Thomas };
466b03a4a6fSLendacky, Thomas
467b03a4a6fSLendacky, Thomas enum xgbe_ecc_sec {
468e49479f3SRaju Rangoju XGBE_ECC_SEC_TX,
469b03a4a6fSLendacky, Thomas XGBE_ECC_SEC_RX,
470b03a4a6fSLendacky, Thomas XGBE_ECC_SEC_DESC,
471a64def41SLendacky, Thomas };
472a64def41SLendacky, Thomas
473d7445d1fSLendacky, Thomas enum xgbe_speed {
4741bf40adaSLendacky, Thomas XGBE_SPEED_1000 = 0,
4751bf40adaSLendacky, Thomas XGBE_SPEED_2500,
476a64def41SLendacky, Thomas XGBE_SPEED_10000,
477a64def41SLendacky, Thomas XGBE_SPEEDS,
478a64def41SLendacky, Thomas };
4797c12aa08SLendacky, Thomas
4807c12aa08SLendacky, Thomas enum xgbe_xpcs_access {
4817c12aa08SLendacky, Thomas XGBE_XPCS_ACCESS_V1 = 0,
4827c12aa08SLendacky, Thomas XGBE_XPCS_ACCESS_V2,
4837c12aa08SLendacky, Thomas XGBE_XPCS_ACCESS_V3,
4847c12aa08SLendacky, Thomas };
4857c12aa08SLendacky, Thomas
4867c12aa08SLendacky, Thomas enum xgbe_an_mode {
4877c12aa08SLendacky, Thomas XGBE_AN_MODE_CL73 = 0,
4887c12aa08SLendacky, Thomas XGBE_AN_MODE_CL73_REDRV,
4897c12aa08SLendacky, Thomas XGBE_AN_MODE_CL37,
4907c12aa08SLendacky, Thomas XGBE_AN_MODE_CL37_SGMII,
4917c12aa08SLendacky, Thomas XGBE_AN_MODE_NONE,
4927c12aa08SLendacky, Thomas };
4937c12aa08SLendacky, Thomas
4947c12aa08SLendacky, Thomas enum xgbe_an {
4957c12aa08SLendacky, Thomas XGBE_AN_READY = 0,
496e57f7a3fSLendacky, Thomas XGBE_AN_PAGE_RECEIVED,
497e57f7a3fSLendacky, Thomas XGBE_AN_INCOMPAT_LINK,
498e57f7a3fSLendacky, Thomas XGBE_AN_COMPLETE,
499abf0a1c2SLendacky, Thomas XGBE_AN_NO_LINK,
50007445f3cSRaju Rangoju XGBE_AN_ERROR,
501abf0a1c2SLendacky, Thomas };
502abf0a1c2SLendacky, Thomas
503abf0a1c2SLendacky, Thomas enum xgbe_rx {
504e57f7a3fSLendacky, Thomas XGBE_RX_BPA = 0,
5057c12aa08SLendacky, Thomas XGBE_RX_XNP,
5067c12aa08SLendacky, Thomas XGBE_RX_COMPLETE,
5077c12aa08SLendacky, Thomas XGBE_RX_ERROR,
5087c12aa08SLendacky, Thomas };
5097c12aa08SLendacky, Thomas
5107c12aa08SLendacky, Thomas enum xgbe_mode {
5117c12aa08SLendacky, Thomas XGBE_MODE_KX_1000 = 0,
512abf0a1c2SLendacky, Thomas XGBE_MODE_KX_2500,
513abf0a1c2SLendacky, Thomas XGBE_MODE_KR,
514abf0a1c2SLendacky, Thomas XGBE_MODE_X,
515abf0a1c2SLendacky, Thomas XGBE_MODE_SGMII_10,
516abf0a1c2SLendacky, Thomas XGBE_MODE_SGMII_100,
517abf0a1c2SLendacky, Thomas XGBE_MODE_SGMII_1000,
5181246d086SRaju Rangoju XGBE_MODE_SFI,
5191246d086SRaju Rangoju XGBE_MODE_UNKNOWN,
5201246d086SRaju Rangoju };
5211246d086SRaju Rangoju
5221246d086SRaju Rangoju enum xgbe_speedset {
5231246d086SRaju Rangoju XGBE_SPEEDSET_1000_10000 = 0,
5241246d086SRaju Rangoju XGBE_SPEEDSET_2500_10000,
5251246d086SRaju Rangoju };
5261246d086SRaju Rangoju
5271246d086SRaju Rangoju enum xgbe_mdio_mode {
5281246d086SRaju Rangoju XGBE_MDIO_MODE_NONE = 0,
5294f3b20bfSRaju Rangoju XGBE_MDIO_MODE_CL22,
5301246d086SRaju Rangoju XGBE_MDIO_MODE_CL45,
5311246d086SRaju Rangoju };
5321246d086SRaju Rangoju
5331246d086SRaju Rangoju enum xgbe_mb_cmd {
5341246d086SRaju Rangoju XGBE_MB_CMD_POWER_OFF = 0,
5351246d086SRaju Rangoju XGBE_MB_CMD_SET_1G,
5361246d086SRaju Rangoju XGBE_MB_CMD_SET_2_5G,
5371246d086SRaju Rangoju XGBE_MB_CMD_SET_10G_SFI,
5381246d086SRaju Rangoju XGBE_MB_CMD_SET_10G_KR,
5391246d086SRaju Rangoju XGBE_MB_CMD_RRC
5401246d086SRaju Rangoju };
5411246d086SRaju Rangoju
5421246d086SRaju Rangoju enum xgbe_mb_subcmd {
5431246d086SRaju Rangoju XGBE_MB_SUBCMD_NONE = 0,
5447c12aa08SLendacky, Thomas XGBE_MB_SUBCMD_RX_ADAP,
54585f9feb6SLendacky, Thomas
5467c12aa08SLendacky, Thomas /* 10GbE SFP subcommands */
5477c12aa08SLendacky, Thomas XGBE_MB_SUBCMD_ACTIVE = 0,
5487c12aa08SLendacky, Thomas XGBE_MB_SUBCMD_PASSIVE_1M,
5497c12aa08SLendacky, Thomas XGBE_MB_SUBCMD_PASSIVE_3M,
5507c12aa08SLendacky, Thomas XGBE_MB_SUBCMD_PASSIVE_OTHER,
5517c12aa08SLendacky, Thomas
5527c12aa08SLendacky, Thomas /* 1GbE Mode subcommands */
5537c12aa08SLendacky, Thomas XGBE_MB_SUBCMD_10MBITS = 0,
554c1ce2f77SLendacky, Thomas XGBE_MB_SUBCMD_100MBITS,
555c1ce2f77SLendacky, Thomas XGBE_MB_SUBCMD_1G_SGMII,
556c1ce2f77SLendacky, Thomas XGBE_MB_SUBCMD_1G_KX
557c1ce2f77SLendacky, Thomas };
5587c12aa08SLendacky, Thomas
5597c12aa08SLendacky, Thomas struct xgbe_phy {
5605ab1dcd5SLendacky, Thomas struct ethtool_link_ksettings lks;
5615ab1dcd5SLendacky, Thomas
5625ab1dcd5SLendacky, Thomas int address;
5635ab1dcd5SLendacky, Thomas
5645ab1dcd5SLendacky, Thomas int autoneg;
5655ab1dcd5SLendacky, Thomas int speed;
5665ab1dcd5SLendacky, Thomas int duplex;
5675ab1dcd5SLendacky, Thomas
5685ab1dcd5SLendacky, Thomas int link;
5695ab1dcd5SLendacky, Thomas
5705ab1dcd5SLendacky, Thomas int pause_autoneg;
5715ab1dcd5SLendacky, Thomas int tx_pause;
5725ab1dcd5SLendacky, Thomas int rx_pause;
5735ab1dcd5SLendacky, Thomas };
5745ab1dcd5SLendacky, Thomas
5755ab1dcd5SLendacky, Thomas enum xgbe_i2c_cmd {
5765ab1dcd5SLendacky, Thomas XGBE_I2C_CMD_READ = 0,
5775ab1dcd5SLendacky, Thomas XGBE_I2C_CMD_WRITE,
5785ab1dcd5SLendacky, Thomas };
5795ab1dcd5SLendacky, Thomas
5805ab1dcd5SLendacky, Thomas struct xgbe_i2c_op {
5815ab1dcd5SLendacky, Thomas enum xgbe_i2c_cmd cmd;
5825ab1dcd5SLendacky, Thomas
5835ab1dcd5SLendacky, Thomas unsigned int target;
5845ab1dcd5SLendacky, Thomas
5855ab1dcd5SLendacky, Thomas void *buf;
5865ab1dcd5SLendacky, Thomas unsigned int len;
5875ab1dcd5SLendacky, Thomas };
5885ab1dcd5SLendacky, Thomas
5895ab1dcd5SLendacky, Thomas struct xgbe_i2c_op_state {
5905ab1dcd5SLendacky, Thomas struct xgbe_i2c_op *op;
5915ab1dcd5SLendacky, Thomas
5925ab1dcd5SLendacky, Thomas unsigned int tx_len;
5935ab1dcd5SLendacky, Thomas unsigned char *tx_buf;
5945ab1dcd5SLendacky, Thomas
5955ab1dcd5SLendacky, Thomas unsigned int rx_len;
5965ab1dcd5SLendacky, Thomas unsigned char *rx_buf;
597c5aa9e3bSLendacky, Thomas
598c5aa9e3bSLendacky, Thomas unsigned int tx_abort_source;
599c5aa9e3bSLendacky, Thomas
600c5aa9e3bSLendacky, Thomas int ret;
601c5aa9e3bSLendacky, Thomas };
602c5aa9e3bSLendacky, Thomas
603c5aa9e3bSLendacky, Thomas struct xgbe_i2c {
604c5aa9e3bSLendacky, Thomas unsigned int started;
605c5aa9e3bSLendacky, Thomas unsigned int max_speed_mode;
606c5aa9e3bSLendacky, Thomas unsigned int rx_fifo_size;
607c5aa9e3bSLendacky, Thomas unsigned int tx_fifo_size;
608c5aa9e3bSLendacky, Thomas
609c5aa9e3bSLendacky, Thomas struct xgbe_i2c_op_state op_state;
610c5aa9e3bSLendacky, Thomas };
611c5aa9e3bSLendacky, Thomas
612c5aa9e3bSLendacky, Thomas struct xgbe_mmc_stats {
613c5aa9e3bSLendacky, Thomas /* Tx Stats */
614c5aa9e3bSLendacky, Thomas u64 txoctetcount_gb;
615c5aa9e3bSLendacky, Thomas u64 txframecount_gb;
616c5aa9e3bSLendacky, Thomas u64 txbroadcastframes_g;
617c5aa9e3bSLendacky, Thomas u64 txmulticastframes_g;
618c5aa9e3bSLendacky, Thomas u64 tx64octets_gb;
619c5aa9e3bSLendacky, Thomas u64 tx65to127octets_gb;
620c5aa9e3bSLendacky, Thomas u64 tx128to255octets_gb;
621c5aa9e3bSLendacky, Thomas u64 tx256to511octets_gb;
622c5aa9e3bSLendacky, Thomas u64 tx512to1023octets_gb;
623c5aa9e3bSLendacky, Thomas u64 tx1024tomaxoctets_gb;
624c5aa9e3bSLendacky, Thomas u64 txunicastframes_gb;
625c5aa9e3bSLendacky, Thomas u64 txmulticastframes_gb;
626c5aa9e3bSLendacky, Thomas u64 txbroadcastframes_gb;
627c5aa9e3bSLendacky, Thomas u64 txunderflowerror;
628c5aa9e3bSLendacky, Thomas u64 txoctetcount_g;
629c5aa9e3bSLendacky, Thomas u64 txframecount_g;
630c5aa9e3bSLendacky, Thomas u64 txpauseframes;
631c5aa9e3bSLendacky, Thomas u64 txvlanframes_g;
632c5aa9e3bSLendacky, Thomas
633c5aa9e3bSLendacky, Thomas /* Rx Stats */
634c5aa9e3bSLendacky, Thomas u64 rxframecount_gb;
635c5aa9e3bSLendacky, Thomas u64 rxoctetcount_gb;
636c5aa9e3bSLendacky, Thomas u64 rxoctetcount_g;
637c5aa9e3bSLendacky, Thomas u64 rxbroadcastframes_g;
638c5aa9e3bSLendacky, Thomas u64 rxmulticastframes_g;
639c5aa9e3bSLendacky, Thomas u64 rxcrcerror;
640c5aa9e3bSLendacky, Thomas u64 rxrunterror;
641c5aa9e3bSLendacky, Thomas u64 rxjabbererror;
642c5aa9e3bSLendacky, Thomas u64 rxundersize_g;
643c5aa9e3bSLendacky, Thomas u64 rxoversize_g;
6445452b2dfSLendacky, Thomas u64 rx64octets_gb;
6455452b2dfSLendacky, Thomas u64 rx65to127octets_gb;
6465452b2dfSLendacky, Thomas u64 rx128to255octets_gb;
64772c9ac4eSLendacky, Thomas u64 rx256to511octets_gb;
64880a788c9SLendacky, Thomas u64 rx512to1023octets_gb;
64980a788c9SLendacky, Thomas u64 rx1024tomaxoctets_gb;
65080a788c9SLendacky, Thomas u64 rxunicastframes_g;
65180a788c9SLendacky, Thomas u64 rxlengtherror;
65280a788c9SLendacky, Thomas u64 rxoutofrangetype;
6533010608dSLendacky, Thomas u64 rxpauseframes;
6543010608dSLendacky, Thomas u64 rxfifooverflow;
6553010608dSLendacky, Thomas u64 rxvlanframes_gb;
6563010608dSLendacky, Thomas u64 rxwatchdogerror;
6573010608dSLendacky, Thomas };
6585452b2dfSLendacky, Thomas
6595452b2dfSLendacky, Thomas struct xgbe_ext_stats {
660c5aa9e3bSLendacky, Thomas u64 tx_tso_packets;
661c5aa9e3bSLendacky, Thomas u64 rx_split_header_packets;
662c5aa9e3bSLendacky, Thomas u64 rx_buffer_unavailable;
66376660757SJakub Kicinski
664b876382bSLendacky, Thomas u64 txq_packets[XGBE_MAX_DMA_CHANNELS];
665c5aa9e3bSLendacky, Thomas u64 txq_bytes[XGBE_MAX_DMA_CHANNELS];
666c5aa9e3bSLendacky, Thomas u64 rxq_packets[XGBE_MAX_DMA_CHANNELS];
667c5aa9e3bSLendacky, Thomas u64 rxq_bytes[XGBE_MAX_DMA_CHANNELS];
668c5aa9e3bSLendacky, Thomas
669c5aa9e3bSLendacky, Thomas u64 tx_vxlan_packets;
670c5aa9e3bSLendacky, Thomas u64 rx_vxlan_packets;
671801c62d9SLendacky, Thomas u64 rx_csum_errors;
672801c62d9SLendacky, Thomas u64 rx_vxlan_csum_errors;
673801c62d9SLendacky, Thomas };
674c5aa9e3bSLendacky, Thomas
675c5aa9e3bSLendacky, Thomas struct xgbe_hw_if {
676c5aa9e3bSLendacky, Thomas int (*tx_complete)(struct xgbe_ring_desc *);
677e57f7a3fSLendacky, Thomas
678c5aa9e3bSLendacky, Thomas int (*set_mac_address)(struct xgbe_prv_data *, const u8 *addr);
679732f2ab7SLendacky, Thomas int (*config_rx_mode)(struct xgbe_prv_data *);
680732f2ab7SLendacky, Thomas
681070f6186SAndrew Lunn int (*enable_rx_csum)(struct xgbe_prv_data *);
682070f6186SAndrew Lunn int (*disable_rx_csum)(struct xgbe_prv_data *);
683070f6186SAndrew Lunn
684070f6186SAndrew Lunn int (*enable_rx_vlan_stripping)(struct xgbe_prv_data *);
685070f6186SAndrew Lunn int (*disable_rx_vlan_stripping)(struct xgbe_prv_data *);
686732f2ab7SLendacky, Thomas int (*enable_rx_vlan_filtering)(struct xgbe_prv_data *);
687732f2ab7SLendacky, Thomas int (*disable_rx_vlan_filtering)(struct xgbe_prv_data *);
688732f2ab7SLendacky, Thomas int (*update_vlan_hash_table)(struct xgbe_prv_data *);
689732f2ab7SLendacky, Thomas
690c5aa9e3bSLendacky, Thomas int (*read_mmd_regs)(struct xgbe_prv_data *, int, int);
691c5aa9e3bSLendacky, Thomas void (*write_mmd_regs)(struct xgbe_prv_data *, int, int, int);
692c5aa9e3bSLendacky, Thomas int (*set_speed)(struct xgbe_prv_data *, int);
693c5aa9e3bSLendacky, Thomas
694c5aa9e3bSLendacky, Thomas int (*set_ext_mii_mode)(struct xgbe_prv_data *, unsigned int,
695c5aa9e3bSLendacky, Thomas enum xgbe_mdio_mode);
696c5aa9e3bSLendacky, Thomas int (*read_ext_mii_regs_c22)(struct xgbe_prv_data *, int, int);
697c5aa9e3bSLendacky, Thomas int (*write_ext_mii_regs_c22)(struct xgbe_prv_data *, int, int, u16);
698c5aa9e3bSLendacky, Thomas int (*read_ext_mii_regs_c45)(struct xgbe_prv_data *, int, int, int);
699c5aa9e3bSLendacky, Thomas int (*write_ext_mii_regs_c45)(struct xgbe_prv_data *, int, int, int,
700c5aa9e3bSLendacky, Thomas u16);
701c5aa9e3bSLendacky, Thomas
702c5aa9e3bSLendacky, Thomas int (*set_gpio)(struct xgbe_prv_data *, unsigned int);
703c5aa9e3bSLendacky, Thomas int (*clr_gpio)(struct xgbe_prv_data *, unsigned int);
704c5aa9e3bSLendacky, Thomas
705a9d41981SLendacky, Thomas void (*enable_tx)(struct xgbe_prv_data *);
706c5aa9e3bSLendacky, Thomas void (*disable_tx)(struct xgbe_prv_data *);
707c5aa9e3bSLendacky, Thomas void (*enable_rx)(struct xgbe_prv_data *);
708c5aa9e3bSLendacky, Thomas void (*disable_rx)(struct xgbe_prv_data *);
709c5aa9e3bSLendacky, Thomas
7108dee19e6SLendacky, Thomas void (*powerup_tx)(struct xgbe_prv_data *);
7118dee19e6SLendacky, Thomas void (*powerdown_tx)(struct xgbe_prv_data *);
712c5aa9e3bSLendacky, Thomas void (*powerup_rx)(struct xgbe_prv_data *);
713c5aa9e3bSLendacky, Thomas void (*powerdown_rx)(struct xgbe_prv_data *);
71416958a2bSLendacky, Thomas
715c5aa9e3bSLendacky, Thomas int (*init)(struct xgbe_prv_data *);
716c5aa9e3bSLendacky, Thomas int (*exit)(struct xgbe_prv_data *);
717c5aa9e3bSLendacky, Thomas
718c5aa9e3bSLendacky, Thomas int (*enable_int)(struct xgbe_channel *, enum xgbe_int);
719c5aa9e3bSLendacky, Thomas int (*disable_int)(struct xgbe_channel *, enum xgbe_int);
720c5aa9e3bSLendacky, Thomas void (*dev_xmit)(struct xgbe_channel *);
721c5aa9e3bSLendacky, Thomas int (*dev_read)(struct xgbe_channel *);
722c5aa9e3bSLendacky, Thomas void (*tx_desc_init)(struct xgbe_channel *);
723c5aa9e3bSLendacky, Thomas void (*rx_desc_init)(struct xgbe_channel *);
724c5aa9e3bSLendacky, Thomas void (*tx_desc_reset)(struct xgbe_ring_data *);
725c5aa9e3bSLendacky, Thomas void (*rx_desc_reset)(struct xgbe_prv_data *, struct xgbe_ring_data *,
726c5aa9e3bSLendacky, Thomas unsigned int);
727c5aa9e3bSLendacky, Thomas int (*is_last_desc)(struct xgbe_ring_desc *);
728c5aa9e3bSLendacky, Thomas int (*is_context_desc)(struct xgbe_ring_desc *);
729c5aa9e3bSLendacky, Thomas void (*tx_start_xmit)(struct xgbe_channel *, struct xgbe_ring *);
730c5aa9e3bSLendacky, Thomas
731c5aa9e3bSLendacky, Thomas /* For FLOW ctrl */
732c5aa9e3bSLendacky, Thomas int (*config_tx_flow_control)(struct xgbe_prv_data *);
733c5aa9e3bSLendacky, Thomas int (*config_rx_flow_control)(struct xgbe_prv_data *);
734c5aa9e3bSLendacky, Thomas
735c5aa9e3bSLendacky, Thomas /* For RX coalescing */
736c5aa9e3bSLendacky, Thomas int (*config_rx_coalesce)(struct xgbe_prv_data *);
737c5aa9e3bSLendacky, Thomas int (*config_tx_coalesce)(struct xgbe_prv_data *);
738c5aa9e3bSLendacky, Thomas unsigned int (*usec_to_riwt)(struct xgbe_prv_data *, unsigned int);
739c5aa9e3bSLendacky, Thomas unsigned int (*riwt_to_usec)(struct xgbe_prv_data *, unsigned int);
740c5aa9e3bSLendacky, Thomas
74123e4eef7SLendacky, Thomas /* For RX and TX threshold config */
74223e4eef7SLendacky, Thomas int (*config_rx_threshold)(struct xgbe_prv_data *, unsigned int);
74323e4eef7SLendacky, Thomas int (*config_tx_threshold)(struct xgbe_prv_data *, unsigned int);
74423e4eef7SLendacky, Thomas
74523e4eef7SLendacky, Thomas /* For RX and TX Store and Forward Mode config */
74623e4eef7SLendacky, Thomas int (*config_rsf_mode)(struct xgbe_prv_data *, unsigned int);
74723e4eef7SLendacky, Thomas int (*config_tsf_mode)(struct xgbe_prv_data *, unsigned int);
74823e4eef7SLendacky, Thomas
749fca2d994SLendacky, Thomas /* For TX DMA Operate on Second Frame config */
750fca2d994SLendacky, Thomas int (*config_osp_mode)(struct xgbe_prv_data *);
751b3b71597SLendacky, Thomas
752fca2d994SLendacky, Thomas /* For MMC statistics */
753fca2d994SLendacky, Thomas void (*rx_mmc_int)(struct xgbe_prv_data *);
7545b9dfe29SLendacky, Thomas void (*tx_mmc_int)(struct xgbe_prv_data *);
7555b9dfe29SLendacky, Thomas void (*read_mmc_stats)(struct xgbe_prv_data *);
7565b9dfe29SLendacky, Thomas
7575b9dfe29SLendacky, Thomas /* For Data Center Bridging config */
758f6ac8628SLendacky, Thomas void (*config_tc)(struct xgbe_prv_data *);
759f6ac8628SLendacky, Thomas void (*config_dcb_tc)(struct xgbe_prv_data *);
760e78332b2SLendacky, Thomas void (*config_dcb_pfc)(struct xgbe_prv_data *);
761e78332b2SLendacky, Thomas
762e78332b2SLendacky, Thomas /* For Receive Side Scaling */
763e78332b2SLendacky, Thomas int (*enable_rss)(struct xgbe_prv_data *);
7641a510ccfSLendacky, Thomas int (*disable_rss)(struct xgbe_prv_data *);
7651a510ccfSLendacky, Thomas int (*set_rss_hash_key)(struct xgbe_prv_data *, const u8 *);
7661a510ccfSLendacky, Thomas int (*set_rss_lookup_table)(struct xgbe_prv_data *, const u32 *);
7671a510ccfSLendacky, Thomas
7681a510ccfSLendacky, Thomas /* For ECC */
769f04dd30fSVishal Badole void (*disable_ecc_ded)(struct xgbe_prv_data *);
770f04dd30fSVishal Badole void (*disable_ecc_sec)(struct xgbe_prv_data *, enum xgbe_ecc_sec);
771f04dd30fSVishal Badole
772f04dd30fSVishal Badole /* For VXLAN */
773c5aa9e3bSLendacky, Thomas void (*enable_vxlan)(struct xgbe_prv_data *);
774c5aa9e3bSLendacky, Thomas void (*disable_vxlan)(struct xgbe_prv_data *);
775e57f7a3fSLendacky, Thomas void (*set_vxlan_id)(struct xgbe_prv_data *);
776e57f7a3fSLendacky, Thomas
777e57f7a3fSLendacky, Thomas /* For Split Header */
7784d945663STom Lendacky void (*enable_sph)(struct xgbe_prv_data *pdata);
779e57f7a3fSLendacky, Thomas void (*disable_sph)(struct xgbe_prv_data *pdata);
78053a1024aSTom Lendacky };
781e57f7a3fSLendacky, Thomas
782e57f7a3fSLendacky, Thomas /* This structure represents implementation specific routines for an
783e57f7a3fSLendacky, Thomas * implementation of a PHY. All routines are required unless noted below.
784e57f7a3fSLendacky, Thomas * Optional routines:
785e57f7a3fSLendacky, Thomas * an_pre, an_post
786e57f7a3fSLendacky, Thomas * kr_training_pre, kr_training_post
787e57f7a3fSLendacky, Thomas * module_info, module_eeprom
788e57f7a3fSLendacky, Thomas */
789e57f7a3fSLendacky, Thomas struct xgbe_phy_impl_if {
790e57f7a3fSLendacky, Thomas /* Perform Setup/teardown actions */
791e57f7a3fSLendacky, Thomas int (*init)(struct xgbe_prv_data *);
792e57f7a3fSLendacky, Thomas void (*exit)(struct xgbe_prv_data *);
793abf0a1c2SLendacky, Thomas
794e57f7a3fSLendacky, Thomas /* Perform start/stop specific actions */
795e57f7a3fSLendacky, Thomas int (*reset)(struct xgbe_prv_data *);
796e57f7a3fSLendacky, Thomas int (*start)(struct xgbe_prv_data *);
797e57f7a3fSLendacky, Thomas void (*stop)(struct xgbe_prv_data *);
798e57f7a3fSLendacky, Thomas
799e57f7a3fSLendacky, Thomas /* Return the link status */
800e57f7a3fSLendacky, Thomas int (*link_status)(struct xgbe_prv_data *, int *);
801e57f7a3fSLendacky, Thomas
802e57f7a3fSLendacky, Thomas /* Indicate if a particular speed is valid */
803e57f7a3fSLendacky, Thomas bool (*valid_speed)(struct xgbe_prv_data *, int);
804e57f7a3fSLendacky, Thomas
805e57f7a3fSLendacky, Thomas /* Check if the specified mode can/should be used */
806e57f7a3fSLendacky, Thomas bool (*use_mode)(struct xgbe_prv_data *, enum xgbe_mode);
807e57f7a3fSLendacky, Thomas /* Switch the PHY into various modes */
808e57f7a3fSLendacky, Thomas void (*set_mode)(struct xgbe_prv_data *, enum xgbe_mode);
809a64def41SLendacky, Thomas /* Retrieve mode needed for a specific speed */
810a64def41SLendacky, Thomas enum xgbe_mode (*get_mode)(struct xgbe_prv_data *, int);
811a64def41SLendacky, Thomas /* Retrieve new/next mode when trying to auto-negotiate */
812abf0a1c2SLendacky, Thomas enum xgbe_mode (*switch_mode)(struct xgbe_prv_data *);
813abf0a1c2SLendacky, Thomas /* Retrieve current mode */
814abf0a1c2SLendacky, Thomas enum xgbe_mode (*cur_mode)(struct xgbe_prv_data *);
815d7445d1fSLendacky, Thomas
81685f9feb6SLendacky, Thomas /* Retrieve current auto-negotiation mode */
81785f9feb6SLendacky, Thomas enum xgbe_an_mode (*an_mode)(struct xgbe_prv_data *);
818d7445d1fSLendacky, Thomas
819e57f7a3fSLendacky, Thomas /* Configure auto-negotiation settings */
820e57f7a3fSLendacky, Thomas int (*an_config)(struct xgbe_prv_data *);
821e57f7a3fSLendacky, Thomas
8224d945663STom Lendacky /* Set/override auto-negotiation advertisement settings */
8234d945663STom Lendacky void (*an_advertising)(struct xgbe_prv_data *,
8244d945663STom Lendacky struct ethtool_link_ksettings *);
8254d945663STom Lendacky
826e57f7a3fSLendacky, Thomas /* Process results of auto-negotiation */
827e57f7a3fSLendacky, Thomas enum xgbe_mode (*an_outcome)(struct xgbe_prv_data *);
828e57f7a3fSLendacky, Thomas
82953a1024aSTom Lendacky /* Pre/Post auto-negotiation support */
83053a1024aSTom Lendacky void (*an_pre)(struct xgbe_prv_data *);
83153a1024aSTom Lendacky void (*an_post)(struct xgbe_prv_data *);
83253a1024aSTom Lendacky
83353a1024aSTom Lendacky /* Pre/Post KR training enablement support */
83453a1024aSTom Lendacky void (*kr_training_pre)(struct xgbe_prv_data *);
835e57f7a3fSLendacky, Thomas void (*kr_training_post)(struct xgbe_prv_data *);
836e57f7a3fSLendacky, Thomas
8377c12aa08SLendacky, Thomas /* SFP module related info */
838e57f7a3fSLendacky, Thomas int (*module_info)(struct xgbe_prv_data *pdata,
839e57f7a3fSLendacky, Thomas struct ethtool_modinfo *modinfo);
840e57f7a3fSLendacky, Thomas int (*module_eeprom)(struct xgbe_prv_data *pdata,
8417c12aa08SLendacky, Thomas struct ethtool_eeprom *eeprom, u8 *data);
8427c12aa08SLendacky, Thomas };
8437c12aa08SLendacky, Thomas
8447c12aa08SLendacky, Thomas struct xgbe_phy_if {
8457c12aa08SLendacky, Thomas /* For PHY setup/teardown */
8467c12aa08SLendacky, Thomas int (*phy_init)(struct xgbe_prv_data *);
8477c12aa08SLendacky, Thomas void (*phy_exit)(struct xgbe_prv_data *);
8487c12aa08SLendacky, Thomas
8497c12aa08SLendacky, Thomas /* For PHY support when setting device up/down */
850e57f7a3fSLendacky, Thomas int (*phy_reset)(struct xgbe_prv_data *);
851e57f7a3fSLendacky, Thomas int (*phy_start)(struct xgbe_prv_data *);
852e57f7a3fSLendacky, Thomas void (*phy_stop)(struct xgbe_prv_data *);
853e57f7a3fSLendacky, Thomas
85447f164deSLendacky, Thomas /* For PHY support while device is up */
85585b85c85SLendacky, Thomas void (*phy_status)(struct xgbe_prv_data *);
85647f164deSLendacky, Thomas int (*phy_config_aneg)(struct xgbe_prv_data *);
85753a1024aSTom Lendacky
85853a1024aSTom Lendacky /* For PHY settings validation */
85953a1024aSTom Lendacky bool (*phy_valid_speed)(struct xgbe_prv_data *, int);
86053a1024aSTom Lendacky
86153a1024aSTom Lendacky /* For single interrupt support */
86253a1024aSTom Lendacky irqreturn_t (*an_isr)(struct xgbe_prv_data *);
863e57f7a3fSLendacky, Thomas
864e57f7a3fSLendacky, Thomas /* For ethtool PHY support */
8657c12aa08SLendacky, Thomas int (*module_info)(struct xgbe_prv_data *pdata,
8667c12aa08SLendacky, Thomas struct ethtool_modinfo *modinfo);
8675ab1dcd5SLendacky, Thomas int (*module_eeprom)(struct xgbe_prv_data *pdata,
8685ab1dcd5SLendacky, Thomas struct ethtool_eeprom *eeprom, u8 *data);
8695ab1dcd5SLendacky, Thomas
8705ab1dcd5SLendacky, Thomas /* PHY implementation specific services */
8715ab1dcd5SLendacky, Thomas struct xgbe_phy_impl_if phy_impl;
8725ab1dcd5SLendacky, Thomas };
8735ab1dcd5SLendacky, Thomas
8745ab1dcd5SLendacky, Thomas struct xgbe_i2c_if {
8755ab1dcd5SLendacky, Thomas /* For initial I2C setup */
8765ab1dcd5SLendacky, Thomas int (*i2c_init)(struct xgbe_prv_data *);
8775ab1dcd5SLendacky, Thomas
8785ab1dcd5SLendacky, Thomas /* For I2C support when setting device up/down */
87985b85c85SLendacky, Thomas int (*i2c_start)(struct xgbe_prv_data *);
8805ab1dcd5SLendacky, Thomas void (*i2c_stop)(struct xgbe_prv_data *);
8815ab1dcd5SLendacky, Thomas
882c5aa9e3bSLendacky, Thomas /* For performing I2C operations */
883c5aa9e3bSLendacky, Thomas int (*i2c_xfer)(struct xgbe_prv_data *, struct xgbe_i2c_op *);
884c5aa9e3bSLendacky, Thomas
885c5aa9e3bSLendacky, Thomas /* For single interrupt support */
886270894e7SLendacky, Thomas irqreturn_t (*i2c_isr)(struct xgbe_prv_data *);
887270894e7SLendacky, Thomas };
88808dcc47cSLendacky, Thomas
889c5aa9e3bSLendacky, Thomas struct xgbe_desc_if {
890c5aa9e3bSLendacky, Thomas int (*alloc_ring_resources)(struct xgbe_prv_data *);
891c5aa9e3bSLendacky, Thomas void (*free_ring_resources)(struct xgbe_prv_data *);
892c5aa9e3bSLendacky, Thomas int (*map_tx_skb)(struct xgbe_channel *, struct sk_buff *);
893c5aa9e3bSLendacky, Thomas int (*map_rx_buffer)(struct xgbe_prv_data *, struct xgbe_ring *,
894c5aa9e3bSLendacky, Thomas struct xgbe_ring_data *);
895c5aa9e3bSLendacky, Thomas void (*unmap_rdata)(struct xgbe_prv_data *, struct xgbe_ring_data *);
896c5aa9e3bSLendacky, Thomas void (*wrapper_tx_desc_init)(struct xgbe_prv_data *);
897a9a4a2d9SLendacky, Thomas void (*wrapper_rx_desc_init)(struct xgbe_prv_data *);
898a9a4a2d9SLendacky, Thomas };
899a9a4a2d9SLendacky, Thomas
900c5aa9e3bSLendacky, Thomas /* This structure contains flags that indicate what hardware features
901c5aa9e3bSLendacky, Thomas * or configurations are present in the device.
902c5aa9e3bSLendacky, Thomas */
903c5aa9e3bSLendacky, Thomas struct xgbe_hw_features {
904c5aa9e3bSLendacky, Thomas /* HW Version */
905c5aa9e3bSLendacky, Thomas unsigned int version;
906c5aa9e3bSLendacky, Thomas
907c5aa9e3bSLendacky, Thomas /* HW Feature Register0 */
908dbedd44eSJoe Perches unsigned int gmii; /* 1000 Mbps support */
909c5aa9e3bSLendacky, Thomas unsigned int vlhash; /* VLAN Hash Filter */
910c5aa9e3bSLendacky, Thomas unsigned int sma; /* SMA(MDIO) Interface */
911c5aa9e3bSLendacky, Thomas unsigned int rwk; /* PMT remote wake-up packet */
912c5aa9e3bSLendacky, Thomas unsigned int mgk; /* PMT magic packet */
913c5aa9e3bSLendacky, Thomas unsigned int mmc; /* RMON module */
914c5aa9e3bSLendacky, Thomas unsigned int aoe; /* ARP Offload */
9151a510ccfSLendacky, Thomas unsigned int ts; /* IEEE 1588-2008 Advanced Timestamp */
916c5aa9e3bSLendacky, Thomas unsigned int eee; /* Energy Efficient Ethernet */
917c5aa9e3bSLendacky, Thomas unsigned int tx_coe; /* Tx Checksum Offload */
918c5aa9e3bSLendacky, Thomas unsigned int rx_coe; /* Rx Checksum Offload */
919c5aa9e3bSLendacky, Thomas unsigned int addn_mac; /* Additional MAC Addresses */
920c5aa9e3bSLendacky, Thomas unsigned int ts_src; /* Timestamp Source */
921386d325dSLendacky, Thomas unsigned int sa_vlan_ins; /* Source Address or VLAN Insertion */
922c5aa9e3bSLendacky, Thomas unsigned int vxn; /* VXLAN/NVGRE */
923c5aa9e3bSLendacky, Thomas
924c5aa9e3bSLendacky, Thomas /* HW Feature Register1 */
925c5aa9e3bSLendacky, Thomas unsigned int rx_fifo_size; /* MTL Receive FIFO Size */
926c5aa9e3bSLendacky, Thomas unsigned int tx_fifo_size; /* MTL Transmit FIFO Size */
927fca2d994SLendacky, Thomas unsigned int adv_ts_hi; /* Advance Timestamping High Word */
928c5aa9e3bSLendacky, Thomas unsigned int dma_width; /* DMA width */
929c5aa9e3bSLendacky, Thomas unsigned int dcb; /* DCB Feature */
930c5aa9e3bSLendacky, Thomas unsigned int sph; /* Split Header Feature */
931c5aa9e3bSLendacky, Thomas unsigned int tso; /* TCP Segmentation Offload */
932c5aa9e3bSLendacky, Thomas unsigned int dma_debug; /* DMA Debug Registers */
933c5aa9e3bSLendacky, Thomas unsigned int rss; /* Receive Side Scaling */
934c5aa9e3bSLendacky, Thomas unsigned int tc_cnt; /* Number of Traffic Classes */
935c5aa9e3bSLendacky, Thomas unsigned int hash_table_size; /* Hash Table Size */
936c5aa9e3bSLendacky, Thomas unsigned int l3l4_filter_num; /* Number of L3-L4 Filters */
937c5aa9e3bSLendacky, Thomas
938c5aa9e3bSLendacky, Thomas /* HW Feature Register2 */
939c5aa9e3bSLendacky, Thomas unsigned int rx_q_cnt; /* Number of MTL Receive Queues */
940e57f7a3fSLendacky, Thomas unsigned int tx_q_cnt; /* Number of MTL Transmit Queues */
941e57f7a3fSLendacky, Thomas unsigned int rx_ch_cnt; /* Number of DMA Receive Channels */
942b03a4a6fSLendacky, Thomas unsigned int tx_ch_cnt; /* Number of DMA Transmit Channels */
943e5a20b90SLendacky, Thomas unsigned int pps_out_num; /* Number of PPS outputs */
944bd8255d8SLendacky, Thomas unsigned int aux_snap_num; /* Number of Aux snapshot inputs */
945bd8255d8SLendacky, Thomas };
946aba9777aSLendacky, Thomas
947e78332b2SLendacky, Thomas struct xgbe_version_data {
9485ab1dcd5SLendacky, Thomas void (*init_function_ptrs_phy_impl)(struct xgbe_phy_if *);
94985b85c85SLendacky, Thomas enum xgbe_xpcs_access xpcs_access;
9506f595959SLendacky, Thomas unsigned int mmc_64bit;
9516f595959SLendacky, Thomas unsigned int tx_max_fifo_size;
95296f4d430STom Lendacky unsigned int rx_max_fifo_size;
953f97fc7efSRaju Rangoju unsigned int tx_tstamp_workaround;
954e57f7a3fSLendacky, Thomas unsigned int tstamp_ptp_clock_freq;
955e57f7a3fSLendacky, Thomas unsigned int ecc_support;
956c5aa9e3bSLendacky, Thomas unsigned int i2c_support;
957c5aa9e3bSLendacky, Thomas unsigned int irq_reissue_support;
95847f164deSLendacky, Thomas unsigned int tx_desc_prefetch;
959bd8255d8SLendacky, Thomas unsigned int rx_desc_prefetch;
96082a19035SLendacky, Thomas unsigned int an_cdr_workaround;
961c5aa9e3bSLendacky, Thomas unsigned int enable_rrc;
962bd8255d8SLendacky, Thomas };
963e57f7a3fSLendacky, Thomas
964e49479f3SRaju Rangoju struct xgbe_prv_data {
965e57f7a3fSLendacky, Thomas struct net_device *netdev;
966e57f7a3fSLendacky, Thomas struct pci_dev *pcidev;
967e57f7a3fSLendacky, Thomas struct platform_device *platdev;
968c5aa9e3bSLendacky, Thomas struct acpi_device *adev;
96982a19035SLendacky, Thomas struct device *dev;
97082a19035SLendacky, Thomas struct platform_device *phy_platdev;
97182a19035SLendacky, Thomas struct device *phy_dev;
972c5aa9e3bSLendacky, Thomas unsigned int smn_base;
973c5aa9e3bSLendacky, Thomas
974c5aa9e3bSLendacky, Thomas /* Version related data */
9757c12aa08SLendacky, Thomas struct xgbe_version_data *vdata;
9767c12aa08SLendacky, Thomas
9777c12aa08SLendacky, Thomas /* ACPI or DT flag */
97847f164deSLendacky, Thomas unsigned int use_acpi;
97947f164deSLendacky, Thomas
980c5aa9e3bSLendacky, Thomas /* XGMAC/XPCS related mmio registers */
981b93c3ab6STom Lendacky void __iomem *xgmac_regs; /* XGMAC CSRs */
982b93c3ab6STom Lendacky void __iomem *xpcs_regs; /* XPCS MMD registers */
983b93c3ab6STom Lendacky void __iomem *rxtx_regs; /* SerDes Rx/Tx CSRs */
984b93c3ab6STom Lendacky void __iomem *sir0_regs; /* SerDes integration registers (1/2) */
985b93c3ab6STom Lendacky void __iomem *sir1_regs; /* SerDes integration registers (2/2) */
986b93c3ab6STom Lendacky void __iomem *xprop_regs; /* XGBE property registers */
987b93c3ab6STom Lendacky void __iomem *xi2c_regs; /* XGBE I2C CSRs */
988c5aa9e3bSLendacky, Thomas
989c5aa9e3bSLendacky, Thomas /* Port property registers */
990c5aa9e3bSLendacky, Thomas unsigned int pp0;
991ced3fcaeSLendacky, Thomas unsigned int pp1;
992ced3fcaeSLendacky, Thomas unsigned int pp2;
9934eccbfc3SLendacky, Thomas unsigned int pp3;
9944eccbfc3SLendacky, Thomas unsigned int pp4;
995b03a4a6fSLendacky, Thomas
996b03a4a6fSLendacky, Thomas /* Overall device lock */
997b03a4a6fSLendacky, Thomas spinlock_t lock;
998c5aa9e3bSLendacky, Thomas
9995b9dfe29SLendacky, Thomas /* XPCS indirect addressing lock */
10005b9dfe29SLendacky, Thomas spinlock_t xpcs_lock;
10015b9dfe29SLendacky, Thomas unsigned int xpcs_window_def_reg;
10027c12aa08SLendacky, Thomas unsigned int xpcs_window_sel_reg;
10037c12aa08SLendacky, Thomas unsigned int xpcs_window;
10047c12aa08SLendacky, Thomas unsigned int xpcs_window_size;
1005e78332b2SLendacky, Thomas unsigned int xpcs_window_mask;
1006e78332b2SLendacky, Thomas
1007e78332b2SLendacky, Thomas /* RSS addressing mutex */
1008e78332b2SLendacky, Thomas struct mutex rss_mutex;
1009e78332b2SLendacky, Thomas
1010e78332b2SLendacky, Thomas /* Flags representing xgbe_state */
1011e78332b2SLendacky, Thomas unsigned long dev_state;
1012e78332b2SLendacky, Thomas
1013e78332b2SLendacky, Thomas /* ECC support */
1014e78332b2SLendacky, Thomas unsigned long tx_sec_period;
1015e78332b2SLendacky, Thomas unsigned long tx_ded_period;
1016e78332b2SLendacky, Thomas unsigned long rx_sec_period;
1017e78332b2SLendacky, Thomas unsigned long rx_ded_period;
1018e78332b2SLendacky, Thomas unsigned long desc_sec_period;
1019e78332b2SLendacky, Thomas unsigned long desc_ded_period;
10209227dc5eSLendacky, Thomas
102147f164deSLendacky, Thomas unsigned int tx_sec_count;
102247f164deSLendacky, Thomas unsigned int tx_ded_count;
1023bd8255d8SLendacky, Thomas unsigned int rx_sec_count;
1024c5aa9e3bSLendacky, Thomas unsigned int rx_ded_count;
102547f164deSLendacky, Thomas unsigned int desc_ded_count;
102647f164deSLendacky, Thomas unsigned int desc_sec_count;
102747f164deSLendacky, Thomas
10284c70dd8aSLendacky, Thomas int dev_irq;
102947f164deSLendacky, Thomas int ecc_irq;
1030e78332b2SLendacky, Thomas int i2c_irq;
1031e78332b2SLendacky, Thomas int channel_irq[XGBE_MAX_DMA_CHANNELS];
1032c5aa9e3bSLendacky, Thomas
10337c12aa08SLendacky, Thomas unsigned int per_channel_irq;
1034c5aa9e3bSLendacky, Thomas unsigned int irq_count;
10355ab1dcd5SLendacky, Thomas unsigned int channel_irq_count;
1036c5aa9e3bSLendacky, Thomas unsigned int channel_irq_mode;
1037cfa50c78SLendacky, Thomas
103882a19035SLendacky, Thomas char ecc_name[IFNAMSIZ + 32];
10399916716aSLendacky, Thomas
10409916716aSLendacky, Thomas struct xgbe_hw_if hw_if;
10416f595959SLendacky, Thomas struct xgbe_phy_if phy_if;
1042cfa50c78SLendacky, Thomas struct xgbe_desc_if desc_if;
10437c12aa08SLendacky, Thomas struct xgbe_i2c_if i2c_if;
10447c12aa08SLendacky, Thomas
10457c12aa08SLendacky, Thomas /* AXI DMA settings */
10467c12aa08SLendacky, Thomas unsigned int coherent;
10477c12aa08SLendacky, Thomas unsigned int arcr;
1048c5aa9e3bSLendacky, Thomas unsigned int awcr;
104918f9f0acSLendacky, Thomas unsigned int awarcr;
1050bd8255d8SLendacky, Thomas
1051bd8255d8SLendacky, Thomas /* Service routine support */
1052c5aa9e3bSLendacky, Thomas struct workqueue_struct *dev_workqueue;
1053c5aa9e3bSLendacky, Thomas struct work_struct service_work;
1054c5aa9e3bSLendacky, Thomas struct timer_list service_timer;
1055c5aa9e3bSLendacky, Thomas
1056c5aa9e3bSLendacky, Thomas /* Rings for Tx/Rx on a DMA channel */
1057c5aa9e3bSLendacky, Thomas struct xgbe_channel *channel[XGBE_MAX_DMA_CHANNELS];
105801b5277fSTom Lendacky unsigned int tx_max_channel_count;
105901b5277fSTom Lendacky unsigned int rx_max_channel_count;
106001b5277fSTom Lendacky unsigned int channel_count;
1061bd8255d8SLendacky, Thomas unsigned int tx_ring_count;
1062bd8255d8SLendacky, Thomas unsigned int tx_desc_count;
1063853eb16bSLendacky, Thomas unsigned int rx_ring_count;
1064853eb16bSLendacky, Thomas unsigned int rx_desc_count;
1065853eb16bSLendacky, Thomas
1066c5aa9e3bSLendacky, Thomas unsigned int new_tx_ring_count;
10677e1e6b86SLendacky, Thomas unsigned int new_rx_ring_count;
10687e1e6b86SLendacky, Thomas
10696f595959SLendacky, Thomas unsigned int tx_max_q_count;
10706f595959SLendacky, Thomas unsigned int rx_max_q_count;
10716f595959SLendacky, Thomas unsigned int tx_q_count;
1072c5aa9e3bSLendacky, Thomas unsigned int rx_q_count;
1073c5aa9e3bSLendacky, Thomas
1074c5aa9e3bSLendacky, Thomas /* Tx/Rx common settings */
1075c5aa9e3bSLendacky, Thomas unsigned int blen;
1076c5aa9e3bSLendacky, Thomas unsigned int pbl;
1077bd8255d8SLendacky, Thomas unsigned int aal;
1078c5aa9e3bSLendacky, Thomas unsigned int rd_osr_limit;
1079c5aa9e3bSLendacky, Thomas unsigned int wr_osr_limit;
1080c5aa9e3bSLendacky, Thomas
1081c5aa9e3bSLendacky, Thomas /* Tx settings */
1082bd8255d8SLendacky, Thomas unsigned int tx_sf_mode;
1083c5aa9e3bSLendacky, Thomas unsigned int tx_threshold;
1084c5aa9e3bSLendacky, Thomas unsigned int tx_osp_mode;
1085c5aa9e3bSLendacky, Thomas unsigned int tx_max_fifo_size;
1086c5aa9e3bSLendacky, Thomas
1087c5aa9e3bSLendacky, Thomas /* Rx settings */
1088c5aa9e3bSLendacky, Thomas unsigned int rx_sf_mode;
1089c5aa9e3bSLendacky, Thomas unsigned int rx_threshold;
10904a57ebccSLendacky, Thomas unsigned int rx_max_fifo_size;
1091c5aa9e3bSLendacky, Thomas
1092c5aa9e3bSLendacky, Thomas /* Tx coalescing settings */
109308dcc47cSLendacky, Thomas unsigned int tx_usecs;
1094c5aa9e3bSLendacky, Thomas unsigned int tx_frames;
1095c5aa9e3bSLendacky, Thomas
1096c5aa9e3bSLendacky, Thomas /* Rx coalescing settings */
1097c5aa9e3bSLendacky, Thomas unsigned int rx_riwt;
1098c5aa9e3bSLendacky, Thomas unsigned int rx_usecs;
1099c5aa9e3bSLendacky, Thomas unsigned int rx_frames;
110043e0dcf7SLendacky, Thomas
110143e0dcf7SLendacky, Thomas /* Current Rx buffer size */
1102c5aa9e3bSLendacky, Thomas unsigned int rx_buf_size;
11035b9dfe29SLendacky, Thomas
11045b9dfe29SLendacky, Thomas /* Flow control settings */
11055b9dfe29SLendacky, Thomas unsigned int pause_autoneg;
11065b9dfe29SLendacky, Thomas unsigned int tx_pause;
11075b9dfe29SLendacky, Thomas unsigned int rx_pause;
11081a510ccfSLendacky, Thomas unsigned int rx_rfa[XGBE_MAX_QUEUES];
11091a510ccfSLendacky, Thomas unsigned int rx_rfd[XGBE_MAX_QUEUES];
11101a510ccfSLendacky, Thomas
1111c5aa9e3bSLendacky, Thomas /* Receive Side Scaling settings */
111282a19035SLendacky, Thomas u8 rss_key[XGBE_RSS_HASH_KEY_SIZE];
1113c5aa9e3bSLendacky, Thomas u32 rss_table[XGBE_RSS_MAX_TABLE_SIZE];
1114c5aa9e3bSLendacky, Thomas u32 rss_options;
1115c5aa9e3bSLendacky, Thomas
11165452b2dfSLendacky, Thomas /* VXLAN settings */
1117c5aa9e3bSLendacky, Thomas u16 vxlan_port;
1118801c62d9SLendacky, Thomas
1119801c62d9SLendacky, Thomas /* Netdev related settings */
1120801c62d9SLendacky, Thomas unsigned char mac_addr[ETH_ALEN];
112123e4eef7SLendacky, Thomas netdev_features_t netdev_features;
112223e4eef7SLendacky, Thomas struct napi_struct napi;
112382a19035SLendacky, Thomas struct xgbe_mmc_stats mmc_stats;
112423e4eef7SLendacky, Thomas struct xgbe_ext_stats ext_stats;
112582a19035SLendacky, Thomas
112623e4eef7SLendacky, Thomas /* Filtering support */
112723e4eef7SLendacky, Thomas unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
112823e4eef7SLendacky, Thomas
112923e4eef7SLendacky, Thomas /* Device clocks */
113023e4eef7SLendacky, Thomas struct clk *sysclk;
113123e4eef7SLendacky, Thomas unsigned long sysclk_rate;
113223e4eef7SLendacky, Thomas struct clk *ptpclk;
113323e4eef7SLendacky, Thomas unsigned long ptpclk_rate;
113423e4eef7SLendacky, Thomas
113523e4eef7SLendacky, Thomas /* Timestamp support */
113623e4eef7SLendacky, Thomas spinlock_t tstamp_lock;
113723e4eef7SLendacky, Thomas struct ptp_clock_info ptp_clock_info;
1138c5aa9e3bSLendacky, Thomas struct ptp_clock *ptp_clock;
1139fca2d994SLendacky, Thomas struct hwtstamp_config tstamp_config;
1140fca2d994SLendacky, Thomas unsigned int tstamp_addend;
1141fca2d994SLendacky, Thomas struct work_struct tx_tstamp_work;
1142fca2d994SLendacky, Thomas struct sk_buff *tx_tstamp_skb;
1143fca2d994SLendacky, Thomas u64 tx_tstamp;
114443e0dcf7SLendacky, Thomas
114543e0dcf7SLendacky, Thomas /* DCB support */
1146b3b71597SLendacky, Thomas struct ieee_ets *ets;
1147fca2d994SLendacky, Thomas struct ieee_pfc *pfc;
1148c5aa9e3bSLendacky, Thomas unsigned int q2tc_map[XGBE_MAX_QUEUES];
1149c5aa9e3bSLendacky, Thomas unsigned int prio2q_map[IEEE_8021QAZ_MAX_TCS];
1150c5aa9e3bSLendacky, Thomas unsigned int pfcq[XGBE_MAX_QUEUES];
1151e78332b2SLendacky, Thomas unsigned int pfc_rfa;
1152c5aa9e3bSLendacky, Thomas u8 num_tcs;
1153e78332b2SLendacky, Thomas
1154c5aa9e3bSLendacky, Thomas /* Hardware features of the device */
1155c5aa9e3bSLendacky, Thomas struct xgbe_hw_features hw_feat;
1156c5aa9e3bSLendacky, Thomas
1157c5aa9e3bSLendacky, Thomas /* Device work structures */
115834bf65dfSLendacky, Thomas struct work_struct restart_work;
115934bf65dfSLendacky, Thomas struct work_struct stopdev_work;
116034bf65dfSLendacky, Thomas
11617c12aa08SLendacky, Thomas /* Keeps track of power mode */
11627c12aa08SLendacky, Thomas unsigned int power_down;
11637c12aa08SLendacky, Thomas
11647c12aa08SLendacky, Thomas /* Network interface message level setting */
11657c12aa08SLendacky, Thomas u32 msg_enable;
11667c12aa08SLendacky, Thomas
1167e57f7a3fSLendacky, Thomas /* Current PHY settings */
1168e57f7a3fSLendacky, Thomas phy_interface_t phy_mode;
11697c12aa08SLendacky, Thomas int phy_link;
11707c12aa08SLendacky, Thomas int phy_speed;
11717c12aa08SLendacky, Thomas
1172732f2ab7SLendacky, Thomas /* MDIO/PHY related settings */
11737c12aa08SLendacky, Thomas unsigned int phy_started;
1174d7445d1fSLendacky, Thomas void *phy_data;
1175d7445d1fSLendacky, Thomas struct xgbe_phy phy;
11767c12aa08SLendacky, Thomas int mdio_mmd;
11777c12aa08SLendacky, Thomas unsigned long link_check;
11787c12aa08SLendacky, Thomas struct completion mdio_complete;
11797c12aa08SLendacky, Thomas
11807c12aa08SLendacky, Thomas unsigned int kr_redrv;
11817c12aa08SLendacky, Thomas
11827c12aa08SLendacky, Thomas char an_name[IFNAMSIZ + 32];
1183ced3fcaeSLendacky, Thomas struct workqueue_struct *an_workqueue;
11841bf40adaSLendacky, Thomas
11857c12aa08SLendacky, Thomas int an_irq;
11867c12aa08SLendacky, Thomas struct work_struct an_irq_work;
11877c12aa08SLendacky, Thomas
11887c12aa08SLendacky, Thomas /* Auto-negotiation state machine support */
11897c12aa08SLendacky, Thomas unsigned int an_int;
11907c12aa08SLendacky, Thomas unsigned int an_status;
119176cce0afSTom Lendacky struct mutex an_mutex;
11927c12aa08SLendacky, Thomas enum xgbe_an an_result;
11937c12aa08SLendacky, Thomas enum xgbe_an an_state;
11947c12aa08SLendacky, Thomas enum xgbe_rx kr_state;
11957c12aa08SLendacky, Thomas enum xgbe_rx kx_state;
1196926446aeSRaju Rangoju struct work_struct an_work;
1197a64def41SLendacky, Thomas unsigned int an_again;
11987c12aa08SLendacky, Thomas unsigned int an_supported;
11995ab1dcd5SLendacky, Thomas unsigned int parallel_detect;
12005ab1dcd5SLendacky, Thomas unsigned int fec_ability;
12015ab1dcd5SLendacky, Thomas unsigned long an_start;
12025ab1dcd5SLendacky, Thomas unsigned long kr_start_time;
12035ab1dcd5SLendacky, Thomas enum xgbe_an_mode an_mode;
12045ab1dcd5SLendacky, Thomas
12057c12aa08SLendacky, Thomas /* I2C support */
12067c12aa08SLendacky, Thomas struct xgbe_i2c i2c;
12072d671dc6SAllen Pais struct mutex i2c_mutex;
12082d671dc6SAllen Pais struct completion i2c_complete;
12092d671dc6SAllen Pais char i2c_name[IFNAMSIZ + 32];
12102d671dc6SAllen Pais
12112d671dc6SAllen Pais unsigned int lpm_ctrl; /* CTRL1 for resume */
121285b85c85SLendacky, Thomas
1213c5aa9e3bSLendacky, Thomas unsigned int isr_as_bh_work;
1214c5aa9e3bSLendacky, Thomas struct work_struct dev_bh_work;
1215c5aa9e3bSLendacky, Thomas struct work_struct ecc_bh_work;
1216c5aa9e3bSLendacky, Thomas struct work_struct i2c_bh_work;
1217c5aa9e3bSLendacky, Thomas struct work_struct an_bh_work;
1218c5aa9e3bSLendacky, Thomas
121947f164deSLendacky, Thomas struct dentry *xgbe_debugfs;
122047f164deSLendacky, Thomas
12215ab1dcd5SLendacky, Thomas unsigned int debugfs_xgmac_reg;
12225ab1dcd5SLendacky, Thomas
122396f4d430STom Lendacky unsigned int debugfs_xpcs_mmd;
122496f4d430STom Lendacky unsigned int debugfs_xpcs_reg;
122596f4d430STom Lendacky
12264f3b20bfSRaju Rangoju unsigned int debugfs_xprop_reg;
12274f3b20bfSRaju Rangoju
12284f3b20bfSRaju Rangoju unsigned int debugfs_xi2c_reg;
12294f3b20bfSRaju Rangoju
1230c5aa9e3bSLendacky, Thomas bool debugfs_an_cdr_workaround;
1231c5aa9e3bSLendacky, Thomas bool debugfs_an_cdr_track_early;
1232c5aa9e3bSLendacky, Thomas bool en_rx_adap;
1233bd8255d8SLendacky, Thomas int rx_adapt_retries;
1234bd8255d8SLendacky, Thomas bool rx_adapt_done;
1235bd8255d8SLendacky, Thomas bool mode_set;
1236bd8255d8SLendacky, Thomas };
1237bd8255d8SLendacky, Thomas
1238bd8255d8SLendacky, Thomas /* Function prototypes*/
1239bd8255d8SLendacky, Thomas struct xgbe_prv_data *xgbe_alloc_pdata(struct device *);
1240bd8255d8SLendacky, Thomas void xgbe_free_pdata(struct xgbe_prv_data *);
124147f164deSLendacky, Thomas void xgbe_set_counts(struct xgbe_prv_data *);
124247f164deSLendacky, Thomas int xgbe_config_netdev(struct xgbe_prv_data *);
124347f164deSLendacky, Thomas void xgbe_deconfig_netdev(struct xgbe_prv_data *);
124447f164deSLendacky, Thomas
124547f164deSLendacky, Thomas int xgbe_platform_init(void);
124647f164deSLendacky, Thomas void xgbe_platform_exit(void);
124747f164deSLendacky, Thomas #ifdef CONFIG_PCI
1248c5aa9e3bSLendacky, Thomas int xgbe_pci_init(void);
1249c5aa9e3bSLendacky, Thomas void xgbe_pci_exit(void);
12507c12aa08SLendacky, Thomas #else
xgbe_pci_init(void)1251e57f7a3fSLendacky, Thomas static inline int xgbe_pci_init(void) { return 0; }
xgbe_pci_exit(void)125247f164deSLendacky, Thomas static inline void xgbe_pci_exit(void) { }
1253c5aa9e3bSLendacky, Thomas #endif
12545ab1dcd5SLendacky, Thomas
1255ce0b15d1Sstephen hemminger void xgbe_init_function_ptrs_dev(struct xgbe_hw_if *);
1256ce0b15d1Sstephen hemminger void xgbe_init_function_ptrs_phy(struct xgbe_phy_if *);
12574df587abSJakub Kicinski void xgbe_init_function_ptrs_phy_v1(struct xgbe_phy_if *);
1258ce0b15d1Sstephen hemminger void xgbe_init_function_ptrs_phy_v2(struct xgbe_phy_if *);
1259fca2d994SLendacky, Thomas void xgbe_init_function_ptrs_desc(struct xgbe_desc_if *);
1260fca2d994SLendacky, Thomas void xgbe_init_function_ptrs_i2c(struct xgbe_i2c_if *);
1261fca2d994SLendacky, Thomas const struct net_device_ops *xgbe_get_netdev_ops(void);
1262c5aa9e3bSLendacky, Thomas const struct ethtool_ops *xgbe_get_ethtool_ops(void);
126323e4eef7SLendacky, Thomas const struct udp_tunnel_nic_info *xgbe_get_udp_tunnel_info(void);
126423e4eef7SLendacky, Thomas
126534bf65dfSLendacky, Thomas #ifdef CONFIG_AMD_XGBE_DCB
126634bf65dfSLendacky, Thomas const struct dcbnl_rtnl_ops *xgbe_get_dcbnl_ops(void);
126734bf65dfSLendacky, Thomas #endif
1268c5aa9e3bSLendacky, Thomas
1269c5aa9e3bSLendacky, Thomas void xgbe_ptp_register(struct xgbe_prv_data *);
1270c5aa9e3bSLendacky, Thomas void xgbe_ptp_unregister(struct xgbe_prv_data *);
1271c5aa9e3bSLendacky, Thomas void xgbe_dump_tx_desc(struct xgbe_prv_data *, struct xgbe_ring *,
1272c5aa9e3bSLendacky, Thomas unsigned int, unsigned int, unsigned int);
1273c5aa9e3bSLendacky, Thomas void xgbe_dump_rx_desc(struct xgbe_prv_data *, struct xgbe_ring *,
1274c5aa9e3bSLendacky, Thomas unsigned int);
1275bab748deSTom Lendacky void xgbe_print_pkt(struct net_device *, struct sk_buff *, bool);
127601b5277fSTom Lendacky void xgbe_get_all_hw_features(struct xgbe_prv_data *);
1277c5aa9e3bSLendacky, Thomas int xgbe_powerup(struct net_device *, unsigned int);
1278c5aa9e3bSLendacky, Thomas int xgbe_powerdown(struct net_device *, unsigned int);
1279c5aa9e3bSLendacky, Thomas void xgbe_init_rx_coalesce(struct xgbe_prv_data *);
1280c5aa9e3bSLendacky, Thomas void xgbe_init_tx_coalesce(struct xgbe_prv_data *);
1281efbaa828SLendacky, Thomas void xgbe_restart_dev(struct xgbe_prv_data *pdata);
1282c5aa9e3bSLendacky, Thomas void xgbe_full_restart_dev(struct xgbe_prv_data *pdata);
1283c5aa9e3bSLendacky, Thomas
1284c5aa9e3bSLendacky, Thomas /* For Timestamp config */
1285efbaa828SLendacky, Thomas void xgbe_config_tstamp(struct xgbe_prv_data *pdata, unsigned int mac_tscr);
1286c5aa9e3bSLendacky, Thomas u64 xgbe_get_tstamp_time(struct xgbe_prv_data *pdata);
1287c5aa9e3bSLendacky, Thomas u64 xgbe_get_tx_tstamp(struct xgbe_prv_data *pdata);
1288c5aa9e3bSLendacky, Thomas void xgbe_get_rx_tstamp(struct xgbe_packet_data *packet,
1289c5aa9e3bSLendacky, Thomas struct xgbe_ring_desc *rdesc);
1290c5aa9e3bSLendacky, Thomas void xgbe_get_rx_tstamp(struct xgbe_packet_data *packet,
1291c5aa9e3bSLendacky, Thomas struct xgbe_ring_desc *rdesc);
1292c5aa9e3bSLendacky, Thomas void xgbe_update_tstamp_addend(struct xgbe_prv_data *pdata,
1293c5aa9e3bSLendacky, Thomas unsigned int addend);
1294c5aa9e3bSLendacky, Thomas void xgbe_set_tstamp_time(struct xgbe_prv_data *pdata, unsigned int sec,
1295c5aa9e3bSLendacky, Thomas unsigned int nsec);
1296c5aa9e3bSLendacky, Thomas void xgbe_tx_tstamp(struct work_struct *work);
1297c5aa9e3bSLendacky, Thomas int xgbe_get_hwtstamp_settings(struct xgbe_prv_data *pdata,
1298c5aa9e3bSLendacky, Thomas struct ifreq *ifreq);
1299c5aa9e3bSLendacky, Thomas int xgbe_set_hwtstamp_settings(struct xgbe_prv_data *pdata,
1300c5aa9e3bSLendacky, Thomas struct ifreq *ifreq);
1301c5aa9e3bSLendacky, Thomas void xgbe_prep_tx_tstamp(struct xgbe_prv_data *pdata,
1302c5aa9e3bSLendacky, Thomas struct sk_buff *skb,
1303c5aa9e3bSLendacky, Thomas struct xgbe_packet_data *packet);
1304c5aa9e3bSLendacky, Thomas int xgbe_init_ptp(struct xgbe_prv_data *pdata);
1305c5aa9e3bSLendacky, Thomas void xgbe_update_tstamp_time(struct xgbe_prv_data *pdata, unsigned int sec,
1306c5aa9e3bSLendacky, Thomas unsigned int nsec);
1307c5aa9e3bSLendacky, Thomas #ifdef CONFIG_DEBUG_FS
1308 void xgbe_debugfs_init(struct xgbe_prv_data *);
1309 void xgbe_debugfs_exit(struct xgbe_prv_data *);
1310 void xgbe_debugfs_rename(struct xgbe_prv_data *pdata);
1311 #else
xgbe_debugfs_init(struct xgbe_prv_data * pdata)1312 static inline void xgbe_debugfs_init(struct xgbe_prv_data *pdata) {}
xgbe_debugfs_exit(struct xgbe_prv_data * pdata)1313 static inline void xgbe_debugfs_exit(struct xgbe_prv_data *pdata) {}
xgbe_debugfs_rename(struct xgbe_prv_data * pdata)1314 static inline void xgbe_debugfs_rename(struct xgbe_prv_data *pdata) {}
1315 #endif /* CONFIG_DEBUG_FS */
1316
1317 /* NOTE: Uncomment for function trace log messages in KERNEL LOG */
1318 #if 0
1319 #define YDEBUG
1320 #define YDEBUG_MDIO
1321 #endif
1322
1323 /* For debug prints */
1324 #ifdef YDEBUG
1325 #define DBGPR(x...) pr_alert(x)
1326 #else
1327 #define DBGPR(x...) do { } while (0)
1328 #endif
1329
1330 #ifdef YDEBUG_MDIO
1331 #define DBGPR_MDIO(x...) pr_alert(x)
1332 #else
1333 #define DBGPR_MDIO(x...) do { } while (0)
1334 #endif
1335
1336 #endif
1337