1ec6698c2SOleksij Rempel // SPDX-License-Identifier: GPL-2.0-only
2ec6698c2SOleksij Rempel // Copyright (c) 2019 Pengutronix, Oleksij Rempel <kernel@pengutronix.de>
3ec6698c2SOleksij Rempel /*
4ec6698c2SOleksij Rempel * +----------------------+
5ec6698c2SOleksij Rempel * GMAC1----RGMII----|--MAC0 |
6ec6698c2SOleksij Rempel * \---MDIO1----|--REGs |----MDIO3----\
7ec6698c2SOleksij Rempel * | | | +------+
8ec6698c2SOleksij Rempel * | | +--| |
9ec6698c2SOleksij Rempel * | MAC1-|----RMII--M-----| PHY0 |-o P0
10ec6698c2SOleksij Rempel * | | | | +------+
11ec6698c2SOleksij Rempel * | | | +--| |
12ec6698c2SOleksij Rempel * | MAC2-|----RMII--------| PHY1 |-o P1
13ec6698c2SOleksij Rempel * | | | | +------+
14ec6698c2SOleksij Rempel * | | | +--| |
15ec6698c2SOleksij Rempel * | MAC3-|----RMII--------| PHY2 |-o P2
16ec6698c2SOleksij Rempel * | | | | +------+
17ec6698c2SOleksij Rempel * | | | +--| |
18ec6698c2SOleksij Rempel * | MAC4-|----RMII--------| PHY3 |-o P3
19ec6698c2SOleksij Rempel * | | | | +------+
20ec6698c2SOleksij Rempel * | | | +--| |
21ec6698c2SOleksij Rempel * | MAC5-|--+-RMII--M-----|-PHY4-|-o P4
22ec6698c2SOleksij Rempel * | | | | +------+
23ec6698c2SOleksij Rempel * +----------------------+ | \--CFG_SW_PHY_SWAP
24ec6698c2SOleksij Rempel * GMAC0---------------RMII--------------------/ \-CFG_SW_PHY_ADDR_SWAP
25ec6698c2SOleksij Rempel * \---MDIO0--NC
26ec6698c2SOleksij Rempel *
27ec6698c2SOleksij Rempel * GMAC0 and MAC5 are connected together and use same PHY. Depending on
28ec6698c2SOleksij Rempel * configuration it can be PHY4 (default) or PHY0. Only GMAC0 or MAC5 can be
29ec6698c2SOleksij Rempel * used at same time. If GMAC0 is used (default) then MAC5 should be disabled.
30ec6698c2SOleksij Rempel *
31ec6698c2SOleksij Rempel * CFG_SW_PHY_SWAP - swap connections of PHY0 and PHY4. If this bit is not set
32ec6698c2SOleksij Rempel * PHY4 is connected to GMAC0/MAC5 bundle and PHY0 is connected to MAC1. If this
33ec6698c2SOleksij Rempel * bit is set, PHY4 is connected to MAC1 and PHY0 is connected to GMAC0/MAC5
34ec6698c2SOleksij Rempel * bundle.
35ec6698c2SOleksij Rempel *
36ec6698c2SOleksij Rempel * CFG_SW_PHY_ADDR_SWAP - swap addresses of PHY0 and PHY4
37ec6698c2SOleksij Rempel *
38ec6698c2SOleksij Rempel * CFG_SW_PHY_SWAP and CFG_SW_PHY_ADDR_SWAP are part of SoC specific register
39ec6698c2SOleksij Rempel * set and not related to switch internal registers.
40ec6698c2SOleksij Rempel */
41ec6698c2SOleksij Rempel
42ec6698c2SOleksij Rempel #include <linux/bitfield.h>
43ec6698c2SOleksij Rempel #include <linux/module.h>
44ec6698c2SOleksij Rempel #include <linux/of_irq.h>
45ec6698c2SOleksij Rempel #include <linux/of_mdio.h>
46ec6698c2SOleksij Rempel #include <linux/regmap.h>
47ec6698c2SOleksij Rempel #include <linux/reset.h>
48ec6698c2SOleksij Rempel #include <net/dsa.h>
49ec6698c2SOleksij Rempel
50ec6698c2SOleksij Rempel #define AR9331_SW_NAME "ar9331_switch"
51ec6698c2SOleksij Rempel #define AR9331_SW_PORTS 6
52ec6698c2SOleksij Rempel
53ec6698c2SOleksij Rempel /* dummy reg to change page */
54ec6698c2SOleksij Rempel #define AR9331_SW_REG_PAGE 0x40000
55ec6698c2SOleksij Rempel
56ec6698c2SOleksij Rempel /* Global Interrupt */
57ec6698c2SOleksij Rempel #define AR9331_SW_REG_GINT 0x10
58ec6698c2SOleksij Rempel #define AR9331_SW_REG_GINT_MASK 0x14
59ec6698c2SOleksij Rempel #define AR9331_SW_GINT_PHY_INT BIT(2)
60ec6698c2SOleksij Rempel
61ec6698c2SOleksij Rempel #define AR9331_SW_REG_FLOOD_MASK 0x2c
62ec6698c2SOleksij Rempel #define AR9331_SW_FLOOD_MASK_BROAD_TO_CPU BIT(26)
63ec6698c2SOleksij Rempel
64ec6698c2SOleksij Rempel #define AR9331_SW_REG_GLOBAL_CTRL 0x30
65ec6698c2SOleksij Rempel #define AR9331_SW_GLOBAL_CTRL_MFS_M GENMASK(13, 0)
66ec6698c2SOleksij Rempel
67ec6698c2SOleksij Rempel #define AR9331_SW_REG_MDIO_CTRL 0x98
68ec6698c2SOleksij Rempel #define AR9331_SW_MDIO_CTRL_BUSY BIT(31)
69ec6698c2SOleksij Rempel #define AR9331_SW_MDIO_CTRL_MASTER_EN BIT(30)
70ec6698c2SOleksij Rempel #define AR9331_SW_MDIO_CTRL_CMD_READ BIT(27)
71ec6698c2SOleksij Rempel #define AR9331_SW_MDIO_CTRL_PHY_ADDR_M GENMASK(25, 21)
72ec6698c2SOleksij Rempel #define AR9331_SW_MDIO_CTRL_REG_ADDR_M GENMASK(20, 16)
73ec6698c2SOleksij Rempel #define AR9331_SW_MDIO_CTRL_DATA_M GENMASK(16, 0)
74ec6698c2SOleksij Rempel
75ec6698c2SOleksij Rempel #define AR9331_SW_REG_PORT_STATUS(_port) (0x100 + (_port) * 0x100)
76ec6698c2SOleksij Rempel
77ec6698c2SOleksij Rempel /* FLOW_LINK_EN - enable mac flow control config auto-neg with phy.
78ec6698c2SOleksij Rempel * If not set, mac can be config by software.
79ec6698c2SOleksij Rempel */
80ec6698c2SOleksij Rempel #define AR9331_SW_PORT_STATUS_FLOW_LINK_EN BIT(12)
81ec6698c2SOleksij Rempel
82ec6698c2SOleksij Rempel /* LINK_EN - If set, MAC is configured from PHY link status.
83ec6698c2SOleksij Rempel * If not set, MAC should be configured by software.
84ec6698c2SOleksij Rempel */
85ec6698c2SOleksij Rempel #define AR9331_SW_PORT_STATUS_LINK_EN BIT(9)
86ec6698c2SOleksij Rempel #define AR9331_SW_PORT_STATUS_DUPLEX_MODE BIT(6)
87ec6698c2SOleksij Rempel #define AR9331_SW_PORT_STATUS_RX_FLOW_EN BIT(5)
88ec6698c2SOleksij Rempel #define AR9331_SW_PORT_STATUS_TX_FLOW_EN BIT(4)
89ec6698c2SOleksij Rempel #define AR9331_SW_PORT_STATUS_RXMAC BIT(3)
90ec6698c2SOleksij Rempel #define AR9331_SW_PORT_STATUS_TXMAC BIT(2)
91ec6698c2SOleksij Rempel #define AR9331_SW_PORT_STATUS_SPEED_M GENMASK(1, 0)
92ec6698c2SOleksij Rempel #define AR9331_SW_PORT_STATUS_SPEED_1000 2
93ec6698c2SOleksij Rempel #define AR9331_SW_PORT_STATUS_SPEED_100 1
94ec6698c2SOleksij Rempel #define AR9331_SW_PORT_STATUS_SPEED_10 0
95ec6698c2SOleksij Rempel
96ec6698c2SOleksij Rempel #define AR9331_SW_PORT_STATUS_MAC_MASK \
97ec6698c2SOleksij Rempel (AR9331_SW_PORT_STATUS_TXMAC | AR9331_SW_PORT_STATUS_RXMAC)
98ec6698c2SOleksij Rempel
99ec6698c2SOleksij Rempel #define AR9331_SW_PORT_STATUS_LINK_MASK \
100a5440cbeSRussell King (AR9331_SW_PORT_STATUS_DUPLEX_MODE | \
101ec6698c2SOleksij Rempel AR9331_SW_PORT_STATUS_RX_FLOW_EN | AR9331_SW_PORT_STATUS_TX_FLOW_EN | \
102ec6698c2SOleksij Rempel AR9331_SW_PORT_STATUS_SPEED_M)
103ec6698c2SOleksij Rempel
10447fac456SOleksij Rempel #define AR9331_SW_REG_PORT_CTRL(_port) (0x104 + (_port) * 0x100)
10547fac456SOleksij Rempel #define AR9331_SW_PORT_CTRL_HEAD_EN BIT(11)
10647fac456SOleksij Rempel #define AR9331_SW_PORT_CTRL_PORT_STATE GENMASK(2, 0)
10747fac456SOleksij Rempel #define AR9331_SW_PORT_CTRL_PORT_STATE_DISABLED 0
10847fac456SOleksij Rempel #define AR9331_SW_PORT_CTRL_PORT_STATE_BLOCKING 1
10947fac456SOleksij Rempel #define AR9331_SW_PORT_CTRL_PORT_STATE_LISTENING 2
11047fac456SOleksij Rempel #define AR9331_SW_PORT_CTRL_PORT_STATE_LEARNING 3
11147fac456SOleksij Rempel #define AR9331_SW_PORT_CTRL_PORT_STATE_FORWARD 4
11247fac456SOleksij Rempel
11347fac456SOleksij Rempel #define AR9331_SW_REG_PORT_VLAN(_port) (0x108 + (_port) * 0x100)
11447fac456SOleksij Rempel #define AR9331_SW_PORT_VLAN_8021Q_MODE GENMASK(31, 30)
11547fac456SOleksij Rempel #define AR9331_SW_8021Q_MODE_SECURE 3
11647fac456SOleksij Rempel #define AR9331_SW_8021Q_MODE_CHECK 2
11747fac456SOleksij Rempel #define AR9331_SW_8021Q_MODE_FALLBACK 1
11847fac456SOleksij Rempel #define AR9331_SW_8021Q_MODE_NONE 0
11947fac456SOleksij Rempel #define AR9331_SW_PORT_VLAN_PORT_VID_MEMBER GENMASK(25, 16)
12047fac456SOleksij Rempel
121bf9ce385SOleksij Rempel /* MIB registers */
122bf9ce385SOleksij Rempel #define AR9331_MIB_COUNTER(x) (0x20000 + ((x) * 0x100))
123bf9ce385SOleksij Rempel
124ec6698c2SOleksij Rempel /* Phy bypass mode
125ec6698c2SOleksij Rempel * ------------------------------------------------------------------------
126ec6698c2SOleksij Rempel * Bit: | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |10 |11 |12 |13 |14 |15 |
127ec6698c2SOleksij Rempel *
128ec6698c2SOleksij Rempel * real | start | OP | PhyAddr | Reg Addr | TA |
129ec6698c2SOleksij Rempel * atheros| start | OP | 2'b00 |PhyAdd[2:0]| Reg Addr[4:0] | TA |
130ec6698c2SOleksij Rempel *
131ec6698c2SOleksij Rempel *
132ec6698c2SOleksij Rempel * Bit: |16 |17 |18 |19 |20 |21 |22 |23 |24 |25 |26 |27 |28 |29 |30 |31 |
133ec6698c2SOleksij Rempel * real | Data |
134ec6698c2SOleksij Rempel * atheros| Data |
135ec6698c2SOleksij Rempel *
136ec6698c2SOleksij Rempel * ------------------------------------------------------------------------
137ec6698c2SOleksij Rempel * Page address mode
138ec6698c2SOleksij Rempel * ------------------------------------------------------------------------
139ec6698c2SOleksij Rempel * Bit: | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |10 |11 |12 |13 |14 |15 |
140ec6698c2SOleksij Rempel * real | start | OP | PhyAddr | Reg Addr | TA |
141ec6698c2SOleksij Rempel * atheros| start | OP | 2'b11 | 8'b0 | TA |
142ec6698c2SOleksij Rempel *
143ec6698c2SOleksij Rempel * Bit: |16 |17 |18 |19 |20 |21 |22 |23 |24 |25 |26 |27 |28 |29 |30 |31 |
144ec6698c2SOleksij Rempel * real | Data |
145ec6698c2SOleksij Rempel * atheros| | Page [9:0] |
146ec6698c2SOleksij Rempel */
147ec6698c2SOleksij Rempel /* In case of Page Address mode, Bit[18:9] of 32 bit register address should be
148ec6698c2SOleksij Rempel * written to bits[9:0] of mdio data register.
149ec6698c2SOleksij Rempel */
150ec6698c2SOleksij Rempel #define AR9331_SW_ADDR_PAGE GENMASK(18, 9)
151ec6698c2SOleksij Rempel
152ec6698c2SOleksij Rempel /* ------------------------------------------------------------------------
153ec6698c2SOleksij Rempel * Normal register access mode
154ec6698c2SOleksij Rempel * ------------------------------------------------------------------------
155ec6698c2SOleksij Rempel * Bit: | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |10 |11 |12 |13 |14 |15 |
156ec6698c2SOleksij Rempel * real | start | OP | PhyAddr | Reg Addr | TA |
157ec6698c2SOleksij Rempel * atheros| start | OP | 2'b10 | low_addr[7:0] | TA |
158ec6698c2SOleksij Rempel *
159ec6698c2SOleksij Rempel * Bit: |16 |17 |18 |19 |20 |21 |22 |23 |24 |25 |26 |27 |28 |29 |30 |31 |
160ec6698c2SOleksij Rempel * real | Data |
161ec6698c2SOleksij Rempel * atheros| Data |
162ec6698c2SOleksij Rempel * ------------------------------------------------------------------------
163ec6698c2SOleksij Rempel */
164ec6698c2SOleksij Rempel #define AR9331_SW_LOW_ADDR_PHY GENMASK(8, 6)
165ec6698c2SOleksij Rempel #define AR9331_SW_LOW_ADDR_REG GENMASK(5, 1)
166ec6698c2SOleksij Rempel
167ec6698c2SOleksij Rempel #define AR9331_SW_MDIO_PHY_MODE_M GENMASK(4, 3)
168ec6698c2SOleksij Rempel #define AR9331_SW_MDIO_PHY_MODE_PAGE 3
169ec6698c2SOleksij Rempel #define AR9331_SW_MDIO_PHY_MODE_REG 2
170ec6698c2SOleksij Rempel #define AR9331_SW_MDIO_PHY_MODE_BYPASS 0
171ec6698c2SOleksij Rempel #define AR9331_SW_MDIO_PHY_ADDR_M GENMASK(2, 0)
172ec6698c2SOleksij Rempel
173ec6698c2SOleksij Rempel /* Empirical determined values */
174ec6698c2SOleksij Rempel #define AR9331_SW_MDIO_POLL_SLEEP_US 1
175ec6698c2SOleksij Rempel #define AR9331_SW_MDIO_POLL_TIMEOUT_US 20
176ec6698c2SOleksij Rempel
177bf9ce385SOleksij Rempel /* The interval should be small enough to avoid overflow of 32bit MIBs */
178bf9ce385SOleksij Rempel /*
179bf9ce385SOleksij Rempel * FIXME: until we can read MIBs from stats64 call directly (i.e. sleep
180bf9ce385SOleksij Rempel * there), we have to poll stats more frequently then it is actually needed.
181bf9ce385SOleksij Rempel * For overflow protection, normally, 100 sec interval should have been OK.
182bf9ce385SOleksij Rempel */
183bf9ce385SOleksij Rempel #define STATS_INTERVAL_JIFFIES (3 * HZ)
184bf9ce385SOleksij Rempel
185bf9ce385SOleksij Rempel struct ar9331_sw_stats_raw {
186bf9ce385SOleksij Rempel u32 rxbroad; /* 0x00 */
187bf9ce385SOleksij Rempel u32 rxpause; /* 0x04 */
188bf9ce385SOleksij Rempel u32 rxmulti; /* 0x08 */
189bf9ce385SOleksij Rempel u32 rxfcserr; /* 0x0c */
190bf9ce385SOleksij Rempel u32 rxalignerr; /* 0x10 */
191bf9ce385SOleksij Rempel u32 rxrunt; /* 0x14 */
192bf9ce385SOleksij Rempel u32 rxfragment; /* 0x18 */
193bf9ce385SOleksij Rempel u32 rx64byte; /* 0x1c */
194bf9ce385SOleksij Rempel u32 rx128byte; /* 0x20 */
195bf9ce385SOleksij Rempel u32 rx256byte; /* 0x24 */
196bf9ce385SOleksij Rempel u32 rx512byte; /* 0x28 */
197bf9ce385SOleksij Rempel u32 rx1024byte; /* 0x2c */
198bf9ce385SOleksij Rempel u32 rx1518byte; /* 0x30 */
199bf9ce385SOleksij Rempel u32 rxmaxbyte; /* 0x34 */
200bf9ce385SOleksij Rempel u32 rxtoolong; /* 0x38 */
201bf9ce385SOleksij Rempel u32 rxgoodbyte; /* 0x3c */
202bf9ce385SOleksij Rempel u32 rxgoodbyte_hi;
203bf9ce385SOleksij Rempel u32 rxbadbyte; /* 0x44 */
204bf9ce385SOleksij Rempel u32 rxbadbyte_hi;
205bf9ce385SOleksij Rempel u32 rxoverflow; /* 0x4c */
206bf9ce385SOleksij Rempel u32 filtered; /* 0x50 */
207bf9ce385SOleksij Rempel u32 txbroad; /* 0x54 */
208bf9ce385SOleksij Rempel u32 txpause; /* 0x58 */
209bf9ce385SOleksij Rempel u32 txmulti; /* 0x5c */
210bf9ce385SOleksij Rempel u32 txunderrun; /* 0x60 */
211bf9ce385SOleksij Rempel u32 tx64byte; /* 0x64 */
212bf9ce385SOleksij Rempel u32 tx128byte; /* 0x68 */
213bf9ce385SOleksij Rempel u32 tx256byte; /* 0x6c */
214bf9ce385SOleksij Rempel u32 tx512byte; /* 0x70 */
215bf9ce385SOleksij Rempel u32 tx1024byte; /* 0x74 */
216bf9ce385SOleksij Rempel u32 tx1518byte; /* 0x78 */
217bf9ce385SOleksij Rempel u32 txmaxbyte; /* 0x7c */
218bf9ce385SOleksij Rempel u32 txoversize; /* 0x80 */
219bf9ce385SOleksij Rempel u32 txbyte; /* 0x84 */
220bf9ce385SOleksij Rempel u32 txbyte_hi;
221bf9ce385SOleksij Rempel u32 txcollision; /* 0x8c */
222bf9ce385SOleksij Rempel u32 txabortcol; /* 0x90 */
223bf9ce385SOleksij Rempel u32 txmulticol; /* 0x94 */
224bf9ce385SOleksij Rempel u32 txsinglecol; /* 0x98 */
225bf9ce385SOleksij Rempel u32 txexcdefer; /* 0x9c */
226bf9ce385SOleksij Rempel u32 txdefer; /* 0xa0 */
227bf9ce385SOleksij Rempel u32 txlatecol; /* 0xa4 */
228bf9ce385SOleksij Rempel };
229bf9ce385SOleksij Rempel
230bf9ce385SOleksij Rempel struct ar9331_sw_port {
231bf9ce385SOleksij Rempel int idx;
232bf9ce385SOleksij Rempel struct delayed_work mib_read;
233bf9ce385SOleksij Rempel struct rtnl_link_stats64 stats;
234ea294f39SOleksij Rempel struct ethtool_pause_stats pause_stats;
235bf9ce385SOleksij Rempel struct spinlock stats_lock;
236bf9ce385SOleksij Rempel };
237bf9ce385SOleksij Rempel
238ec6698c2SOleksij Rempel struct ar9331_sw_priv {
239ec6698c2SOleksij Rempel struct device *dev;
240ec6698c2SOleksij Rempel struct dsa_switch ds;
241ec6698c2SOleksij Rempel struct dsa_switch_ops ops;
242ec6698c2SOleksij Rempel struct irq_domain *irqdomain;
2433e47495fSOleksij Rempel u32 irq_mask;
2443e47495fSOleksij Rempel struct mutex lock_irq;
245ec6698c2SOleksij Rempel struct mii_bus *mbus; /* mdio master */
246ec6698c2SOleksij Rempel struct mii_bus *sbus; /* mdio slave */
247ec6698c2SOleksij Rempel struct regmap *regmap;
248ec6698c2SOleksij Rempel struct reset_control *sw_reset;
249bf9ce385SOleksij Rempel struct ar9331_sw_port port[AR9331_SW_PORTS];
250ec6698c2SOleksij Rempel };
251ec6698c2SOleksij Rempel
ar9331_sw_port_to_priv(struct ar9331_sw_port * port)252bf9ce385SOleksij Rempel static struct ar9331_sw_priv *ar9331_sw_port_to_priv(struct ar9331_sw_port *port)
253bf9ce385SOleksij Rempel {
254bf9ce385SOleksij Rempel struct ar9331_sw_port *p = port - port->idx;
255bf9ce385SOleksij Rempel
256bf9ce385SOleksij Rempel return (struct ar9331_sw_priv *)((void *)p -
257bf9ce385SOleksij Rempel offsetof(struct ar9331_sw_priv, port));
258bf9ce385SOleksij Rempel }
259bf9ce385SOleksij Rempel
260ec6698c2SOleksij Rempel /* Warning: switch reset will reset last AR9331_SW_MDIO_PHY_MODE_PAGE request
261ec6698c2SOleksij Rempel * If some kind of optimization is used, the request should be repeated.
262ec6698c2SOleksij Rempel */
ar9331_sw_reset(struct ar9331_sw_priv * priv)263ec6698c2SOleksij Rempel static int ar9331_sw_reset(struct ar9331_sw_priv *priv)
264ec6698c2SOleksij Rempel {
265ec6698c2SOleksij Rempel int ret;
266ec6698c2SOleksij Rempel
267ec6698c2SOleksij Rempel ret = reset_control_assert(priv->sw_reset);
268ec6698c2SOleksij Rempel if (ret)
269ec6698c2SOleksij Rempel goto error;
270ec6698c2SOleksij Rempel
271ec6698c2SOleksij Rempel /* AR9331 doc do not provide any information about proper reset
272ec6698c2SOleksij Rempel * sequence. The AR8136 (the closes switch to the AR9331) doc says:
273ec6698c2SOleksij Rempel * reset duration should be greater than 10ms. So, let's use this value
274ec6698c2SOleksij Rempel * for now.
275ec6698c2SOleksij Rempel */
276ec6698c2SOleksij Rempel usleep_range(10000, 15000);
277ec6698c2SOleksij Rempel ret = reset_control_deassert(priv->sw_reset);
278ec6698c2SOleksij Rempel if (ret)
279ec6698c2SOleksij Rempel goto error;
280ec6698c2SOleksij Rempel /* There is no information on how long should we wait after reset.
281ec6698c2SOleksij Rempel * AR8136 has an EEPROM and there is an Interrupt for EEPROM load
282ec6698c2SOleksij Rempel * status. AR9331 has no EEPROM support.
283ec6698c2SOleksij Rempel * For now, do not wait. In case AR8136 will be needed, the after
284ec6698c2SOleksij Rempel * reset delay can be added as well.
285ec6698c2SOleksij Rempel */
286ec6698c2SOleksij Rempel
287ec6698c2SOleksij Rempel return 0;
288ec6698c2SOleksij Rempel error:
289ec6698c2SOleksij Rempel dev_err_ratelimited(priv->dev, "%s: %i\n", __func__, ret);
290ec6698c2SOleksij Rempel return ret;
291ec6698c2SOleksij Rempel }
292ec6698c2SOleksij Rempel
ar9331_sw_mbus_write(struct mii_bus * mbus,int port,int regnum,u16 data)293ec6698c2SOleksij Rempel static int ar9331_sw_mbus_write(struct mii_bus *mbus, int port, int regnum,
294ec6698c2SOleksij Rempel u16 data)
295ec6698c2SOleksij Rempel {
296ec6698c2SOleksij Rempel struct ar9331_sw_priv *priv = mbus->priv;
297ec6698c2SOleksij Rempel struct regmap *regmap = priv->regmap;
298ec6698c2SOleksij Rempel u32 val;
299ec6698c2SOleksij Rempel int ret;
300ec6698c2SOleksij Rempel
301ec6698c2SOleksij Rempel ret = regmap_write(regmap, AR9331_SW_REG_MDIO_CTRL,
302ec6698c2SOleksij Rempel AR9331_SW_MDIO_CTRL_BUSY |
303ec6698c2SOleksij Rempel AR9331_SW_MDIO_CTRL_MASTER_EN |
304ec6698c2SOleksij Rempel FIELD_PREP(AR9331_SW_MDIO_CTRL_PHY_ADDR_M, port) |
305ec6698c2SOleksij Rempel FIELD_PREP(AR9331_SW_MDIO_CTRL_REG_ADDR_M, regnum) |
306ec6698c2SOleksij Rempel FIELD_PREP(AR9331_SW_MDIO_CTRL_DATA_M, data));
307ec6698c2SOleksij Rempel if (ret)
308ec6698c2SOleksij Rempel goto error;
309ec6698c2SOleksij Rempel
310ec6698c2SOleksij Rempel ret = regmap_read_poll_timeout(regmap, AR9331_SW_REG_MDIO_CTRL, val,
311ec6698c2SOleksij Rempel !(val & AR9331_SW_MDIO_CTRL_BUSY),
312ec6698c2SOleksij Rempel AR9331_SW_MDIO_POLL_SLEEP_US,
313ec6698c2SOleksij Rempel AR9331_SW_MDIO_POLL_TIMEOUT_US);
314ec6698c2SOleksij Rempel if (ret)
315ec6698c2SOleksij Rempel goto error;
316ec6698c2SOleksij Rempel
317ec6698c2SOleksij Rempel return 0;
318ec6698c2SOleksij Rempel error:
319ec6698c2SOleksij Rempel dev_err_ratelimited(priv->dev, "PHY write error: %i\n", ret);
320ec6698c2SOleksij Rempel return ret;
321ec6698c2SOleksij Rempel }
322ec6698c2SOleksij Rempel
ar9331_sw_mbus_read(struct mii_bus * mbus,int port,int regnum)323ec6698c2SOleksij Rempel static int ar9331_sw_mbus_read(struct mii_bus *mbus, int port, int regnum)
324ec6698c2SOleksij Rempel {
325ec6698c2SOleksij Rempel struct ar9331_sw_priv *priv = mbus->priv;
326ec6698c2SOleksij Rempel struct regmap *regmap = priv->regmap;
327ec6698c2SOleksij Rempel u32 val;
328ec6698c2SOleksij Rempel int ret;
329ec6698c2SOleksij Rempel
330ec6698c2SOleksij Rempel ret = regmap_write(regmap, AR9331_SW_REG_MDIO_CTRL,
331ec6698c2SOleksij Rempel AR9331_SW_MDIO_CTRL_BUSY |
332ec6698c2SOleksij Rempel AR9331_SW_MDIO_CTRL_MASTER_EN |
333ec6698c2SOleksij Rempel AR9331_SW_MDIO_CTRL_CMD_READ |
334ec6698c2SOleksij Rempel FIELD_PREP(AR9331_SW_MDIO_CTRL_PHY_ADDR_M, port) |
335ec6698c2SOleksij Rempel FIELD_PREP(AR9331_SW_MDIO_CTRL_REG_ADDR_M, regnum));
336ec6698c2SOleksij Rempel if (ret)
337ec6698c2SOleksij Rempel goto error;
338ec6698c2SOleksij Rempel
339ec6698c2SOleksij Rempel ret = regmap_read_poll_timeout(regmap, AR9331_SW_REG_MDIO_CTRL, val,
340ec6698c2SOleksij Rempel !(val & AR9331_SW_MDIO_CTRL_BUSY),
341ec6698c2SOleksij Rempel AR9331_SW_MDIO_POLL_SLEEP_US,
342ec6698c2SOleksij Rempel AR9331_SW_MDIO_POLL_TIMEOUT_US);
343ec6698c2SOleksij Rempel if (ret)
344ec6698c2SOleksij Rempel goto error;
345ec6698c2SOleksij Rempel
346ec6698c2SOleksij Rempel ret = regmap_read(regmap, AR9331_SW_REG_MDIO_CTRL, &val);
347ec6698c2SOleksij Rempel if (ret)
348ec6698c2SOleksij Rempel goto error;
349ec6698c2SOleksij Rempel
350ec6698c2SOleksij Rempel return FIELD_GET(AR9331_SW_MDIO_CTRL_DATA_M, val);
351ec6698c2SOleksij Rempel
352ec6698c2SOleksij Rempel error:
353ec6698c2SOleksij Rempel dev_err_ratelimited(priv->dev, "PHY read error: %i\n", ret);
354ec6698c2SOleksij Rempel return ret;
355ec6698c2SOleksij Rempel }
356ec6698c2SOleksij Rempel
ar9331_sw_mbus_init(struct ar9331_sw_priv * priv)357ec6698c2SOleksij Rempel static int ar9331_sw_mbus_init(struct ar9331_sw_priv *priv)
358ec6698c2SOleksij Rempel {
359ec6698c2SOleksij Rempel struct device *dev = priv->dev;
360c8f957dfSMao Wenan struct mii_bus *mbus;
361ec6698c2SOleksij Rempel struct device_node *np, *mnp;
362ec6698c2SOleksij Rempel int ret;
363ec6698c2SOleksij Rempel
364ec6698c2SOleksij Rempel np = dev->of_node;
365ec6698c2SOleksij Rempel
366ec6698c2SOleksij Rempel mbus = devm_mdiobus_alloc(dev);
367ec6698c2SOleksij Rempel if (!mbus)
368ec6698c2SOleksij Rempel return -ENOMEM;
369ec6698c2SOleksij Rempel
370ec6698c2SOleksij Rempel mbus->name = np->full_name;
371ec6698c2SOleksij Rempel snprintf(mbus->id, MII_BUS_ID_SIZE, "%pOF", np);
372ec6698c2SOleksij Rempel
373ec6698c2SOleksij Rempel mbus->read = ar9331_sw_mbus_read;
374ec6698c2SOleksij Rempel mbus->write = ar9331_sw_mbus_write;
375ec6698c2SOleksij Rempel mbus->priv = priv;
376ec6698c2SOleksij Rempel mbus->parent = dev;
377ec6698c2SOleksij Rempel
378ec6698c2SOleksij Rempel mnp = of_get_child_by_name(np, "mdio");
379ec6698c2SOleksij Rempel if (!mnp)
380ec6698c2SOleksij Rempel return -ENODEV;
381ec6698c2SOleksij Rempel
38250facd86SVladimir Oltean ret = devm_of_mdiobus_register(dev, mbus, mnp);
383ec6698c2SOleksij Rempel of_node_put(mnp);
384ec6698c2SOleksij Rempel if (ret)
385ec6698c2SOleksij Rempel return ret;
386ec6698c2SOleksij Rempel
387ec6698c2SOleksij Rempel priv->mbus = mbus;
388ec6698c2SOleksij Rempel
389ec6698c2SOleksij Rempel return 0;
390ec6698c2SOleksij Rempel }
391ec6698c2SOleksij Rempel
ar9331_sw_setup_port(struct dsa_switch * ds,int port)39247fac456SOleksij Rempel static int ar9331_sw_setup_port(struct dsa_switch *ds, int port)
39347fac456SOleksij Rempel {
39492db9e2eSAtin Bainada struct ar9331_sw_priv *priv = ds->priv;
39547fac456SOleksij Rempel struct regmap *regmap = priv->regmap;
39647fac456SOleksij Rempel u32 port_mask, port_ctrl, val;
39747fac456SOleksij Rempel int ret;
39847fac456SOleksij Rempel
39947fac456SOleksij Rempel /* Generate default port settings */
40047fac456SOleksij Rempel port_ctrl = FIELD_PREP(AR9331_SW_PORT_CTRL_PORT_STATE,
40147fac456SOleksij Rempel AR9331_SW_PORT_CTRL_PORT_STATE_FORWARD);
40247fac456SOleksij Rempel
40347fac456SOleksij Rempel if (dsa_is_cpu_port(ds, port)) {
40447fac456SOleksij Rempel /* CPU port should be allowed to communicate with all user
40547fac456SOleksij Rempel * ports.
40647fac456SOleksij Rempel */
40747fac456SOleksij Rempel port_mask = dsa_user_ports(ds);
40847fac456SOleksij Rempel /* Enable Atheros header on CPU port. This will allow us
40947fac456SOleksij Rempel * communicate with each port separately
41047fac456SOleksij Rempel */
41147fac456SOleksij Rempel port_ctrl |= AR9331_SW_PORT_CTRL_HEAD_EN;
41247fac456SOleksij Rempel } else if (dsa_is_user_port(ds, port)) {
41347fac456SOleksij Rempel /* User ports should communicate only with the CPU port.
41447fac456SOleksij Rempel */
41547fac456SOleksij Rempel port_mask = BIT(dsa_upstream_port(ds, port));
41647fac456SOleksij Rempel } else {
41747fac456SOleksij Rempel /* Other ports do not need to communicate at all */
41847fac456SOleksij Rempel port_mask = 0;
41947fac456SOleksij Rempel }
42047fac456SOleksij Rempel
42147fac456SOleksij Rempel val = FIELD_PREP(AR9331_SW_PORT_VLAN_8021Q_MODE,
42247fac456SOleksij Rempel AR9331_SW_8021Q_MODE_NONE) |
42347fac456SOleksij Rempel FIELD_PREP(AR9331_SW_PORT_VLAN_PORT_VID_MEMBER, port_mask);
42447fac456SOleksij Rempel
42547fac456SOleksij Rempel ret = regmap_write(regmap, AR9331_SW_REG_PORT_VLAN(port), val);
42647fac456SOleksij Rempel if (ret)
42747fac456SOleksij Rempel goto error;
42847fac456SOleksij Rempel
42947fac456SOleksij Rempel ret = regmap_write(regmap, AR9331_SW_REG_PORT_CTRL(port), port_ctrl);
43047fac456SOleksij Rempel if (ret)
43147fac456SOleksij Rempel goto error;
43247fac456SOleksij Rempel
43347fac456SOleksij Rempel return 0;
43447fac456SOleksij Rempel error:
43547fac456SOleksij Rempel dev_err(priv->dev, "%s: error: %i\n", __func__, ret);
43647fac456SOleksij Rempel
43747fac456SOleksij Rempel return ret;
43847fac456SOleksij Rempel }
43947fac456SOleksij Rempel
ar9331_sw_setup(struct dsa_switch * ds)440ec6698c2SOleksij Rempel static int ar9331_sw_setup(struct dsa_switch *ds)
441ec6698c2SOleksij Rempel {
44292db9e2eSAtin Bainada struct ar9331_sw_priv *priv = ds->priv;
443ec6698c2SOleksij Rempel struct regmap *regmap = priv->regmap;
44447fac456SOleksij Rempel int ret, i;
445ec6698c2SOleksij Rempel
446ec6698c2SOleksij Rempel ret = ar9331_sw_reset(priv);
447ec6698c2SOleksij Rempel if (ret)
448ec6698c2SOleksij Rempel return ret;
449ec6698c2SOleksij Rempel
450ec6698c2SOleksij Rempel /* Reset will set proper defaults. CPU - Port0 will be enabled and
451ec6698c2SOleksij Rempel * configured. All other ports (ports 1 - 5) are disabled
452ec6698c2SOleksij Rempel */
453ec6698c2SOleksij Rempel ret = ar9331_sw_mbus_init(priv);
454ec6698c2SOleksij Rempel if (ret)
455ec6698c2SOleksij Rempel return ret;
456ec6698c2SOleksij Rempel
457ec6698c2SOleksij Rempel /* Do not drop broadcast frames */
458ec6698c2SOleksij Rempel ret = regmap_write_bits(regmap, AR9331_SW_REG_FLOOD_MASK,
459ec6698c2SOleksij Rempel AR9331_SW_FLOOD_MASK_BROAD_TO_CPU,
460ec6698c2SOleksij Rempel AR9331_SW_FLOOD_MASK_BROAD_TO_CPU);
461ec6698c2SOleksij Rempel if (ret)
462ec6698c2SOleksij Rempel goto error;
463ec6698c2SOleksij Rempel
464ec6698c2SOleksij Rempel /* Set max frame size to the maximum supported value */
465ec6698c2SOleksij Rempel ret = regmap_write_bits(regmap, AR9331_SW_REG_GLOBAL_CTRL,
466ec6698c2SOleksij Rempel AR9331_SW_GLOBAL_CTRL_MFS_M,
467ec6698c2SOleksij Rempel AR9331_SW_GLOBAL_CTRL_MFS_M);
468ec6698c2SOleksij Rempel if (ret)
469ec6698c2SOleksij Rempel goto error;
470ec6698c2SOleksij Rempel
47147fac456SOleksij Rempel for (i = 0; i < ds->num_ports; i++) {
47247fac456SOleksij Rempel ret = ar9331_sw_setup_port(ds, i);
47347fac456SOleksij Rempel if (ret)
47447fac456SOleksij Rempel goto error;
47547fac456SOleksij Rempel }
47647fac456SOleksij Rempel
4770ee2af4eSVladimir Oltean ds->configure_vlan_while_not_filtering = false;
4780ee2af4eSVladimir Oltean
479ec6698c2SOleksij Rempel return 0;
480ec6698c2SOleksij Rempel error:
481ec6698c2SOleksij Rempel dev_err_ratelimited(priv->dev, "%s: %i\n", __func__, ret);
482ec6698c2SOleksij Rempel return ret;
483ec6698c2SOleksij Rempel }
484ec6698c2SOleksij Rempel
ar9331_sw_port_disable(struct dsa_switch * ds,int port)485ec6698c2SOleksij Rempel static void ar9331_sw_port_disable(struct dsa_switch *ds, int port)
486ec6698c2SOleksij Rempel {
48792db9e2eSAtin Bainada struct ar9331_sw_priv *priv = ds->priv;
488ec6698c2SOleksij Rempel struct regmap *regmap = priv->regmap;
489ec6698c2SOleksij Rempel int ret;
490ec6698c2SOleksij Rempel
491ec6698c2SOleksij Rempel ret = regmap_write(regmap, AR9331_SW_REG_PORT_STATUS(port), 0);
492ec6698c2SOleksij Rempel if (ret)
493ec6698c2SOleksij Rempel dev_err_ratelimited(priv->dev, "%s: %i\n", __func__, ret);
494ec6698c2SOleksij Rempel }
495ec6698c2SOleksij Rempel
ar9331_sw_get_tag_protocol(struct dsa_switch * ds,int port,enum dsa_tag_protocol m)496ec6698c2SOleksij Rempel static enum dsa_tag_protocol ar9331_sw_get_tag_protocol(struct dsa_switch *ds,
4974d776482SFlorian Fainelli int port,
4984d776482SFlorian Fainelli enum dsa_tag_protocol m)
499ec6698c2SOleksij Rempel {
500ec6698c2SOleksij Rempel return DSA_TAG_PROTO_AR9331;
501ec6698c2SOleksij Rempel }
502ec6698c2SOleksij Rempel
ar9331_sw_phylink_get_caps(struct dsa_switch * ds,int port,struct phylink_config * config)5032a229ef4SRussell King (Oracle) static void ar9331_sw_phylink_get_caps(struct dsa_switch *ds, int port,
5042a229ef4SRussell King (Oracle) struct phylink_config *config)
505ec6698c2SOleksij Rempel {
5062a229ef4SRussell King (Oracle) config->mac_capabilities = MAC_ASYM_PAUSE | MAC_SYM_PAUSE |
5072a229ef4SRussell King (Oracle) MAC_10 | MAC_100;
508ec6698c2SOleksij Rempel
509ec6698c2SOleksij Rempel switch (port) {
510ec6698c2SOleksij Rempel case 0:
5112a229ef4SRussell King (Oracle) __set_bit(PHY_INTERFACE_MODE_GMII,
5122a229ef4SRussell King (Oracle) config->supported_interfaces);
5132a229ef4SRussell King (Oracle) config->mac_capabilities |= MAC_1000;
514ec6698c2SOleksij Rempel break;
515ec6698c2SOleksij Rempel case 1:
516ec6698c2SOleksij Rempel case 2:
517ec6698c2SOleksij Rempel case 3:
518ec6698c2SOleksij Rempel case 4:
519ec6698c2SOleksij Rempel case 5:
5202a229ef4SRussell King (Oracle) __set_bit(PHY_INTERFACE_MODE_INTERNAL,
5212a229ef4SRussell King (Oracle) config->supported_interfaces);
522ec6698c2SOleksij Rempel break;
523ec6698c2SOleksij Rempel }
524ec6698c2SOleksij Rempel }
525ec6698c2SOleksij Rempel
ar9331_sw_phylink_mac_config(struct phylink_config * config,unsigned int mode,const struct phylink_link_state * state)526e3ef87efSRussell King (Oracle) static void ar9331_sw_phylink_mac_config(struct phylink_config *config,
527ec6698c2SOleksij Rempel unsigned int mode,
528ec6698c2SOleksij Rempel const struct phylink_link_state *state)
529ec6698c2SOleksij Rempel {
530e3ef87efSRussell King (Oracle) struct dsa_port *dp = dsa_phylink_to_port(config);
531e3ef87efSRussell King (Oracle) struct ar9331_sw_priv *priv = dp->ds->priv;
532ec6698c2SOleksij Rempel struct regmap *regmap = priv->regmap;
533ec6698c2SOleksij Rempel int ret;
534ec6698c2SOleksij Rempel
535e3ef87efSRussell King (Oracle) ret = regmap_update_bits(regmap, AR9331_SW_REG_PORT_STATUS(dp->index),
536a5440cbeSRussell King AR9331_SW_PORT_STATUS_LINK_EN |
537a5440cbeSRussell King AR9331_SW_PORT_STATUS_FLOW_LINK_EN, 0);
538ec6698c2SOleksij Rempel if (ret)
539ec6698c2SOleksij Rempel dev_err_ratelimited(priv->dev, "%s: %i\n", __func__, ret);
540ec6698c2SOleksij Rempel }
541ec6698c2SOleksij Rempel
ar9331_sw_phylink_mac_link_down(struct phylink_config * config,unsigned int mode,phy_interface_t interface)542e3ef87efSRussell King (Oracle) static void ar9331_sw_phylink_mac_link_down(struct phylink_config *config,
543ec6698c2SOleksij Rempel unsigned int mode,
544ec6698c2SOleksij Rempel phy_interface_t interface)
545ec6698c2SOleksij Rempel {
546e3ef87efSRussell King (Oracle) struct dsa_port *dp = dsa_phylink_to_port(config);
547e3ef87efSRussell King (Oracle) struct ar9331_sw_priv *priv = dp->ds->priv;
548ec6698c2SOleksij Rempel struct regmap *regmap = priv->regmap;
549e3ef87efSRussell King (Oracle) int port = dp->index;
550ec6698c2SOleksij Rempel int ret;
551ec6698c2SOleksij Rempel
552ec6698c2SOleksij Rempel ret = regmap_update_bits(regmap, AR9331_SW_REG_PORT_STATUS(port),
553ec6698c2SOleksij Rempel AR9331_SW_PORT_STATUS_MAC_MASK, 0);
554ec6698c2SOleksij Rempel if (ret)
555ec6698c2SOleksij Rempel dev_err_ratelimited(priv->dev, "%s: %i\n", __func__, ret);
556bf9ce385SOleksij Rempel
557e3ef87efSRussell King (Oracle) cancel_delayed_work_sync(&priv->port[port].mib_read);
558ec6698c2SOleksij Rempel }
559ec6698c2SOleksij Rempel
ar9331_sw_phylink_mac_link_up(struct phylink_config * config,struct phy_device * phydev,unsigned int mode,phy_interface_t interface,int speed,int duplex,bool tx_pause,bool rx_pause)560e3ef87efSRussell King (Oracle) static void ar9331_sw_phylink_mac_link_up(struct phylink_config *config,
561e3ef87efSRussell King (Oracle) struct phy_device *phydev,
562ec6698c2SOleksij Rempel unsigned int mode,
563ec6698c2SOleksij Rempel phy_interface_t interface,
5645b502a7bSRussell King int speed, int duplex,
5655b502a7bSRussell King bool tx_pause, bool rx_pause)
566ec6698c2SOleksij Rempel {
567e3ef87efSRussell King (Oracle) struct dsa_port *dp = dsa_phylink_to_port(config);
568e3ef87efSRussell King (Oracle) struct ar9331_sw_priv *priv = dp->ds->priv;
569ec6698c2SOleksij Rempel struct regmap *regmap = priv->regmap;
570e3ef87efSRussell King (Oracle) int port = dp->index;
571a5440cbeSRussell King u32 val;
572ec6698c2SOleksij Rempel int ret;
573ec6698c2SOleksij Rempel
574e3ef87efSRussell King (Oracle) schedule_delayed_work(&priv->port[port].mib_read, 0);
575bf9ce385SOleksij Rempel
576a5440cbeSRussell King val = AR9331_SW_PORT_STATUS_MAC_MASK;
577a5440cbeSRussell King switch (speed) {
578a5440cbeSRussell King case SPEED_1000:
579a5440cbeSRussell King val |= AR9331_SW_PORT_STATUS_SPEED_1000;
580a5440cbeSRussell King break;
581a5440cbeSRussell King case SPEED_100:
582a5440cbeSRussell King val |= AR9331_SW_PORT_STATUS_SPEED_100;
583a5440cbeSRussell King break;
584a5440cbeSRussell King case SPEED_10:
585a5440cbeSRussell King val |= AR9331_SW_PORT_STATUS_SPEED_10;
586a5440cbeSRussell King break;
587a5440cbeSRussell King default:
588a5440cbeSRussell King return;
589a5440cbeSRussell King }
590a5440cbeSRussell King
591a5440cbeSRussell King if (duplex)
592a5440cbeSRussell King val |= AR9331_SW_PORT_STATUS_DUPLEX_MODE;
593a5440cbeSRussell King
594a5440cbeSRussell King if (tx_pause)
595a5440cbeSRussell King val |= AR9331_SW_PORT_STATUS_TX_FLOW_EN;
596a5440cbeSRussell King
597a5440cbeSRussell King if (rx_pause)
598a5440cbeSRussell King val |= AR9331_SW_PORT_STATUS_RX_FLOW_EN;
599a5440cbeSRussell King
600ec6698c2SOleksij Rempel ret = regmap_update_bits(regmap, AR9331_SW_REG_PORT_STATUS(port),
601a5440cbeSRussell King AR9331_SW_PORT_STATUS_MAC_MASK |
602a5440cbeSRussell King AR9331_SW_PORT_STATUS_LINK_MASK,
603a5440cbeSRussell King val);
604ec6698c2SOleksij Rempel if (ret)
605ec6698c2SOleksij Rempel dev_err_ratelimited(priv->dev, "%s: %i\n", __func__, ret);
606ec6698c2SOleksij Rempel }
607ec6698c2SOleksij Rempel
ar9331_read_stats(struct ar9331_sw_port * port)608bf9ce385SOleksij Rempel static void ar9331_read_stats(struct ar9331_sw_port *port)
609bf9ce385SOleksij Rempel {
610bf9ce385SOleksij Rempel struct ar9331_sw_priv *priv = ar9331_sw_port_to_priv(port);
611ea294f39SOleksij Rempel struct ethtool_pause_stats *pstats = &port->pause_stats;
612bf9ce385SOleksij Rempel struct rtnl_link_stats64 *stats = &port->stats;
613bf9ce385SOleksij Rempel struct ar9331_sw_stats_raw raw;
614bf9ce385SOleksij Rempel int ret;
615bf9ce385SOleksij Rempel
616bf9ce385SOleksij Rempel /* Do the slowest part first, to avoid needless locking for long time */
617bf9ce385SOleksij Rempel ret = regmap_bulk_read(priv->regmap, AR9331_MIB_COUNTER(port->idx),
618bf9ce385SOleksij Rempel &raw, sizeof(raw) / sizeof(u32));
619bf9ce385SOleksij Rempel if (ret) {
620bf9ce385SOleksij Rempel dev_err_ratelimited(priv->dev, "%s: %i\n", __func__, ret);
621bf9ce385SOleksij Rempel return;
622bf9ce385SOleksij Rempel }
623bf9ce385SOleksij Rempel /* All MIB counters are cleared automatically on read */
624bf9ce385SOleksij Rempel
625bf9ce385SOleksij Rempel spin_lock(&port->stats_lock);
626bf9ce385SOleksij Rempel
627bf9ce385SOleksij Rempel stats->rx_bytes += raw.rxgoodbyte;
628bf9ce385SOleksij Rempel stats->tx_bytes += raw.txbyte;
629bf9ce385SOleksij Rempel
630bf9ce385SOleksij Rempel stats->rx_packets += raw.rx64byte + raw.rx128byte + raw.rx256byte +
631bf9ce385SOleksij Rempel raw.rx512byte + raw.rx1024byte + raw.rx1518byte + raw.rxmaxbyte;
632bf9ce385SOleksij Rempel stats->tx_packets += raw.tx64byte + raw.tx128byte + raw.tx256byte +
633bf9ce385SOleksij Rempel raw.tx512byte + raw.tx1024byte + raw.tx1518byte + raw.txmaxbyte;
634bf9ce385SOleksij Rempel
635bf9ce385SOleksij Rempel stats->rx_length_errors += raw.rxrunt + raw.rxfragment + raw.rxtoolong;
636bf9ce385SOleksij Rempel stats->rx_crc_errors += raw.rxfcserr;
637bf9ce385SOleksij Rempel stats->rx_frame_errors += raw.rxalignerr;
638bf9ce385SOleksij Rempel stats->rx_missed_errors += raw.rxoverflow;
639bf9ce385SOleksij Rempel stats->rx_dropped += raw.filtered;
640bf9ce385SOleksij Rempel stats->rx_errors += raw.rxfcserr + raw.rxalignerr + raw.rxrunt +
641bf9ce385SOleksij Rempel raw.rxfragment + raw.rxoverflow + raw.rxtoolong;
642bf9ce385SOleksij Rempel
643bf9ce385SOleksij Rempel stats->tx_window_errors += raw.txlatecol;
644bf9ce385SOleksij Rempel stats->tx_fifo_errors += raw.txunderrun;
645bf9ce385SOleksij Rempel stats->tx_aborted_errors += raw.txabortcol;
646bf9ce385SOleksij Rempel stats->tx_errors += raw.txoversize + raw.txabortcol + raw.txunderrun +
647bf9ce385SOleksij Rempel raw.txlatecol;
648bf9ce385SOleksij Rempel
649bf9ce385SOleksij Rempel stats->multicast += raw.rxmulti;
650bf9ce385SOleksij Rempel stats->collisions += raw.txcollision;
651bf9ce385SOleksij Rempel
652ea294f39SOleksij Rempel pstats->tx_pause_frames += raw.txpause;
653ea294f39SOleksij Rempel pstats->rx_pause_frames += raw.rxpause;
654ea294f39SOleksij Rempel
655bf9ce385SOleksij Rempel spin_unlock(&port->stats_lock);
656bf9ce385SOleksij Rempel }
657bf9ce385SOleksij Rempel
ar9331_do_stats_poll(struct work_struct * work)658bf9ce385SOleksij Rempel static void ar9331_do_stats_poll(struct work_struct *work)
659bf9ce385SOleksij Rempel {
660bf9ce385SOleksij Rempel struct ar9331_sw_port *port = container_of(work, struct ar9331_sw_port,
661bf9ce385SOleksij Rempel mib_read.work);
662bf9ce385SOleksij Rempel
663bf9ce385SOleksij Rempel ar9331_read_stats(port);
664bf9ce385SOleksij Rempel
665bf9ce385SOleksij Rempel schedule_delayed_work(&port->mib_read, STATS_INTERVAL_JIFFIES);
666bf9ce385SOleksij Rempel }
667bf9ce385SOleksij Rempel
ar9331_get_stats64(struct dsa_switch * ds,int port,struct rtnl_link_stats64 * s)668bf9ce385SOleksij Rempel static void ar9331_get_stats64(struct dsa_switch *ds, int port,
669bf9ce385SOleksij Rempel struct rtnl_link_stats64 *s)
670bf9ce385SOleksij Rempel {
67192db9e2eSAtin Bainada struct ar9331_sw_priv *priv = ds->priv;
672bf9ce385SOleksij Rempel struct ar9331_sw_port *p = &priv->port[port];
673bf9ce385SOleksij Rempel
674bf9ce385SOleksij Rempel spin_lock(&p->stats_lock);
675bf9ce385SOleksij Rempel memcpy(s, &p->stats, sizeof(*s));
676bf9ce385SOleksij Rempel spin_unlock(&p->stats_lock);
677bf9ce385SOleksij Rempel }
678bf9ce385SOleksij Rempel
ar9331_get_pause_stats(struct dsa_switch * ds,int port,struct ethtool_pause_stats * pause_stats)679ea294f39SOleksij Rempel static void ar9331_get_pause_stats(struct dsa_switch *ds, int port,
680ea294f39SOleksij Rempel struct ethtool_pause_stats *pause_stats)
681ea294f39SOleksij Rempel {
68292db9e2eSAtin Bainada struct ar9331_sw_priv *priv = ds->priv;
683ea294f39SOleksij Rempel struct ar9331_sw_port *p = &priv->port[port];
684ea294f39SOleksij Rempel
685ea294f39SOleksij Rempel spin_lock(&p->stats_lock);
686ea294f39SOleksij Rempel memcpy(pause_stats, &p->pause_stats, sizeof(*pause_stats));
687ea294f39SOleksij Rempel spin_unlock(&p->stats_lock);
688ea294f39SOleksij Rempel }
689ea294f39SOleksij Rempel
690e3ef87efSRussell King (Oracle) static const struct phylink_mac_ops ar9331_phylink_mac_ops = {
691e3ef87efSRussell King (Oracle) .mac_config = ar9331_sw_phylink_mac_config,
692e3ef87efSRussell King (Oracle) .mac_link_down = ar9331_sw_phylink_mac_link_down,
693e3ef87efSRussell King (Oracle) .mac_link_up = ar9331_sw_phylink_mac_link_up,
694e3ef87efSRussell King (Oracle) };
695e3ef87efSRussell King (Oracle)
696ec6698c2SOleksij Rempel static const struct dsa_switch_ops ar9331_sw_ops = {
697ec6698c2SOleksij Rempel .get_tag_protocol = ar9331_sw_get_tag_protocol,
698ec6698c2SOleksij Rempel .setup = ar9331_sw_setup,
699ec6698c2SOleksij Rempel .port_disable = ar9331_sw_port_disable,
7002a229ef4SRussell King (Oracle) .phylink_get_caps = ar9331_sw_phylink_get_caps,
701bf9ce385SOleksij Rempel .get_stats64 = ar9331_get_stats64,
702ea294f39SOleksij Rempel .get_pause_stats = ar9331_get_pause_stats,
703ec6698c2SOleksij Rempel };
704ec6698c2SOleksij Rempel
ar9331_sw_irq(int irq,void * data)705ec6698c2SOleksij Rempel static irqreturn_t ar9331_sw_irq(int irq, void *data)
706ec6698c2SOleksij Rempel {
707ec6698c2SOleksij Rempel struct ar9331_sw_priv *priv = data;
708ec6698c2SOleksij Rempel struct regmap *regmap = priv->regmap;
709ec6698c2SOleksij Rempel u32 stat;
710ec6698c2SOleksij Rempel int ret;
711ec6698c2SOleksij Rempel
712ec6698c2SOleksij Rempel ret = regmap_read(regmap, AR9331_SW_REG_GINT, &stat);
713ec6698c2SOleksij Rempel if (ret) {
714ec6698c2SOleksij Rempel dev_err(priv->dev, "can't read interrupt status\n");
715ec6698c2SOleksij Rempel return IRQ_NONE;
716ec6698c2SOleksij Rempel }
717ec6698c2SOleksij Rempel
718ec6698c2SOleksij Rempel if (!stat)
719ec6698c2SOleksij Rempel return IRQ_NONE;
720ec6698c2SOleksij Rempel
721ec6698c2SOleksij Rempel if (stat & AR9331_SW_GINT_PHY_INT) {
722ec6698c2SOleksij Rempel int child_irq;
723ec6698c2SOleksij Rempel
724ec6698c2SOleksij Rempel child_irq = irq_find_mapping(priv->irqdomain, 0);
725ec6698c2SOleksij Rempel handle_nested_irq(child_irq);
726ec6698c2SOleksij Rempel }
727ec6698c2SOleksij Rempel
728ec6698c2SOleksij Rempel ret = regmap_write(regmap, AR9331_SW_REG_GINT, stat);
729ec6698c2SOleksij Rempel if (ret) {
730ec6698c2SOleksij Rempel dev_err(priv->dev, "can't write interrupt status\n");
731ec6698c2SOleksij Rempel return IRQ_NONE;
732ec6698c2SOleksij Rempel }
733ec6698c2SOleksij Rempel
734ec6698c2SOleksij Rempel return IRQ_HANDLED;
735ec6698c2SOleksij Rempel }
736ec6698c2SOleksij Rempel
ar9331_sw_mask_irq(struct irq_data * d)737ec6698c2SOleksij Rempel static void ar9331_sw_mask_irq(struct irq_data *d)
738ec6698c2SOleksij Rempel {
739ec6698c2SOleksij Rempel struct ar9331_sw_priv *priv = irq_data_get_irq_chip_data(d);
740ec6698c2SOleksij Rempel
7413e47495fSOleksij Rempel priv->irq_mask = 0;
742ec6698c2SOleksij Rempel }
743ec6698c2SOleksij Rempel
ar9331_sw_unmask_irq(struct irq_data * d)744ec6698c2SOleksij Rempel static void ar9331_sw_unmask_irq(struct irq_data *d)
745ec6698c2SOleksij Rempel {
746ec6698c2SOleksij Rempel struct ar9331_sw_priv *priv = irq_data_get_irq_chip_data(d);
7473e47495fSOleksij Rempel
7483e47495fSOleksij Rempel priv->irq_mask = AR9331_SW_GINT_PHY_INT;
7493e47495fSOleksij Rempel }
7503e47495fSOleksij Rempel
ar9331_sw_irq_bus_lock(struct irq_data * d)7513e47495fSOleksij Rempel static void ar9331_sw_irq_bus_lock(struct irq_data *d)
7523e47495fSOleksij Rempel {
7533e47495fSOleksij Rempel struct ar9331_sw_priv *priv = irq_data_get_irq_chip_data(d);
7543e47495fSOleksij Rempel
7553e47495fSOleksij Rempel mutex_lock(&priv->lock_irq);
7563e47495fSOleksij Rempel }
7573e47495fSOleksij Rempel
ar9331_sw_irq_bus_sync_unlock(struct irq_data * d)7583e47495fSOleksij Rempel static void ar9331_sw_irq_bus_sync_unlock(struct irq_data *d)
7593e47495fSOleksij Rempel {
7603e47495fSOleksij Rempel struct ar9331_sw_priv *priv = irq_data_get_irq_chip_data(d);
761ec6698c2SOleksij Rempel struct regmap *regmap = priv->regmap;
762ec6698c2SOleksij Rempel int ret;
763ec6698c2SOleksij Rempel
764ec6698c2SOleksij Rempel ret = regmap_update_bits(regmap, AR9331_SW_REG_GINT_MASK,
7653e47495fSOleksij Rempel AR9331_SW_GINT_PHY_INT, priv->irq_mask);
766ec6698c2SOleksij Rempel if (ret)
7673e47495fSOleksij Rempel dev_err(priv->dev, "failed to change IRQ mask\n");
7683e47495fSOleksij Rempel
7693e47495fSOleksij Rempel mutex_unlock(&priv->lock_irq);
770ec6698c2SOleksij Rempel }
771ec6698c2SOleksij Rempel
772ec6698c2SOleksij Rempel static struct irq_chip ar9331_sw_irq_chip = {
773ec6698c2SOleksij Rempel .name = AR9331_SW_NAME,
774ec6698c2SOleksij Rempel .irq_mask = ar9331_sw_mask_irq,
775ec6698c2SOleksij Rempel .irq_unmask = ar9331_sw_unmask_irq,
7763e47495fSOleksij Rempel .irq_bus_lock = ar9331_sw_irq_bus_lock,
7773e47495fSOleksij Rempel .irq_bus_sync_unlock = ar9331_sw_irq_bus_sync_unlock,
778ec6698c2SOleksij Rempel };
779ec6698c2SOleksij Rempel
ar9331_sw_irq_map(struct irq_domain * domain,unsigned int irq,irq_hw_number_t hwirq)780ec6698c2SOleksij Rempel static int ar9331_sw_irq_map(struct irq_domain *domain, unsigned int irq,
781ec6698c2SOleksij Rempel irq_hw_number_t hwirq)
782ec6698c2SOleksij Rempel {
783ec6698c2SOleksij Rempel irq_set_chip_data(irq, domain->host_data);
784ec6698c2SOleksij Rempel irq_set_chip_and_handler(irq, &ar9331_sw_irq_chip, handle_simple_irq);
785ec6698c2SOleksij Rempel irq_set_nested_thread(irq, 1);
786ec6698c2SOleksij Rempel irq_set_noprobe(irq);
787ec6698c2SOleksij Rempel
788ec6698c2SOleksij Rempel return 0;
789ec6698c2SOleksij Rempel }
790ec6698c2SOleksij Rempel
ar9331_sw_irq_unmap(struct irq_domain * d,unsigned int irq)791ec6698c2SOleksij Rempel static void ar9331_sw_irq_unmap(struct irq_domain *d, unsigned int irq)
792ec6698c2SOleksij Rempel {
793ec6698c2SOleksij Rempel irq_set_nested_thread(irq, 0);
794ec6698c2SOleksij Rempel irq_set_chip_and_handler(irq, NULL, NULL);
795ec6698c2SOleksij Rempel irq_set_chip_data(irq, NULL);
796ec6698c2SOleksij Rempel }
797ec6698c2SOleksij Rempel
798ec6698c2SOleksij Rempel static const struct irq_domain_ops ar9331_sw_irqdomain_ops = {
799ec6698c2SOleksij Rempel .map = ar9331_sw_irq_map,
800ec6698c2SOleksij Rempel .unmap = ar9331_sw_irq_unmap,
801ec6698c2SOleksij Rempel .xlate = irq_domain_xlate_onecell,
802ec6698c2SOleksij Rempel };
803ec6698c2SOleksij Rempel
ar9331_sw_irq_init(struct ar9331_sw_priv * priv)804ec6698c2SOleksij Rempel static int ar9331_sw_irq_init(struct ar9331_sw_priv *priv)
805ec6698c2SOleksij Rempel {
806ec6698c2SOleksij Rempel struct device_node *np = priv->dev->of_node;
807ec6698c2SOleksij Rempel struct device *dev = priv->dev;
808ec6698c2SOleksij Rempel int ret, irq;
809ec6698c2SOleksij Rempel
810ec6698c2SOleksij Rempel irq = of_irq_get(np, 0);
811ec6698c2SOleksij Rempel if (irq <= 0) {
812ec6698c2SOleksij Rempel dev_err(dev, "failed to get parent IRQ\n");
813ec6698c2SOleksij Rempel return irq ? irq : -EINVAL;
814ec6698c2SOleksij Rempel }
815ec6698c2SOleksij Rempel
8163e47495fSOleksij Rempel mutex_init(&priv->lock_irq);
817ec6698c2SOleksij Rempel ret = devm_request_threaded_irq(dev, irq, NULL, ar9331_sw_irq,
818ec6698c2SOleksij Rempel IRQF_ONESHOT, AR9331_SW_NAME, priv);
819ec6698c2SOleksij Rempel if (ret) {
820ec6698c2SOleksij Rempel dev_err(dev, "unable to request irq: %d\n", ret);
821ec6698c2SOleksij Rempel return ret;
822ec6698c2SOleksij Rempel }
823ec6698c2SOleksij Rempel
824*e0c27a82SJiri Slaby (SUSE) priv->irqdomain = irq_domain_create_linear(dev_fwnode(dev), 1, &ar9331_sw_irqdomain_ops,
825*e0c27a82SJiri Slaby (SUSE) priv);
826ec6698c2SOleksij Rempel if (!priv->irqdomain) {
827ec6698c2SOleksij Rempel dev_err(dev, "failed to create IRQ domain\n");
828ec6698c2SOleksij Rempel return -EINVAL;
829ec6698c2SOleksij Rempel }
830ec6698c2SOleksij Rempel
831ec6698c2SOleksij Rempel irq_set_parent(irq_create_mapping(priv->irqdomain, 0), irq);
832ec6698c2SOleksij Rempel
833ec6698c2SOleksij Rempel return 0;
834ec6698c2SOleksij Rempel }
835ec6698c2SOleksij Rempel
__ar9331_mdio_write(struct mii_bus * sbus,u8 mode,u16 reg,u16 val)836ec6698c2SOleksij Rempel static int __ar9331_mdio_write(struct mii_bus *sbus, u8 mode, u16 reg, u16 val)
837ec6698c2SOleksij Rempel {
838ec6698c2SOleksij Rempel u8 r, p;
839ec6698c2SOleksij Rempel
840ec6698c2SOleksij Rempel p = FIELD_PREP(AR9331_SW_MDIO_PHY_MODE_M, mode) |
841ec6698c2SOleksij Rempel FIELD_GET(AR9331_SW_LOW_ADDR_PHY, reg);
842ec6698c2SOleksij Rempel r = FIELD_GET(AR9331_SW_LOW_ADDR_REG, reg);
843ec6698c2SOleksij Rempel
8447a49f219SOleksij Rempel return __mdiobus_write(sbus, p, r, val);
845ec6698c2SOleksij Rempel }
846ec6698c2SOleksij Rempel
__ar9331_mdio_read(struct mii_bus * sbus,u16 reg)847ec6698c2SOleksij Rempel static int __ar9331_mdio_read(struct mii_bus *sbus, u16 reg)
848ec6698c2SOleksij Rempel {
849ec6698c2SOleksij Rempel u8 r, p;
850ec6698c2SOleksij Rempel
851ec6698c2SOleksij Rempel p = FIELD_PREP(AR9331_SW_MDIO_PHY_MODE_M, AR9331_SW_MDIO_PHY_MODE_REG) |
852ec6698c2SOleksij Rempel FIELD_GET(AR9331_SW_LOW_ADDR_PHY, reg);
853ec6698c2SOleksij Rempel r = FIELD_GET(AR9331_SW_LOW_ADDR_REG, reg);
854ec6698c2SOleksij Rempel
8557a49f219SOleksij Rempel return __mdiobus_read(sbus, p, r);
856ec6698c2SOleksij Rempel }
857ec6698c2SOleksij Rempel
ar9331_mdio_read(void * ctx,const void * reg_buf,size_t reg_len,void * val_buf,size_t val_len)858ec6698c2SOleksij Rempel static int ar9331_mdio_read(void *ctx, const void *reg_buf, size_t reg_len,
859ec6698c2SOleksij Rempel void *val_buf, size_t val_len)
860ec6698c2SOleksij Rempel {
861ec6698c2SOleksij Rempel struct ar9331_sw_priv *priv = ctx;
862ec6698c2SOleksij Rempel struct mii_bus *sbus = priv->sbus;
863ec6698c2SOleksij Rempel u32 reg = *(u32 *)reg_buf;
864ec6698c2SOleksij Rempel int ret;
865ec6698c2SOleksij Rempel
866ec6698c2SOleksij Rempel if (reg == AR9331_SW_REG_PAGE) {
867ec6698c2SOleksij Rempel /* We cannot read the page selector register from hardware and
868ec6698c2SOleksij Rempel * we cache its value in regmap. Return all bits set here,
869ec6698c2SOleksij Rempel * that regmap will always write the page on first use.
870ec6698c2SOleksij Rempel */
871ec6698c2SOleksij Rempel *(u32 *)val_buf = GENMASK(9, 0);
872ec6698c2SOleksij Rempel return 0;
873ec6698c2SOleksij Rempel }
874ec6698c2SOleksij Rempel
8757a49f219SOleksij Rempel mutex_lock_nested(&sbus->mdio_lock, MDIO_MUTEX_NESTED);
8767a49f219SOleksij Rempel
877ec6698c2SOleksij Rempel ret = __ar9331_mdio_read(sbus, reg);
878ec6698c2SOleksij Rempel if (ret < 0)
879ec6698c2SOleksij Rempel goto error;
880ec6698c2SOleksij Rempel
881ec6698c2SOleksij Rempel *(u32 *)val_buf = ret;
882ec6698c2SOleksij Rempel ret = __ar9331_mdio_read(sbus, reg + 2);
883ec6698c2SOleksij Rempel if (ret < 0)
884ec6698c2SOleksij Rempel goto error;
885ec6698c2SOleksij Rempel
886ec6698c2SOleksij Rempel *(u32 *)val_buf |= ret << 16;
887ec6698c2SOleksij Rempel
8887a49f219SOleksij Rempel mutex_unlock(&sbus->mdio_lock);
8897a49f219SOleksij Rempel
890ec6698c2SOleksij Rempel return 0;
891ec6698c2SOleksij Rempel error:
8927a49f219SOleksij Rempel mutex_unlock(&sbus->mdio_lock);
893ec6698c2SOleksij Rempel dev_err_ratelimited(&sbus->dev, "Bus error. Failed to read register.\n");
8947a49f219SOleksij Rempel
895ec6698c2SOleksij Rempel return ret;
896ec6698c2SOleksij Rempel }
897ec6698c2SOleksij Rempel
ar9331_mdio_write(void * ctx,u32 reg,u32 val)898ec6698c2SOleksij Rempel static int ar9331_mdio_write(void *ctx, u32 reg, u32 val)
899ec6698c2SOleksij Rempel {
900ec6698c2SOleksij Rempel struct ar9331_sw_priv *priv = (struct ar9331_sw_priv *)ctx;
901ec6698c2SOleksij Rempel struct mii_bus *sbus = priv->sbus;
902ec6698c2SOleksij Rempel int ret;
903ec6698c2SOleksij Rempel
9047a49f219SOleksij Rempel mutex_lock_nested(&sbus->mdio_lock, MDIO_MUTEX_NESTED);
905ec6698c2SOleksij Rempel if (reg == AR9331_SW_REG_PAGE) {
906ec6698c2SOleksij Rempel ret = __ar9331_mdio_write(sbus, AR9331_SW_MDIO_PHY_MODE_PAGE,
907ec6698c2SOleksij Rempel 0, val);
908ec6698c2SOleksij Rempel if (ret < 0)
909ec6698c2SOleksij Rempel goto error;
910ec6698c2SOleksij Rempel
9117a49f219SOleksij Rempel mutex_unlock(&sbus->mdio_lock);
9127a49f219SOleksij Rempel
913ec6698c2SOleksij Rempel return 0;
914ec6698c2SOleksij Rempel }
915ec6698c2SOleksij Rempel
916d1a58c01SOleksij Rempel /* In case of this switch we work with 32bit registers on top of 16bit
917d1a58c01SOleksij Rempel * bus. Some registers (for example access to forwarding database) have
918d1a58c01SOleksij Rempel * trigger bit on the first 16bit half of request, the result and
919d1a58c01SOleksij Rempel * configuration of request in the second half.
920d1a58c01SOleksij Rempel * To make it work properly, we should do the second part of transfer
921d1a58c01SOleksij Rempel * before the first one is done.
922d1a58c01SOleksij Rempel */
923ec6698c2SOleksij Rempel ret = __ar9331_mdio_write(sbus, AR9331_SW_MDIO_PHY_MODE_REG, reg + 2,
924ec6698c2SOleksij Rempel val >> 16);
925ec6698c2SOleksij Rempel if (ret < 0)
926ec6698c2SOleksij Rempel goto error;
927ec6698c2SOleksij Rempel
928d1a58c01SOleksij Rempel ret = __ar9331_mdio_write(sbus, AR9331_SW_MDIO_PHY_MODE_REG, reg, val);
929d1a58c01SOleksij Rempel if (ret < 0)
930d1a58c01SOleksij Rempel goto error;
931d1a58c01SOleksij Rempel
9327a49f219SOleksij Rempel mutex_unlock(&sbus->mdio_lock);
9337a49f219SOleksij Rempel
934ec6698c2SOleksij Rempel return 0;
935d1a58c01SOleksij Rempel
936ec6698c2SOleksij Rempel error:
9377a49f219SOleksij Rempel mutex_unlock(&sbus->mdio_lock);
938ec6698c2SOleksij Rempel dev_err_ratelimited(&sbus->dev, "Bus error. Failed to write register.\n");
9397a49f219SOleksij Rempel
940ec6698c2SOleksij Rempel return ret;
941ec6698c2SOleksij Rempel }
942ec6698c2SOleksij Rempel
ar9331_sw_bus_write(void * context,const void * data,size_t count)943ec6698c2SOleksij Rempel static int ar9331_sw_bus_write(void *context, const void *data, size_t count)
944ec6698c2SOleksij Rempel {
945ec6698c2SOleksij Rempel u32 reg = *(u32 *)data;
946ec6698c2SOleksij Rempel u32 val = *((u32 *)data + 1);
947ec6698c2SOleksij Rempel
948ec6698c2SOleksij Rempel return ar9331_mdio_write(context, reg, val);
949ec6698c2SOleksij Rempel }
950ec6698c2SOleksij Rempel
951ec6698c2SOleksij Rempel static const struct regmap_range ar9331_valid_regs[] = {
952ec6698c2SOleksij Rempel regmap_reg_range(0x0, 0x0),
953ec6698c2SOleksij Rempel regmap_reg_range(0x10, 0x14),
954ec6698c2SOleksij Rempel regmap_reg_range(0x20, 0x24),
955ec6698c2SOleksij Rempel regmap_reg_range(0x2c, 0x30),
956ec6698c2SOleksij Rempel regmap_reg_range(0x40, 0x44),
957ec6698c2SOleksij Rempel regmap_reg_range(0x50, 0x78),
958ec6698c2SOleksij Rempel regmap_reg_range(0x80, 0x98),
959ec6698c2SOleksij Rempel
960ec6698c2SOleksij Rempel regmap_reg_range(0x100, 0x120),
961ec6698c2SOleksij Rempel regmap_reg_range(0x200, 0x220),
962ec6698c2SOleksij Rempel regmap_reg_range(0x300, 0x320),
963ec6698c2SOleksij Rempel regmap_reg_range(0x400, 0x420),
964ec6698c2SOleksij Rempel regmap_reg_range(0x500, 0x520),
965ec6698c2SOleksij Rempel regmap_reg_range(0x600, 0x620),
966ec6698c2SOleksij Rempel
967ec6698c2SOleksij Rempel regmap_reg_range(0x20000, 0x200a4),
968ec6698c2SOleksij Rempel regmap_reg_range(0x20100, 0x201a4),
969ec6698c2SOleksij Rempel regmap_reg_range(0x20200, 0x202a4),
970ec6698c2SOleksij Rempel regmap_reg_range(0x20300, 0x203a4),
971ec6698c2SOleksij Rempel regmap_reg_range(0x20400, 0x204a4),
972ec6698c2SOleksij Rempel regmap_reg_range(0x20500, 0x205a4),
973ec6698c2SOleksij Rempel
974ec6698c2SOleksij Rempel /* dummy page selector reg */
975ec6698c2SOleksij Rempel regmap_reg_range(AR9331_SW_REG_PAGE, AR9331_SW_REG_PAGE),
976ec6698c2SOleksij Rempel };
977ec6698c2SOleksij Rempel
978ec6698c2SOleksij Rempel static const struct regmap_range ar9331_nonvolatile_regs[] = {
979ec6698c2SOleksij Rempel regmap_reg_range(AR9331_SW_REG_PAGE, AR9331_SW_REG_PAGE),
980ec6698c2SOleksij Rempel };
981ec6698c2SOleksij Rempel
982ec6698c2SOleksij Rempel static const struct regmap_range_cfg ar9331_regmap_range[] = {
983ec6698c2SOleksij Rempel {
984ec6698c2SOleksij Rempel .selector_reg = AR9331_SW_REG_PAGE,
985ec6698c2SOleksij Rempel .selector_mask = GENMASK(9, 0),
986ec6698c2SOleksij Rempel .selector_shift = 0,
987ec6698c2SOleksij Rempel
988ec6698c2SOleksij Rempel .window_start = 0,
989ec6698c2SOleksij Rempel .window_len = 512,
990ec6698c2SOleksij Rempel
991ec6698c2SOleksij Rempel .range_min = 0,
992ec6698c2SOleksij Rempel .range_max = AR9331_SW_REG_PAGE - 4,
993ec6698c2SOleksij Rempel },
994ec6698c2SOleksij Rempel };
995ec6698c2SOleksij Rempel
996ec6698c2SOleksij Rempel static const struct regmap_access_table ar9331_register_set = {
997ec6698c2SOleksij Rempel .yes_ranges = ar9331_valid_regs,
998ec6698c2SOleksij Rempel .n_yes_ranges = ARRAY_SIZE(ar9331_valid_regs),
999ec6698c2SOleksij Rempel };
1000ec6698c2SOleksij Rempel
1001ec6698c2SOleksij Rempel static const struct regmap_access_table ar9331_volatile_set = {
1002ec6698c2SOleksij Rempel .no_ranges = ar9331_nonvolatile_regs,
1003ec6698c2SOleksij Rempel .n_no_ranges = ARRAY_SIZE(ar9331_nonvolatile_regs),
1004ec6698c2SOleksij Rempel };
1005ec6698c2SOleksij Rempel
1006ec6698c2SOleksij Rempel static const struct regmap_config ar9331_mdio_regmap_config = {
1007ec6698c2SOleksij Rempel .reg_bits = 32,
1008ec6698c2SOleksij Rempel .val_bits = 32,
1009ec6698c2SOleksij Rempel .reg_stride = 4,
1010ec6698c2SOleksij Rempel .max_register = AR9331_SW_REG_PAGE,
10119845217dSMark Brown .use_single_read = true,
10129845217dSMark Brown .use_single_write = true,
1013ec6698c2SOleksij Rempel
1014ec6698c2SOleksij Rempel .ranges = ar9331_regmap_range,
1015ec6698c2SOleksij Rempel .num_ranges = ARRAY_SIZE(ar9331_regmap_range),
1016ec6698c2SOleksij Rempel
1017ec6698c2SOleksij Rempel .volatile_table = &ar9331_volatile_set,
1018ec6698c2SOleksij Rempel .wr_table = &ar9331_register_set,
1019ec6698c2SOleksij Rempel .rd_table = &ar9331_register_set,
1020ec6698c2SOleksij Rempel
102188085b3bSMark Brown .cache_type = REGCACHE_MAPLE,
1022ec6698c2SOleksij Rempel };
1023ec6698c2SOleksij Rempel
10243b05c799SJavier Carrasco static const struct regmap_bus ar9331_sw_bus = {
1025ec6698c2SOleksij Rempel .reg_format_endian_default = REGMAP_ENDIAN_NATIVE,
1026ec6698c2SOleksij Rempel .val_format_endian_default = REGMAP_ENDIAN_NATIVE,
1027ec6698c2SOleksij Rempel .read = ar9331_mdio_read,
1028ec6698c2SOleksij Rempel .write = ar9331_sw_bus_write,
1029ec6698c2SOleksij Rempel };
1030ec6698c2SOleksij Rempel
ar9331_sw_probe(struct mdio_device * mdiodev)1031ec6698c2SOleksij Rempel static int ar9331_sw_probe(struct mdio_device *mdiodev)
1032ec6698c2SOleksij Rempel {
1033ec6698c2SOleksij Rempel struct ar9331_sw_priv *priv;
1034ec6698c2SOleksij Rempel struct dsa_switch *ds;
1035bf9ce385SOleksij Rempel int ret, i;
1036ec6698c2SOleksij Rempel
1037ec6698c2SOleksij Rempel priv = devm_kzalloc(&mdiodev->dev, sizeof(*priv), GFP_KERNEL);
1038ec6698c2SOleksij Rempel if (!priv)
1039ec6698c2SOleksij Rempel return -ENOMEM;
1040ec6698c2SOleksij Rempel
1041ec6698c2SOleksij Rempel priv->regmap = devm_regmap_init(&mdiodev->dev, &ar9331_sw_bus, priv,
1042ec6698c2SOleksij Rempel &ar9331_mdio_regmap_config);
1043ec6698c2SOleksij Rempel if (IS_ERR(priv->regmap)) {
1044ec6698c2SOleksij Rempel ret = PTR_ERR(priv->regmap);
1045ec6698c2SOleksij Rempel dev_err(&mdiodev->dev, "regmap init failed: %d\n", ret);
1046ec6698c2SOleksij Rempel return ret;
1047ec6698c2SOleksij Rempel }
1048ec6698c2SOleksij Rempel
1049ec6698c2SOleksij Rempel priv->sw_reset = devm_reset_control_get(&mdiodev->dev, "switch");
1050ec6698c2SOleksij Rempel if (IS_ERR(priv->sw_reset)) {
1051ec6698c2SOleksij Rempel dev_err(&mdiodev->dev, "missing switch reset\n");
1052ec6698c2SOleksij Rempel return PTR_ERR(priv->sw_reset);
1053ec6698c2SOleksij Rempel }
1054ec6698c2SOleksij Rempel
1055ec6698c2SOleksij Rempel priv->sbus = mdiodev->bus;
1056ec6698c2SOleksij Rempel priv->dev = &mdiodev->dev;
1057ec6698c2SOleksij Rempel
1058ec6698c2SOleksij Rempel ret = ar9331_sw_irq_init(priv);
1059ec6698c2SOleksij Rempel if (ret)
1060ec6698c2SOleksij Rempel return ret;
1061ec6698c2SOleksij Rempel
1062ec6698c2SOleksij Rempel ds = &priv->ds;
1063ec6698c2SOleksij Rempel ds->dev = &mdiodev->dev;
1064ec6698c2SOleksij Rempel ds->num_ports = AR9331_SW_PORTS;
1065ec6698c2SOleksij Rempel ds->priv = priv;
1066ec6698c2SOleksij Rempel priv->ops = ar9331_sw_ops;
1067ec6698c2SOleksij Rempel ds->ops = &priv->ops;
1068e3ef87efSRussell King (Oracle) ds->phylink_mac_ops = &ar9331_phylink_mac_ops;
1069ec6698c2SOleksij Rempel dev_set_drvdata(&mdiodev->dev, priv);
1070ec6698c2SOleksij Rempel
1071bf9ce385SOleksij Rempel for (i = 0; i < ARRAY_SIZE(priv->port); i++) {
1072bf9ce385SOleksij Rempel struct ar9331_sw_port *port = &priv->port[i];
1073bf9ce385SOleksij Rempel
1074bf9ce385SOleksij Rempel port->idx = i;
1075bf9ce385SOleksij Rempel spin_lock_init(&port->stats_lock);
1076bf9ce385SOleksij Rempel INIT_DELAYED_WORK(&port->mib_read, ar9331_do_stats_poll);
1077bf9ce385SOleksij Rempel }
1078bf9ce385SOleksij Rempel
1079ec6698c2SOleksij Rempel ret = dsa_register_switch(ds);
1080ec6698c2SOleksij Rempel if (ret)
1081ec6698c2SOleksij Rempel goto err_remove_irq;
1082ec6698c2SOleksij Rempel
1083ec6698c2SOleksij Rempel return 0;
1084ec6698c2SOleksij Rempel
1085ec6698c2SOleksij Rempel err_remove_irq:
1086ec6698c2SOleksij Rempel irq_domain_remove(priv->irqdomain);
1087ec6698c2SOleksij Rempel
1088ec6698c2SOleksij Rempel return ret;
1089ec6698c2SOleksij Rempel }
1090ec6698c2SOleksij Rempel
ar9331_sw_remove(struct mdio_device * mdiodev)1091ec6698c2SOleksij Rempel static void ar9331_sw_remove(struct mdio_device *mdiodev)
1092ec6698c2SOleksij Rempel {
1093ec6698c2SOleksij Rempel struct ar9331_sw_priv *priv = dev_get_drvdata(&mdiodev->dev);
1094bf9ce385SOleksij Rempel unsigned int i;
1095bf9ce385SOleksij Rempel
10960650bf52SVladimir Oltean if (!priv)
10970650bf52SVladimir Oltean return;
10980650bf52SVladimir Oltean
1099bf9ce385SOleksij Rempel for (i = 0; i < ARRAY_SIZE(priv->port); i++) {
1100bf9ce385SOleksij Rempel struct ar9331_sw_port *port = &priv->port[i];
1101bf9ce385SOleksij Rempel
1102bf9ce385SOleksij Rempel cancel_delayed_work_sync(&port->mib_read);
1103bf9ce385SOleksij Rempel }
1104ec6698c2SOleksij Rempel
1105ec6698c2SOleksij Rempel irq_domain_remove(priv->irqdomain);
1106ec6698c2SOleksij Rempel dsa_unregister_switch(&priv->ds);
1107ec6698c2SOleksij Rempel
1108ec6698c2SOleksij Rempel reset_control_assert(priv->sw_reset);
11090650bf52SVladimir Oltean }
11100650bf52SVladimir Oltean
ar9331_sw_shutdown(struct mdio_device * mdiodev)11110650bf52SVladimir Oltean static void ar9331_sw_shutdown(struct mdio_device *mdiodev)
11120650bf52SVladimir Oltean {
11130650bf52SVladimir Oltean struct ar9331_sw_priv *priv = dev_get_drvdata(&mdiodev->dev);
11140650bf52SVladimir Oltean
11150650bf52SVladimir Oltean if (!priv)
11160650bf52SVladimir Oltean return;
11170650bf52SVladimir Oltean
11180650bf52SVladimir Oltean dsa_switch_shutdown(&priv->ds);
11190650bf52SVladimir Oltean
11200650bf52SVladimir Oltean dev_set_drvdata(&mdiodev->dev, NULL);
1121ec6698c2SOleksij Rempel }
1122ec6698c2SOleksij Rempel
1123ec6698c2SOleksij Rempel static const struct of_device_id ar9331_sw_of_match[] = {
1124ec6698c2SOleksij Rempel { .compatible = "qca,ar9331-switch" },
1125ec6698c2SOleksij Rempel { },
1126ec6698c2SOleksij Rempel };
1127ec6698c2SOleksij Rempel
1128ec6698c2SOleksij Rempel static struct mdio_driver ar9331_sw_mdio_driver = {
1129ec6698c2SOleksij Rempel .probe = ar9331_sw_probe,
1130ec6698c2SOleksij Rempel .remove = ar9331_sw_remove,
11310650bf52SVladimir Oltean .shutdown = ar9331_sw_shutdown,
1132ec6698c2SOleksij Rempel .mdiodrv.driver = {
1133ec6698c2SOleksij Rempel .name = AR9331_SW_NAME,
1134ec6698c2SOleksij Rempel .of_match_table = ar9331_sw_of_match,
1135ec6698c2SOleksij Rempel },
1136ec6698c2SOleksij Rempel };
1137ec6698c2SOleksij Rempel
1138ec6698c2SOleksij Rempel mdio_module_driver(ar9331_sw_mdio_driver);
1139ec6698c2SOleksij Rempel
1140ec6698c2SOleksij Rempel MODULE_AUTHOR("Oleksij Rempel <kernel@pengutronix.de>");
1141ec6698c2SOleksij Rempel MODULE_DESCRIPTION("Driver for Atheros AR9331 switch");
1142ec6698c2SOleksij Rempel MODULE_LICENSE("GPL v2");
1143