1ec561276SVivien Didelot /* 21d90016dSVivien Didelot * Marvell 88E6xxx Switch Global 2 Registers support 3ec561276SVivien Didelot * 4ec561276SVivien Didelot * Copyright (c) 2008 Marvell Semiconductor 5ec561276SVivien Didelot * 64333d619SVivien Didelot * Copyright (c) 2016-2017 Savoir-faire Linux Inc. 74333d619SVivien Didelot * Vivien Didelot <vivien.didelot@savoirfairelinux.com> 8ec561276SVivien Didelot * 9ec561276SVivien Didelot * This program is free software; you can redistribute it and/or modify 10ec561276SVivien Didelot * it under the terms of the GNU General Public License as published by 11ec561276SVivien Didelot * the Free Software Foundation; either version 2 of the License, or 12ec561276SVivien Didelot * (at your option) any later version. 13ec561276SVivien Didelot */ 14ec561276SVivien Didelot 15ec561276SVivien Didelot #ifndef _MV88E6XXX_GLOBAL2_H 16ec561276SVivien Didelot #define _MV88E6XXX_GLOBAL2_H 17ec561276SVivien Didelot 184d5f2ba7SVivien Didelot #include "chip.h" 19ec561276SVivien Didelot 201d90016dSVivien Didelot /* Offset 0x00: Interrupt Source Register */ 21d6c5e6afSVivien Didelot #define MV88E6XXX_G2_INT_SRC 0x00 22d6c5e6afSVivien Didelot #define MV88E6XXX_G2_INT_SRC_WDOG 0x8000 23d6c5e6afSVivien Didelot #define MV88E6XXX_G2_INT_SRC_JAM_LIMIT 0x4000 24d6c5e6afSVivien Didelot #define MV88E6XXX_G2_INT_SRC_DUPLEX_MISMATCH 0x2000 25d6c5e6afSVivien Didelot #define MV88E6XXX_G2_INT_SRC_WAKE_EVENT 0x1000 26d6c5e6afSVivien Didelot #define MV88E6352_G2_INT_SRC_SERDES 0x0800 27d6c5e6afSVivien Didelot #define MV88E6352_G2_INT_SRC_PHY 0x001f 28d6c5e6afSVivien Didelot #define MV88E6390_G2_INT_SRC_PHY 0x07fe 29d6c5e6afSVivien Didelot 301d90016dSVivien Didelot #define MV88E6XXX_G2_INT_SOURCE_WATCHDOG 15 311d90016dSVivien Didelot 321d90016dSVivien Didelot /* Offset 0x01: Interrupt Mask Register */ 331d90016dSVivien Didelot #define MV88E6XXX_G2_INT_MASK 0x01 34d6c5e6afSVivien Didelot #define MV88E6XXX_G2_INT_MASK_WDOG 0x8000 35d6c5e6afSVivien Didelot #define MV88E6XXX_G2_INT_MASK_JAM_LIMIT 0x4000 36d6c5e6afSVivien Didelot #define MV88E6XXX_G2_INT_MASK_DUPLEX_MISMATCH 0x2000 37d6c5e6afSVivien Didelot #define MV88E6XXX_G2_INT_MASK_WAKE_EVENT 0x1000 38d6c5e6afSVivien Didelot #define MV88E6352_G2_INT_MASK_SERDES 0x0800 39d6c5e6afSVivien Didelot #define MV88E6352_G2_INT_MASK_PHY 0x001f 40d6c5e6afSVivien Didelot #define MV88E6390_G2_INT_MASK_PHY 0x07fe 416bff47beSVivien Didelot 426bff47beSVivien Didelot /* Offset 0x02: MGMT Enable Register 2x */ 436bff47beSVivien Didelot #define MV88E6XXX_G2_MGMT_EN_2X 0x02 446bff47beSVivien Didelot 456bff47beSVivien Didelot /* Offset 0x03: MGMT Enable Register 0x */ 466bff47beSVivien Didelot #define MV88E6XXX_G2_MGMT_EN_0X 0x03 476bff47beSVivien Didelot 481d90016dSVivien Didelot /* Offset 0x04: Flow Control Delay Register */ 491d90016dSVivien Didelot #define MV88E6XXX_G2_FLOW_CTL 0x04 506bff47beSVivien Didelot 516bff47beSVivien Didelot /* Offset 0x05: Switch Management Register */ 526bff47beSVivien Didelot #define MV88E6XXX_G2_SWITCH_MGMT 0x05 536bff47beSVivien Didelot #define MV88E6XXX_G2_SWITCH_MGMT_USE_DOUBLE_TAG_DATA 0x8000 546bff47beSVivien Didelot #define MV88E6XXX_G2_SWITCH_MGMT_PREVENT_LOOPS 0x4000 556bff47beSVivien Didelot #define MV88E6XXX_G2_SWITCH_MGMT_FLOW_CTL_MSG 0x2000 566bff47beSVivien Didelot #define MV88E6XXX_G2_SWITCH_MGMT_FORCE_FLOW_CTL_PRI 0x0080 576bff47beSVivien Didelot #define MV88E6XXX_G2_SWITCH_MGMT_RSVD2CPU 0x0008 58067e474aSVivien Didelot 59067e474aSVivien Didelot /* Offset 0x06: Device Mapping Table Register */ 60067e474aSVivien Didelot #define MV88E6XXX_G2_DEVICE_MAPPING 0x06 61067e474aSVivien Didelot #define MV88E6XXX_G2_DEVICE_MAPPING_UPDATE 0x8000 62067e474aSVivien Didelot #define MV88E6XXX_G2_DEVICE_MAPPING_DEV_MASK 0x1f00 63067e474aSVivien Didelot #define MV88E6XXX_G2_DEVICE_MAPPING_PORT_MASK 0x000f 6456dc7347SVivien Didelot 6556dc7347SVivien Didelot /* Offset 0x07: Trunk Mask Table Register */ 6656dc7347SVivien Didelot #define MV88E6XXX_G2_TRUNK_MASK 0x07 6756dc7347SVivien Didelot #define MV88E6XXX_G2_TRUNK_MASK_UPDATE 0x8000 6856dc7347SVivien Didelot #define MV88E6XXX_G2_TRUNK_MASK_NUM_MASK 0x7000 6956dc7347SVivien Didelot #define MV88E6XXX_G2_TRUNK_MASK_HASH 0x0800 7056dc7347SVivien Didelot 7156dc7347SVivien Didelot /* Offset 0x08: Trunk Mapping Table Register */ 7256dc7347SVivien Didelot #define MV88E6XXX_G2_TRUNK_MAPPING 0x08 7356dc7347SVivien Didelot #define MV88E6XXX_G2_TRUNK_MAPPING_UPDATE 0x8000 7456dc7347SVivien Didelot #define MV88E6XXX_G2_TRUNK_MAPPING_ID_MASK 0x7800 75cd8da8bbSVivien Didelot 76cd8da8bbSVivien Didelot /* Offset 0x09: Ingress Rate Command Register */ 77cd8da8bbSVivien Didelot #define MV88E6XXX_G2_IRL_CMD 0x09 78cd8da8bbSVivien Didelot #define MV88E6XXX_G2_IRL_CMD_BUSY 0x8000 79cd8da8bbSVivien Didelot #define MV88E6352_G2_IRL_CMD_OP_MASK 0x7000 80cd8da8bbSVivien Didelot #define MV88E6352_G2_IRL_CMD_OP_NOOP 0x0000 81cd8da8bbSVivien Didelot #define MV88E6352_G2_IRL_CMD_OP_INIT_ALL 0x1000 82cd8da8bbSVivien Didelot #define MV88E6352_G2_IRL_CMD_OP_INIT_RES 0x2000 83cd8da8bbSVivien Didelot #define MV88E6352_G2_IRL_CMD_OP_WRITE_REG 0x3000 84cd8da8bbSVivien Didelot #define MV88E6352_G2_IRL_CMD_OP_READ_REG 0x4000 85cd8da8bbSVivien Didelot #define MV88E6390_G2_IRL_CMD_OP_MASK 0x6000 86cd8da8bbSVivien Didelot #define MV88E6390_G2_IRL_CMD_OP_READ_REG 0x0000 87cd8da8bbSVivien Didelot #define MV88E6390_G2_IRL_CMD_OP_INIT_ALL 0x2000 88cd8da8bbSVivien Didelot #define MV88E6390_G2_IRL_CMD_OP_INIT_RES 0x4000 89cd8da8bbSVivien Didelot #define MV88E6390_G2_IRL_CMD_OP_WRITE_REG 0x6000 90cd8da8bbSVivien Didelot #define MV88E6352_G2_IRL_CMD_PORT_MASK 0x0f00 91cd8da8bbSVivien Didelot #define MV88E6390_G2_IRL_CMD_PORT_MASK 0x1f00 92cd8da8bbSVivien Didelot #define MV88E6XXX_G2_IRL_CMD_RES_MASK 0x00e0 93cd8da8bbSVivien Didelot #define MV88E6XXX_G2_IRL_CMD_REG_MASK 0x000f 94cd8da8bbSVivien Didelot 95cd8da8bbSVivien Didelot /* Offset 0x0A: Ingress Rate Data Register */ 96cd8da8bbSVivien Didelot #define MV88E6XXX_G2_IRL_DATA 0x0a 97cd8da8bbSVivien Didelot #define MV88E6XXX_G2_IRL_DATA_MASK 0xffff 98cd8da8bbSVivien Didelot 9967d1ea8eSVivien Didelot /* Offset 0x0B: Cross-chip Port VLAN Register */ 10067d1ea8eSVivien Didelot #define MV88E6XXX_G2_PVT_ADDR 0x0b 10167d1ea8eSVivien Didelot #define MV88E6XXX_G2_PVT_ADDR_BUSY 0x8000 10267d1ea8eSVivien Didelot #define MV88E6XXX_G2_PVT_ADDR_OP_MASK 0x7000 10367d1ea8eSVivien Didelot #define MV88E6XXX_G2_PVT_ADDR_OP_INIT_ONES 0x1000 10467d1ea8eSVivien Didelot #define MV88E6XXX_G2_PVT_ADDR_OP_WRITE_PVLAN 0x3000 10567d1ea8eSVivien Didelot #define MV88E6XXX_G2_PVT_ADDR_OP_READ 0x4000 10667d1ea8eSVivien Didelot #define MV88E6XXX_G2_PVT_ADDR_PTR_MASK 0x01ff 10767d1ea8eSVivien Didelot 10867d1ea8eSVivien Didelot /* Offset 0x0C: Cross-chip Port VLAN Data Register */ 10967d1ea8eSVivien Didelot #define MV88E6XXX_G2_PVT_DATA 0x0c 11067d1ea8eSVivien Didelot #define MV88E6XXX_G2_PVT_DATA_MASK 0x7f 11167d1ea8eSVivien Didelot 112ed44152fSVivien Didelot /* Offset 0x0D: Switch MAC/WoL/WoF Register */ 113ed44152fSVivien Didelot #define MV88E6XXX_G2_SWITCH_MAC 0x0d 114ed44152fSVivien Didelot #define MV88E6XXX_G2_SWITCH_MAC_UPDATE 0x8000 115ed44152fSVivien Didelot #define MV88E6XXX_G2_SWITCH_MAC_PTR_MASK 0x1f00 116ed44152fSVivien Didelot #define MV88E6XXX_G2_SWITCH_MAC_DATA_MASK 0x00ff 117ed44152fSVivien Didelot 1181d90016dSVivien Didelot /* Offset 0x0E: ATU Stats Register */ 1191d90016dSVivien Didelot #define MV88E6XXX_G2_ATU_STATS 0x0e 1201d90016dSVivien Didelot 1211d90016dSVivien Didelot /* Offset 0x0F: Priority Override Table */ 1221d90016dSVivien Didelot #define MV88E6XXX_G2_PRIO_OVERRIDE 0x0f 1231d90016dSVivien Didelot #define MV88E6XXX_G2_PRIO_OVERRIDE_UPDATE 0x8000 1241d90016dSVivien Didelot #define MV88E6XXX_G2_PRIO_OVERRIDE_FPRISET 0x1000 1251d90016dSVivien Didelot #define MV88E6XXX_G2_PRIO_OVERRIDE_PTR_MASK 0x0f00 1261d90016dSVivien Didelot #define MV88E6352_G2_PRIO_OVERRIDE_QPRIAVBEN 0x0080 1271d90016dSVivien Didelot #define MV88E6352_G2_PRIO_OVERRIDE_DATAAVB_MASK 0x0030 1281d90016dSVivien Didelot #define MV88E6XXX_G2_PRIO_OVERRIDE_QFPRIEN 0x0008 1291d90016dSVivien Didelot #define MV88E6XXX_G2_PRIO_OVERRIDE_DATA_MASK 0x0007 1307fc8c9d5SVivien Didelot 1317fc8c9d5SVivien Didelot /* Offset 0x14: EEPROM Command */ 1327fc8c9d5SVivien Didelot #define MV88E6XXX_G2_EEPROM_CMD 0x14 1337fc8c9d5SVivien Didelot #define MV88E6XXX_G2_EEPROM_CMD_BUSY 0x8000 1347fc8c9d5SVivien Didelot #define MV88E6XXX_G2_EEPROM_CMD_OP_MASK 0x7000 1357fc8c9d5SVivien Didelot #define MV88E6XXX_G2_EEPROM_CMD_OP_WRITE 0x3000 1367fc8c9d5SVivien Didelot #define MV88E6XXX_G2_EEPROM_CMD_OP_READ 0x4000 1377fc8c9d5SVivien Didelot #define MV88E6XXX_G2_EEPROM_CMD_OP_LOAD 0x6000 1387fc8c9d5SVivien Didelot #define MV88E6XXX_G2_EEPROM_CMD_RUNNING 0x0800 1397fc8c9d5SVivien Didelot #define MV88E6XXX_G2_EEPROM_CMD_WRITE_EN 0x0400 1407fc8c9d5SVivien Didelot #define MV88E6352_G2_EEPROM_CMD_ADDR_MASK 0x00ff 1417fc8c9d5SVivien Didelot #define MV88E6390_G2_EEPROM_CMD_DATA_MASK 0x00ff 1427fc8c9d5SVivien Didelot 1437fc8c9d5SVivien Didelot /* Offset 0x15: EEPROM Data */ 1447fc8c9d5SVivien Didelot #define MV88E6352_G2_EEPROM_DATA 0x15 1457fc8c9d5SVivien Didelot #define MV88E6352_G2_EEPROM_DATA_MASK 0xffff 1467fc8c9d5SVivien Didelot 1477fc8c9d5SVivien Didelot /* Offset 0x15: EEPROM Addr */ 1487fc8c9d5SVivien Didelot #define MV88E6390_G2_EEPROM_ADDR 0x15 1497fc8c9d5SVivien Didelot #define MV88E6390_G2_EEPROM_ADDR_MASK 0xffff 1507fc8c9d5SVivien Didelot 1511d90016dSVivien Didelot /* Offset 0x16: AVB Command Register */ 1521d90016dSVivien Didelot #define MV88E6352_G2_AVB_CMD 0x16 1531d90016dSVivien Didelot 1541d90016dSVivien Didelot /* Offset 0x17: AVB Data Register */ 1551d90016dSVivien Didelot #define MV88E6352_G2_AVB_DATA 0x17 156d23a83f2SVivien Didelot 157e289ef0dSVivien Didelot /* Offset 0x18: SMI PHY Command Register */ 158e289ef0dSVivien Didelot #define MV88E6XXX_G2_SMI_PHY_CMD 0x18 159e289ef0dSVivien Didelot #define MV88E6XXX_G2_SMI_PHY_CMD_BUSY 0x8000 160e289ef0dSVivien Didelot #define MV88E6390_G2_SMI_PHY_CMD_FUNC_MASK 0x6000 161e289ef0dSVivien Didelot #define MV88E6390_G2_SMI_PHY_CMD_FUNC_INTERNAL 0x0000 162e289ef0dSVivien Didelot #define MV88E6390_G2_SMI_PHY_CMD_FUNC_EXTERNAL 0x2000 163e289ef0dSVivien Didelot #define MV88E6390_G2_SMI_PHY_CMD_FUNC_SETUP 0x4000 164e289ef0dSVivien Didelot #define MV88E6XXX_G2_SMI_PHY_CMD_MODE_MASK 0x1000 165e289ef0dSVivien Didelot #define MV88E6XXX_G2_SMI_PHY_CMD_MODE_45 0x0000 166e289ef0dSVivien Didelot #define MV88E6XXX_G2_SMI_PHY_CMD_MODE_22 0x1000 167e289ef0dSVivien Didelot #define MV88E6XXX_G2_SMI_PHY_CMD_OP_MASK 0x0c00 168e289ef0dSVivien Didelot #define MV88E6XXX_G2_SMI_PHY_CMD_OP_22_WRITE_DATA 0x0400 169e289ef0dSVivien Didelot #define MV88E6XXX_G2_SMI_PHY_CMD_OP_22_READ_DATA 0x0800 170e289ef0dSVivien Didelot #define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_WRITE_ADDR 0x0000 171e289ef0dSVivien Didelot #define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_WRITE_DATA 0x0400 172e289ef0dSVivien Didelot #define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_READ_DATA_INC 0x0800 173e289ef0dSVivien Didelot #define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_READ_DATA 0x0c00 174e289ef0dSVivien Didelot #define MV88E6XXX_G2_SMI_PHY_CMD_DEV_ADDR_MASK 0x03e0 175e289ef0dSVivien Didelot #define MV88E6XXX_G2_SMI_PHY_CMD_REG_ADDR_MASK 0x001f 176e289ef0dSVivien Didelot #define MV88E6XXX_G2_SMI_PHY_CMD_SETUP_PTR_MASK 0x03ff 177e289ef0dSVivien Didelot 178e289ef0dSVivien Didelot /* Offset 0x19: SMI PHY Data Register */ 179e289ef0dSVivien Didelot #define MV88E6XXX_G2_SMI_PHY_DATA 0x19 180e289ef0dSVivien Didelot 1811d90016dSVivien Didelot /* Offset 0x1A: Scratch and Misc. Register */ 1821d90016dSVivien Didelot #define MV88E6XXX_G2_SCRATCH_MISC_MISC 0x1a 1831d90016dSVivien Didelot #define MV88E6XXX_G2_SCRATCH_MISC_UPDATE 0x8000 1841d90016dSVivien Didelot #define MV88E6XXX_G2_SCRATCH_MISC_PTR_MASK 0x7f00 1851d90016dSVivien Didelot #define MV88E6XXX_G2_SCRATCH_MISC_DATA_MASK 0x00ff 1863b19df73SVivien Didelot 1873b19df73SVivien Didelot /* Offset 0x1B: Watch Dog Control Register */ 1883b19df73SVivien Didelot #define MV88E6352_G2_WDOG_CTL 0x1b 1893b19df73SVivien Didelot #define MV88E6352_G2_WDOG_CTL_EGRESS_EVENT 0x0080 1903b19df73SVivien Didelot #define MV88E6352_G2_WDOG_CTL_RMU_TIMEOUT 0x0040 1913b19df73SVivien Didelot #define MV88E6352_G2_WDOG_CTL_QC_ENABLE 0x0020 1923b19df73SVivien Didelot #define MV88E6352_G2_WDOG_CTL_EGRESS_HISTORY 0x0010 1933b19df73SVivien Didelot #define MV88E6352_G2_WDOG_CTL_EGRESS_ENABLE 0x0008 1943b19df73SVivien Didelot #define MV88E6352_G2_WDOG_CTL_FORCE_IRQ 0x0004 1953b19df73SVivien Didelot #define MV88E6352_G2_WDOG_CTL_HISTORY 0x0002 1963b19df73SVivien Didelot #define MV88E6352_G2_WDOG_CTL_SWRESET 0x0001 1973b19df73SVivien Didelot 1983b19df73SVivien Didelot /* Offset 0x1B: Watch Dog Control Register */ 1993b19df73SVivien Didelot #define MV88E6390_G2_WDOG_CTL 0x1b 2003b19df73SVivien Didelot #define MV88E6390_G2_WDOG_CTL_UPDATE 0x8000 2013b19df73SVivien Didelot #define MV88E6390_G2_WDOG_CTL_PTR_MASK 0x7f00 2023b19df73SVivien Didelot #define MV88E6390_G2_WDOG_CTL_PTR_INT_SOURCE 0x0000 2033b19df73SVivien Didelot #define MV88E6390_G2_WDOG_CTL_PTR_INT_STS 0x1000 2043b19df73SVivien Didelot #define MV88E6390_G2_WDOG_CTL_PTR_INT_ENABLE 0x1100 2053b19df73SVivien Didelot #define MV88E6390_G2_WDOG_CTL_PTR_EVENT 0x1200 2063b19df73SVivien Didelot #define MV88E6390_G2_WDOG_CTL_PTR_HISTORY 0x1300 2073b19df73SVivien Didelot #define MV88E6390_G2_WDOG_CTL_DATA_MASK 0x00ff 2083b19df73SVivien Didelot #define MV88E6390_G2_WDOG_CTL_CUT_THROUGH 0x0008 2093b19df73SVivien Didelot #define MV88E6390_G2_WDOG_CTL_QUEUE_CONTROLLER 0x0004 2103b19df73SVivien Didelot #define MV88E6390_G2_WDOG_CTL_EGRESS 0x0002 2113b19df73SVivien Didelot #define MV88E6390_G2_WDOG_CTL_FORCE_IRQ 0x0001 2123b19df73SVivien Didelot 2131d90016dSVivien Didelot /* Offset 0x1C: QoS Weights Register */ 2141d90016dSVivien Didelot #define MV88E6XXX_G2_QOS_WEIGHTS 0x1c 2151d90016dSVivien Didelot #define MV88E6XXX_G2_QOS_WEIGHTS_UPDATE 0x8000 2161d90016dSVivien Didelot #define MV88E6352_G2_QOS_WEIGHTS_PTR_MASK 0x3f00 2171d90016dSVivien Didelot #define MV88E6390_G2_QOS_WEIGHTS_PTR_MASK 0x7f00 2181d90016dSVivien Didelot #define MV88E6XXX_G2_QOS_WEIGHTS_DATA_MASK 0x00ff 2191d90016dSVivien Didelot 2201d90016dSVivien Didelot /* Offset 0x1D: Misc Register */ 2211d90016dSVivien Didelot #define MV88E6XXX_G2_MISC 0x1d 2221d90016dSVivien Didelot #define MV88E6XXX_G2_MISC_5_BIT_PORT 0x4000 2231d90016dSVivien Didelot #define MV88E6352_G2_NOEGR_POLICY 0x2000 2241d90016dSVivien Didelot #define MV88E6390_G2_LAG_ID_4 0x2000 225d23a83f2SVivien Didelot 226ca070c10SVivien Didelot #ifdef CONFIG_NET_DSA_MV88E6XXX_GLOBAL2 227ca070c10SVivien Didelot 228ca070c10SVivien Didelot static inline int mv88e6xxx_g2_require(struct mv88e6xxx_chip *chip) 229ca070c10SVivien Didelot { 230ca070c10SVivien Didelot return 0; 231ca070c10SVivien Didelot } 232ca070c10SVivien Didelot 233*b000be95SBrandon Streiff int mv88e6xxx_g2_read(struct mv88e6xxx_chip *chip, int reg, u16 *val); 234*b000be95SBrandon Streiff int mv88e6xxx_g2_write(struct mv88e6xxx_chip *chip, int reg, u16 val); 235*b000be95SBrandon Streiff int mv88e6xxx_g2_update(struct mv88e6xxx_chip *chip, int reg, u16 update); 236*b000be95SBrandon Streiff int mv88e6xxx_g2_wait(struct mv88e6xxx_chip *chip, int reg, u16 mask); 237*b000be95SBrandon Streiff 238cd8da8bbSVivien Didelot int mv88e6352_g2_irl_init_all(struct mv88e6xxx_chip *chip, int port); 239cd8da8bbSVivien Didelot int mv88e6390_g2_irl_init_all(struct mv88e6xxx_chip *chip, int port); 240cd8da8bbSVivien Didelot 241ee26a228SAndrew Lunn int mv88e6xxx_g2_smi_phy_read(struct mv88e6xxx_chip *chip, 242ee26a228SAndrew Lunn struct mii_bus *bus, 243ee26a228SAndrew Lunn int addr, int reg, u16 *val); 244ee26a228SAndrew Lunn int mv88e6xxx_g2_smi_phy_write(struct mv88e6xxx_chip *chip, 245ee26a228SAndrew Lunn struct mii_bus *bus, 246ee26a228SAndrew Lunn int addr, int reg, u16 val); 247ec561276SVivien Didelot int mv88e6xxx_g2_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr); 24898fc3c6fSVivien Didelot 24998fc3c6fSVivien Didelot int mv88e6xxx_g2_get_eeprom8(struct mv88e6xxx_chip *chip, 25098fc3c6fSVivien Didelot struct ethtool_eeprom *eeprom, u8 *data); 25198fc3c6fSVivien Didelot int mv88e6xxx_g2_set_eeprom8(struct mv88e6xxx_chip *chip, 25298fc3c6fSVivien Didelot struct ethtool_eeprom *eeprom, u8 *data); 25398fc3c6fSVivien Didelot 254ec561276SVivien Didelot int mv88e6xxx_g2_get_eeprom16(struct mv88e6xxx_chip *chip, 255ec561276SVivien Didelot struct ethtool_eeprom *eeprom, u8 *data); 256ec561276SVivien Didelot int mv88e6xxx_g2_set_eeprom16(struct mv88e6xxx_chip *chip, 257ec561276SVivien Didelot struct ethtool_eeprom *eeprom, u8 *data); 25898fc3c6fSVivien Didelot 25917a1594eSVivien Didelot int mv88e6xxx_g2_pvt_write(struct mv88e6xxx_chip *chip, int src_dev, 26017a1594eSVivien Didelot int src_port, u16 data); 26181228996SVivien Didelot int mv88e6xxx_g2_misc_4_bit_port(struct mv88e6xxx_chip *chip); 26281228996SVivien Didelot 263ec561276SVivien Didelot int mv88e6xxx_g2_setup(struct mv88e6xxx_chip *chip); 264dc30c35bSAndrew Lunn int mv88e6xxx_g2_irq_setup(struct mv88e6xxx_chip *chip); 265dc30c35bSAndrew Lunn void mv88e6xxx_g2_irq_free(struct mv88e6xxx_chip *chip); 26651c901a7SVivien Didelot 26751c901a7SVivien Didelot int mv88e6185_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip); 26851c901a7SVivien Didelot int mv88e6352_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip); 269ec561276SVivien Didelot 2709e907d73SVivien Didelot int mv88e6xxx_g2_pot_clear(struct mv88e6xxx_chip *chip); 2719e907d73SVivien Didelot 272fcd25166SAndrew Lunn extern const struct mv88e6xxx_irq_ops mv88e6097_watchdog_ops; 27361303736SAndrew Lunn extern const struct mv88e6xxx_irq_ops mv88e6390_watchdog_ops; 274fcd25166SAndrew Lunn 275ca070c10SVivien Didelot #else /* !CONFIG_NET_DSA_MV88E6XXX_GLOBAL2 */ 276ca070c10SVivien Didelot 277ca070c10SVivien Didelot static inline int mv88e6xxx_g2_require(struct mv88e6xxx_chip *chip) 278ca070c10SVivien Didelot { 2799069c13aSVivien Didelot if (chip->info->global2_addr) { 280ca070c10SVivien Didelot dev_err(chip->dev, "this chip requires CONFIG_NET_DSA_MV88E6XXX_GLOBAL2 enabled\n"); 281ca070c10SVivien Didelot return -EOPNOTSUPP; 282ca070c10SVivien Didelot } 283ca070c10SVivien Didelot 284ca070c10SVivien Didelot return 0; 285ca070c10SVivien Didelot } 286ca070c10SVivien Didelot 287*b000be95SBrandon Streiff static int mv88e6xxx_g2_read(struct mv88e6xxx_chip *chip, int reg, u16 *val) 288*b000be95SBrandon Streiff { 289*b000be95SBrandon Streiff return -EOPNOTSUPP; 290*b000be95SBrandon Streiff } 291*b000be95SBrandon Streiff 292*b000be95SBrandon Streiff static int mv88e6xxx_g2_write(struct mv88e6xxx_chip *chip, int reg, u16 val) 293*b000be95SBrandon Streiff { 294*b000be95SBrandon Streiff return -EOPNOTSUPP; 295*b000be95SBrandon Streiff } 296*b000be95SBrandon Streiff 297*b000be95SBrandon Streiff static int mv88e6xxx_g2_update(struct mv88e6xxx_chip *chip, int reg, u16 update) 298*b000be95SBrandon Streiff { 299*b000be95SBrandon Streiff return -EOPNOTSUPP; 300*b000be95SBrandon Streiff } 301*b000be95SBrandon Streiff 302*b000be95SBrandon Streiff static int mv88e6xxx_g2_wait(struct mv88e6xxx_chip *chip, int reg, u16 mask) 303*b000be95SBrandon Streiff { 304*b000be95SBrandon Streiff return -EOPNOTSUPP; 305*b000be95SBrandon Streiff } 306*b000be95SBrandon Streiff 307cd8da8bbSVivien Didelot static inline int mv88e6352_g2_irl_init_all(struct mv88e6xxx_chip *chip, 308cd8da8bbSVivien Didelot int port) 309cd8da8bbSVivien Didelot { 310cd8da8bbSVivien Didelot return -EOPNOTSUPP; 311cd8da8bbSVivien Didelot } 312cd8da8bbSVivien Didelot 313cd8da8bbSVivien Didelot static inline int mv88e6390_g2_irl_init_all(struct mv88e6xxx_chip *chip, 314cd8da8bbSVivien Didelot int port) 315cd8da8bbSVivien Didelot { 316cd8da8bbSVivien Didelot return -EOPNOTSUPP; 317cd8da8bbSVivien Didelot } 318cd8da8bbSVivien Didelot 319ca070c10SVivien Didelot static inline int mv88e6xxx_g2_smi_phy_read(struct mv88e6xxx_chip *chip, 320ee26a228SAndrew Lunn struct mii_bus *bus, 321ca070c10SVivien Didelot int addr, int reg, u16 *val) 322ca070c10SVivien Didelot { 323ca070c10SVivien Didelot return -EOPNOTSUPP; 324ca070c10SVivien Didelot } 325ca070c10SVivien Didelot 326ca070c10SVivien Didelot static inline int mv88e6xxx_g2_smi_phy_write(struct mv88e6xxx_chip *chip, 327ee26a228SAndrew Lunn struct mii_bus *bus, 328ca070c10SVivien Didelot int addr, int reg, u16 val) 329ca070c10SVivien Didelot { 330ca070c10SVivien Didelot return -EOPNOTSUPP; 331ca070c10SVivien Didelot } 332ca070c10SVivien Didelot 333ca070c10SVivien Didelot static inline int mv88e6xxx_g2_set_switch_mac(struct mv88e6xxx_chip *chip, 334ca070c10SVivien Didelot u8 *addr) 335ca070c10SVivien Didelot { 336ca070c10SVivien Didelot return -EOPNOTSUPP; 337ca070c10SVivien Didelot } 338ca070c10SVivien Didelot 33998fc3c6fSVivien Didelot static inline int mv88e6xxx_g2_get_eeprom8(struct mv88e6xxx_chip *chip, 34098fc3c6fSVivien Didelot struct ethtool_eeprom *eeprom, 34198fc3c6fSVivien Didelot u8 *data) 34298fc3c6fSVivien Didelot { 34398fc3c6fSVivien Didelot return -EOPNOTSUPP; 34498fc3c6fSVivien Didelot } 34598fc3c6fSVivien Didelot 34698fc3c6fSVivien Didelot static inline int mv88e6xxx_g2_set_eeprom8(struct mv88e6xxx_chip *chip, 34798fc3c6fSVivien Didelot struct ethtool_eeprom *eeprom, 34898fc3c6fSVivien Didelot u8 *data) 34998fc3c6fSVivien Didelot { 35098fc3c6fSVivien Didelot return -EOPNOTSUPP; 35198fc3c6fSVivien Didelot } 35298fc3c6fSVivien Didelot 353ca070c10SVivien Didelot static inline int mv88e6xxx_g2_get_eeprom16(struct mv88e6xxx_chip *chip, 354ca070c10SVivien Didelot struct ethtool_eeprom *eeprom, 355ca070c10SVivien Didelot u8 *data) 356ca070c10SVivien Didelot { 357ca070c10SVivien Didelot return -EOPNOTSUPP; 358ca070c10SVivien Didelot } 359ca070c10SVivien Didelot 360ca070c10SVivien Didelot static inline int mv88e6xxx_g2_set_eeprom16(struct mv88e6xxx_chip *chip, 361ca070c10SVivien Didelot struct ethtool_eeprom *eeprom, 362ca070c10SVivien Didelot u8 *data) 363ca070c10SVivien Didelot { 364ca070c10SVivien Didelot return -EOPNOTSUPP; 365ca070c10SVivien Didelot } 366ca070c10SVivien Didelot 36759b2c314SArnd Bergmann static inline int mv88e6xxx_g2_pvt_write(struct mv88e6xxx_chip *chip, 36859b2c314SArnd Bergmann int src_dev, int src_port, u16 data) 36917a1594eSVivien Didelot { 37017a1594eSVivien Didelot return -EOPNOTSUPP; 37117a1594eSVivien Didelot } 37217a1594eSVivien Didelot 37359b2c314SArnd Bergmann static inline int mv88e6xxx_g2_misc_4_bit_port(struct mv88e6xxx_chip *chip) 37481228996SVivien Didelot { 37581228996SVivien Didelot return -EOPNOTSUPP; 37681228996SVivien Didelot } 37781228996SVivien Didelot 378ca070c10SVivien Didelot static inline int mv88e6xxx_g2_setup(struct mv88e6xxx_chip *chip) 379ca070c10SVivien Didelot { 380ca070c10SVivien Didelot return -EOPNOTSUPP; 381ca070c10SVivien Didelot } 382ca070c10SVivien Didelot 383dc30c35bSAndrew Lunn static inline int mv88e6xxx_g2_irq_setup(struct mv88e6xxx_chip *chip) 384dc30c35bSAndrew Lunn { 385dc30c35bSAndrew Lunn return -EOPNOTSUPP; 386dc30c35bSAndrew Lunn } 387dc30c35bSAndrew Lunn 388dc30c35bSAndrew Lunn static inline void mv88e6xxx_g2_irq_free(struct mv88e6xxx_chip *chip) 389dc30c35bSAndrew Lunn { 390dc30c35bSAndrew Lunn } 391dc30c35bSAndrew Lunn 39251c901a7SVivien Didelot static inline int mv88e6185_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip) 39351c901a7SVivien Didelot { 39451c901a7SVivien Didelot return -EOPNOTSUPP; 39551c901a7SVivien Didelot } 39651c901a7SVivien Didelot 39751c901a7SVivien Didelot static inline int mv88e6352_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip) 3986e55f698SAndrew Lunn { 3996e55f698SAndrew Lunn return -EOPNOTSUPP; 4006e55f698SAndrew Lunn } 4016e55f698SAndrew Lunn 4029e907d73SVivien Didelot static inline int mv88e6xxx_g2_pot_clear(struct mv88e6xxx_chip *chip) 4039e907d73SVivien Didelot { 4049e907d73SVivien Didelot return -EOPNOTSUPP; 4059e907d73SVivien Didelot } 4069e907d73SVivien Didelot 407fcd25166SAndrew Lunn static const struct mv88e6xxx_irq_ops mv88e6097_watchdog_ops = {}; 40861303736SAndrew Lunn static const struct mv88e6xxx_irq_ops mv88e6390_watchdog_ops = {}; 409fcd25166SAndrew Lunn 410ca070c10SVivien Didelot #endif /* CONFIG_NET_DSA_MV88E6XXX_GLOBAL2 */ 411ca070c10SVivien Didelot 412ec561276SVivien Didelot #endif /* _MV88E6XXX_GLOBAL2_H */ 413