1*09c434b8SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 25467fb02SDavid Woodhouse /* 3fbad5696SDavid Woodhouse * Driver for One Laptop Per Child ‘CAFÉ’ controller, aka Marvell 88ALP01 45467fb02SDavid Woodhouse * 5514fca43SDavid Woodhouse * The data sheet for this device can be found at: 6631dd1a8SJustin P. Mattock * http://wiki.laptop.org/go/Datasheets 7514fca43SDavid Woodhouse * 85467fb02SDavid Woodhouse * Copyright © 2006 Red Hat, Inc. 95467fb02SDavid Woodhouse * Copyright © 2006 David Woodhouse <dwmw2@infradead.org> 105467fb02SDavid Woodhouse */ 115467fb02SDavid Woodhouse 128dd851deSDavid Woodhouse #define DEBUG 135467fb02SDavid Woodhouse 145467fb02SDavid Woodhouse #include <linux/device.h> 155467fb02SDavid Woodhouse #undef DEBUG 165467fb02SDavid Woodhouse #include <linux/mtd/mtd.h> 17d4092d76SBoris Brezillon #include <linux/mtd/rawnand.h> 189c37f332SDavid Woodhouse #include <linux/mtd/partitions.h> 198c61b7a7SSegher Boessenkool #include <linux/rslib.h> 205467fb02SDavid Woodhouse #include <linux/pci.h> 215467fb02SDavid Woodhouse #include <linux/delay.h> 225467fb02SDavid Woodhouse #include <linux/interrupt.h> 23a1274302SAl Viro #include <linux/dma-mapping.h> 245a0e3ad6STejun Heo #include <linux/slab.h> 25a0e5cc58SPaul Gortmaker #include <linux/module.h> 265467fb02SDavid Woodhouse #include <asm/io.h> 275467fb02SDavid Woodhouse 285467fb02SDavid Woodhouse #define CAFE_NAND_CTRL1 0x00 295467fb02SDavid Woodhouse #define CAFE_NAND_CTRL2 0x04 305467fb02SDavid Woodhouse #define CAFE_NAND_CTRL3 0x08 315467fb02SDavid Woodhouse #define CAFE_NAND_STATUS 0x0c 325467fb02SDavid Woodhouse #define CAFE_NAND_IRQ 0x10 335467fb02SDavid Woodhouse #define CAFE_NAND_IRQ_MASK 0x14 345467fb02SDavid Woodhouse #define CAFE_NAND_DATA_LEN 0x18 355467fb02SDavid Woodhouse #define CAFE_NAND_ADDR1 0x1c 365467fb02SDavid Woodhouse #define CAFE_NAND_ADDR2 0x20 375467fb02SDavid Woodhouse #define CAFE_NAND_TIMING1 0x24 385467fb02SDavid Woodhouse #define CAFE_NAND_TIMING2 0x28 395467fb02SDavid Woodhouse #define CAFE_NAND_TIMING3 0x2c 405467fb02SDavid Woodhouse #define CAFE_NAND_NONMEM 0x30 4104459d7cSDavid Woodhouse #define CAFE_NAND_ECC_RESULT 0x3C 42fbad5696SDavid Woodhouse #define CAFE_NAND_DMA_CTRL 0x40 43fbad5696SDavid Woodhouse #define CAFE_NAND_DMA_ADDR0 0x44 44fbad5696SDavid Woodhouse #define CAFE_NAND_DMA_ADDR1 0x48 4504459d7cSDavid Woodhouse #define CAFE_NAND_ECC_SYN01 0x50 4604459d7cSDavid Woodhouse #define CAFE_NAND_ECC_SYN23 0x54 4704459d7cSDavid Woodhouse #define CAFE_NAND_ECC_SYN45 0x58 4804459d7cSDavid Woodhouse #define CAFE_NAND_ECC_SYN67 0x5c 495467fb02SDavid Woodhouse #define CAFE_NAND_READ_DATA 0x1000 505467fb02SDavid Woodhouse #define CAFE_NAND_WRITE_DATA 0x2000 515467fb02SDavid Woodhouse 52195a253bSDavid Woodhouse #define CAFE_GLOBAL_CTRL 0x3004 53195a253bSDavid Woodhouse #define CAFE_GLOBAL_IRQ 0x3008 54195a253bSDavid Woodhouse #define CAFE_GLOBAL_IRQ_MASK 0x300c 55195a253bSDavid Woodhouse #define CAFE_NAND_RESET 0x3034 56195a253bSDavid Woodhouse 57048c37b4SDavid Woodhouse /* Missing from the datasheet: bit 19 of CTRL1 sets CE0 vs. CE1 */ 58048c37b4SDavid Woodhouse #define CTRL1_CHIPSELECT (1<<19) 59048c37b4SDavid Woodhouse 605467fb02SDavid Woodhouse struct cafe_priv { 615467fb02SDavid Woodhouse struct nand_chip nand; 625467fb02SDavid Woodhouse struct pci_dev *pdev; 635467fb02SDavid Woodhouse void __iomem *mmio; 648c61b7a7SSegher Boessenkool struct rs_control *rs; 655467fb02SDavid Woodhouse uint32_t ctl1; 665467fb02SDavid Woodhouse uint32_t ctl2; 675467fb02SDavid Woodhouse int datalen; 685467fb02SDavid Woodhouse int nr_data; 695467fb02SDavid Woodhouse int data_pos; 705467fb02SDavid Woodhouse int page_addr; 7173a27db8SMiquel Raynal bool usedma; 725467fb02SDavid Woodhouse dma_addr_t dmaaddr; 735467fb02SDavid Woodhouse unsigned char *dmabuf; 745467fb02SDavid Woodhouse }; 755467fb02SDavid Woodhouse 76b478c775SDavid Woodhouse static int usedma = 1; 775467fb02SDavid Woodhouse module_param(usedma, int, 0644); 785467fb02SDavid Woodhouse 798dd851deSDavid Woodhouse static int skipbbt = 0; 808dd851deSDavid Woodhouse module_param(skipbbt, int, 0644); 818dd851deSDavid Woodhouse 828dd851deSDavid Woodhouse static int debug = 0; 838dd851deSDavid Woodhouse module_param(debug, int, 0644); 848dd851deSDavid Woodhouse 85be8444bdSDavid Woodhouse static int regdebug = 0; 86be8444bdSDavid Woodhouse module_param(regdebug, int, 0644); 87be8444bdSDavid Woodhouse 88b478c775SDavid Woodhouse static int checkecc = 1; 89470b0a90SDavid Woodhouse module_param(checkecc, int, 0644); 90470b0a90SDavid Woodhouse 9164a6f950SAl Viro static unsigned int numtimings; 92527a4f45SDavid Woodhouse static int timing[3]; 93527a4f45SDavid Woodhouse module_param_array(timing, int, &numtimings, 0644); 94b478c775SDavid Woodhouse 9568874414SPhilip Rakity static const char *part_probes[] = { "cmdlinepart", "RedBoot", NULL }; 969c37f332SDavid Woodhouse 9704459d7cSDavid Woodhouse /* Hrm. Why isn't this already conditional on something in the struct device? */ 988dd851deSDavid Woodhouse #define cafe_dev_dbg(dev, args...) do { if (debug) dev_dbg(dev, ##args); } while(0) 998dd851deSDavid Woodhouse 100195a253bSDavid Woodhouse /* Make it easier to switch to PIO if we need to */ 101195a253bSDavid Woodhouse #define cafe_readl(cafe, addr) readl((cafe)->mmio + CAFE_##addr) 102195a253bSDavid Woodhouse #define cafe_writel(cafe, datum, addr) writel(datum, (cafe)->mmio + CAFE_##addr) 1038dd851deSDavid Woodhouse 10450a487e7SBoris Brezillon static int cafe_device_ready(struct nand_chip *chip) 1055467fb02SDavid Woodhouse { 106d699ed25SBoris BREZILLON struct cafe_priv *cafe = nand_get_controller_data(chip); 10748f8b641SDan Carpenter int result = !!(cafe_readl(cafe, NAND_STATUS) & 0x40000000); 108195a253bSDavid Woodhouse uint32_t irqs = cafe_readl(cafe, NAND_IRQ); 109fbad5696SDavid Woodhouse 110195a253bSDavid Woodhouse cafe_writel(cafe, irqs, NAND_IRQ); 111fbad5696SDavid Woodhouse 1128dd851deSDavid Woodhouse cafe_dev_dbg(&cafe->pdev->dev, "NAND device is%s ready, IRQ %x (%x) (%x,%x)\n", 113195a253bSDavid Woodhouse result?"":" not", irqs, cafe_readl(cafe, NAND_IRQ), 114195a253bSDavid Woodhouse cafe_readl(cafe, GLOBAL_IRQ), cafe_readl(cafe, GLOBAL_IRQ_MASK)); 115fbad5696SDavid Woodhouse 1165467fb02SDavid Woodhouse return result; 1175467fb02SDavid Woodhouse } 1185467fb02SDavid Woodhouse 1195467fb02SDavid Woodhouse 120c0739d85SBoris Brezillon static void cafe_write_buf(struct nand_chip *chip, const uint8_t *buf, int len) 1215467fb02SDavid Woodhouse { 122d699ed25SBoris BREZILLON struct cafe_priv *cafe = nand_get_controller_data(chip); 1235467fb02SDavid Woodhouse 12473a27db8SMiquel Raynal if (cafe->usedma) 1255467fb02SDavid Woodhouse memcpy(cafe->dmabuf + cafe->datalen, buf, len); 1265467fb02SDavid Woodhouse else 1275467fb02SDavid Woodhouse memcpy_toio(cafe->mmio + CAFE_NAND_WRITE_DATA + cafe->datalen, buf, len); 128fbad5696SDavid Woodhouse 1295467fb02SDavid Woodhouse cafe->datalen += len; 1305467fb02SDavid Woodhouse 1318dd851deSDavid Woodhouse cafe_dev_dbg(&cafe->pdev->dev, "Copy 0x%x bytes to write buffer. datalen 0x%x\n", 1325467fb02SDavid Woodhouse len, cafe->datalen); 1335467fb02SDavid Woodhouse } 1345467fb02SDavid Woodhouse 1357e534323SBoris Brezillon static void cafe_read_buf(struct nand_chip *chip, uint8_t *buf, int len) 1365467fb02SDavid Woodhouse { 137d699ed25SBoris BREZILLON struct cafe_priv *cafe = nand_get_controller_data(chip); 1385467fb02SDavid Woodhouse 13973a27db8SMiquel Raynal if (cafe->usedma) 1405467fb02SDavid Woodhouse memcpy(buf, cafe->dmabuf + cafe->datalen, len); 1415467fb02SDavid Woodhouse else 1425467fb02SDavid Woodhouse memcpy_fromio(buf, cafe->mmio + CAFE_NAND_READ_DATA + cafe->datalen, len); 1435467fb02SDavid Woodhouse 1448dd851deSDavid Woodhouse cafe_dev_dbg(&cafe->pdev->dev, "Copy 0x%x bytes from position 0x%x in read buffer.\n", 1455467fb02SDavid Woodhouse len, cafe->datalen); 1465467fb02SDavid Woodhouse cafe->datalen += len; 1475467fb02SDavid Woodhouse } 1485467fb02SDavid Woodhouse 1497e534323SBoris Brezillon static uint8_t cafe_read_byte(struct nand_chip *chip) 1505467fb02SDavid Woodhouse { 151d699ed25SBoris BREZILLON struct cafe_priv *cafe = nand_get_controller_data(chip); 1525467fb02SDavid Woodhouse uint8_t d; 1535467fb02SDavid Woodhouse 1547e534323SBoris Brezillon cafe_read_buf(chip, &d, 1); 1558dd851deSDavid Woodhouse cafe_dev_dbg(&cafe->pdev->dev, "Read %02x\n", d); 1565467fb02SDavid Woodhouse 1575467fb02SDavid Woodhouse return d; 1585467fb02SDavid Woodhouse } 1595467fb02SDavid Woodhouse 1605295cf2eSBoris Brezillon static void cafe_nand_cmdfunc(struct nand_chip *chip, unsigned command, 1615467fb02SDavid Woodhouse int column, int page_addr) 1625467fb02SDavid Woodhouse { 1635295cf2eSBoris Brezillon struct mtd_info *mtd = nand_to_mtd(chip); 164d699ed25SBoris BREZILLON struct cafe_priv *cafe = nand_get_controller_data(chip); 1655467fb02SDavid Woodhouse int adrbytes = 0; 1665467fb02SDavid Woodhouse uint32_t ctl1; 1675467fb02SDavid Woodhouse uint32_t doneint = 0x80000000; 1685467fb02SDavid Woodhouse 1698dd851deSDavid Woodhouse cafe_dev_dbg(&cafe->pdev->dev, "cmdfunc %02x, 0x%x, 0x%x\n", 1705467fb02SDavid Woodhouse command, column, page_addr); 1715467fb02SDavid Woodhouse 1725467fb02SDavid Woodhouse if (command == NAND_CMD_ERASE2 || command == NAND_CMD_PAGEPROG) { 1735467fb02SDavid Woodhouse /* Second half of a command we already calculated */ 174195a253bSDavid Woodhouse cafe_writel(cafe, cafe->ctl2 | 0x100 | command, NAND_CTRL2); 1755467fb02SDavid Woodhouse ctl1 = cafe->ctl1; 176cad40654SDavid Woodhouse cafe->ctl2 &= ~(1<<30); 1778dd851deSDavid Woodhouse cafe_dev_dbg(&cafe->pdev->dev, "Continue command, ctl1 %08x, #data %d\n", 1785467fb02SDavid Woodhouse cafe->ctl1, cafe->nr_data); 1795467fb02SDavid Woodhouse goto do_command; 1805467fb02SDavid Woodhouse } 1815467fb02SDavid Woodhouse /* Reset ECC engine */ 182195a253bSDavid Woodhouse cafe_writel(cafe, 0, NAND_CTRL2); 1835467fb02SDavid Woodhouse 1845467fb02SDavid Woodhouse /* Emulate NAND_CMD_READOOB on large-page chips */ 1855467fb02SDavid Woodhouse if (mtd->writesize > 512 && 1865467fb02SDavid Woodhouse command == NAND_CMD_READOOB) { 1875467fb02SDavid Woodhouse column += mtd->writesize; 1885467fb02SDavid Woodhouse command = NAND_CMD_READ0; 1895467fb02SDavid Woodhouse } 1905467fb02SDavid Woodhouse 1915467fb02SDavid Woodhouse /* FIXME: Do we need to send read command before sending data 1925467fb02SDavid Woodhouse for small-page chips, to position the buffer correctly? */ 1935467fb02SDavid Woodhouse 1945467fb02SDavid Woodhouse if (column != -1) { 195195a253bSDavid Woodhouse cafe_writel(cafe, column, NAND_ADDR1); 1965467fb02SDavid Woodhouse adrbytes = 2; 1975467fb02SDavid Woodhouse if (page_addr != -1) 1985467fb02SDavid Woodhouse goto write_adr2; 1995467fb02SDavid Woodhouse } else if (page_addr != -1) { 200195a253bSDavid Woodhouse cafe_writel(cafe, page_addr & 0xffff, NAND_ADDR1); 2015467fb02SDavid Woodhouse page_addr >>= 16; 2025467fb02SDavid Woodhouse write_adr2: 203195a253bSDavid Woodhouse cafe_writel(cafe, page_addr, NAND_ADDR2); 2045467fb02SDavid Woodhouse adrbytes += 2; 2055467fb02SDavid Woodhouse if (mtd->size > mtd->writesize << 16) 2065467fb02SDavid Woodhouse adrbytes++; 2075467fb02SDavid Woodhouse } 2085467fb02SDavid Woodhouse 2095467fb02SDavid Woodhouse cafe->data_pos = cafe->datalen = 0; 2105467fb02SDavid Woodhouse 211048c37b4SDavid Woodhouse /* Set command valid bit, mask in the chip select bit */ 212048c37b4SDavid Woodhouse ctl1 = 0x80000000 | command | (cafe->ctl1 & CTRL1_CHIPSELECT); 2135467fb02SDavid Woodhouse 2145467fb02SDavid Woodhouse /* Set RD or WR bits as appropriate */ 2155467fb02SDavid Woodhouse if (command == NAND_CMD_READID || command == NAND_CMD_STATUS) { 2165467fb02SDavid Woodhouse ctl1 |= (1<<26); /* rd */ 2175467fb02SDavid Woodhouse /* Always 5 bytes, for now */ 2188dd851deSDavid Woodhouse cafe->datalen = 4; 2195467fb02SDavid Woodhouse /* And one address cycle -- even for STATUS, since the controller doesn't work without */ 2205467fb02SDavid Woodhouse adrbytes = 1; 2215467fb02SDavid Woodhouse } else if (command == NAND_CMD_READ0 || command == NAND_CMD_READ1 || 2225467fb02SDavid Woodhouse command == NAND_CMD_READOOB || command == NAND_CMD_RNDOUT) { 2235467fb02SDavid Woodhouse ctl1 |= 1<<26; /* rd */ 2245467fb02SDavid Woodhouse /* For now, assume just read to end of page */ 2255467fb02SDavid Woodhouse cafe->datalen = mtd->writesize + mtd->oobsize - column; 2265467fb02SDavid Woodhouse } else if (command == NAND_CMD_SEQIN) 2275467fb02SDavid Woodhouse ctl1 |= 1<<25; /* wr */ 2285467fb02SDavid Woodhouse 2295467fb02SDavid Woodhouse /* Set number of address bytes */ 2305467fb02SDavid Woodhouse if (adrbytes) 2315467fb02SDavid Woodhouse ctl1 |= ((adrbytes-1)|8) << 27; 2325467fb02SDavid Woodhouse 2335467fb02SDavid Woodhouse if (command == NAND_CMD_SEQIN || command == NAND_CMD_ERASE1) { 2345467fb02SDavid Woodhouse /* Ignore the first command of a pair; the hardware 2355467fb02SDavid Woodhouse deals with them both at once, later */ 2365467fb02SDavid Woodhouse cafe->ctl1 = ctl1; 2378dd851deSDavid Woodhouse cafe_dev_dbg(&cafe->pdev->dev, "Setup for delayed command, ctl1 %08x, dlen %x\n", 2385467fb02SDavid Woodhouse cafe->ctl1, cafe->datalen); 2395467fb02SDavid Woodhouse return; 2405467fb02SDavid Woodhouse } 2415467fb02SDavid Woodhouse /* RNDOUT and READ0 commands need a following byte */ 2425467fb02SDavid Woodhouse if (command == NAND_CMD_RNDOUT) 243195a253bSDavid Woodhouse cafe_writel(cafe, cafe->ctl2 | 0x100 | NAND_CMD_RNDOUTSTART, NAND_CTRL2); 2445467fb02SDavid Woodhouse else if (command == NAND_CMD_READ0 && mtd->writesize > 512) 245195a253bSDavid Woodhouse cafe_writel(cafe, cafe->ctl2 | 0x100 | NAND_CMD_READSTART, NAND_CTRL2); 2465467fb02SDavid Woodhouse 2475467fb02SDavid Woodhouse do_command: 2488dd851deSDavid Woodhouse cafe_dev_dbg(&cafe->pdev->dev, "dlen %x, ctl1 %x, ctl2 %x\n", 249195a253bSDavid Woodhouse cafe->datalen, ctl1, cafe_readl(cafe, NAND_CTRL2)); 250fbad5696SDavid Woodhouse 2515467fb02SDavid Woodhouse /* NB: The datasheet lies -- we really should be subtracting 1 here */ 252195a253bSDavid Woodhouse cafe_writel(cafe, cafe->datalen, NAND_DATA_LEN); 253195a253bSDavid Woodhouse cafe_writel(cafe, 0x90000000, NAND_IRQ); 25473a27db8SMiquel Raynal if (cafe->usedma && (ctl1 & (3<<25))) { 2555467fb02SDavid Woodhouse uint32_t dmactl = 0xc0000000 + cafe->datalen; 2565467fb02SDavid Woodhouse /* If WR or RD bits set, set up DMA */ 2575467fb02SDavid Woodhouse if (ctl1 & (1<<26)) { 2585467fb02SDavid Woodhouse /* It's a read */ 2595467fb02SDavid Woodhouse dmactl |= (1<<29); 2605467fb02SDavid Woodhouse /* ... so it's done when the DMA is done, not just 2615467fb02SDavid Woodhouse the command. */ 2625467fb02SDavid Woodhouse doneint = 0x10000000; 2635467fb02SDavid Woodhouse } 264195a253bSDavid Woodhouse cafe_writel(cafe, dmactl, NAND_DMA_CTRL); 2655467fb02SDavid Woodhouse } 2665467fb02SDavid Woodhouse cafe->datalen = 0; 2675467fb02SDavid Woodhouse 268be8444bdSDavid Woodhouse if (unlikely(regdebug)) { 269be8444bdSDavid Woodhouse int i; 270be8444bdSDavid Woodhouse printk("About to write command %08x to register 0\n", ctl1); 271be8444bdSDavid Woodhouse for (i=4; i< 0x5c; i+=4) 2725467fb02SDavid Woodhouse printk("Register %x: %08x\n", i, readl(cafe->mmio + i)); 273fbad5696SDavid Woodhouse } 274be8444bdSDavid Woodhouse 275195a253bSDavid Woodhouse cafe_writel(cafe, ctl1, NAND_CTRL1); 2765467fb02SDavid Woodhouse /* Apply this short delay always to ensure that we do wait tWB in 2775467fb02SDavid Woodhouse * any case on any machine. */ 2785467fb02SDavid Woodhouse ndelay(100); 2795467fb02SDavid Woodhouse 2805467fb02SDavid Woodhouse if (1) { 2812a7295b2SAndrew Morton int c; 2825467fb02SDavid Woodhouse uint32_t irqs; 2835467fb02SDavid Woodhouse 2842a7295b2SAndrew Morton for (c = 500000; c != 0; c--) { 285195a253bSDavid Woodhouse irqs = cafe_readl(cafe, NAND_IRQ); 2865467fb02SDavid Woodhouse if (irqs & doneint) 2875467fb02SDavid Woodhouse break; 2885467fb02SDavid Woodhouse udelay(1); 2898dd851deSDavid Woodhouse if (!(c % 100000)) 2908dd851deSDavid Woodhouse cafe_dev_dbg(&cafe->pdev->dev, "Wait for ready, IRQ %x\n", irqs); 2915467fb02SDavid Woodhouse cpu_relax(); 2925467fb02SDavid Woodhouse } 293195a253bSDavid Woodhouse cafe_writel(cafe, doneint, NAND_IRQ); 294a020727bSDavid Woodhouse cafe_dev_dbg(&cafe->pdev->dev, "Command %x completed after %d usec, irqs %x (%x)\n", 295195a253bSDavid Woodhouse command, 500000-c, irqs, cafe_readl(cafe, NAND_IRQ)); 2965467fb02SDavid Woodhouse } 2975467fb02SDavid Woodhouse 298cad40654SDavid Woodhouse WARN_ON(cafe->ctl2 & (1<<30)); 2995467fb02SDavid Woodhouse 3005467fb02SDavid Woodhouse switch (command) { 3015467fb02SDavid Woodhouse 3025467fb02SDavid Woodhouse case NAND_CMD_CACHEDPROG: 3035467fb02SDavid Woodhouse case NAND_CMD_PAGEPROG: 3045467fb02SDavid Woodhouse case NAND_CMD_ERASE1: 3055467fb02SDavid Woodhouse case NAND_CMD_ERASE2: 3065467fb02SDavid Woodhouse case NAND_CMD_SEQIN: 3075467fb02SDavid Woodhouse case NAND_CMD_RNDIN: 3085467fb02SDavid Woodhouse case NAND_CMD_STATUS: 3095467fb02SDavid Woodhouse case NAND_CMD_RNDOUT: 310195a253bSDavid Woodhouse cafe_writel(cafe, cafe->ctl2, NAND_CTRL2); 3115467fb02SDavid Woodhouse return; 3125467fb02SDavid Woodhouse } 3132b356ab4SBoris Brezillon nand_wait_ready(chip); 314195a253bSDavid Woodhouse cafe_writel(cafe, cafe->ctl2, NAND_CTRL2); 3155467fb02SDavid Woodhouse } 3165467fb02SDavid Woodhouse 317758b56f5SBoris Brezillon static void cafe_select_chip(struct nand_chip *chip, int chipnr) 3185467fb02SDavid Woodhouse { 319d699ed25SBoris BREZILLON struct cafe_priv *cafe = nand_get_controller_data(chip); 320048c37b4SDavid Woodhouse 321048c37b4SDavid Woodhouse cafe_dev_dbg(&cafe->pdev->dev, "select_chip %d\n", chipnr); 322048c37b4SDavid Woodhouse 323048c37b4SDavid Woodhouse /* Mask the appropriate bit into the stored value of ctl1 324048c37b4SDavid Woodhouse which will be used by cafe_nand_cmdfunc() */ 325048c37b4SDavid Woodhouse if (chipnr) 326048c37b4SDavid Woodhouse cafe->ctl1 |= CTRL1_CHIPSELECT; 327048c37b4SDavid Woodhouse else 328048c37b4SDavid Woodhouse cafe->ctl1 &= ~CTRL1_CHIPSELECT; 3295467fb02SDavid Woodhouse } 330fbad5696SDavid Woodhouse 33167cd724fSAlan Cox static irqreturn_t cafe_nand_interrupt(int irq, void *id) 3325467fb02SDavid Woodhouse { 3335467fb02SDavid Woodhouse struct mtd_info *mtd = id; 3344bd4ebccSBoris BREZILLON struct nand_chip *chip = mtd_to_nand(mtd); 335d699ed25SBoris BREZILLON struct cafe_priv *cafe = nand_get_controller_data(chip); 336195a253bSDavid Woodhouse uint32_t irqs = cafe_readl(cafe, NAND_IRQ); 337195a253bSDavid Woodhouse cafe_writel(cafe, irqs & ~0x90000000, NAND_IRQ); 3385467fb02SDavid Woodhouse if (!irqs) 3395467fb02SDavid Woodhouse return IRQ_NONE; 3405467fb02SDavid Woodhouse 341195a253bSDavid Woodhouse cafe_dev_dbg(&cafe->pdev->dev, "irq, bits %x (%x)\n", irqs, cafe_readl(cafe, NAND_IRQ)); 3425467fb02SDavid Woodhouse return IRQ_HANDLED; 3435467fb02SDavid Woodhouse } 3445467fb02SDavid Woodhouse 345767eb6fbSBoris Brezillon static int cafe_nand_write_oob(struct nand_chip *chip, int page) 3465467fb02SDavid Woodhouse { 347767eb6fbSBoris Brezillon struct mtd_info *mtd = nand_to_mtd(chip); 348767eb6fbSBoris Brezillon 34997d90da8SBoris Brezillon return nand_prog_page_op(chip, page, mtd->writesize, chip->oob_poi, 35097d90da8SBoris Brezillon mtd->oobsize); 3515467fb02SDavid Woodhouse } 3525467fb02SDavid Woodhouse 3535467fb02SDavid Woodhouse /* Don't use -- use nand_read_oob_std for now */ 354b9761687SBoris Brezillon static int cafe_nand_read_oob(struct nand_chip *chip, int page) 3555467fb02SDavid Woodhouse { 356b9761687SBoris Brezillon struct mtd_info *mtd = nand_to_mtd(chip); 357b9761687SBoris Brezillon 35897d90da8SBoris Brezillon return nand_read_oob_op(chip, page, 0, chip->oob_poi, mtd->oobsize); 3595467fb02SDavid Woodhouse } 3605467fb02SDavid Woodhouse /** 3617854d3f7SBrian Norris * cafe_nand_read_page_syndrome - [REPLACEABLE] hardware ecc syndrome based page read 3625467fb02SDavid Woodhouse * @mtd: mtd info structure 3635467fb02SDavid Woodhouse * @chip: nand chip info structure 3645467fb02SDavid Woodhouse * @buf: buffer to store read data 3651fbb938dSBrian Norris * @oob_required: caller expects OOB data read to chip->oob_poi 3665467fb02SDavid Woodhouse * 367b9bc815cSBrian Norris * The hw generator calculates the error syndrome automatically. Therefore 3685467fb02SDavid Woodhouse * we need a special oob layout and handling. 3695467fb02SDavid Woodhouse */ 370b9761687SBoris Brezillon static int cafe_nand_read_page(struct nand_chip *chip, uint8_t *buf, 371b9761687SBoris Brezillon int oob_required, int page) 3725467fb02SDavid Woodhouse { 373b9761687SBoris Brezillon struct mtd_info *mtd = nand_to_mtd(chip); 374d699ed25SBoris BREZILLON struct cafe_priv *cafe = nand_get_controller_data(chip); 3753f91e94fSMike Dunn unsigned int max_bitflips = 0; 3765467fb02SDavid Woodhouse 377fbad5696SDavid Woodhouse cafe_dev_dbg(&cafe->pdev->dev, "ECC result %08x SYN1,2 %08x\n", 378195a253bSDavid Woodhouse cafe_readl(cafe, NAND_ECC_RESULT), 379195a253bSDavid Woodhouse cafe_readl(cafe, NAND_ECC_SYN01)); 3805467fb02SDavid Woodhouse 38125f815f6SBoris Brezillon nand_read_page_op(chip, page, 0, buf, mtd->writesize); 382716bbbabSBoris Brezillon chip->legacy.read_buf(chip, chip->oob_poi, mtd->oobsize); 3835467fb02SDavid Woodhouse 384195a253bSDavid Woodhouse if (checkecc && cafe_readl(cafe, NAND_ECC_RESULT) & (1<<18)) { 3858c61b7a7SSegher Boessenkool unsigned short syn[8], pat[4]; 3868c61b7a7SSegher Boessenkool int pos[4]; 3878c61b7a7SSegher Boessenkool u8 *oob = chip->oob_poi; 3888c61b7a7SSegher Boessenkool int i, n; 38904459d7cSDavid Woodhouse 39004459d7cSDavid Woodhouse for (i=0; i<8; i+=2) { 391195a253bSDavid Woodhouse uint32_t tmp = cafe_readl(cafe, NAND_ECC_SYN01 + (i*2)); 39221633981SThomas Gleixner 39321633981SThomas Gleixner syn[i] = cafe->rs->codec->index_of[tmp & 0xfff]; 39421633981SThomas Gleixner syn[i+1] = cafe->rs->codec->index_of[(tmp >> 16) & 0xfff]; 39504459d7cSDavid Woodhouse } 39604459d7cSDavid Woodhouse 3978c61b7a7SSegher Boessenkool n = decode_rs16(cafe->rs, NULL, NULL, 1367, syn, 0, pos, 0, 3988c61b7a7SSegher Boessenkool pat); 3998c61b7a7SSegher Boessenkool 4008c61b7a7SSegher Boessenkool for (i = 0; i < n; i++) { 4018c61b7a7SSegher Boessenkool int p = pos[i]; 4028c61b7a7SSegher Boessenkool 4038c61b7a7SSegher Boessenkool /* The 12-bit symbols are mapped to bytes here */ 4048c61b7a7SSegher Boessenkool 4058c61b7a7SSegher Boessenkool if (p > 1374) { 4068c61b7a7SSegher Boessenkool /* out of range */ 4078c61b7a7SSegher Boessenkool n = -1374; 4088c61b7a7SSegher Boessenkool } else if (p == 0) { 4098c61b7a7SSegher Boessenkool /* high four bits do not correspond to data */ 4108c61b7a7SSegher Boessenkool if (pat[i] > 0xff) 4118c61b7a7SSegher Boessenkool n = -2048; 4128c61b7a7SSegher Boessenkool else 4138c61b7a7SSegher Boessenkool buf[0] ^= pat[i]; 4148c61b7a7SSegher Boessenkool } else if (p == 1365) { 4158c61b7a7SSegher Boessenkool buf[2047] ^= pat[i] >> 4; 4168c61b7a7SSegher Boessenkool oob[0] ^= pat[i] << 4; 4178c61b7a7SSegher Boessenkool } else if (p > 1365) { 4188c61b7a7SSegher Boessenkool if ((p & 1) == 1) { 4198c61b7a7SSegher Boessenkool oob[3*p/2 - 2048] ^= pat[i] >> 4; 4208c61b7a7SSegher Boessenkool oob[3*p/2 - 2047] ^= pat[i] << 4; 4218c61b7a7SSegher Boessenkool } else { 4228c61b7a7SSegher Boessenkool oob[3*p/2 - 2049] ^= pat[i] >> 8; 4238c61b7a7SSegher Boessenkool oob[3*p/2 - 2048] ^= pat[i]; 4248c61b7a7SSegher Boessenkool } 4258c61b7a7SSegher Boessenkool } else if ((p & 1) == 1) { 4268c61b7a7SSegher Boessenkool buf[3*p/2] ^= pat[i] >> 4; 4278c61b7a7SSegher Boessenkool buf[3*p/2 + 1] ^= pat[i] << 4; 4288c61b7a7SSegher Boessenkool } else { 4298c61b7a7SSegher Boessenkool buf[3*p/2 - 1] ^= pat[i] >> 8; 4308c61b7a7SSegher Boessenkool buf[3*p/2] ^= pat[i]; 4318c61b7a7SSegher Boessenkool } 4328c61b7a7SSegher Boessenkool } 4338c61b7a7SSegher Boessenkool 4348c61b7a7SSegher Boessenkool if (n < 0) { 435be8444bdSDavid Woodhouse dev_dbg(&cafe->pdev->dev, "Failed to correct ECC at %08x\n", 436be8444bdSDavid Woodhouse cafe_readl(cafe, NAND_ADDR2) * 2048); 437be8444bdSDavid Woodhouse for (i = 0; i < 0x5c; i += 4) 438be8444bdSDavid Woodhouse printk("Register %x: %08x\n", i, readl(cafe->mmio + i)); 43904459d7cSDavid Woodhouse mtd->ecc_stats.failed++; 44004459d7cSDavid Woodhouse } else { 4418c61b7a7SSegher Boessenkool dev_dbg(&cafe->pdev->dev, "Corrected %d symbol errors\n", n); 4428c61b7a7SSegher Boessenkool mtd->ecc_stats.corrected += n; 4433f91e94fSMike Dunn max_bitflips = max_t(unsigned int, max_bitflips, n); 44404459d7cSDavid Woodhouse } 44504459d7cSDavid Woodhouse } 44604459d7cSDavid Woodhouse 4473f91e94fSMike Dunn return max_bitflips; 4485467fb02SDavid Woodhouse } 4495467fb02SDavid Woodhouse 450a8ed6e66SBoris Brezillon static int cafe_ooblayout_ecc(struct mtd_info *mtd, int section, 451a8ed6e66SBoris Brezillon struct mtd_oob_region *oobregion) 452a8ed6e66SBoris Brezillon { 453a8ed6e66SBoris Brezillon struct nand_chip *chip = mtd_to_nand(mtd); 454a8ed6e66SBoris Brezillon 455a8ed6e66SBoris Brezillon if (section) 456a8ed6e66SBoris Brezillon return -ERANGE; 457a8ed6e66SBoris Brezillon 458a8ed6e66SBoris Brezillon oobregion->offset = 0; 459a8ed6e66SBoris Brezillon oobregion->length = chip->ecc.total; 460a8ed6e66SBoris Brezillon 461a8ed6e66SBoris Brezillon return 0; 462a8ed6e66SBoris Brezillon } 463a8ed6e66SBoris Brezillon 464a8ed6e66SBoris Brezillon static int cafe_ooblayout_free(struct mtd_info *mtd, int section, 465a8ed6e66SBoris Brezillon struct mtd_oob_region *oobregion) 466a8ed6e66SBoris Brezillon { 467a8ed6e66SBoris Brezillon struct nand_chip *chip = mtd_to_nand(mtd); 468a8ed6e66SBoris Brezillon 469a8ed6e66SBoris Brezillon if (section) 470a8ed6e66SBoris Brezillon return -ERANGE; 471a8ed6e66SBoris Brezillon 472a8ed6e66SBoris Brezillon oobregion->offset = chip->ecc.total; 473a8ed6e66SBoris Brezillon oobregion->length = mtd->oobsize - chip->ecc.total; 474a8ed6e66SBoris Brezillon 475a8ed6e66SBoris Brezillon return 0; 476a8ed6e66SBoris Brezillon } 477a8ed6e66SBoris Brezillon 478a8ed6e66SBoris Brezillon static const struct mtd_ooblayout_ops cafe_ooblayout_ops = { 479a8ed6e66SBoris Brezillon .ecc = cafe_ooblayout_ecc, 480a8ed6e66SBoris Brezillon .free = cafe_ooblayout_free, 4818dd851deSDavid Woodhouse }; 4828dd851deSDavid Woodhouse 4838dd851deSDavid Woodhouse /* Ick. The BBT code really ought to be able to work this bit out 484fbad5696SDavid Woodhouse for itself from the above, at least for the 2KiB case */ 485fbad5696SDavid Woodhouse static uint8_t cafe_bbt_pattern_2048[] = { 'B', 'b', 't', '0' }; 486fbad5696SDavid Woodhouse static uint8_t cafe_mirror_pattern_2048[] = { '1', 't', 'b', 'B' }; 487fbad5696SDavid Woodhouse 488fbad5696SDavid Woodhouse static uint8_t cafe_bbt_pattern_512[] = { 0xBB }; 489fbad5696SDavid Woodhouse static uint8_t cafe_mirror_pattern_512[] = { 0xBC }; 490fbad5696SDavid Woodhouse 4918dd851deSDavid Woodhouse 4928dd851deSDavid Woodhouse static struct nand_bbt_descr cafe_bbt_main_descr_2048 = { 4938dd851deSDavid Woodhouse .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE 494048c37b4SDavid Woodhouse | NAND_BBT_2BIT | NAND_BBT_VERSION, 4958dd851deSDavid Woodhouse .offs = 14, 4968dd851deSDavid Woodhouse .len = 4, 4978dd851deSDavid Woodhouse .veroffs = 18, 4988dd851deSDavid Woodhouse .maxblocks = 4, 499fbad5696SDavid Woodhouse .pattern = cafe_bbt_pattern_2048 5008dd851deSDavid Woodhouse }; 5018dd851deSDavid Woodhouse 5028dd851deSDavid Woodhouse static struct nand_bbt_descr cafe_bbt_mirror_descr_2048 = { 5038dd851deSDavid Woodhouse .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE 504048c37b4SDavid Woodhouse | NAND_BBT_2BIT | NAND_BBT_VERSION, 5058dd851deSDavid Woodhouse .offs = 14, 5068dd851deSDavid Woodhouse .len = 4, 5078dd851deSDavid Woodhouse .veroffs = 18, 5088dd851deSDavid Woodhouse .maxblocks = 4, 509fbad5696SDavid Woodhouse .pattern = cafe_mirror_pattern_2048 5108dd851deSDavid Woodhouse }; 5118dd851deSDavid Woodhouse 512fbad5696SDavid Woodhouse static struct nand_bbt_descr cafe_bbt_main_descr_512 = { 513fbad5696SDavid Woodhouse .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE 514048c37b4SDavid Woodhouse | NAND_BBT_2BIT | NAND_BBT_VERSION, 515fbad5696SDavid Woodhouse .offs = 14, 516fbad5696SDavid Woodhouse .len = 1, 517fbad5696SDavid Woodhouse .veroffs = 15, 518fbad5696SDavid Woodhouse .maxblocks = 4, 519fbad5696SDavid Woodhouse .pattern = cafe_bbt_pattern_512 520fbad5696SDavid Woodhouse }; 521fbad5696SDavid Woodhouse 522fbad5696SDavid Woodhouse static struct nand_bbt_descr cafe_bbt_mirror_descr_512 = { 523fbad5696SDavid Woodhouse .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE 524048c37b4SDavid Woodhouse | NAND_BBT_2BIT | NAND_BBT_VERSION, 525fbad5696SDavid Woodhouse .offs = 14, 526fbad5696SDavid Woodhouse .len = 1, 527fbad5696SDavid Woodhouse .veroffs = 15, 528fbad5696SDavid Woodhouse .maxblocks = 4, 529fbad5696SDavid Woodhouse .pattern = cafe_mirror_pattern_512 530fbad5696SDavid Woodhouse }; 531fbad5696SDavid Woodhouse 532fbad5696SDavid Woodhouse 533767eb6fbSBoris Brezillon static int cafe_nand_write_page_lowlevel(struct nand_chip *chip, 53445aaeff9SBoris BREZILLON const uint8_t *buf, int oob_required, 53545aaeff9SBoris BREZILLON int page) 5365467fb02SDavid Woodhouse { 537767eb6fbSBoris Brezillon struct mtd_info *mtd = nand_to_mtd(chip); 538d699ed25SBoris BREZILLON struct cafe_priv *cafe = nand_get_controller_data(chip); 5395467fb02SDavid Woodhouse 54025f815f6SBoris Brezillon nand_prog_page_begin_op(chip, page, 0, buf, mtd->writesize); 541716bbbabSBoris Brezillon chip->legacy.write_buf(chip, chip->oob_poi, mtd->oobsize); 5425467fb02SDavid Woodhouse 5435467fb02SDavid Woodhouse /* Set up ECC autogeneration */ 544cad40654SDavid Woodhouse cafe->ctl2 |= (1<<30); 545fdbad98dSJosh Wu 54625f815f6SBoris Brezillon return nand_prog_page_end_op(chip); 5475467fb02SDavid Woodhouse } 5485467fb02SDavid Woodhouse 549c17556f5SBoris Brezillon static int cafe_nand_block_bad(struct nand_chip *chip, loff_t ofs) 5508dd851deSDavid Woodhouse { 5518dd851deSDavid Woodhouse return 0; 5528dd851deSDavid Woodhouse } 5535467fb02SDavid Woodhouse 5548c61b7a7SSegher Boessenkool /* F_2[X]/(X**6+X+1) */ 55506f25510SBill Pemberton static unsigned short gf64_mul(u8 a, u8 b) 5568c61b7a7SSegher Boessenkool { 5578c61b7a7SSegher Boessenkool u8 c; 5588c61b7a7SSegher Boessenkool unsigned int i; 5598c61b7a7SSegher Boessenkool 5608c61b7a7SSegher Boessenkool c = 0; 5618c61b7a7SSegher Boessenkool for (i = 0; i < 6; i++) { 5628c61b7a7SSegher Boessenkool if (a & 1) 5638c61b7a7SSegher Boessenkool c ^= b; 5648c61b7a7SSegher Boessenkool a >>= 1; 5658c61b7a7SSegher Boessenkool b <<= 1; 5668c61b7a7SSegher Boessenkool if ((b & 0x40) != 0) 5678c61b7a7SSegher Boessenkool b ^= 0x43; 5688c61b7a7SSegher Boessenkool } 5698c61b7a7SSegher Boessenkool 5708c61b7a7SSegher Boessenkool return c; 5718c61b7a7SSegher Boessenkool } 5728c61b7a7SSegher Boessenkool 5738c61b7a7SSegher Boessenkool /* F_64[X]/(X**2+X+A**-1) with A the generator of F_64[X] */ 57406f25510SBill Pemberton static u16 gf4096_mul(u16 a, u16 b) 5758c61b7a7SSegher Boessenkool { 5768c61b7a7SSegher Boessenkool u8 ah, al, bh, bl, ch, cl; 5778c61b7a7SSegher Boessenkool 5788c61b7a7SSegher Boessenkool ah = a >> 6; 5798c61b7a7SSegher Boessenkool al = a & 0x3f; 5808c61b7a7SSegher Boessenkool bh = b >> 6; 5818c61b7a7SSegher Boessenkool bl = b & 0x3f; 5828c61b7a7SSegher Boessenkool 5838c61b7a7SSegher Boessenkool ch = gf64_mul(ah ^ al, bh ^ bl) ^ gf64_mul(al, bl); 5848c61b7a7SSegher Boessenkool cl = gf64_mul(gf64_mul(ah, bh), 0x21) ^ gf64_mul(al, bl); 5858c61b7a7SSegher Boessenkool 5868c61b7a7SSegher Boessenkool return (ch << 6) ^ cl; 5878c61b7a7SSegher Boessenkool } 5888c61b7a7SSegher Boessenkool 58906f25510SBill Pemberton static int cafe_mul(int x) 5908c61b7a7SSegher Boessenkool { 5918c61b7a7SSegher Boessenkool if (x == 0) 5928c61b7a7SSegher Boessenkool return 1; 5938c61b7a7SSegher Boessenkool return gf4096_mul(x, 0xe01); 5948c61b7a7SSegher Boessenkool } 5958c61b7a7SSegher Boessenkool 59673a27db8SMiquel Raynal static int cafe_nand_attach_chip(struct nand_chip *chip) 59773a27db8SMiquel Raynal { 59873a27db8SMiquel Raynal struct mtd_info *mtd = nand_to_mtd(chip); 59973a27db8SMiquel Raynal struct cafe_priv *cafe = nand_get_controller_data(chip); 60073a27db8SMiquel Raynal int err = 0; 60173a27db8SMiquel Raynal 60273a27db8SMiquel Raynal cafe->dmabuf = dma_alloc_coherent(&cafe->pdev->dev, 2112, 60373a27db8SMiquel Raynal &cafe->dmaaddr, GFP_KERNEL); 60473a27db8SMiquel Raynal if (!cafe->dmabuf) 60573a27db8SMiquel Raynal return -ENOMEM; 60673a27db8SMiquel Raynal 60773a27db8SMiquel Raynal /* Set up DMA address */ 60873a27db8SMiquel Raynal cafe_writel(cafe, lower_32_bits(cafe->dmaaddr), NAND_DMA_ADDR0); 60973a27db8SMiquel Raynal cafe_writel(cafe, upper_32_bits(cafe->dmaaddr), NAND_DMA_ADDR1); 61073a27db8SMiquel Raynal 61173a27db8SMiquel Raynal cafe_dev_dbg(&cafe->pdev->dev, "Set DMA address to %x (virt %p)\n", 61273a27db8SMiquel Raynal cafe_readl(cafe, NAND_DMA_ADDR0), cafe->dmabuf); 61373a27db8SMiquel Raynal 61473a27db8SMiquel Raynal /* Restore the DMA flag */ 61573a27db8SMiquel Raynal cafe->usedma = usedma; 61673a27db8SMiquel Raynal 61773a27db8SMiquel Raynal cafe->ctl2 = BIT(27); /* Reed-Solomon ECC */ 61873a27db8SMiquel Raynal if (mtd->writesize == 2048) 61973a27db8SMiquel Raynal cafe->ctl2 |= BIT(29); /* 2KiB page size */ 62073a27db8SMiquel Raynal 62173a27db8SMiquel Raynal /* Set up ECC according to the type of chip we found */ 62273a27db8SMiquel Raynal mtd_set_ooblayout(mtd, &cafe_ooblayout_ops); 62373a27db8SMiquel Raynal if (mtd->writesize == 2048) { 62473a27db8SMiquel Raynal cafe->nand.bbt_td = &cafe_bbt_main_descr_2048; 62573a27db8SMiquel Raynal cafe->nand.bbt_md = &cafe_bbt_mirror_descr_2048; 62673a27db8SMiquel Raynal } else if (mtd->writesize == 512) { 62773a27db8SMiquel Raynal cafe->nand.bbt_td = &cafe_bbt_main_descr_512; 62873a27db8SMiquel Raynal cafe->nand.bbt_md = &cafe_bbt_mirror_descr_512; 62973a27db8SMiquel Raynal } else { 63073a27db8SMiquel Raynal dev_warn(&cafe->pdev->dev, 63173a27db8SMiquel Raynal "Unexpected NAND flash writesize %d. Aborting\n", 63273a27db8SMiquel Raynal mtd->writesize); 63373a27db8SMiquel Raynal err = -ENOTSUPP; 63473a27db8SMiquel Raynal goto out_free_dma; 63573a27db8SMiquel Raynal } 63673a27db8SMiquel Raynal 63773a27db8SMiquel Raynal cafe->nand.ecc.mode = NAND_ECC_HW_SYNDROME; 63873a27db8SMiquel Raynal cafe->nand.ecc.size = mtd->writesize; 63973a27db8SMiquel Raynal cafe->nand.ecc.bytes = 14; 64073a27db8SMiquel Raynal cafe->nand.ecc.strength = 4; 64173a27db8SMiquel Raynal cafe->nand.ecc.write_page = cafe_nand_write_page_lowlevel; 64273a27db8SMiquel Raynal cafe->nand.ecc.write_oob = cafe_nand_write_oob; 64373a27db8SMiquel Raynal cafe->nand.ecc.read_page = cafe_nand_read_page; 64473a27db8SMiquel Raynal cafe->nand.ecc.read_oob = cafe_nand_read_oob; 64573a27db8SMiquel Raynal 64673a27db8SMiquel Raynal return 0; 64773a27db8SMiquel Raynal 64873a27db8SMiquel Raynal out_free_dma: 64973a27db8SMiquel Raynal dma_free_coherent(&cafe->pdev->dev, 2112, cafe->dmabuf, cafe->dmaaddr); 65073a27db8SMiquel Raynal 65173a27db8SMiquel Raynal return err; 65273a27db8SMiquel Raynal } 65373a27db8SMiquel Raynal 65473a27db8SMiquel Raynal static void cafe_nand_detach_chip(struct nand_chip *chip) 65573a27db8SMiquel Raynal { 65673a27db8SMiquel Raynal struct cafe_priv *cafe = nand_get_controller_data(chip); 65773a27db8SMiquel Raynal 65873a27db8SMiquel Raynal dma_free_coherent(&cafe->pdev->dev, 2112, cafe->dmabuf, cafe->dmaaddr); 65973a27db8SMiquel Raynal } 66073a27db8SMiquel Raynal 66173a27db8SMiquel Raynal static const struct nand_controller_ops cafe_nand_controller_ops = { 66273a27db8SMiquel Raynal .attach_chip = cafe_nand_attach_chip, 66373a27db8SMiquel Raynal .detach_chip = cafe_nand_detach_chip, 66473a27db8SMiquel Raynal }; 66573a27db8SMiquel Raynal 66606f25510SBill Pemberton static int cafe_nand_probe(struct pci_dev *pdev, 6675467fb02SDavid Woodhouse const struct pci_device_id *ent) 6685467fb02SDavid Woodhouse { 6695467fb02SDavid Woodhouse struct mtd_info *mtd; 6705467fb02SDavid Woodhouse struct cafe_priv *cafe; 6715467fb02SDavid Woodhouse uint32_t ctrl; 6725467fb02SDavid Woodhouse int err = 0; 6735467fb02SDavid Woodhouse 67406ed24e5SDavid Woodhouse /* Very old versions shared the same PCI ident for all three 67506ed24e5SDavid Woodhouse functions on the chip. Verify the class too... */ 67606ed24e5SDavid Woodhouse if ((pdev->class >> 8) != PCI_CLASS_MEMORY_FLASH) 67706ed24e5SDavid Woodhouse return -ENODEV; 67806ed24e5SDavid Woodhouse 6795467fb02SDavid Woodhouse err = pci_enable_device(pdev); 6805467fb02SDavid Woodhouse if (err) 6815467fb02SDavid Woodhouse return err; 6825467fb02SDavid Woodhouse 6835467fb02SDavid Woodhouse pci_set_master(pdev); 6845467fb02SDavid Woodhouse 685e787dfd1SBoris BREZILLON cafe = kzalloc(sizeof(*cafe), GFP_KERNEL); 686e787dfd1SBoris BREZILLON if (!cafe) 6875467fb02SDavid Woodhouse return -ENOMEM; 6885467fb02SDavid Woodhouse 689e787dfd1SBoris BREZILLON mtd = nand_to_mtd(&cafe->nand); 690c451c7c4SDavid Woodhouse mtd->dev.parent = &pdev->dev; 691d699ed25SBoris BREZILLON nand_set_controller_data(&cafe->nand, cafe); 6925467fb02SDavid Woodhouse 6935467fb02SDavid Woodhouse cafe->pdev = pdev; 6945467fb02SDavid Woodhouse cafe->mmio = pci_iomap(pdev, 0, 0); 6955467fb02SDavid Woodhouse if (!cafe->mmio) { 6965467fb02SDavid Woodhouse dev_warn(&pdev->dev, "failed to iomap\n"); 6975467fb02SDavid Woodhouse err = -ENOMEM; 6985467fb02SDavid Woodhouse goto out_free_mtd; 6995467fb02SDavid Woodhouse } 7005467fb02SDavid Woodhouse 7018c61b7a7SSegher Boessenkool cafe->rs = init_rs_non_canonical(12, &cafe_mul, 0, 1, 8); 7028c61b7a7SSegher Boessenkool if (!cafe->rs) { 7038c61b7a7SSegher Boessenkool err = -ENOMEM; 7048c61b7a7SSegher Boessenkool goto out_ior; 7058c61b7a7SSegher Boessenkool } 7068c61b7a7SSegher Boessenkool 707bf6065c6SBoris Brezillon cafe->nand.legacy.cmdfunc = cafe_nand_cmdfunc; 7088395b753SBoris Brezillon cafe->nand.legacy.dev_ready = cafe_device_ready; 709716bbbabSBoris Brezillon cafe->nand.legacy.read_byte = cafe_read_byte; 710716bbbabSBoris Brezillon cafe->nand.legacy.read_buf = cafe_read_buf; 711716bbbabSBoris Brezillon cafe->nand.legacy.write_buf = cafe_write_buf; 7127d6c37e9SBoris Brezillon cafe->nand.legacy.select_chip = cafe_select_chip; 71345240367SBoris Brezillon cafe->nand.legacy.set_features = nand_get_set_features_notsupp; 71445240367SBoris Brezillon cafe->nand.legacy.get_features = nand_get_set_features_notsupp; 7155467fb02SDavid Woodhouse 7163cece3abSBoris Brezillon cafe->nand.legacy.chip_delay = 0; 7175467fb02SDavid Woodhouse 7185467fb02SDavid Woodhouse /* Enable the following for a flash based bad block table */ 719bb9ebd4eSBrian Norris cafe->nand.bbt_options = NAND_BBT_USE_FLASH; 7205467fb02SDavid Woodhouse 7218dd851deSDavid Woodhouse if (skipbbt) { 7228dd851deSDavid Woodhouse cafe->nand.options |= NAND_SKIP_BBTSCAN; 723cdc784c7SBoris Brezillon cafe->nand.legacy.block_bad = cafe_nand_block_bad; 7248dd851deSDavid Woodhouse } 7258dd851deSDavid Woodhouse 726527a4f45SDavid Woodhouse if (numtimings && numtimings != 3) { 727527a4f45SDavid Woodhouse dev_warn(&cafe->pdev->dev, "%d timing register values ignored; precisely three are required\n", numtimings); 728527a4f45SDavid Woodhouse } 729527a4f45SDavid Woodhouse 730527a4f45SDavid Woodhouse if (numtimings == 3) { 731527a4f45SDavid Woodhouse cafe_dev_dbg(&cafe->pdev->dev, "Using provided timings (%08x %08x %08x)\n", 7328e5368a1SDavid Woodhouse timing[0], timing[1], timing[2]); 733527a4f45SDavid Woodhouse } else { 7348e5368a1SDavid Woodhouse timing[0] = cafe_readl(cafe, NAND_TIMING1); 7358e5368a1SDavid Woodhouse timing[1] = cafe_readl(cafe, NAND_TIMING2); 7368e5368a1SDavid Woodhouse timing[2] = cafe_readl(cafe, NAND_TIMING3); 737527a4f45SDavid Woodhouse 7388e5368a1SDavid Woodhouse if (timing[0] | timing[1] | timing[2]) { 7398e5368a1SDavid Woodhouse cafe_dev_dbg(&cafe->pdev->dev, "Timing registers already set (%08x %08x %08x)\n", 7408e5368a1SDavid Woodhouse timing[0], timing[1], timing[2]); 741527a4f45SDavid Woodhouse } else { 742527a4f45SDavid Woodhouse dev_warn(&cafe->pdev->dev, "Timing registers unset; using most conservative defaults\n"); 7438e5368a1SDavid Woodhouse timing[0] = timing[1] = timing[2] = 0xffffffff; 744527a4f45SDavid Woodhouse } 745527a4f45SDavid Woodhouse } 746527a4f45SDavid Woodhouse 747dcc41bc8SDavid Woodhouse /* Start off by resetting the NAND controller completely */ 748195a253bSDavid Woodhouse cafe_writel(cafe, 1, NAND_RESET); 749195a253bSDavid Woodhouse cafe_writel(cafe, 0, NAND_RESET); 750195a253bSDavid Woodhouse 7518e5368a1SDavid Woodhouse cafe_writel(cafe, timing[0], NAND_TIMING1); 7528e5368a1SDavid Woodhouse cafe_writel(cafe, timing[1], NAND_TIMING2); 7538e5368a1SDavid Woodhouse cafe_writel(cafe, timing[2], NAND_TIMING3); 754dcc41bc8SDavid Woodhouse 755195a253bSDavid Woodhouse cafe_writel(cafe, 0xffffffff, NAND_IRQ_MASK); 7562db6346fSThomas Gleixner err = request_irq(pdev->irq, &cafe_nand_interrupt, IRQF_SHARED, 7572db6346fSThomas Gleixner "CAFE NAND", mtd); 7585467fb02SDavid Woodhouse if (err) { 7595467fb02SDavid Woodhouse dev_warn(&pdev->dev, "Could not register IRQ %d\n", pdev->irq); 760f02ea4e6SHuang Shijie goto out_ior; 7615467fb02SDavid Woodhouse } 762f7c37d7bSDavid Woodhouse 7635467fb02SDavid Woodhouse /* Disable master reset, enable NAND clock */ 764195a253bSDavid Woodhouse ctrl = cafe_readl(cafe, GLOBAL_CTRL); 7655467fb02SDavid Woodhouse ctrl &= 0xffffeff0; 7665467fb02SDavid Woodhouse ctrl |= 0x00007000; 767195a253bSDavid Woodhouse cafe_writel(cafe, ctrl | 0x05, GLOBAL_CTRL); 768195a253bSDavid Woodhouse cafe_writel(cafe, ctrl | 0x0a, GLOBAL_CTRL); 769195a253bSDavid Woodhouse cafe_writel(cafe, 0, NAND_DMA_CTRL); 7705467fb02SDavid Woodhouse 771195a253bSDavid Woodhouse cafe_writel(cafe, 0x7006, GLOBAL_CTRL); 772195a253bSDavid Woodhouse cafe_writel(cafe, 0x700a, GLOBAL_CTRL); 7735467fb02SDavid Woodhouse 774f02ea4e6SHuang Shijie /* Enable NAND IRQ in global IRQ mask register */ 775f02ea4e6SHuang Shijie cafe_writel(cafe, 0x80000007, GLOBAL_IRQ_MASK); 776f02ea4e6SHuang Shijie cafe_dev_dbg(&cafe->pdev->dev, "Control %x, IRQ mask %x\n", 777f02ea4e6SHuang Shijie cafe_readl(cafe, GLOBAL_CTRL), 778f02ea4e6SHuang Shijie cafe_readl(cafe, GLOBAL_IRQ_MASK)); 779f02ea4e6SHuang Shijie 78073a27db8SMiquel Raynal /* Do not use the DMA during the NAND identification */ 78173a27db8SMiquel Raynal cafe->usedma = 0; 782f02ea4e6SHuang Shijie 783f02ea4e6SHuang Shijie /* Scan to find existence of the device */ 7847b6a9b28SBoris Brezillon cafe->nand.legacy.dummy_controller.ops = &cafe_nand_controller_ops; 78500ad378fSBoris Brezillon err = nand_scan(&cafe->nand, 2); 78672480e4eSMasahiro Yamada if (err) 787f02ea4e6SHuang Shijie goto out_irq; 788f02ea4e6SHuang Shijie 7895467fb02SDavid Woodhouse pci_set_drvdata(pdev, mtd); 7909c37f332SDavid Woodhouse 79168874414SPhilip Rakity mtd->name = "cafe_nand"; 792a446c998SMiquel Raynal err = mtd_device_parse_register(mtd, part_probes, NULL, NULL, 0); 793a446c998SMiquel Raynal if (err) 794a446c998SMiquel Raynal goto out_cleanup_nand; 7954d32de81SDmitry Eremin-Solenikov 7965467fb02SDavid Woodhouse goto out; 7975467fb02SDavid Woodhouse 798a446c998SMiquel Raynal out_cleanup_nand: 799a446c998SMiquel Raynal nand_cleanup(&cafe->nand); 8005467fb02SDavid Woodhouse out_irq: 8015467fb02SDavid Woodhouse /* Disable NAND IRQ in global IRQ mask register */ 802195a253bSDavid Woodhouse cafe_writel(cafe, ~1 & cafe_readl(cafe, GLOBAL_IRQ_MASK), GLOBAL_IRQ_MASK); 8035467fb02SDavid Woodhouse free_irq(pdev->irq, mtd); 8045467fb02SDavid Woodhouse out_ior: 8055467fb02SDavid Woodhouse pci_iounmap(pdev, cafe->mmio); 8065467fb02SDavid Woodhouse out_free_mtd: 807e787dfd1SBoris BREZILLON kfree(cafe); 8085467fb02SDavid Woodhouse out: 8095467fb02SDavid Woodhouse return err; 8105467fb02SDavid Woodhouse } 8115467fb02SDavid Woodhouse 812810b7e06SBill Pemberton static void cafe_nand_remove(struct pci_dev *pdev) 8135467fb02SDavid Woodhouse { 8145467fb02SDavid Woodhouse struct mtd_info *mtd = pci_get_drvdata(pdev); 8154bd4ebccSBoris BREZILLON struct nand_chip *chip = mtd_to_nand(mtd); 816d699ed25SBoris BREZILLON struct cafe_priv *cafe = nand_get_controller_data(chip); 8175467fb02SDavid Woodhouse 8185467fb02SDavid Woodhouse /* Disable NAND IRQ in global IRQ mask register */ 819195a253bSDavid Woodhouse cafe_writel(cafe, ~1 & cafe_readl(cafe, GLOBAL_IRQ_MASK), GLOBAL_IRQ_MASK); 8205467fb02SDavid Woodhouse free_irq(pdev->irq, mtd); 82159ac276fSBoris Brezillon nand_release(chip); 8228c61b7a7SSegher Boessenkool free_rs(cafe->rs); 8235467fb02SDavid Woodhouse pci_iounmap(pdev, cafe->mmio); 824f880b07bSMasahiro Yamada dma_free_coherent(&cafe->pdev->dev, 2112, cafe->dmabuf, cafe->dmaaddr); 825e787dfd1SBoris BREZILLON kfree(cafe); 8265467fb02SDavid Woodhouse } 8275467fb02SDavid Woodhouse 828377ace08SMárton Németh static const struct pci_device_id cafe_nand_tbl[] = { 829514fca43SDavid Woodhouse { PCI_VENDOR_ID_MARVELL, PCI_DEVICE_ID_MARVELL_88ALP01_NAND, 830514fca43SDavid Woodhouse PCI_ANY_ID, PCI_ANY_ID }, 83106ed24e5SDavid Woodhouse { } 8325467fb02SDavid Woodhouse }; 8335467fb02SDavid Woodhouse 8345467fb02SDavid Woodhouse MODULE_DEVICE_TABLE(pci, cafe_nand_tbl); 8355467fb02SDavid Woodhouse 8361fcf8ce5SDavid Woodhouse static int cafe_nand_resume(struct pci_dev *pdev) 8371fcf8ce5SDavid Woodhouse { 8381fcf8ce5SDavid Woodhouse uint32_t ctrl; 8391fcf8ce5SDavid Woodhouse struct mtd_info *mtd = pci_get_drvdata(pdev); 8404bd4ebccSBoris BREZILLON struct nand_chip *chip = mtd_to_nand(mtd); 841d699ed25SBoris BREZILLON struct cafe_priv *cafe = nand_get_controller_data(chip); 8421fcf8ce5SDavid Woodhouse 8431fcf8ce5SDavid Woodhouse /* Start off by resetting the NAND controller completely */ 8441fcf8ce5SDavid Woodhouse cafe_writel(cafe, 1, NAND_RESET); 8451fcf8ce5SDavid Woodhouse cafe_writel(cafe, 0, NAND_RESET); 8461fcf8ce5SDavid Woodhouse cafe_writel(cafe, 0xffffffff, NAND_IRQ_MASK); 8471fcf8ce5SDavid Woodhouse 8481fcf8ce5SDavid Woodhouse /* Restore timing configuration */ 8491fcf8ce5SDavid Woodhouse cafe_writel(cafe, timing[0], NAND_TIMING1); 8501fcf8ce5SDavid Woodhouse cafe_writel(cafe, timing[1], NAND_TIMING2); 8511fcf8ce5SDavid Woodhouse cafe_writel(cafe, timing[2], NAND_TIMING3); 8521fcf8ce5SDavid Woodhouse 8531fcf8ce5SDavid Woodhouse /* Disable master reset, enable NAND clock */ 8541fcf8ce5SDavid Woodhouse ctrl = cafe_readl(cafe, GLOBAL_CTRL); 8551fcf8ce5SDavid Woodhouse ctrl &= 0xffffeff0; 8561fcf8ce5SDavid Woodhouse ctrl |= 0x00007000; 8571fcf8ce5SDavid Woodhouse cafe_writel(cafe, ctrl | 0x05, GLOBAL_CTRL); 8581fcf8ce5SDavid Woodhouse cafe_writel(cafe, ctrl | 0x0a, GLOBAL_CTRL); 8591fcf8ce5SDavid Woodhouse cafe_writel(cafe, 0, NAND_DMA_CTRL); 8601fcf8ce5SDavid Woodhouse cafe_writel(cafe, 0x7006, GLOBAL_CTRL); 8611fcf8ce5SDavid Woodhouse cafe_writel(cafe, 0x700a, GLOBAL_CTRL); 8621fcf8ce5SDavid Woodhouse 8631fcf8ce5SDavid Woodhouse /* Set up DMA address */ 8641fcf8ce5SDavid Woodhouse cafe_writel(cafe, cafe->dmaaddr & 0xffffffff, NAND_DMA_ADDR0); 8651fcf8ce5SDavid Woodhouse if (sizeof(cafe->dmaaddr) > 4) 8661fcf8ce5SDavid Woodhouse /* Shift in two parts to shut the compiler up */ 8671fcf8ce5SDavid Woodhouse cafe_writel(cafe, (cafe->dmaaddr >> 16) >> 16, NAND_DMA_ADDR1); 8681fcf8ce5SDavid Woodhouse else 8691fcf8ce5SDavid Woodhouse cafe_writel(cafe, 0, NAND_DMA_ADDR1); 8701fcf8ce5SDavid Woodhouse 8711fcf8ce5SDavid Woodhouse /* Enable NAND IRQ in global IRQ mask register */ 8721fcf8ce5SDavid Woodhouse cafe_writel(cafe, 0x80000007, GLOBAL_IRQ_MASK); 8731fcf8ce5SDavid Woodhouse return 0; 8741fcf8ce5SDavid Woodhouse } 8751fcf8ce5SDavid Woodhouse 8765467fb02SDavid Woodhouse static struct pci_driver cafe_nand_pci_driver = { 8775467fb02SDavid Woodhouse .name = "CAFÉ NAND", 8785467fb02SDavid Woodhouse .id_table = cafe_nand_tbl, 8795467fb02SDavid Woodhouse .probe = cafe_nand_probe, 8805153b88cSBill Pemberton .remove = cafe_nand_remove, 8815467fb02SDavid Woodhouse .resume = cafe_nand_resume, 8825467fb02SDavid Woodhouse }; 8835467fb02SDavid Woodhouse 8844d16cd65SAxel Lin module_pci_driver(cafe_nand_pci_driver); 8855467fb02SDavid Woodhouse 8865467fb02SDavid Woodhouse MODULE_LICENSE("GPL"); 8875467fb02SDavid Woodhouse MODULE_AUTHOR("David Woodhouse <dwmw2@infradead.org>"); 888f7c37d7bSDavid Woodhouse MODULE_DESCRIPTION("NAND flash driver for OLPC CAFÉ chip"); 889