1b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */ 2f22e9e71SMauro Carvalho Chehab 3f22e9e71SMauro Carvalho Chehab /* 4f22e9e71SMauro Carvalho Chehab * em28xx-reg.h - Register definitions for em28xx driver 5f22e9e71SMauro Carvalho Chehab */ 6f22e9e71SMauro Carvalho Chehab 72e1e84c5SMauro Carvalho Chehab #define EM_GPIO_0 ((unsigned char)BIT(0)) 82e1e84c5SMauro Carvalho Chehab #define EM_GPIO_1 ((unsigned char)BIT(1)) 92e1e84c5SMauro Carvalho Chehab #define EM_GPIO_2 ((unsigned char)BIT(2)) 102e1e84c5SMauro Carvalho Chehab #define EM_GPIO_3 ((unsigned char)BIT(3)) 112e1e84c5SMauro Carvalho Chehab #define EM_GPIO_4 ((unsigned char)BIT(4)) 122e1e84c5SMauro Carvalho Chehab #define EM_GPIO_5 ((unsigned char)BIT(5)) 132e1e84c5SMauro Carvalho Chehab #define EM_GPIO_6 ((unsigned char)BIT(6)) 142e1e84c5SMauro Carvalho Chehab #define EM_GPIO_7 ((unsigned char)BIT(7)) 152ba890ecSMauro Carvalho Chehab 162e1e84c5SMauro Carvalho Chehab #define EM_GPO_0 ((unsigned char)BIT(0)) 172e1e84c5SMauro Carvalho Chehab #define EM_GPO_1 ((unsigned char)BIT(1)) 182e1e84c5SMauro Carvalho Chehab #define EM_GPO_2 ((unsigned char)BIT(2)) 192e1e84c5SMauro Carvalho Chehab #define EM_GPO_3 ((unsigned char)BIT(3)) 202ba890ecSMauro Carvalho Chehab 218ab33626SHolger Nelson /* em28xx endpoints */ 22c647a91aSFrank Schaefer /* 0x82: (always ?) analog */ 238ab33626SHolger Nelson #define EM28XX_EP_AUDIO 0x83 24c647a91aSFrank Schaefer /* 0x84: digital or analog */ 258ab33626SHolger Nelson 262ba890ecSMauro Carvalho Chehab /* em2800 registers */ 2741facaa4SMauro Carvalho Chehab #define EM2800_R08_AUDIOSRC 0x08 282ba890ecSMauro Carvalho Chehab 292ba890ecSMauro Carvalho Chehab /* em28xx registers */ 302ba890ecSMauro Carvalho Chehab 315c2231c8SDevin Heitmueller #define EM28XX_R00_CHIPCFG 0x00 325c2231c8SDevin Heitmueller 335c2231c8SDevin Heitmueller /* em28xx Chip Configuration 0x00 */ 34687ff8b0SFrank Schaefer #define EM2860_CHIPCFG_VENDOR_AUDIO 0x80 35687ff8b0SFrank Schaefer #define EM2860_CHIPCFG_I2S_VOLUME_CAPABLE 0x40 36687ff8b0SFrank Schaefer #define EM2820_CHIPCFG_I2S_3_SAMPRATES 0x30 37687ff8b0SFrank Schaefer #define EM2860_CHIPCFG_I2S_5_SAMPRATES 0x30 38687ff8b0SFrank Schaefer #define EM2820_CHIPCFG_I2S_1_SAMPRATE 0x20 39687ff8b0SFrank Schaefer #define EM2860_CHIPCFG_I2S_3_SAMPRATES 0x20 405c2231c8SDevin Heitmueller #define EM28XX_CHIPCFG_AC97 0x10 415c2231c8SDevin Heitmueller #define EM28XX_CHIPCFG_AUDIOMASK 0x30 425c2231c8SDevin Heitmueller 43d18e2fdaSDevin Heitmueller #define EM28XX_R01_CHIPCFG2 0x01 44d18e2fdaSDevin Heitmueller 45d18e2fdaSDevin Heitmueller /* em28xx Chip Configuration 2 0x01 */ 46d18e2fdaSDevin Heitmueller #define EM28XX_CHIPCFG2_TS_PRESENT 0x10 47d18e2fdaSDevin Heitmueller #define EM28XX_CHIPCFG2_TS_REQ_INTERVAL_MASK 0x0c /* bits 3-2 */ 48d18e2fdaSDevin Heitmueller #define EM28XX_CHIPCFG2_TS_REQ_INTERVAL_1MF 0x00 49d18e2fdaSDevin Heitmueller #define EM28XX_CHIPCFG2_TS_REQ_INTERVAL_2MF 0x04 50d18e2fdaSDevin Heitmueller #define EM28XX_CHIPCFG2_TS_REQ_INTERVAL_4MF 0x08 51d18e2fdaSDevin Heitmueller #define EM28XX_CHIPCFG2_TS_REQ_INTERVAL_8MF 0x0c 52d18e2fdaSDevin Heitmueller #define EM28XX_CHIPCFG2_TS_PACKETSIZE_MASK 0x03 /* bits 0-1 */ 53d18e2fdaSDevin Heitmueller #define EM28XX_CHIPCFG2_TS_PACKETSIZE_188 0x00 54d18e2fdaSDevin Heitmueller #define EM28XX_CHIPCFG2_TS_PACKETSIZE_376 0x01 55d18e2fdaSDevin Heitmueller #define EM28XX_CHIPCFG2_TS_PACKETSIZE_564 0x02 56d18e2fdaSDevin Heitmueller #define EM28XX_CHIPCFG2_TS_PACKETSIZE_752 0x03 57d18e2fdaSDevin Heitmueller 582ba890ecSMauro Carvalho Chehab /* GPIO/GPO registers */ 5941facaa4SMauro Carvalho Chehab #define EM2880_R04_GPO 0x04 /* em2880-em2883 only */ 60c074fc4cSFrank Schaefer #define EM2820_R08_GPIO_CTRL 0x08 /* em2820-em2873/83 only */ 61c074fc4cSFrank Schaefer #define EM2820_R09_GPIO_STATE 0x09 /* em2820-em2873/83 only */ 622ba890ecSMauro Carvalho Chehab 6341facaa4SMauro Carvalho Chehab #define EM28XX_R06_I2C_CLK 0x06 6423159a0bSDevin Heitmueller 6523159a0bSDevin Heitmueller /* em28xx I2C Clock Register (0x06) */ 6623159a0bSDevin Heitmueller #define EM28XX_I2C_CLK_ACK_LAST_READ 0x80 6723159a0bSDevin Heitmueller #define EM28XX_I2C_CLK_WAIT_ENABLE 0x40 6823159a0bSDevin Heitmueller #define EM28XX_I2C_EEPROM_ON_BOARD 0x08 6923159a0bSDevin Heitmueller #define EM28XX_I2C_EEPROM_KEY_VALID 0x04 70*3e4d8f48SMauro Carvalho Chehab #define EM2874_I2C_SECONDARY_BUS_SELECT 0x04 /* em2874 has two i2c buses */ 7123159a0bSDevin Heitmueller #define EM28XX_I2C_FREQ_1_5_MHZ 0x03 /* bus frequency (bits [1-0]) */ 7223159a0bSDevin Heitmueller #define EM28XX_I2C_FREQ_25_KHZ 0x02 7323159a0bSDevin Heitmueller #define EM28XX_I2C_FREQ_400_KHZ 0x01 7423159a0bSDevin Heitmueller #define EM28XX_I2C_FREQ_100_KHZ 0x00 7523159a0bSDevin Heitmueller 7641facaa4SMauro Carvalho Chehab #define EM28XX_R0A_CHIPID 0x0a 77bc677fffSFrank Schaefer #define EM28XX_R0C_USBSUSP 0x0c 78bc677fffSFrank Schaefer #define EM28XX_R0C_USBSUSP_SNAPSHOT 0x20 /* 1=button pressed, needs reset */ 792ba890ecSMauro Carvalho Chehab 8041facaa4SMauro Carvalho Chehab #define EM28XX_R0E_AUDIOSRC 0x0e 8141facaa4SMauro Carvalho Chehab #define EM28XX_R0F_XCLK 0x0f 822ba890ecSMauro Carvalho Chehab 8355927684SDevin Heitmueller /* em28xx XCLK Register (0x0f) */ 8455927684SDevin Heitmueller #define EM28XX_XCLK_AUDIO_UNMUTE 0x80 /* otherwise audio muted */ 8555927684SDevin Heitmueller #define EM28XX_XCLK_I2S_MSB_TIMING 0x40 /* otherwise standard timing */ 8655927684SDevin Heitmueller #define EM28XX_XCLK_IR_RC5_MODE 0x20 /* otherwise NEC mode */ 8755927684SDevin Heitmueller #define EM28XX_XCLK_IR_NEC_CHK_PARITY 0x10 8855927684SDevin Heitmueller #define EM28XX_XCLK_FREQUENCY_30MHZ 0x00 /* Freq. select (bits [3-0]) */ 8955927684SDevin Heitmueller #define EM28XX_XCLK_FREQUENCY_15MHZ 0x01 9055927684SDevin Heitmueller #define EM28XX_XCLK_FREQUENCY_10MHZ 0x02 9155927684SDevin Heitmueller #define EM28XX_XCLK_FREQUENCY_7_5MHZ 0x03 9255927684SDevin Heitmueller #define EM28XX_XCLK_FREQUENCY_6MHZ 0x04 9355927684SDevin Heitmueller #define EM28XX_XCLK_FREQUENCY_5MHZ 0x05 9455927684SDevin Heitmueller #define EM28XX_XCLK_FREQUENCY_4_3MHZ 0x06 9555927684SDevin Heitmueller #define EM28XX_XCLK_FREQUENCY_12MHZ 0x07 9655927684SDevin Heitmueller #define EM28XX_XCLK_FREQUENCY_20MHZ 0x08 9755927684SDevin Heitmueller #define EM28XX_XCLK_FREQUENCY_20MHZ_2 0x09 9855927684SDevin Heitmueller #define EM28XX_XCLK_FREQUENCY_48MHZ 0x0a 9955927684SDevin Heitmueller #define EM28XX_XCLK_FREQUENCY_24MHZ 0x0b 10055927684SDevin Heitmueller 10141facaa4SMauro Carvalho Chehab #define EM28XX_R10_VINMODE 0x10 102a7b8e9a5SFrank Schaefer /* used by all non-camera devices: */ 103a7b8e9a5SFrank Schaefer #define EM28XX_VINMODE_YUV422_CbYCrY 0x10 104a7b8e9a5SFrank Schaefer /* used by camera devices: */ 105a7b8e9a5SFrank Schaefer #define EM28XX_VINMODE_YUV422_YUYV 0x08 106a7b8e9a5SFrank Schaefer #define EM28XX_VINMODE_YUV422_YVYU 0x09 107a7b8e9a5SFrank Schaefer #define EM28XX_VINMODE_YUV422_UYVY 0x0a 108a7b8e9a5SFrank Schaefer #define EM28XX_VINMODE_YUV422_VYUY 0x0b 109a7b8e9a5SFrank Schaefer #define EM28XX_VINMODE_RGB8_BGGR 0x0c 110a7b8e9a5SFrank Schaefer #define EM28XX_VINMODE_RGB8_GRBG 0x0d 111a7b8e9a5SFrank Schaefer #define EM28XX_VINMODE_RGB8_GBRG 0x0e 112a7b8e9a5SFrank Schaefer #define EM28XX_VINMODE_RGB8_RGGB 0x0f 113a7b8e9a5SFrank Schaefer /* 114a7b8e9a5SFrank Schaefer * apparently: 115a7b8e9a5SFrank Schaefer * bit 0: swap component 1+2 with 3+4 116a7b8e9a5SFrank Schaefer * => e.g.: YUYV => YVYU, BGGR => GRBG 117a7b8e9a5SFrank Schaefer * bit 1: swap component 1 with 2 and 3 with 4 118a7b8e9a5SFrank Schaefer * => e.g.: YUYV => UYVY, BGGR => GBRG 119a7b8e9a5SFrank Schaefer */ 120206313dbSDevin Heitmueller 12141facaa4SMauro Carvalho Chehab #define EM28XX_R11_VINCTRL 0x11 122206313dbSDevin Heitmueller 123206313dbSDevin Heitmueller /* em28xx Video Input Control Register 0x11 */ 124206313dbSDevin Heitmueller #define EM28XX_VINCTRL_VBI_SLICED 0x80 125206313dbSDevin Heitmueller #define EM28XX_VINCTRL_VBI_RAW 0x40 126206313dbSDevin Heitmueller #define EM28XX_VINCTRL_VOUT_MODE_IN 0x20 /* HREF,VREF,VACT in output */ 127206313dbSDevin Heitmueller #define EM28XX_VINCTRL_CCIR656_ENABLE 0x10 128206313dbSDevin Heitmueller #define EM28XX_VINCTRL_VBI_16BIT_RAW 0x08 /* otherwise 8-bit raw */ 129206313dbSDevin Heitmueller #define EM28XX_VINCTRL_FID_ON_HREF 0x04 130206313dbSDevin Heitmueller #define EM28XX_VINCTRL_DUAL_EDGE_STROBE 0x02 131206313dbSDevin Heitmueller #define EM28XX_VINCTRL_INTERLACED 0x01 132206313dbSDevin Heitmueller 13341facaa4SMauro Carvalho Chehab #define EM28XX_R12_VINENABLE 0x12 /* */ 1342ba890ecSMauro Carvalho Chehab 13541facaa4SMauro Carvalho Chehab #define EM28XX_R14_GAMMA 0x14 13641facaa4SMauro Carvalho Chehab #define EM28XX_R15_RGAIN 0x15 13741facaa4SMauro Carvalho Chehab #define EM28XX_R16_GGAIN 0x16 13841facaa4SMauro Carvalho Chehab #define EM28XX_R17_BGAIN 0x17 13941facaa4SMauro Carvalho Chehab #define EM28XX_R18_ROFFSET 0x18 14041facaa4SMauro Carvalho Chehab #define EM28XX_R19_GOFFSET 0x19 14141facaa4SMauro Carvalho Chehab #define EM28XX_R1A_BOFFSET 0x1a 1422ba890ecSMauro Carvalho Chehab 14341facaa4SMauro Carvalho Chehab #define EM28XX_R1B_OFLOW 0x1b 14441facaa4SMauro Carvalho Chehab #define EM28XX_R1C_HSTART 0x1c 14541facaa4SMauro Carvalho Chehab #define EM28XX_R1D_VSTART 0x1d 14641facaa4SMauro Carvalho Chehab #define EM28XX_R1E_CWIDTH 0x1e 14741facaa4SMauro Carvalho Chehab #define EM28XX_R1F_CHEIGHT 0x1f 1482ba890ecSMauro Carvalho Chehab 14943a5e08dSFrank Schaefer #define EM28XX_R20_YGAIN 0x20 /* contrast [0:4] */ 15043a5e08dSFrank Schaefer #define CONTRAST_DEFAULT 0x10 15143a5e08dSFrank Schaefer 15243a5e08dSFrank Schaefer #define EM28XX_R21_YOFFSET 0x21 /* brightness */ /* signed */ 15343a5e08dSFrank Schaefer #define BRIGHTNESS_DEFAULT 0x00 15443a5e08dSFrank Schaefer 15543a5e08dSFrank Schaefer #define EM28XX_R22_UVGAIN 0x22 /* saturation [0:4] */ 15643a5e08dSFrank Schaefer #define SATURATION_DEFAULT 0x10 15743a5e08dSFrank Schaefer 15843a5e08dSFrank Schaefer #define EM28XX_R23_UOFFSET 0x23 /* blue balance */ /* signed */ 15943a5e08dSFrank Schaefer #define BLUE_BALANCE_DEFAULT 0x00 16043a5e08dSFrank Schaefer 16143a5e08dSFrank Schaefer #define EM28XX_R24_VOFFSET 0x24 /* red balance */ /* signed */ 16243a5e08dSFrank Schaefer #define RED_BALANCE_DEFAULT 0x00 16343a5e08dSFrank Schaefer 16443a5e08dSFrank Schaefer #define EM28XX_R25_SHARPNESS 0x25 /* sharpness [0:4] */ 16543a5e08dSFrank Schaefer #define SHARPNESS_DEFAULT 0x00 1662ba890ecSMauro Carvalho Chehab 16741facaa4SMauro Carvalho Chehab #define EM28XX_R26_COMPR 0x26 16841facaa4SMauro Carvalho Chehab #define EM28XX_R27_OUTFMT 0x27 1692ba890ecSMauro Carvalho Chehab 1703fbf9309SDevin Heitmueller /* em28xx Output Format Register (0x27) */ 1713fbf9309SDevin Heitmueller #define EM28XX_OUTFMT_RGB_8_RGRG 0x00 1723fbf9309SDevin Heitmueller #define EM28XX_OUTFMT_RGB_8_GRGR 0x01 1733fbf9309SDevin Heitmueller #define EM28XX_OUTFMT_RGB_8_GBGB 0x02 1743fbf9309SDevin Heitmueller #define EM28XX_OUTFMT_RGB_8_BGBG 0x03 1753fbf9309SDevin Heitmueller #define EM28XX_OUTFMT_RGB_16_656 0x04 1763fbf9309SDevin Heitmueller #define EM28XX_OUTFMT_RGB_8_BAYER 0x08 /* Pattern in Reg 0x10[1-0] */ 1773fbf9309SDevin Heitmueller #define EM28XX_OUTFMT_YUV211 0x10 1783fbf9309SDevin Heitmueller #define EM28XX_OUTFMT_YUV422_Y0UY1V 0x14 1793fbf9309SDevin Heitmueller #define EM28XX_OUTFMT_YUV422_Y1UY0V 0x15 1803fbf9309SDevin Heitmueller #define EM28XX_OUTFMT_YUV411 0x18 1813fbf9309SDevin Heitmueller 18241facaa4SMauro Carvalho Chehab #define EM28XX_R28_XMIN 0x28 18341facaa4SMauro Carvalho Chehab #define EM28XX_R29_XMAX 0x29 18441facaa4SMauro Carvalho Chehab #define EM28XX_R2A_YMIN 0x2a 18541facaa4SMauro Carvalho Chehab #define EM28XX_R2B_YMAX 0x2b 1862ba890ecSMauro Carvalho Chehab 18741facaa4SMauro Carvalho Chehab #define EM28XX_R30_HSCALELOW 0x30 18841facaa4SMauro Carvalho Chehab #define EM28XX_R31_HSCALEHIGH 0x31 18941facaa4SMauro Carvalho Chehab #define EM28XX_R32_VSCALELOW 0x32 19041facaa4SMauro Carvalho Chehab #define EM28XX_R33_VSCALEHIGH 0x33 19181685327SFrank Schaefer #define EM28XX_HVSCALE_MAX 0x3fff /* => 20% */ 19281685327SFrank Schaefer 193da52a55cSDevin Heitmueller #define EM28XX_R34_VBI_START_H 0x34 194da52a55cSDevin Heitmueller #define EM28XX_R35_VBI_START_V 0x35 1951e2e9086SFrank Schaefer /* 1961e2e9086SFrank Schaefer * NOTE: the EM276x (and EM25xx, EM277x/8x ?) (camera bridges) use these 1971e2e9086SFrank Schaefer * registers for a different unknown purpose. 1981e2e9086SFrank Schaefer * => register 0x34 is set to capture width / 16 1991e2e9086SFrank Schaefer * => register 0x35 is set to capture height / 16 2001e2e9086SFrank Schaefer */ 2011e2e9086SFrank Schaefer 202da52a55cSDevin Heitmueller #define EM28XX_R36_VBI_WIDTH 0x36 203da52a55cSDevin Heitmueller #define EM28XX_R37_VBI_HEIGHT 0x37 2042ba890ecSMauro Carvalho Chehab 20541facaa4SMauro Carvalho Chehab #define EM28XX_R40_AC97LSB 0x40 20641facaa4SMauro Carvalho Chehab #define EM28XX_R41_AC97MSB 0x41 20741facaa4SMauro Carvalho Chehab #define EM28XX_R42_AC97ADDR 0x42 20841facaa4SMauro Carvalho Chehab #define EM28XX_R43_AC97BUSY 0x43 2092ba890ecSMauro Carvalho Chehab 210a924a499SMauro Carvalho Chehab #define EM28XX_R45_IR 0x45 2112e1e84c5SMauro Carvalho Chehab /* 2122e1e84c5SMauro Carvalho Chehab * 0x45 bit 7 - parity bit 2132e1e84c5SMauro Carvalho Chehab * bits 6-0 - count 2142e1e84c5SMauro Carvalho Chehab * 0x46 IR brand 2152e1e84c5SMauro Carvalho Chehab * 0x47 IR data 216a924a499SMauro Carvalho Chehab */ 217a924a499SMauro Carvalho Chehab 2186a1acc3bSDevin Heitmueller /* em2874 registers */ 2194b92253aSDevin Heitmueller #define EM2874_R50_IR_CONFIG 0x50 2204b92253aSDevin Heitmueller #define EM2874_R51_IR 0x51 22111a2a949SOlli Salonen #define EM2874_R5D_TS1_PKT_SIZE 0x5d 22211a2a949SOlli Salonen #define EM2874_R5E_TS2_PKT_SIZE 0x5e 22311a2a949SOlli Salonen /* 22411a2a949SOlli Salonen * For both TS1 and TS2, In isochronous mode: 22511a2a949SOlli Salonen * 0x01 188 bytes 22611a2a949SOlli Salonen * 0x02 376 bytes 22711a2a949SOlli Salonen * 0x03 564 bytes 22811a2a949SOlli Salonen * 0x04 752 bytes 22911a2a949SOlli Salonen * 0x05 940 bytes 23011a2a949SOlli Salonen * In bulk mode: 23111a2a949SOlli Salonen * 0x01..0xff total packet count in 188-byte 23211a2a949SOlli Salonen */ 23311a2a949SOlli Salonen 234ebef13d4SDevin Heitmueller #define EM2874_R5F_TS_ENABLE 0x5f 235907d109bSFrank Schaefer 236907d109bSFrank Schaefer /* em2874/174/84, em25xx, em276x/7x/8x GPIO registers */ 237907d109bSFrank Schaefer /* 238907d109bSFrank Schaefer * NOTE: not all ports are bonded out; 239907d109bSFrank Schaefer * Some ports are multiplexed with special function I/O 240907d109bSFrank Schaefer */ 241907d109bSFrank Schaefer #define EM2874_R80_GPIO_P0_CTRL 0x80 242907d109bSFrank Schaefer #define EM2874_R81_GPIO_P1_CTRL 0x81 243907d109bSFrank Schaefer #define EM2874_R82_GPIO_P2_CTRL 0x82 244907d109bSFrank Schaefer #define EM2874_R83_GPIO_P3_CTRL 0x83 245907d109bSFrank Schaefer #define EM2874_R84_GPIO_P0_STATE 0x84 246907d109bSFrank Schaefer #define EM2874_R85_GPIO_P1_STATE 0x85 247907d109bSFrank Schaefer #define EM2874_R86_GPIO_P2_STATE 0x86 248907d109bSFrank Schaefer #define EM2874_R87_GPIO_P3_STATE 0x87 2496a1acc3bSDevin Heitmueller 2504b92253aSDevin Heitmueller /* em2874 IR config register (0x50) */ 2514b92253aSDevin Heitmueller #define EM2874_IR_NEC 0x00 252105e3687SMauro Carvalho Chehab #define EM2874_IR_NEC_NO_PARITY 0x01 2534b92253aSDevin Heitmueller #define EM2874_IR_RC5 0x04 2545599678cSMauro Carvalho Chehab #define EM2874_IR_RC6_MODE_0 0x08 2555599678cSMauro Carvalho Chehab #define EM2874_IR_RC6_MODE_6A 0x0b 2564b92253aSDevin Heitmueller 257ebef13d4SDevin Heitmueller /* em2874 Transport Stream Enable Register (0x5f) */ 2582e1e84c5SMauro Carvalho Chehab #define EM2874_TS1_CAPTURE_ENABLE ((unsigned char)BIT(0)) 2592e1e84c5SMauro Carvalho Chehab #define EM2874_TS1_FILTER_ENABLE ((unsigned char)BIT(1)) 2602e1e84c5SMauro Carvalho Chehab #define EM2874_TS1_NULL_DISCARD ((unsigned char)BIT(2)) 2612e1e84c5SMauro Carvalho Chehab #define EM2874_TS2_CAPTURE_ENABLE ((unsigned char)BIT(4)) 2622e1e84c5SMauro Carvalho Chehab #define EM2874_TS2_FILTER_ENABLE ((unsigned char)BIT(5)) 2632e1e84c5SMauro Carvalho Chehab #define EM2874_TS2_NULL_DISCARD ((unsigned char)BIT(6)) 264ebef13d4SDevin Heitmueller 2652ba890ecSMauro Carvalho Chehab /* register settings */ 2662ba890ecSMauro Carvalho Chehab #define EM2800_AUDIO_SRC_TUNER 0x0d 2672ba890ecSMauro Carvalho Chehab #define EM2800_AUDIO_SRC_LINE 0x0c 2682ba890ecSMauro Carvalho Chehab #define EM28XX_AUDIO_SRC_TUNER 0xc0 2692ba890ecSMauro Carvalho Chehab #define EM28XX_AUDIO_SRC_LINE 0x80 2702ba890ecSMauro Carvalho Chehab 2712ba890ecSMauro Carvalho Chehab /* FIXME: Need to be populated with the other chip ID's */ 2722ba890ecSMauro Carvalho Chehab enum em28xx_chip_id { 273f57b17c3SMauro Carvalho Chehab CHIP_ID_EM2800 = 7, 274d594317bSMauro Carvalho Chehab CHIP_ID_EM2710 = 17, 275d594317bSMauro Carvalho Chehab CHIP_ID_EM2820 = 18, /* Also used by some em2710 */ 276f09fb530SMauro Carvalho Chehab CHIP_ID_EM2840 = 20, 27767c96f67SDevin Heitmueller CHIP_ID_EM2750 = 33, 278a8a1f8ccSDevin Heitmueller CHIP_ID_EM2860 = 34, 279b1fa26c6SDevin Heitmueller CHIP_ID_EM2870 = 35, 2802ba890ecSMauro Carvalho Chehab CHIP_ID_EM2883 = 36, 281736a320bSFrank Schaefer CHIP_ID_EM2765 = 54, 2825caeba04SDevin Heitmueller CHIP_ID_EM2874 = 65, 283fec528b7SMauro Carvalho Chehab CHIP_ID_EM2884 = 68, 284bc022694SAntti Palosaari CHIP_ID_EM28174 = 113, 2859f1d0bdaSAntti Palosaari CHIP_ID_EM28178 = 114, 2862ba890ecSMauro Carvalho Chehab }; 2876fbcebf0SMauro Carvalho Chehab 2886fbcebf0SMauro Carvalho Chehab /* 2899f98f7bbSEzequiel García * Registers used by em202 2906fbcebf0SMauro Carvalho Chehab */ 2916fbcebf0SMauro Carvalho Chehab 2926fbcebf0SMauro Carvalho Chehab /* EMP202 vendor registers */ 2936fbcebf0SMauro Carvalho Chehab #define EM202_EXT_MODEM_CTRL 0x3e 2946fbcebf0SMauro Carvalho Chehab #define EM202_GPIO_CONF 0x4c 2956fbcebf0SMauro Carvalho Chehab #define EM202_GPIO_POLARITY 0x4e 2966fbcebf0SMauro Carvalho Chehab #define EM202_GPIO_STICKY 0x50 2976fbcebf0SMauro Carvalho Chehab #define EM202_GPIO_MASK 0x52 2986fbcebf0SMauro Carvalho Chehab #define EM202_GPIO_STATUS 0x54 2996fbcebf0SMauro Carvalho Chehab #define EM202_SPDIF_OUT_SEL 0x6a 3006fbcebf0SMauro Carvalho Chehab #define EM202_ANTIPOP 0x72 3016fbcebf0SMauro Carvalho Chehab #define EM202_EAPD_GPIO_ACCESS 0x74 302