1*d2912cb1SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */ 2121e9f1cSLaurent Pinchart /* 3121e9f1cSLaurent Pinchart * ispcsi2.h 4121e9f1cSLaurent Pinchart * 5121e9f1cSLaurent Pinchart * TI OMAP3 ISP - CSI2 module 6121e9f1cSLaurent Pinchart * 7121e9f1cSLaurent Pinchart * Copyright (C) 2010 Nokia Corporation 8121e9f1cSLaurent Pinchart * Copyright (C) 2009 Texas Instruments, Inc. 9121e9f1cSLaurent Pinchart * 10121e9f1cSLaurent Pinchart * Contacts: Laurent Pinchart <laurent.pinchart@ideasonboard.com> 11121e9f1cSLaurent Pinchart * Sakari Ailus <sakari.ailus@iki.fi> 12121e9f1cSLaurent Pinchart */ 13121e9f1cSLaurent Pinchart 14121e9f1cSLaurent Pinchart #ifndef OMAP3_ISP_CSI2_H 15121e9f1cSLaurent Pinchart #define OMAP3_ISP_CSI2_H 16121e9f1cSLaurent Pinchart 17121e9f1cSLaurent Pinchart #include <linux/types.h> 18121e9f1cSLaurent Pinchart #include <linux/videodev2.h> 19121e9f1cSLaurent Pinchart 20121e9f1cSLaurent Pinchart struct isp_csiphy; 21121e9f1cSLaurent Pinchart 22121e9f1cSLaurent Pinchart /* This is not an exhaustive list */ 23121e9f1cSLaurent Pinchart enum isp_csi2_pix_formats { 24121e9f1cSLaurent Pinchart CSI2_PIX_FMT_OTHERS = 0, 25121e9f1cSLaurent Pinchart CSI2_PIX_FMT_YUV422_8BIT = 0x1e, 26121e9f1cSLaurent Pinchart CSI2_PIX_FMT_YUV422_8BIT_VP = 0x9e, 27121e9f1cSLaurent Pinchart CSI2_PIX_FMT_RAW10_EXP16 = 0xab, 28121e9f1cSLaurent Pinchart CSI2_PIX_FMT_RAW10_EXP16_VP = 0x12f, 29121e9f1cSLaurent Pinchart CSI2_PIX_FMT_RAW8 = 0x2a, 30121e9f1cSLaurent Pinchart CSI2_PIX_FMT_RAW8_DPCM10_EXP16 = 0x2aa, 31121e9f1cSLaurent Pinchart CSI2_PIX_FMT_RAW8_DPCM10_VP = 0x32a, 32121e9f1cSLaurent Pinchart CSI2_PIX_FMT_RAW8_VP = 0x12a, 33121e9f1cSLaurent Pinchart CSI2_USERDEF_8BIT_DATA1_DPCM10_VP = 0x340, 34121e9f1cSLaurent Pinchart CSI2_USERDEF_8BIT_DATA1_DPCM10 = 0x2c0, 35121e9f1cSLaurent Pinchart CSI2_USERDEF_8BIT_DATA1 = 0x40, 36121e9f1cSLaurent Pinchart }; 37121e9f1cSLaurent Pinchart 38121e9f1cSLaurent Pinchart enum isp_csi2_irqevents { 39121e9f1cSLaurent Pinchart OCP_ERR_IRQ = 0x4000, 40121e9f1cSLaurent Pinchart SHORT_PACKET_IRQ = 0x2000, 41121e9f1cSLaurent Pinchart ECC_CORRECTION_IRQ = 0x1000, 42121e9f1cSLaurent Pinchart ECC_NO_CORRECTION_IRQ = 0x800, 43121e9f1cSLaurent Pinchart COMPLEXIO2_ERR_IRQ = 0x400, 44121e9f1cSLaurent Pinchart COMPLEXIO1_ERR_IRQ = 0x200, 45121e9f1cSLaurent Pinchart FIFO_OVF_IRQ = 0x100, 46121e9f1cSLaurent Pinchart CONTEXT7 = 0x80, 47121e9f1cSLaurent Pinchart CONTEXT6 = 0x40, 48121e9f1cSLaurent Pinchart CONTEXT5 = 0x20, 49121e9f1cSLaurent Pinchart CONTEXT4 = 0x10, 50121e9f1cSLaurent Pinchart CONTEXT3 = 0x8, 51121e9f1cSLaurent Pinchart CONTEXT2 = 0x4, 52121e9f1cSLaurent Pinchart CONTEXT1 = 0x2, 53121e9f1cSLaurent Pinchart CONTEXT0 = 0x1, 54121e9f1cSLaurent Pinchart }; 55121e9f1cSLaurent Pinchart 56121e9f1cSLaurent Pinchart enum isp_csi2_ctx_irqevents { 57121e9f1cSLaurent Pinchart CTX_ECC_CORRECTION = 0x100, 58121e9f1cSLaurent Pinchart CTX_LINE_NUMBER = 0x80, 59121e9f1cSLaurent Pinchart CTX_FRAME_NUMBER = 0x40, 60121e9f1cSLaurent Pinchart CTX_CS = 0x20, 61121e9f1cSLaurent Pinchart CTX_LE = 0x8, 62121e9f1cSLaurent Pinchart CTX_LS = 0x4, 63121e9f1cSLaurent Pinchart CTX_FE = 0x2, 64121e9f1cSLaurent Pinchart CTX_FS = 0x1, 65121e9f1cSLaurent Pinchart }; 66121e9f1cSLaurent Pinchart 67121e9f1cSLaurent Pinchart enum isp_csi2_frame_mode { 68121e9f1cSLaurent Pinchart ISP_CSI2_FRAME_IMMEDIATE, 69121e9f1cSLaurent Pinchart ISP_CSI2_FRAME_AFTERFEC, 70121e9f1cSLaurent Pinchart }; 71121e9f1cSLaurent Pinchart 72121e9f1cSLaurent Pinchart #define ISP_CSI2_MAX_CTX_NUM 7 73121e9f1cSLaurent Pinchart 74121e9f1cSLaurent Pinchart struct isp_csi2_ctx_cfg { 75121e9f1cSLaurent Pinchart u8 ctxnum; /* context number 0 - 7 */ 76121e9f1cSLaurent Pinchart u8 dpcm_decompress; 77121e9f1cSLaurent Pinchart 78121e9f1cSLaurent Pinchart /* Fields in CSI2_CTx_CTRL2 - locked by CSI2_CTx_CTRL1.CTX_EN */ 79121e9f1cSLaurent Pinchart u8 virtual_id; 80121e9f1cSLaurent Pinchart u16 format_id; /* as in CSI2_CTx_CTRL2[9:0] */ 81121e9f1cSLaurent Pinchart u8 dpcm_predictor; /* 1: simple, 0: advanced */ 82121e9f1cSLaurent Pinchart 83121e9f1cSLaurent Pinchart /* Fields in CSI2_CTx_CTRL1/3 - Shadowed */ 84121e9f1cSLaurent Pinchart u16 alpha; 85121e9f1cSLaurent Pinchart u16 data_offset; 86121e9f1cSLaurent Pinchart u32 ping_addr; 87121e9f1cSLaurent Pinchart u32 pong_addr; 88121e9f1cSLaurent Pinchart u8 eof_enabled; 89121e9f1cSLaurent Pinchart u8 eol_enabled; 90121e9f1cSLaurent Pinchart u8 checksum_enabled; 91121e9f1cSLaurent Pinchart u8 enabled; 92121e9f1cSLaurent Pinchart }; 93121e9f1cSLaurent Pinchart 94121e9f1cSLaurent Pinchart struct isp_csi2_timing_cfg { 95121e9f1cSLaurent Pinchart u8 ionum; /* IO1 or IO2 as in CSI2_TIMING */ 96121e9f1cSLaurent Pinchart unsigned force_rx_mode:1; 97121e9f1cSLaurent Pinchart unsigned stop_state_16x:1; 98121e9f1cSLaurent Pinchart unsigned stop_state_4x:1; 99121e9f1cSLaurent Pinchart u16 stop_state_counter; 100121e9f1cSLaurent Pinchart }; 101121e9f1cSLaurent Pinchart 102121e9f1cSLaurent Pinchart struct isp_csi2_ctrl_cfg { 103121e9f1cSLaurent Pinchart bool vp_clk_enable; 104121e9f1cSLaurent Pinchart bool vp_only_enable; 105121e9f1cSLaurent Pinchart u8 vp_out_ctrl; 106121e9f1cSLaurent Pinchart enum isp_csi2_frame_mode frame_mode; 107121e9f1cSLaurent Pinchart bool ecc_enable; 108121e9f1cSLaurent Pinchart bool if_enable; 109121e9f1cSLaurent Pinchart }; 110121e9f1cSLaurent Pinchart 111121e9f1cSLaurent Pinchart #define CSI2_PAD_SINK 0 112121e9f1cSLaurent Pinchart #define CSI2_PAD_SOURCE 1 113121e9f1cSLaurent Pinchart #define CSI2_PADS_NUM 2 114121e9f1cSLaurent Pinchart 115121e9f1cSLaurent Pinchart #define CSI2_OUTPUT_CCDC (1 << 0) 116121e9f1cSLaurent Pinchart #define CSI2_OUTPUT_MEMORY (1 << 1) 117121e9f1cSLaurent Pinchart 118121e9f1cSLaurent Pinchart struct isp_csi2_device { 119121e9f1cSLaurent Pinchart struct v4l2_subdev subdev; 120121e9f1cSLaurent Pinchart struct media_pad pads[CSI2_PADS_NUM]; 121121e9f1cSLaurent Pinchart struct v4l2_mbus_framefmt formats[CSI2_PADS_NUM]; 122121e9f1cSLaurent Pinchart 123121e9f1cSLaurent Pinchart struct isp_video video_out; 124121e9f1cSLaurent Pinchart struct isp_device *isp; 125121e9f1cSLaurent Pinchart 126121e9f1cSLaurent Pinchart u8 available; /* Is the IP present on the silicon? */ 127121e9f1cSLaurent Pinchart 128121e9f1cSLaurent Pinchart /* mem resources - enums as defined in enum isp_mem_resources */ 129121e9f1cSLaurent Pinchart u8 regs1; 130121e9f1cSLaurent Pinchart u8 regs2; 131121e9f1cSLaurent Pinchart 132121e9f1cSLaurent Pinchart u32 output; /* output to CCDC, memory or both? */ 133121e9f1cSLaurent Pinchart bool dpcm_decompress; 134121e9f1cSLaurent Pinchart unsigned int frame_skip; 135121e9f1cSLaurent Pinchart 136121e9f1cSLaurent Pinchart struct isp_csiphy *phy; 137121e9f1cSLaurent Pinchart struct isp_csi2_ctx_cfg contexts[ISP_CSI2_MAX_CTX_NUM + 1]; 138121e9f1cSLaurent Pinchart struct isp_csi2_timing_cfg timing[2]; 139121e9f1cSLaurent Pinchart struct isp_csi2_ctrl_cfg ctrl; 140121e9f1cSLaurent Pinchart enum isp_pipeline_stream_state state; 141121e9f1cSLaurent Pinchart wait_queue_head_t wait; 142121e9f1cSLaurent Pinchart atomic_t stopping; 143121e9f1cSLaurent Pinchart }; 144121e9f1cSLaurent Pinchart 145875e2e3eSLaurent Pinchart void omap3isp_csi2_isr(struct isp_csi2_device *csi2); 146121e9f1cSLaurent Pinchart int omap3isp_csi2_reset(struct isp_csi2_device *csi2); 147121e9f1cSLaurent Pinchart int omap3isp_csi2_init(struct isp_device *isp); 148121e9f1cSLaurent Pinchart void omap3isp_csi2_cleanup(struct isp_device *isp); 149121e9f1cSLaurent Pinchart void omap3isp_csi2_unregister_entities(struct isp_csi2_device *csi2); 150121e9f1cSLaurent Pinchart int omap3isp_csi2_register_entities(struct isp_csi2_device *csi2, 151121e9f1cSLaurent Pinchart struct v4l2_device *vdev); 152121e9f1cSLaurent Pinchart #endif /* OMAP3_ISP_CSI2_H */ 153