xref: /linux/drivers/media/platform/samsung/exynos4-is/fimc-is-param.h (revision 1260ed77798502de9c98020040d2995008de10cc)
1*d2912cb1SThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
2294781dbSSylwester Nawrocki /*
3294781dbSSylwester Nawrocki  * Samsung EXYNOS4x12 FIMC-IS (Imaging Subsystem) driver
4294781dbSSylwester Nawrocki  *
5294781dbSSylwester Nawrocki  * Copyright (C) 2011 - 2013 Samsung Electronics Co., Ltd.
6294781dbSSylwester Nawrocki  *
7294781dbSSylwester Nawrocki  * Authors: Younghwan Joo <yhwan.joo@samsung.com>
8294781dbSSylwester Nawrocki  *	    Sylwester Nawrocki <s.nawrocki@samsung.com>
9294781dbSSylwester Nawrocki  */
10294781dbSSylwester Nawrocki #ifndef FIMC_IS_PARAM_H_
11294781dbSSylwester Nawrocki #define FIMC_IS_PARAM_H_
12294781dbSSylwester Nawrocki 
13294781dbSSylwester Nawrocki #include <linux/compiler.h>
14294781dbSSylwester Nawrocki 
15294781dbSSylwester Nawrocki #define FIMC_IS_CONFIG_TIMEOUT		3000 /* ms */
16294781dbSSylwester Nawrocki #define IS_DEFAULT_WIDTH		1280
17294781dbSSylwester Nawrocki #define IS_DEFAULT_HEIGHT		720
18294781dbSSylwester Nawrocki 
19294781dbSSylwester Nawrocki #define DEFAULT_PREVIEW_STILL_WIDTH	IS_DEFAULT_WIDTH
20294781dbSSylwester Nawrocki #define DEFAULT_PREVIEW_STILL_HEIGHT	IS_DEFAULT_HEIGHT
21294781dbSSylwester Nawrocki #define DEFAULT_CAPTURE_STILL_WIDTH	IS_DEFAULT_WIDTH
22294781dbSSylwester Nawrocki #define DEFAULT_CAPTURE_STILL_HEIGHT	IS_DEFAULT_HEIGHT
23294781dbSSylwester Nawrocki #define DEFAULT_PREVIEW_VIDEO_WIDTH	IS_DEFAULT_WIDTH
24294781dbSSylwester Nawrocki #define DEFAULT_PREVIEW_VIDEO_HEIGHT	IS_DEFAULT_HEIGHT
25294781dbSSylwester Nawrocki #define DEFAULT_CAPTURE_VIDEO_WIDTH	IS_DEFAULT_WIDTH
26294781dbSSylwester Nawrocki #define DEFAULT_CAPTURE_VIDEO_HEIGHT	IS_DEFAULT_HEIGHT
27294781dbSSylwester Nawrocki 
28294781dbSSylwester Nawrocki #define DEFAULT_PREVIEW_STILL_FRAMERATE	30
29294781dbSSylwester Nawrocki #define DEFAULT_CAPTURE_STILL_FRAMERATE	15
30294781dbSSylwester Nawrocki #define DEFAULT_PREVIEW_VIDEO_FRAMERATE	30
31294781dbSSylwester Nawrocki #define DEFAULT_CAPTURE_VIDEO_FRAMERATE	30
32294781dbSSylwester Nawrocki 
33294781dbSSylwester Nawrocki #define FIMC_IS_REGION_VER		124 /* IS REGION VERSION 1.24 */
34294781dbSSylwester Nawrocki #define FIMC_IS_PARAM_SIZE		(FIMC_IS_REGION_SIZE + 1)
35294781dbSSylwester Nawrocki #define FIMC_IS_MAGIC_NUMBER		0x01020304
36294781dbSSylwester Nawrocki #define FIMC_IS_PARAM_MAX_SIZE		64 /* in bytes */
37294781dbSSylwester Nawrocki #define FIMC_IS_PARAM_MAX_ENTRIES	(FIMC_IS_PARAM_MAX_SIZE / 4)
38294781dbSSylwester Nawrocki 
39294781dbSSylwester Nawrocki /* The parameter bitmask bit definitions. */
40294781dbSSylwester Nawrocki enum is_param_bit {
41294781dbSSylwester Nawrocki 	PARAM_GLOBAL_SHOTMODE,
42294781dbSSylwester Nawrocki 	PARAM_SENSOR_CONTROL,
43294781dbSSylwester Nawrocki 	PARAM_SENSOR_OTF_OUTPUT,
44294781dbSSylwester Nawrocki 	PARAM_SENSOR_FRAME_RATE,
45294781dbSSylwester Nawrocki 	PARAM_BUFFER_CONTROL,
46294781dbSSylwester Nawrocki 	PARAM_BUFFER_OTF_INPUT,
47294781dbSSylwester Nawrocki 	PARAM_BUFFER_OTF_OUTPUT,
48294781dbSSylwester Nawrocki 	PARAM_ISP_CONTROL,
49294781dbSSylwester Nawrocki 	PARAM_ISP_OTF_INPUT,
50294781dbSSylwester Nawrocki 	PARAM_ISP_DMA1_INPUT,
51294781dbSSylwester Nawrocki 	/* 10 */
52294781dbSSylwester Nawrocki 	PARAM_ISP_DMA2_INPUT,
53294781dbSSylwester Nawrocki 	PARAM_ISP_AA,
54294781dbSSylwester Nawrocki 	PARAM_ISP_FLASH,
55294781dbSSylwester Nawrocki 	PARAM_ISP_AWB,
56294781dbSSylwester Nawrocki 	PARAM_ISP_IMAGE_EFFECT,
57294781dbSSylwester Nawrocki 	PARAM_ISP_ISO,
58294781dbSSylwester Nawrocki 	PARAM_ISP_ADJUST,
59294781dbSSylwester Nawrocki 	PARAM_ISP_METERING,
60294781dbSSylwester Nawrocki 	PARAM_ISP_AFC,
61294781dbSSylwester Nawrocki 	PARAM_ISP_OTF_OUTPUT,
62294781dbSSylwester Nawrocki 	/* 20 */
63294781dbSSylwester Nawrocki 	PARAM_ISP_DMA1_OUTPUT,
64294781dbSSylwester Nawrocki 	PARAM_ISP_DMA2_OUTPUT,
65294781dbSSylwester Nawrocki 	PARAM_DRC_CONTROL,
66294781dbSSylwester Nawrocki 	PARAM_DRC_OTF_INPUT,
67294781dbSSylwester Nawrocki 	PARAM_DRC_DMA_INPUT,
68294781dbSSylwester Nawrocki 	PARAM_DRC_OTF_OUTPUT,
69294781dbSSylwester Nawrocki 	PARAM_SCALERC_CONTROL,
70294781dbSSylwester Nawrocki 	PARAM_SCALERC_OTF_INPUT,
71294781dbSSylwester Nawrocki 	PARAM_SCALERC_IMAGE_EFFECT,
72294781dbSSylwester Nawrocki 	PARAM_SCALERC_INPUT_CROP,
73294781dbSSylwester Nawrocki 	/* 30 */
74294781dbSSylwester Nawrocki 	PARAM_SCALERC_OUTPUT_CROP,
75294781dbSSylwester Nawrocki 	PARAM_SCALERC_OTF_OUTPUT,
76294781dbSSylwester Nawrocki 	PARAM_SCALERC_DMA_OUTPUT,
77294781dbSSylwester Nawrocki 	PARAM_ODC_CONTROL,
78294781dbSSylwester Nawrocki 	PARAM_ODC_OTF_INPUT,
79294781dbSSylwester Nawrocki 	PARAM_ODC_OTF_OUTPUT,
80294781dbSSylwester Nawrocki 	PARAM_DIS_CONTROL,
81294781dbSSylwester Nawrocki 	PARAM_DIS_OTF_INPUT,
82294781dbSSylwester Nawrocki 	PARAM_DIS_OTF_OUTPUT,
83294781dbSSylwester Nawrocki 	PARAM_TDNR_CONTROL,
84294781dbSSylwester Nawrocki 	/* 40 */
85294781dbSSylwester Nawrocki 	PARAM_TDNR_OTF_INPUT,
86294781dbSSylwester Nawrocki 	PARAM_TDNR_1ST_FRAME,
87294781dbSSylwester Nawrocki 	PARAM_TDNR_OTF_OUTPUT,
88294781dbSSylwester Nawrocki 	PARAM_TDNR_DMA_OUTPUT,
89294781dbSSylwester Nawrocki 	PARAM_SCALERP_CONTROL,
90294781dbSSylwester Nawrocki 	PARAM_SCALERP_OTF_INPUT,
91294781dbSSylwester Nawrocki 	PARAM_SCALERP_IMAGE_EFFECT,
92294781dbSSylwester Nawrocki 	PARAM_SCALERP_INPUT_CROP,
93294781dbSSylwester Nawrocki 	PARAM_SCALERP_OUTPUT_CROP,
94294781dbSSylwester Nawrocki 	PARAM_SCALERP_ROTATION,
95294781dbSSylwester Nawrocki 	/* 50 */
96294781dbSSylwester Nawrocki 	PARAM_SCALERP_FLIP,
97294781dbSSylwester Nawrocki 	PARAM_SCALERP_OTF_OUTPUT,
98294781dbSSylwester Nawrocki 	PARAM_SCALERP_DMA_OUTPUT,
99294781dbSSylwester Nawrocki 	PARAM_FD_CONTROL,
100294781dbSSylwester Nawrocki 	PARAM_FD_OTF_INPUT,
101294781dbSSylwester Nawrocki 	PARAM_FD_DMA_INPUT,
102294781dbSSylwester Nawrocki 	PARAM_FD_CONFIG,
103294781dbSSylwester Nawrocki };
104294781dbSSylwester Nawrocki 
105294781dbSSylwester Nawrocki /* Interrupt map */
106294781dbSSylwester Nawrocki #define	FIMC_IS_INT_GENERAL			0
107294781dbSSylwester Nawrocki #define	FIMC_IS_INT_FRAME_DONE_ISP		1
108294781dbSSylwester Nawrocki 
109294781dbSSylwester Nawrocki /* Input */
110294781dbSSylwester Nawrocki 
111294781dbSSylwester Nawrocki #define CONTROL_COMMAND_STOP			0
112294781dbSSylwester Nawrocki #define CONTROL_COMMAND_START			1
113294781dbSSylwester Nawrocki 
114294781dbSSylwester Nawrocki #define CONTROL_BYPASS_DISABLE			0
115294781dbSSylwester Nawrocki #define CONTROL_BYPASS_ENABLE			1
116294781dbSSylwester Nawrocki 
117294781dbSSylwester Nawrocki #define CONTROL_ERROR_NONE			0
118294781dbSSylwester Nawrocki 
119294781dbSSylwester Nawrocki /* OTF (On-The-Fly) input interface commands */
120294781dbSSylwester Nawrocki #define OTF_INPUT_COMMAND_DISABLE		0
121294781dbSSylwester Nawrocki #define OTF_INPUT_COMMAND_ENABLE		1
122294781dbSSylwester Nawrocki 
123294781dbSSylwester Nawrocki /* OTF input interface color formats */
124294781dbSSylwester Nawrocki enum oft_input_fmt {
125294781dbSSylwester Nawrocki 	OTF_INPUT_FORMAT_BAYER			= 0, /* 1 channel */
126294781dbSSylwester Nawrocki 	OTF_INPUT_FORMAT_YUV444			= 1, /* 3 channels */
127294781dbSSylwester Nawrocki 	OTF_INPUT_FORMAT_YUV422			= 2, /* 3 channels */
128294781dbSSylwester Nawrocki 	OTF_INPUT_FORMAT_YUV420			= 3, /* 3 channels */
129294781dbSSylwester Nawrocki 	OTF_INPUT_FORMAT_STRGEN_COLORBAR_BAYER	= 10,
130294781dbSSylwester Nawrocki 	OTF_INPUT_FORMAT_BAYER_DMA		= 11,
131294781dbSSylwester Nawrocki };
132294781dbSSylwester Nawrocki 
133294781dbSSylwester Nawrocki #define OTF_INPUT_ORDER_BAYER_GR_BG		0
134294781dbSSylwester Nawrocki 
135294781dbSSylwester Nawrocki /* OTF input error codes */
136294781dbSSylwester Nawrocki #define OTF_INPUT_ERROR_NONE			0 /* Input setting is done */
137294781dbSSylwester Nawrocki 
138294781dbSSylwester Nawrocki /* DMA input commands */
139294781dbSSylwester Nawrocki #define DMA_INPUT_COMMAND_DISABLE		0
140294781dbSSylwester Nawrocki #define DMA_INPUT_COMMAND_ENABLE		1
141294781dbSSylwester Nawrocki 
142294781dbSSylwester Nawrocki /* DMA input color formats */
143294781dbSSylwester Nawrocki enum dma_input_fmt {
144294781dbSSylwester Nawrocki 	DMA_INPUT_FORMAT_BAYER			= 0,
145294781dbSSylwester Nawrocki 	DMA_INPUT_FORMAT_YUV444			= 1,
146294781dbSSylwester Nawrocki 	DMA_INPUT_FORMAT_YUV422			= 2,
147294781dbSSylwester Nawrocki 	DMA_INPUT_FORMAT_YUV420			= 3,
148294781dbSSylwester Nawrocki };
149294781dbSSylwester Nawrocki 
150294781dbSSylwester Nawrocki enum dma_input_order {
151294781dbSSylwester Nawrocki 	/* (for DMA_INPUT_PLANE_3) */
152294781dbSSylwester Nawrocki 	DMA_INPUT_ORDER_NO	= 0,
153294781dbSSylwester Nawrocki 	/* (only valid at DMA_INPUT_PLANE_2) */
154294781dbSSylwester Nawrocki 	DMA_INPUT_ORDER_CBCR	= 1,
155294781dbSSylwester Nawrocki 	/* (only valid at DMA_INPUT_PLANE_2) */
156294781dbSSylwester Nawrocki 	DMA_INPUT_ORDER_CRCB	= 2,
157294781dbSSylwester Nawrocki 	/* (only valid at DMA_INPUT_PLANE_1 & DMA_INPUT_FORMAT_YUV444) */
158294781dbSSylwester Nawrocki 	DMA_INPUT_ORDER_YCBCR	= 3,
159294781dbSSylwester Nawrocki 	/* (only valid at DMA_INPUT_FORMAT_YUV422 & DMA_INPUT_PLANE_1) */
160294781dbSSylwester Nawrocki 	DMA_INPUT_ORDER_YYCBCR	= 4,
161294781dbSSylwester Nawrocki 	/* (only valid at DMA_INPUT_FORMAT_YUV422 & DMA_INPUT_PLANE_1) */
162294781dbSSylwester Nawrocki 	DMA_INPUT_ORDER_YCBYCR	= 5,
163294781dbSSylwester Nawrocki 	/* (only valid at DMA_INPUT_FORMAT_YUV422 & DMA_INPUT_PLANE_1) */
164294781dbSSylwester Nawrocki 	DMA_INPUT_ORDER_YCRYCB	= 6,
165294781dbSSylwester Nawrocki 	/* (only valid at DMA_INPUT_FORMAT_YUV422 & DMA_INPUT_PLANE_1) */
166294781dbSSylwester Nawrocki 	DMA_INPUT_ORDER_CBYCRY	= 7,
167294781dbSSylwester Nawrocki 	/* (only valid at DMA_INPUT_FORMAT_YUV422 & DMA_INPUT_PLANE_1) */
168294781dbSSylwester Nawrocki 	DMA_INPUT_ORDER_CRYCBY	= 8,
169294781dbSSylwester Nawrocki 	/* (only valid at DMA_INPUT_FORMAT_BAYER) */
170294781dbSSylwester Nawrocki 	DMA_INPUT_ORDER_GR_BG	= 9
171294781dbSSylwester Nawrocki };
172294781dbSSylwester Nawrocki 
173294781dbSSylwester Nawrocki #define DMA_INPUT_ERROR_NONE			0 /* DMA input setting
174294781dbSSylwester Nawrocki 						     is done */
175294781dbSSylwester Nawrocki /*
176294781dbSSylwester Nawrocki  * Data output parameter definitions
177294781dbSSylwester Nawrocki  */
178294781dbSSylwester Nawrocki #define OTF_OUTPUT_CROP_DISABLE			0
179294781dbSSylwester Nawrocki #define OTF_OUTPUT_CROP_ENABLE			1
180294781dbSSylwester Nawrocki 
181294781dbSSylwester Nawrocki #define OTF_OUTPUT_COMMAND_DISABLE		0
182294781dbSSylwester Nawrocki #define OTF_OUTPUT_COMMAND_ENABLE		1
183294781dbSSylwester Nawrocki 
184294781dbSSylwester Nawrocki enum otf_output_fmt {
185294781dbSSylwester Nawrocki 	OTF_OUTPUT_FORMAT_YUV444		= 1,
186294781dbSSylwester Nawrocki 	OTF_OUTPUT_FORMAT_YUV422		= 2,
187294781dbSSylwester Nawrocki 	OTF_OUTPUT_FORMAT_YUV420		= 3,
188294781dbSSylwester Nawrocki 	OTF_OUTPUT_FORMAT_RGB			= 4,
189294781dbSSylwester Nawrocki };
190294781dbSSylwester Nawrocki 
191294781dbSSylwester Nawrocki #define OTF_OUTPUT_ORDER_BAYER_GR_BG		0
192294781dbSSylwester Nawrocki 
193294781dbSSylwester Nawrocki #define OTF_OUTPUT_ERROR_NONE			0 /* Output Setting is done */
194294781dbSSylwester Nawrocki 
195294781dbSSylwester Nawrocki #define DMA_OUTPUT_COMMAND_DISABLE		0
196294781dbSSylwester Nawrocki #define DMA_OUTPUT_COMMAND_ENABLE		1
197294781dbSSylwester Nawrocki 
198294781dbSSylwester Nawrocki enum dma_output_fmt {
199294781dbSSylwester Nawrocki 	DMA_OUTPUT_FORMAT_BAYER			= 0,
200294781dbSSylwester Nawrocki 	DMA_OUTPUT_FORMAT_YUV444		= 1,
201294781dbSSylwester Nawrocki 	DMA_OUTPUT_FORMAT_YUV422		= 2,
202294781dbSSylwester Nawrocki 	DMA_OUTPUT_FORMAT_YUV420		= 3,
203294781dbSSylwester Nawrocki 	DMA_OUTPUT_FORMAT_RGB			= 4,
204294781dbSSylwester Nawrocki };
205294781dbSSylwester Nawrocki 
206294781dbSSylwester Nawrocki enum dma_output_order {
207294781dbSSylwester Nawrocki 	DMA_OUTPUT_ORDER_NO		= 0,
208294781dbSSylwester Nawrocki 	/* for DMA_OUTPUT_PLANE_3 */
209294781dbSSylwester Nawrocki 	DMA_OUTPUT_ORDER_CBCR		= 1,
210294781dbSSylwester Nawrocki 	/* only valid at DMA_INPUT_PLANE_2) */
211294781dbSSylwester Nawrocki 	DMA_OUTPUT_ORDER_CRCB		= 2,
212294781dbSSylwester Nawrocki 	/* only valid at DMA_OUTPUT_PLANE_2) */
213294781dbSSylwester Nawrocki 	DMA_OUTPUT_ORDER_YYCBCR		= 3,
214294781dbSSylwester Nawrocki 	/* only valid at DMA_OUTPUT_FORMAT_YUV422 & DMA_OUTPUT_PLANE_1 */
215294781dbSSylwester Nawrocki 	DMA_OUTPUT_ORDER_YCBYCR		= 4,
216294781dbSSylwester Nawrocki 	/* only valid at DMA_OUTPUT_FORMAT_YUV422 & DMA_OUTPUT_PLANE_1 */
217294781dbSSylwester Nawrocki 	DMA_OUTPUT_ORDER_YCRYCB		= 5,
218294781dbSSylwester Nawrocki 	/* only valid at DMA_OUTPUT_FORMAT_YUV422 & DMA_OUTPUT_PLANE_1 */
219294781dbSSylwester Nawrocki 	DMA_OUTPUT_ORDER_CBYCRY		= 6,
220294781dbSSylwester Nawrocki 	/* only valid at DMA_OUTPUT_FORMAT_YUV422 & DMA_OUTPUT_PLANE_1 */
221294781dbSSylwester Nawrocki 	DMA_OUTPUT_ORDER_CRYCBY		= 7,
222294781dbSSylwester Nawrocki 	/* only valid at DMA_OUTPUT_FORMAT_YUV422 & DMA_OUTPUT_PLANE_1 */
223294781dbSSylwester Nawrocki 	DMA_OUTPUT_ORDER_YCBCR		= 8,
224294781dbSSylwester Nawrocki 	/* only valid at DMA_OUTPUT_FORMAT_YUV444 & DMA_OUPUT_PLANE_1 */
225294781dbSSylwester Nawrocki 	DMA_OUTPUT_ORDER_CRYCB		= 9,
226294781dbSSylwester Nawrocki 	/* only valid at DMA_OUTPUT_FORMAT_YUV444 & DMA_OUPUT_PLANE_1 */
227294781dbSSylwester Nawrocki 	DMA_OUTPUT_ORDER_CRCBY		= 10,
228294781dbSSylwester Nawrocki 	/* only valid at DMA_OUTPUT_FORMAT_YUV444 & DMA_OUPUT_PLANE_1 */
229294781dbSSylwester Nawrocki 	DMA_OUTPUT_ORDER_CBYCR		= 11,
230294781dbSSylwester Nawrocki 	/* only valid at DMA_OUTPUT_FORMAT_YUV444 & DMA_OUPUT_PLANE_1 */
231294781dbSSylwester Nawrocki 	DMA_OUTPUT_ORDER_YCRCB		= 12,
232294781dbSSylwester Nawrocki 	/* only valid at DMA_OUTPUT_FORMAT_YUV444 & DMA_OUPUT_PLANE_1 */
233294781dbSSylwester Nawrocki 	DMA_OUTPUT_ORDER_CBCRY		= 13,
234294781dbSSylwester Nawrocki 	/* only valid at DMA_OUTPUT_FORMAT_YUV444 & DMA_OUPUT_PLANE_1 */
235294781dbSSylwester Nawrocki 	DMA_OUTPUT_ORDER_BGR		= 14,
236294781dbSSylwester Nawrocki 	/* only valid at DMA_OUTPUT_FORMAT_RGB */
237294781dbSSylwester Nawrocki 	DMA_OUTPUT_ORDER_GB_BG		= 15
238294781dbSSylwester Nawrocki 	/* only valid at DMA_OUTPUT_FORMAT_BAYER */
239294781dbSSylwester Nawrocki };
240294781dbSSylwester Nawrocki 
241294781dbSSylwester Nawrocki /* enum dma_output_notify_dma_done */
242294781dbSSylwester Nawrocki #define DMA_OUTPUT_NOTIFY_DMA_DONE_DISABLE	0
243294781dbSSylwester Nawrocki #define DMA_OUTPUT_NOTIFY_DMA_DONE_ENABLE	1
244294781dbSSylwester Nawrocki 
245294781dbSSylwester Nawrocki /* DMA output error codes */
246294781dbSSylwester Nawrocki #define DMA_OUTPUT_ERROR_NONE			0 /* DMA output setting
247294781dbSSylwester Nawrocki 						     is done */
248294781dbSSylwester Nawrocki 
249294781dbSSylwester Nawrocki /* ----------------------  Global  ----------------------------------- */
250294781dbSSylwester Nawrocki #define GLOBAL_SHOTMODE_ERROR_NONE		0 /* shot-mode setting
251294781dbSSylwester Nawrocki 						     is done */
252294781dbSSylwester Nawrocki /* 3A lock commands */
253294781dbSSylwester Nawrocki #define ISP_AA_COMMAND_START			0
254294781dbSSylwester Nawrocki #define ISP_AA_COMMAND_STOP			1
255294781dbSSylwester Nawrocki 
256294781dbSSylwester Nawrocki /* 3A lock target */
257294781dbSSylwester Nawrocki #define ISP_AA_TARGET_AF			1
258294781dbSSylwester Nawrocki #define ISP_AA_TARGET_AE			2
259294781dbSSylwester Nawrocki #define ISP_AA_TARGET_AWB			4
260294781dbSSylwester Nawrocki 
261294781dbSSylwester Nawrocki enum isp_af_mode {
262294781dbSSylwester Nawrocki 	ISP_AF_MODE_MANUAL			= 0,
263294781dbSSylwester Nawrocki 	ISP_AF_MODE_SINGLE			= 1,
264294781dbSSylwester Nawrocki 	ISP_AF_MODE_CONTINUOUS			= 2,
265294781dbSSylwester Nawrocki 	ISP_AF_MODE_TOUCH			= 3,
266294781dbSSylwester Nawrocki 	ISP_AF_MODE_SLEEP			= 4,
267294781dbSSylwester Nawrocki 	ISP_AF_MODE_INIT			= 5,
268294781dbSSylwester Nawrocki 	ISP_AF_MODE_SET_CENTER_WINDOW		= 6,
269294781dbSSylwester Nawrocki 	ISP_AF_MODE_SET_TOUCH_WINDOW		= 7
270294781dbSSylwester Nawrocki };
271294781dbSSylwester Nawrocki 
272294781dbSSylwester Nawrocki /* Face AF commands */
273294781dbSSylwester Nawrocki #define ISP_AF_FACE_DISABLE			0
274294781dbSSylwester Nawrocki #define ISP_AF_FACE_ENABLE			1
275294781dbSSylwester Nawrocki 
276294781dbSSylwester Nawrocki /* AF range */
277294781dbSSylwester Nawrocki #define ISP_AF_RANGE_NORMAL			0
278294781dbSSylwester Nawrocki #define ISP_AF_RANGE_MACRO			1
279294781dbSSylwester Nawrocki 
280294781dbSSylwester Nawrocki /* AF sleep */
281294781dbSSylwester Nawrocki #define ISP_AF_SLEEP_OFF			0
282294781dbSSylwester Nawrocki #define ISP_AF_SLEEP_ON				1
283294781dbSSylwester Nawrocki 
284294781dbSSylwester Nawrocki /* Continuous AF commands */
285294781dbSSylwester Nawrocki #define ISP_AF_CONTINUOUS_DISABLE		0
286294781dbSSylwester Nawrocki #define ISP_AF_CONTINUOUS_ENABLE		1
287294781dbSSylwester Nawrocki 
288294781dbSSylwester Nawrocki /* ISP AF error codes */
289294781dbSSylwester Nawrocki #define ISP_AF_ERROR_NONE			0 /* AF mode change is done */
290294781dbSSylwester Nawrocki #define ISP_AF_ERROR_NONE_LOCK_DONE		1 /* AF lock is done */
291294781dbSSylwester Nawrocki 
292294781dbSSylwester Nawrocki /* Flash commands */
293294781dbSSylwester Nawrocki #define ISP_FLASH_COMMAND_DISABLE		0
294294781dbSSylwester Nawrocki #define ISP_FLASH_COMMAND_MANUAL_ON		1 /* (forced flash) */
295294781dbSSylwester Nawrocki #define ISP_FLASH_COMMAND_AUTO			2
296294781dbSSylwester Nawrocki #define ISP_FLASH_COMMAND_TORCH			3 /* 3 sec */
297294781dbSSylwester Nawrocki 
2988b72c18dSMauro Carvalho Chehab /* Flash red-eye commands */
299294781dbSSylwester Nawrocki #define ISP_FLASH_REDEYE_DISABLE		0
300294781dbSSylwester Nawrocki #define ISP_FLASH_REDEYE_ENABLE			1
301294781dbSSylwester Nawrocki 
302294781dbSSylwester Nawrocki /* Flash error codes */
303294781dbSSylwester Nawrocki #define ISP_FLASH_ERROR_NONE			0 /* Flash setting is done */
304294781dbSSylwester Nawrocki 
305294781dbSSylwester Nawrocki /* --------------------------  AWB  ------------------------------------ */
306294781dbSSylwester Nawrocki enum isp_awb_command {
307294781dbSSylwester Nawrocki 	ISP_AWB_COMMAND_AUTO			= 0,
308294781dbSSylwester Nawrocki 	ISP_AWB_COMMAND_ILLUMINATION		= 1,
309294781dbSSylwester Nawrocki 	ISP_AWB_COMMAND_MANUAL			= 2
310294781dbSSylwester Nawrocki };
311294781dbSSylwester Nawrocki 
312294781dbSSylwester Nawrocki enum isp_awb_illumination {
313294781dbSSylwester Nawrocki 	ISP_AWB_ILLUMINATION_DAYLIGHT		= 0,
314294781dbSSylwester Nawrocki 	ISP_AWB_ILLUMINATION_CLOUDY		= 1,
315294781dbSSylwester Nawrocki 	ISP_AWB_ILLUMINATION_TUNGSTEN		= 2,
316294781dbSSylwester Nawrocki 	ISP_AWB_ILLUMINATION_FLUORESCENT	= 3
317294781dbSSylwester Nawrocki };
318294781dbSSylwester Nawrocki 
319294781dbSSylwester Nawrocki /* ISP AWN error codes */
320294781dbSSylwester Nawrocki #define ISP_AWB_ERROR_NONE			0 /* AWB setting is done */
321294781dbSSylwester Nawrocki 
322294781dbSSylwester Nawrocki /* --------------------------  Effect  ----------------------------------- */
323294781dbSSylwester Nawrocki enum isp_imageeffect_command {
324294781dbSSylwester Nawrocki 	ISP_IMAGE_EFFECT_DISABLE		= 0,
325294781dbSSylwester Nawrocki 	ISP_IMAGE_EFFECT_MONOCHROME		= 1,
326294781dbSSylwester Nawrocki 	ISP_IMAGE_EFFECT_NEGATIVE_MONO		= 2,
327294781dbSSylwester Nawrocki 	ISP_IMAGE_EFFECT_NEGATIVE_COLOR		= 3,
328294781dbSSylwester Nawrocki 	ISP_IMAGE_EFFECT_SEPIA			= 4
329294781dbSSylwester Nawrocki };
330294781dbSSylwester Nawrocki 
331294781dbSSylwester Nawrocki /* Image effect error codes */
332294781dbSSylwester Nawrocki #define ISP_IMAGE_EFFECT_ERROR_NONE		0 /* Image effect setting
333294781dbSSylwester Nawrocki 						     is done */
334294781dbSSylwester Nawrocki /* ISO commands */
335294781dbSSylwester Nawrocki #define ISP_ISO_COMMAND_AUTO			0
336294781dbSSylwester Nawrocki #define ISP_ISO_COMMAND_MANUAL			1
337294781dbSSylwester Nawrocki 
338294781dbSSylwester Nawrocki /* ISO error codes */
339294781dbSSylwester Nawrocki #define ISP_ISO_ERROR_NONE			0 /* ISO setting is done */
340294781dbSSylwester Nawrocki 
341294781dbSSylwester Nawrocki /* ISP adjust commands */
342294781dbSSylwester Nawrocki #define ISP_ADJUST_COMMAND_AUTO			(0 << 0)
343294781dbSSylwester Nawrocki #define ISP_ADJUST_COMMAND_MANUAL_CONTRAST	(1 << 0)
344294781dbSSylwester Nawrocki #define ISP_ADJUST_COMMAND_MANUAL_SATURATION	(1 << 1)
345294781dbSSylwester Nawrocki #define ISP_ADJUST_COMMAND_MANUAL_SHARPNESS	(1 << 2)
346294781dbSSylwester Nawrocki #define ISP_ADJUST_COMMAND_MANUAL_EXPOSURE	(1 << 3)
347294781dbSSylwester Nawrocki #define ISP_ADJUST_COMMAND_MANUAL_BRIGHTNESS	(1 << 4)
348294781dbSSylwester Nawrocki #define ISP_ADJUST_COMMAND_MANUAL_HUE		(1 << 5)
349294781dbSSylwester Nawrocki #define ISP_ADJUST_COMMAND_MANUAL_ALL		0x7f
350294781dbSSylwester Nawrocki 
351294781dbSSylwester Nawrocki /* ISP adjustment error codes */
352294781dbSSylwester Nawrocki #define ISP_ADJUST_ERROR_NONE			0 /* Adjust setting is done */
353294781dbSSylwester Nawrocki 
354294781dbSSylwester Nawrocki /*
355294781dbSSylwester Nawrocki  *  Exposure metering
356294781dbSSylwester Nawrocki  */
357294781dbSSylwester Nawrocki enum isp_metering_command {
358294781dbSSylwester Nawrocki 	ISP_METERING_COMMAND_AVERAGE	= 0,
359294781dbSSylwester Nawrocki 	ISP_METERING_COMMAND_SPOT	= 1,
360294781dbSSylwester Nawrocki 	ISP_METERING_COMMAND_MATRIX	= 2,
361294781dbSSylwester Nawrocki 	ISP_METERING_COMMAND_CENTER	= 3
362294781dbSSylwester Nawrocki };
363294781dbSSylwester Nawrocki 
364294781dbSSylwester Nawrocki /* ISP metering error codes */
365294781dbSSylwester Nawrocki #define ISP_METERING_ERROR_NONE		0 /* Metering setting is done */
366294781dbSSylwester Nawrocki 
367294781dbSSylwester Nawrocki /*
368294781dbSSylwester Nawrocki  * AFC
369294781dbSSylwester Nawrocki  */
370294781dbSSylwester Nawrocki enum isp_afc_command {
371294781dbSSylwester Nawrocki 	ISP_AFC_COMMAND_DISABLE		= 0,
372294781dbSSylwester Nawrocki 	ISP_AFC_COMMAND_AUTO		= 1,
373294781dbSSylwester Nawrocki 	ISP_AFC_COMMAND_MANUAL		= 2,
374294781dbSSylwester Nawrocki };
375294781dbSSylwester Nawrocki 
376294781dbSSylwester Nawrocki #define ISP_AFC_MANUAL_50HZ		50
377294781dbSSylwester Nawrocki #define ISP_AFC_MANUAL_60HZ		60
378294781dbSSylwester Nawrocki 
379294781dbSSylwester Nawrocki /* ------------------------  SCENE MODE--------------------------------- */
380294781dbSSylwester Nawrocki enum isp_scene_mode {
381294781dbSSylwester Nawrocki 	ISP_SCENE_NONE			= 0,
382294781dbSSylwester Nawrocki 	ISP_SCENE_PORTRAIT		= 1,
383294781dbSSylwester Nawrocki 	ISP_SCENE_LANDSCAPE		= 2,
384294781dbSSylwester Nawrocki 	ISP_SCENE_SPORTS		= 3,
385294781dbSSylwester Nawrocki 	ISP_SCENE_PARTYINDOOR		= 4,
386294781dbSSylwester Nawrocki 	ISP_SCENE_BEACHSNOW		= 5,
387294781dbSSylwester Nawrocki 	ISP_SCENE_SUNSET		= 6,
388294781dbSSylwester Nawrocki 	ISP_SCENE_DAWN			= 7,
389294781dbSSylwester Nawrocki 	ISP_SCENE_FALL			= 8,
390294781dbSSylwester Nawrocki 	ISP_SCENE_NIGHT			= 9,
391294781dbSSylwester Nawrocki 	ISP_SCENE_AGAINSTLIGHTWLIGHT	= 10,
392294781dbSSylwester Nawrocki 	ISP_SCENE_AGAINSTLIGHTWOLIGHT	= 11,
393294781dbSSylwester Nawrocki 	ISP_SCENE_FIRE			= 12,
394294781dbSSylwester Nawrocki 	ISP_SCENE_TEXT			= 13,
395294781dbSSylwester Nawrocki 	ISP_SCENE_CANDLE		= 14
396294781dbSSylwester Nawrocki };
397294781dbSSylwester Nawrocki 
398294781dbSSylwester Nawrocki /* AFC error codes */
399294781dbSSylwester Nawrocki #define ISP_AFC_ERROR_NONE		0 /* AFC setting is done */
400294781dbSSylwester Nawrocki 
401294781dbSSylwester Nawrocki /* ----------------------------  FD  ------------------------------------- */
402294781dbSSylwester Nawrocki enum fd_config_command {
403294781dbSSylwester Nawrocki 	FD_CONFIG_COMMAND_MAXIMUM_NUMBER	= 0x1,
404294781dbSSylwester Nawrocki 	FD_CONFIG_COMMAND_ROLL_ANGLE		= 0x2,
405294781dbSSylwester Nawrocki 	FD_CONFIG_COMMAND_YAW_ANGLE		= 0x4,
406294781dbSSylwester Nawrocki 	FD_CONFIG_COMMAND_SMILE_MODE		= 0x8,
407294781dbSSylwester Nawrocki 	FD_CONFIG_COMMAND_BLINK_MODE		= 0x10,
408294781dbSSylwester Nawrocki 	FD_CONFIG_COMMAND_EYES_DETECT		= 0x20,
409294781dbSSylwester Nawrocki 	FD_CONFIG_COMMAND_MOUTH_DETECT		= 0x40,
410294781dbSSylwester Nawrocki 	FD_CONFIG_COMMAND_ORIENTATION		= 0x80,
411294781dbSSylwester Nawrocki 	FD_CONFIG_COMMAND_ORIENTATION_VALUE	= 0x100
412294781dbSSylwester Nawrocki };
413294781dbSSylwester Nawrocki 
414294781dbSSylwester Nawrocki enum fd_config_roll_angle {
415294781dbSSylwester Nawrocki 	FD_CONFIG_ROLL_ANGLE_BASIC		= 0,
416294781dbSSylwester Nawrocki 	FD_CONFIG_ROLL_ANGLE_PRECISE_BASIC	= 1,
417294781dbSSylwester Nawrocki 	FD_CONFIG_ROLL_ANGLE_SIDES		= 2,
418294781dbSSylwester Nawrocki 	FD_CONFIG_ROLL_ANGLE_PRECISE_SIDES	= 3,
419294781dbSSylwester Nawrocki 	FD_CONFIG_ROLL_ANGLE_FULL		= 4,
420294781dbSSylwester Nawrocki 	FD_CONFIG_ROLL_ANGLE_PRECISE_FULL	= 5,
421294781dbSSylwester Nawrocki };
422294781dbSSylwester Nawrocki 
423294781dbSSylwester Nawrocki enum fd_config_yaw_angle {
424294781dbSSylwester Nawrocki 	FD_CONFIG_YAW_ANGLE_0			= 0,
425294781dbSSylwester Nawrocki 	FD_CONFIG_YAW_ANGLE_45			= 1,
426294781dbSSylwester Nawrocki 	FD_CONFIG_YAW_ANGLE_90			= 2,
427294781dbSSylwester Nawrocki 	FD_CONFIG_YAW_ANGLE_45_90		= 3,
428294781dbSSylwester Nawrocki };
429294781dbSSylwester Nawrocki 
430294781dbSSylwester Nawrocki /* Smile mode configuration */
431294781dbSSylwester Nawrocki #define FD_CONFIG_SMILE_MODE_DISABLE		0
432294781dbSSylwester Nawrocki #define FD_CONFIG_SMILE_MODE_ENABLE		1
433294781dbSSylwester Nawrocki 
434294781dbSSylwester Nawrocki /* Blink mode configuration */
435294781dbSSylwester Nawrocki #define FD_CONFIG_BLINK_MODE_DISABLE		0
436294781dbSSylwester Nawrocki #define FD_CONFIG_BLINK_MODE_ENABLE		1
437294781dbSSylwester Nawrocki 
438294781dbSSylwester Nawrocki /* Eyes detection configuration */
439294781dbSSylwester Nawrocki #define FD_CONFIG_EYES_DETECT_DISABLE		0
440294781dbSSylwester Nawrocki #define FD_CONFIG_EYES_DETECT_ENABLE		1
441294781dbSSylwester Nawrocki 
442294781dbSSylwester Nawrocki /* Mouth detection configuration */
443294781dbSSylwester Nawrocki #define FD_CONFIG_MOUTH_DETECT_DISABLE		0
444294781dbSSylwester Nawrocki #define FD_CONFIG_MOUTH_DETECT_ENABLE		1
445294781dbSSylwester Nawrocki 
446294781dbSSylwester Nawrocki #define FD_CONFIG_ORIENTATION_DISABLE		0
447294781dbSSylwester Nawrocki #define FD_CONFIG_ORIENTATION_ENABLE		1
448294781dbSSylwester Nawrocki 
449294781dbSSylwester Nawrocki struct param_control {
450294781dbSSylwester Nawrocki 	u32 cmd;
451294781dbSSylwester Nawrocki 	u32 bypass;
452294781dbSSylwester Nawrocki 	u32 buffer_address;
453294781dbSSylwester Nawrocki 	u32 buffer_size;
454294781dbSSylwester Nawrocki 	u32 skip_frames; /* only valid at ISP */
455294781dbSSylwester Nawrocki 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 6];
456294781dbSSylwester Nawrocki 	u32 err;
457294781dbSSylwester Nawrocki };
458294781dbSSylwester Nawrocki 
459294781dbSSylwester Nawrocki struct param_otf_input {
460294781dbSSylwester Nawrocki 	u32 cmd;
461294781dbSSylwester Nawrocki 	u32 width;
462294781dbSSylwester Nawrocki 	u32 height;
463294781dbSSylwester Nawrocki 	u32 format;
464294781dbSSylwester Nawrocki 	u32 bitwidth;
465294781dbSSylwester Nawrocki 	u32 order;
466294781dbSSylwester Nawrocki 	u32 crop_offset_x;
467294781dbSSylwester Nawrocki 	u32 crop_offset_y;
468294781dbSSylwester Nawrocki 	u32 crop_width;
469294781dbSSylwester Nawrocki 	u32 crop_height;
470294781dbSSylwester Nawrocki 	u32 frametime_min;
471294781dbSSylwester Nawrocki 	u32 frametime_max;
472294781dbSSylwester Nawrocki 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 13];
473294781dbSSylwester Nawrocki 	u32 err;
474294781dbSSylwester Nawrocki };
475294781dbSSylwester Nawrocki 
476294781dbSSylwester Nawrocki struct param_dma_input {
477294781dbSSylwester Nawrocki 	u32 cmd;
478294781dbSSylwester Nawrocki 	u32 width;
479294781dbSSylwester Nawrocki 	u32 height;
480294781dbSSylwester Nawrocki 	u32 format;
481294781dbSSylwester Nawrocki 	u32 bitwidth;
482294781dbSSylwester Nawrocki 	u32 plane;
483294781dbSSylwester Nawrocki 	u32 order;
484294781dbSSylwester Nawrocki 	u32 buffer_number;
485294781dbSSylwester Nawrocki 	u32 buffer_address;
486294781dbSSylwester Nawrocki 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 10];
487294781dbSSylwester Nawrocki 	u32 err;
488294781dbSSylwester Nawrocki };
489294781dbSSylwester Nawrocki 
490294781dbSSylwester Nawrocki struct param_otf_output {
491294781dbSSylwester Nawrocki 	u32 cmd;
492294781dbSSylwester Nawrocki 	u32 width;
493294781dbSSylwester Nawrocki 	u32 height;
494294781dbSSylwester Nawrocki 	u32 format;
495294781dbSSylwester Nawrocki 	u32 bitwidth;
496294781dbSSylwester Nawrocki 	u32 order;
497294781dbSSylwester Nawrocki 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 7];
498294781dbSSylwester Nawrocki 	u32 err;
499294781dbSSylwester Nawrocki };
500294781dbSSylwester Nawrocki 
501294781dbSSylwester Nawrocki struct param_dma_output {
502294781dbSSylwester Nawrocki 	u32 cmd;
503294781dbSSylwester Nawrocki 	u32 width;
504294781dbSSylwester Nawrocki 	u32 height;
505294781dbSSylwester Nawrocki 	u32 format;
506294781dbSSylwester Nawrocki 	u32 bitwidth;
507294781dbSSylwester Nawrocki 	u32 plane;
508294781dbSSylwester Nawrocki 	u32 order;
509294781dbSSylwester Nawrocki 	u32 buffer_number;
510294781dbSSylwester Nawrocki 	u32 buffer_address;
511294781dbSSylwester Nawrocki 	u32 notify_dma_done;
512294781dbSSylwester Nawrocki 	u32 dma_out_mask;
513294781dbSSylwester Nawrocki 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 12];
514294781dbSSylwester Nawrocki 	u32 err;
515294781dbSSylwester Nawrocki };
516294781dbSSylwester Nawrocki 
517294781dbSSylwester Nawrocki struct param_global_shotmode {
518294781dbSSylwester Nawrocki 	u32 cmd;
519294781dbSSylwester Nawrocki 	u32 skip_frames;
520294781dbSSylwester Nawrocki 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 3];
521294781dbSSylwester Nawrocki 	u32 err;
522294781dbSSylwester Nawrocki };
523294781dbSSylwester Nawrocki 
524294781dbSSylwester Nawrocki struct param_sensor_framerate {
525294781dbSSylwester Nawrocki 	u32 frame_rate;
526294781dbSSylwester Nawrocki 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 2];
527294781dbSSylwester Nawrocki 	u32 err;
528294781dbSSylwester Nawrocki };
529294781dbSSylwester Nawrocki 
530294781dbSSylwester Nawrocki struct param_isp_aa {
531294781dbSSylwester Nawrocki 	u32 cmd;
532294781dbSSylwester Nawrocki 	u32 target;
533294781dbSSylwester Nawrocki 	u32 mode;
534294781dbSSylwester Nawrocki 	u32 scene;
535294781dbSSylwester Nawrocki 	u32 sleep;
536294781dbSSylwester Nawrocki 	u32 face;
537294781dbSSylwester Nawrocki 	u32 touch_x;
538294781dbSSylwester Nawrocki 	u32 touch_y;
539294781dbSSylwester Nawrocki 	u32 manual_af_setting;
540294781dbSSylwester Nawrocki 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 10];
541294781dbSSylwester Nawrocki 	u32 err;
542294781dbSSylwester Nawrocki };
543294781dbSSylwester Nawrocki 
544294781dbSSylwester Nawrocki struct param_isp_flash {
545294781dbSSylwester Nawrocki 	u32 cmd;
546294781dbSSylwester Nawrocki 	u32 redeye;
547294781dbSSylwester Nawrocki 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 3];
548294781dbSSylwester Nawrocki 	u32 err;
549294781dbSSylwester Nawrocki };
550294781dbSSylwester Nawrocki 
551294781dbSSylwester Nawrocki struct param_isp_awb {
552294781dbSSylwester Nawrocki 	u32 cmd;
553294781dbSSylwester Nawrocki 	u32 illumination;
554294781dbSSylwester Nawrocki 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 3];
555294781dbSSylwester Nawrocki 	u32 err;
556294781dbSSylwester Nawrocki };
557294781dbSSylwester Nawrocki 
558294781dbSSylwester Nawrocki struct param_isp_imageeffect {
559294781dbSSylwester Nawrocki 	u32 cmd;
560294781dbSSylwester Nawrocki 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 2];
561294781dbSSylwester Nawrocki 	u32 err;
562294781dbSSylwester Nawrocki };
563294781dbSSylwester Nawrocki 
564294781dbSSylwester Nawrocki struct param_isp_iso {
565294781dbSSylwester Nawrocki 	u32 cmd;
566294781dbSSylwester Nawrocki 	u32 value;
567294781dbSSylwester Nawrocki 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 3];
568294781dbSSylwester Nawrocki 	u32 err;
569294781dbSSylwester Nawrocki };
570294781dbSSylwester Nawrocki 
571294781dbSSylwester Nawrocki struct param_isp_adjust {
572294781dbSSylwester Nawrocki 	u32 cmd;
573294781dbSSylwester Nawrocki 	s32 contrast;
574294781dbSSylwester Nawrocki 	s32 saturation;
575294781dbSSylwester Nawrocki 	s32 sharpness;
576294781dbSSylwester Nawrocki 	s32 exposure;
577294781dbSSylwester Nawrocki 	s32 brightness;
578294781dbSSylwester Nawrocki 	s32 hue;
579294781dbSSylwester Nawrocki 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 8];
580294781dbSSylwester Nawrocki 	u32 err;
581294781dbSSylwester Nawrocki };
582294781dbSSylwester Nawrocki 
583294781dbSSylwester Nawrocki struct param_isp_metering {
584294781dbSSylwester Nawrocki 	u32 cmd;
585294781dbSSylwester Nawrocki 	u32 win_pos_x;
586294781dbSSylwester Nawrocki 	u32 win_pos_y;
587294781dbSSylwester Nawrocki 	u32 win_width;
588294781dbSSylwester Nawrocki 	u32 win_height;
589294781dbSSylwester Nawrocki 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 6];
590294781dbSSylwester Nawrocki 	u32 err;
591294781dbSSylwester Nawrocki };
592294781dbSSylwester Nawrocki 
593294781dbSSylwester Nawrocki struct param_isp_afc {
594294781dbSSylwester Nawrocki 	u32 cmd;
595294781dbSSylwester Nawrocki 	u32 manual;
596294781dbSSylwester Nawrocki 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 3];
597294781dbSSylwester Nawrocki 	u32 err;
598294781dbSSylwester Nawrocki };
599294781dbSSylwester Nawrocki 
600294781dbSSylwester Nawrocki struct param_scaler_imageeffect {
601294781dbSSylwester Nawrocki 	u32 cmd;
602294781dbSSylwester Nawrocki 	u32 arbitrary_cb;
603294781dbSSylwester Nawrocki 	u32 arbitrary_cr;
604294781dbSSylwester Nawrocki 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 4];
605294781dbSSylwester Nawrocki 	u32 err;
606294781dbSSylwester Nawrocki };
607294781dbSSylwester Nawrocki 
608294781dbSSylwester Nawrocki struct param_scaler_input_crop {
609294781dbSSylwester Nawrocki 	u32 cmd;
610294781dbSSylwester Nawrocki 	u32 crop_offset_x;
611294781dbSSylwester Nawrocki 	u32 crop_offset_y;
612294781dbSSylwester Nawrocki 	u32 crop_width;
613294781dbSSylwester Nawrocki 	u32 crop_height;
614294781dbSSylwester Nawrocki 	u32 in_width;
615294781dbSSylwester Nawrocki 	u32 in_height;
616294781dbSSylwester Nawrocki 	u32 out_width;
617294781dbSSylwester Nawrocki 	u32 out_height;
618294781dbSSylwester Nawrocki 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 10];
619294781dbSSylwester Nawrocki 	u32 err;
620294781dbSSylwester Nawrocki };
621294781dbSSylwester Nawrocki 
622294781dbSSylwester Nawrocki struct param_scaler_output_crop {
623294781dbSSylwester Nawrocki 	u32 cmd;
624294781dbSSylwester Nawrocki 	u32 crop_offset_x;
625294781dbSSylwester Nawrocki 	u32 crop_offset_y;
626294781dbSSylwester Nawrocki 	u32 crop_width;
627294781dbSSylwester Nawrocki 	u32 crop_height;
628294781dbSSylwester Nawrocki 	u32 out_format;
629294781dbSSylwester Nawrocki 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 7];
630294781dbSSylwester Nawrocki 	u32 err;
631294781dbSSylwester Nawrocki };
632294781dbSSylwester Nawrocki 
633294781dbSSylwester Nawrocki struct param_scaler_rotation {
634294781dbSSylwester Nawrocki 	u32 cmd;
635294781dbSSylwester Nawrocki 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 2];
636294781dbSSylwester Nawrocki 	u32 err;
637294781dbSSylwester Nawrocki };
638294781dbSSylwester Nawrocki 
639294781dbSSylwester Nawrocki struct param_scaler_flip {
640294781dbSSylwester Nawrocki 	u32 cmd;
641294781dbSSylwester Nawrocki 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 2];
642294781dbSSylwester Nawrocki 	u32 err;
643294781dbSSylwester Nawrocki };
644294781dbSSylwester Nawrocki 
645294781dbSSylwester Nawrocki struct param_3dnr_1stframe {
646294781dbSSylwester Nawrocki 	u32 cmd;
647294781dbSSylwester Nawrocki 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 2];
648294781dbSSylwester Nawrocki 	u32 err;
649294781dbSSylwester Nawrocki };
650294781dbSSylwester Nawrocki 
651294781dbSSylwester Nawrocki struct param_fd_config {
652294781dbSSylwester Nawrocki 	u32 cmd;
653294781dbSSylwester Nawrocki 	u32 max_number;
654294781dbSSylwester Nawrocki 	u32 roll_angle;
655294781dbSSylwester Nawrocki 	u32 yaw_angle;
656294781dbSSylwester Nawrocki 	u32 smile_mode;
657294781dbSSylwester Nawrocki 	u32 blink_mode;
658294781dbSSylwester Nawrocki 	u32 eye_detect;
659294781dbSSylwester Nawrocki 	u32 mouth_detect;
660294781dbSSylwester Nawrocki 	u32 orientation;
661294781dbSSylwester Nawrocki 	u32 orientation_value;
662294781dbSSylwester Nawrocki 	u32 reserved[FIMC_IS_PARAM_MAX_ENTRIES - 11];
663294781dbSSylwester Nawrocki 	u32 err;
664294781dbSSylwester Nawrocki };
665294781dbSSylwester Nawrocki 
666294781dbSSylwester Nawrocki struct global_param {
667294781dbSSylwester Nawrocki 	struct param_global_shotmode	shotmode;
668294781dbSSylwester Nawrocki };
669294781dbSSylwester Nawrocki 
670294781dbSSylwester Nawrocki struct sensor_param {
671294781dbSSylwester Nawrocki 	struct param_control		control;
672294781dbSSylwester Nawrocki 	struct param_otf_output		otf_output;
673294781dbSSylwester Nawrocki 	struct param_sensor_framerate	frame_rate;
674294781dbSSylwester Nawrocki } __packed;
675294781dbSSylwester Nawrocki 
676294781dbSSylwester Nawrocki struct buffer_param {
677294781dbSSylwester Nawrocki 	struct param_control		control;
678294781dbSSylwester Nawrocki 	struct param_otf_input		otf_input;
679294781dbSSylwester Nawrocki 	struct param_otf_output		otf_output;
680294781dbSSylwester Nawrocki } __packed;
681294781dbSSylwester Nawrocki 
682294781dbSSylwester Nawrocki struct isp_param {
683294781dbSSylwester Nawrocki 	struct param_control		control;
684294781dbSSylwester Nawrocki 	struct param_otf_input		otf_input;
685294781dbSSylwester Nawrocki 	struct param_dma_input		dma1_input;
686294781dbSSylwester Nawrocki 	struct param_dma_input		dma2_input;
687294781dbSSylwester Nawrocki 	struct param_isp_aa		aa;
688294781dbSSylwester Nawrocki 	struct param_isp_flash		flash;
689294781dbSSylwester Nawrocki 	struct param_isp_awb		awb;
690294781dbSSylwester Nawrocki 	struct param_isp_imageeffect	effect;
691294781dbSSylwester Nawrocki 	struct param_isp_iso		iso;
692294781dbSSylwester Nawrocki 	struct param_isp_adjust		adjust;
693294781dbSSylwester Nawrocki 	struct param_isp_metering	metering;
694294781dbSSylwester Nawrocki 	struct param_isp_afc		afc;
695294781dbSSylwester Nawrocki 	struct param_otf_output		otf_output;
696294781dbSSylwester Nawrocki 	struct param_dma_output		dma1_output;
697294781dbSSylwester Nawrocki 	struct param_dma_output		dma2_output;
698294781dbSSylwester Nawrocki } __packed;
699294781dbSSylwester Nawrocki 
700294781dbSSylwester Nawrocki struct drc_param {
701294781dbSSylwester Nawrocki 	struct param_control		control;
702294781dbSSylwester Nawrocki 	struct param_otf_input		otf_input;
703294781dbSSylwester Nawrocki 	struct param_dma_input		dma_input;
704294781dbSSylwester Nawrocki 	struct param_otf_output		otf_output;
705294781dbSSylwester Nawrocki } __packed;
706294781dbSSylwester Nawrocki 
707294781dbSSylwester Nawrocki struct scalerc_param {
708294781dbSSylwester Nawrocki 	struct param_control		control;
709294781dbSSylwester Nawrocki 	struct param_otf_input		otf_input;
710294781dbSSylwester Nawrocki 	struct param_scaler_imageeffect	effect;
711294781dbSSylwester Nawrocki 	struct param_scaler_input_crop	input_crop;
712294781dbSSylwester Nawrocki 	struct param_scaler_output_crop	output_crop;
713294781dbSSylwester Nawrocki 	struct param_otf_output		otf_output;
714294781dbSSylwester Nawrocki 	struct param_dma_output		dma_output;
715294781dbSSylwester Nawrocki } __packed;
716294781dbSSylwester Nawrocki 
717294781dbSSylwester Nawrocki struct odc_param {
718294781dbSSylwester Nawrocki 	struct param_control		control;
719294781dbSSylwester Nawrocki 	struct param_otf_input		otf_input;
720294781dbSSylwester Nawrocki 	struct param_otf_output		otf_output;
721294781dbSSylwester Nawrocki } __packed;
722294781dbSSylwester Nawrocki 
723294781dbSSylwester Nawrocki struct dis_param {
724294781dbSSylwester Nawrocki 	struct param_control		control;
725294781dbSSylwester Nawrocki 	struct param_otf_output		otf_input;
726294781dbSSylwester Nawrocki 	struct param_otf_output		otf_output;
727294781dbSSylwester Nawrocki } __packed;
728294781dbSSylwester Nawrocki 
729294781dbSSylwester Nawrocki struct tdnr_param {
730294781dbSSylwester Nawrocki 	struct param_control		control;
731294781dbSSylwester Nawrocki 	struct param_otf_input		otf_input;
732294781dbSSylwester Nawrocki 	struct param_3dnr_1stframe	frame;
733294781dbSSylwester Nawrocki 	struct param_otf_output		otf_output;
734294781dbSSylwester Nawrocki 	struct param_dma_output		dma_output;
735294781dbSSylwester Nawrocki } __packed;
736294781dbSSylwester Nawrocki 
737294781dbSSylwester Nawrocki struct scalerp_param {
738294781dbSSylwester Nawrocki 	struct param_control		control;
739294781dbSSylwester Nawrocki 	struct param_otf_input		otf_input;
740294781dbSSylwester Nawrocki 	struct param_scaler_imageeffect	effect;
741294781dbSSylwester Nawrocki 	struct param_scaler_input_crop	input_crop;
742294781dbSSylwester Nawrocki 	struct param_scaler_output_crop	output_crop;
743294781dbSSylwester Nawrocki 	struct param_scaler_rotation	rotation;
744294781dbSSylwester Nawrocki 	struct param_scaler_flip	flip;
745294781dbSSylwester Nawrocki 	struct param_otf_output		otf_output;
746294781dbSSylwester Nawrocki 	struct param_dma_output		dma_output;
747294781dbSSylwester Nawrocki } __packed;
748294781dbSSylwester Nawrocki 
749294781dbSSylwester Nawrocki struct fd_param {
750294781dbSSylwester Nawrocki 	struct param_control		control;
751294781dbSSylwester Nawrocki 	struct param_otf_input		otf_input;
752294781dbSSylwester Nawrocki 	struct param_dma_input		dma_input;
753294781dbSSylwester Nawrocki 	struct param_fd_config		config;
754294781dbSSylwester Nawrocki } __packed;
755294781dbSSylwester Nawrocki 
756294781dbSSylwester Nawrocki struct is_param_region {
757294781dbSSylwester Nawrocki 	struct global_param		global;
758294781dbSSylwester Nawrocki 	struct sensor_param		sensor;
759294781dbSSylwester Nawrocki 	struct buffer_param		buf;
760294781dbSSylwester Nawrocki 	struct isp_param		isp;
761294781dbSSylwester Nawrocki 	struct drc_param		drc;
762294781dbSSylwester Nawrocki 	struct scalerc_param		scalerc;
763294781dbSSylwester Nawrocki 	struct odc_param		odc;
764294781dbSSylwester Nawrocki 	struct dis_param		dis;
765294781dbSSylwester Nawrocki 	struct tdnr_param		tdnr;
766294781dbSSylwester Nawrocki 	struct scalerp_param		scalerp;
767294781dbSSylwester Nawrocki 	struct fd_param			fd;
768294781dbSSylwester Nawrocki } __packed;
769294781dbSSylwester Nawrocki 
770294781dbSSylwester Nawrocki #define NUMBER_OF_GAMMA_CURVE_POINTS	32
771294781dbSSylwester Nawrocki 
772294781dbSSylwester Nawrocki struct is_tune_sensor {
773294781dbSSylwester Nawrocki 	u32 exposure;
774294781dbSSylwester Nawrocki 	u32 analog_gain;
775294781dbSSylwester Nawrocki 	u32 frame_rate;
776294781dbSSylwester Nawrocki 	u32 actuator_position;
777294781dbSSylwester Nawrocki };
778294781dbSSylwester Nawrocki 
779294781dbSSylwester Nawrocki struct is_tune_gammacurve {
780294781dbSSylwester Nawrocki 	u32 num_pts_x[NUMBER_OF_GAMMA_CURVE_POINTS];
781294781dbSSylwester Nawrocki 	u32 num_pts_y_r[NUMBER_OF_GAMMA_CURVE_POINTS];
782294781dbSSylwester Nawrocki 	u32 num_pts_y_g[NUMBER_OF_GAMMA_CURVE_POINTS];
783294781dbSSylwester Nawrocki 	u32 num_pts_y_b[NUMBER_OF_GAMMA_CURVE_POINTS];
784294781dbSSylwester Nawrocki };
785294781dbSSylwester Nawrocki 
786294781dbSSylwester Nawrocki struct is_tune_isp {
787294781dbSSylwester Nawrocki 	/* Brightness level: range 0...100, default 7. */
788294781dbSSylwester Nawrocki 	u32 brightness_level;
789294781dbSSylwester Nawrocki 	/* Contrast level: range -127...127, default 0. */
790294781dbSSylwester Nawrocki 	s32 contrast_level;
791294781dbSSylwester Nawrocki 	/* Saturation level: range -127...127, default 0. */
792294781dbSSylwester Nawrocki 	s32 saturation_level;
793294781dbSSylwester Nawrocki 	s32 gamma_level;
794294781dbSSylwester Nawrocki 	struct is_tune_gammacurve gamma_curve[4];
795294781dbSSylwester Nawrocki 	/* Hue: range -127...127, default 0. */
796294781dbSSylwester Nawrocki 	s32 hue;
797294781dbSSylwester Nawrocki 	/* Sharpness blur: range -127...127, default 0. */
798294781dbSSylwester Nawrocki 	s32 sharpness_blur;
799294781dbSSylwester Nawrocki 	/* Despeckle : range -127~127, default : 0 */
800294781dbSSylwester Nawrocki 	s32 despeckle;
801294781dbSSylwester Nawrocki 	/* Edge color supression: range -127...127, default 0. */
802294781dbSSylwester Nawrocki 	s32 edge_color_supression;
803294781dbSSylwester Nawrocki 	/* Noise reduction: range -127...127, default 0. */
804294781dbSSylwester Nawrocki 	s32 noise_reduction;
805294781dbSSylwester Nawrocki 	/* (32 * 4 + 9) * 4 = 548 bytes */
806294781dbSSylwester Nawrocki } __packed;
807294781dbSSylwester Nawrocki 
808294781dbSSylwester Nawrocki struct is_tune_region {
809294781dbSSylwester Nawrocki 	struct is_tune_sensor sensor;
810294781dbSSylwester Nawrocki 	struct is_tune_isp isp;
811294781dbSSylwester Nawrocki } __packed;
812294781dbSSylwester Nawrocki 
813294781dbSSylwester Nawrocki struct rational {
814294781dbSSylwester Nawrocki 	u32 num;
815294781dbSSylwester Nawrocki 	u32 den;
816294781dbSSylwester Nawrocki };
817294781dbSSylwester Nawrocki 
818294781dbSSylwester Nawrocki struct srational {
819294781dbSSylwester Nawrocki 	s32 num;
820294781dbSSylwester Nawrocki 	s32 den;
821294781dbSSylwester Nawrocki };
822294781dbSSylwester Nawrocki 
823294781dbSSylwester Nawrocki #define FLASH_FIRED_SHIFT			0
824294781dbSSylwester Nawrocki #define FLASH_NOT_FIRED				0
825294781dbSSylwester Nawrocki #define FLASH_FIRED				1
826294781dbSSylwester Nawrocki 
827294781dbSSylwester Nawrocki #define FLASH_STROBE_SHIFT			1
828294781dbSSylwester Nawrocki #define FLASH_STROBE_NO_DETECTION		0
829294781dbSSylwester Nawrocki #define FLASH_STROBE_RESERVED			1
830294781dbSSylwester Nawrocki #define FLASH_STROBE_RETURN_LIGHT_NOT_DETECTED	2
831294781dbSSylwester Nawrocki #define FLASH_STROBE_RETURN_LIGHT_DETECTED	3
832294781dbSSylwester Nawrocki 
833294781dbSSylwester Nawrocki #define FLASH_MODE_SHIFT			3
834294781dbSSylwester Nawrocki #define FLASH_MODE_UNKNOWN			0
835294781dbSSylwester Nawrocki #define FLASH_MODE_COMPULSORY_FLASH_FIRING	1
836294781dbSSylwester Nawrocki #define FLASH_MODE_COMPULSORY_FLASH_SUPPRESSION	2
837294781dbSSylwester Nawrocki #define FLASH_MODE_AUTO_MODE			3
838294781dbSSylwester Nawrocki 
839294781dbSSylwester Nawrocki #define FLASH_FUNCTION_SHIFT			5
840294781dbSSylwester Nawrocki #define FLASH_FUNCTION_PRESENT			0
841294781dbSSylwester Nawrocki #define FLASH_FUNCTION_NONE			1
842294781dbSSylwester Nawrocki 
843294781dbSSylwester Nawrocki #define FLASH_RED_EYE_SHIFT			6
844294781dbSSylwester Nawrocki #define FLASH_RED_EYE_DISABLED			0
845294781dbSSylwester Nawrocki #define FLASH_RED_EYE_SUPPORTED			1
846294781dbSSylwester Nawrocki 
847294781dbSSylwester Nawrocki enum apex_aperture_value {
848294781dbSSylwester Nawrocki 	F1_0	= 0,
849294781dbSSylwester Nawrocki 	F1_4	= 1,
850294781dbSSylwester Nawrocki 	F2_0	= 2,
851294781dbSSylwester Nawrocki 	F2_8	= 3,
852294781dbSSylwester Nawrocki 	F4_0	= 4,
853294781dbSSylwester Nawrocki 	F5_6	= 5,
854294781dbSSylwester Nawrocki 	F8_9	= 6,
855294781dbSSylwester Nawrocki 	F11_0	= 7,
856294781dbSSylwester Nawrocki 	F16_0	= 8,
857294781dbSSylwester Nawrocki 	F22_0	= 9,
858294781dbSSylwester Nawrocki 	F32_0	= 10,
859294781dbSSylwester Nawrocki };
860294781dbSSylwester Nawrocki 
861294781dbSSylwester Nawrocki struct exif_attribute {
862294781dbSSylwester Nawrocki 	struct rational exposure_time;
863294781dbSSylwester Nawrocki 	struct srational shutter_speed;
864294781dbSSylwester Nawrocki 	u32 iso_speed_rating;
865294781dbSSylwester Nawrocki 	u32 flash;
866294781dbSSylwester Nawrocki 	struct srational brightness;
867294781dbSSylwester Nawrocki } __packed;
868294781dbSSylwester Nawrocki 
869294781dbSSylwester Nawrocki struct is_frame_header {
870294781dbSSylwester Nawrocki 	u32 valid;
871294781dbSSylwester Nawrocki 	u32 bad_mark;
872294781dbSSylwester Nawrocki 	u32 captured;
873294781dbSSylwester Nawrocki 	u32 frame_number;
874294781dbSSylwester Nawrocki 	struct exif_attribute exif;
875294781dbSSylwester Nawrocki } __packed;
876294781dbSSylwester Nawrocki 
877294781dbSSylwester Nawrocki struct is_fd_rect {
878294781dbSSylwester Nawrocki 	u32 offset_x;
879294781dbSSylwester Nawrocki 	u32 offset_y;
880294781dbSSylwester Nawrocki 	u32 width;
881294781dbSSylwester Nawrocki 	u32 height;
882294781dbSSylwester Nawrocki };
883294781dbSSylwester Nawrocki 
884294781dbSSylwester Nawrocki struct is_face_marker {
885294781dbSSylwester Nawrocki 	u32 frame_number;
886294781dbSSylwester Nawrocki 	struct is_fd_rect face;
887294781dbSSylwester Nawrocki 	struct is_fd_rect left_eye;
888294781dbSSylwester Nawrocki 	struct is_fd_rect right_eye;
889294781dbSSylwester Nawrocki 	struct is_fd_rect mouth;
890294781dbSSylwester Nawrocki 	u32 roll_angle;
891294781dbSSylwester Nawrocki 	u32 yaw_angle;
892294781dbSSylwester Nawrocki 	u32 confidence;
893294781dbSSylwester Nawrocki 	s32 smile_level;
894294781dbSSylwester Nawrocki 	s32 blink_level;
895294781dbSSylwester Nawrocki } __packed;
896294781dbSSylwester Nawrocki 
897294781dbSSylwester Nawrocki #define MAX_FRAME_COUNT				8
898294781dbSSylwester Nawrocki #define MAX_FRAME_COUNT_PREVIEW			4
899294781dbSSylwester Nawrocki #define MAX_FRAME_COUNT_CAPTURE			1
900294781dbSSylwester Nawrocki #define MAX_FACE_COUNT				16
901294781dbSSylwester Nawrocki #define MAX_SHARED_COUNT			500
902294781dbSSylwester Nawrocki 
903294781dbSSylwester Nawrocki struct is_region {
904294781dbSSylwester Nawrocki 	struct is_param_region parameter;
905294781dbSSylwester Nawrocki 	struct is_tune_region tune;
906294781dbSSylwester Nawrocki 	struct is_frame_header header[MAX_FRAME_COUNT];
907294781dbSSylwester Nawrocki 	struct is_face_marker face[MAX_FACE_COUNT];
908294781dbSSylwester Nawrocki 	u32 shared[MAX_SHARED_COUNT];
909294781dbSSylwester Nawrocki } __packed;
910294781dbSSylwester Nawrocki 
91134947b8aSSylwester Nawrocki /* Offset to the ISP DMA2 output buffer address array. */
91234947b8aSSylwester Nawrocki #define DMA2_OUTPUT_ADDR_ARRAY_OFFS \
91334947b8aSSylwester Nawrocki 	(offsetof(struct is_region, shared) + 32 * sizeof(u32))
91434947b8aSSylwester Nawrocki 
915294781dbSSylwester Nawrocki struct is_debug_frame_descriptor {
916294781dbSSylwester Nawrocki 	u32 sensor_frame_time;
917294781dbSSylwester Nawrocki 	u32 sensor_exposure_time;
918294781dbSSylwester Nawrocki 	s32 sensor_analog_gain;
919294781dbSSylwester Nawrocki 	/* monitor for AA */
920294781dbSSylwester Nawrocki 	u32 req_lei;
921294781dbSSylwester Nawrocki 
922294781dbSSylwester Nawrocki 	u32 next_next_lei_exp;
923294781dbSSylwester Nawrocki 	u32 next_next_lei_a_gain;
924294781dbSSylwester Nawrocki 	u32 next_next_lei_d_gain;
925294781dbSSylwester Nawrocki 	u32 next_next_lei_statlei;
926294781dbSSylwester Nawrocki 	u32 next_next_lei_lei;
927294781dbSSylwester Nawrocki 
928294781dbSSylwester Nawrocki 	u32 dummy0;
929294781dbSSylwester Nawrocki };
930294781dbSSylwester Nawrocki 
931294781dbSSylwester Nawrocki #define MAX_FRAMEDESCRIPTOR_CONTEXT_NUM	(30*20)	/* 600 frames */
932294781dbSSylwester Nawrocki #define MAX_VERSION_DISPLAY_BUF	32
933294781dbSSylwester Nawrocki 
934294781dbSSylwester Nawrocki struct is_share_region {
935294781dbSSylwester Nawrocki 	u32 frame_time;
936294781dbSSylwester Nawrocki 	u32 exposure_time;
937294781dbSSylwester Nawrocki 	s32 analog_gain;
938294781dbSSylwester Nawrocki 
939294781dbSSylwester Nawrocki 	u32 r_gain;
940294781dbSSylwester Nawrocki 	u32 g_gain;
941294781dbSSylwester Nawrocki 	u32 b_gain;
942294781dbSSylwester Nawrocki 
943294781dbSSylwester Nawrocki 	u32 af_position;
944294781dbSSylwester Nawrocki 	u32 af_status;
945294781dbSSylwester Nawrocki 	/* 0 : SIRC_ISP_CAMERA_AUTOFOCUSMESSAGE_NOMESSAGE */
946294781dbSSylwester Nawrocki 	/* 1 : SIRC_ISP_CAMERA_AUTOFOCUSMESSAGE_REACHED */
947294781dbSSylwester Nawrocki 	/* 2 : SIRC_ISP_CAMERA_AUTOFOCUSMESSAGE_UNABLETOREACH */
948294781dbSSylwester Nawrocki 	/* 3 : SIRC_ISP_CAMERA_AUTOFOCUSMESSAGE_LOST */
949294781dbSSylwester Nawrocki 	/* default : unknown */
950294781dbSSylwester Nawrocki 	u32 af_scene_type;
951294781dbSSylwester Nawrocki 
952294781dbSSylwester Nawrocki 	u32 frame_descp_onoff_control;
953294781dbSSylwester Nawrocki 	u32 frame_descp_update_done;
954294781dbSSylwester Nawrocki 	u32 frame_descp_idx;
955294781dbSSylwester Nawrocki 	u32 frame_descp_max_idx;
956294781dbSSylwester Nawrocki 	struct is_debug_frame_descriptor
957294781dbSSylwester Nawrocki 		dbg_frame_descp_ctx[MAX_FRAMEDESCRIPTOR_CONTEXT_NUM];
958294781dbSSylwester Nawrocki 
959294781dbSSylwester Nawrocki 	u32 chip_id;
960294781dbSSylwester Nawrocki 	u32 chip_rev_no;
961294781dbSSylwester Nawrocki 	u8 isp_fw_ver_no[MAX_VERSION_DISPLAY_BUF];
962294781dbSSylwester Nawrocki 	u8 isp_fw_ver_date[MAX_VERSION_DISPLAY_BUF];
963294781dbSSylwester Nawrocki 	u8 sirc_sdk_ver_no[MAX_VERSION_DISPLAY_BUF];
964294781dbSSylwester Nawrocki 	u8 sirc_sdk_rev_no[MAX_VERSION_DISPLAY_BUF];
965294781dbSSylwester Nawrocki 	u8 sirc_sdk_rev_date[MAX_VERSION_DISPLAY_BUF];
966294781dbSSylwester Nawrocki } __packed;
967294781dbSSylwester Nawrocki 
968294781dbSSylwester Nawrocki struct is_debug_control {
969294781dbSSylwester Nawrocki 	u32 write_point;	/* 0~ 500KB boundary */
970294781dbSSylwester Nawrocki 	u32 assert_flag;	/* 0: Not invoked, 1: Invoked */
971294781dbSSylwester Nawrocki 	u32 pabort_flag;	/* 0: Not invoked, 1: Invoked */
972294781dbSSylwester Nawrocki 	u32 dabort_flag;	/* 0: Not invoked, 1: Invoked */
973294781dbSSylwester Nawrocki };
974294781dbSSylwester Nawrocki 
975294781dbSSylwester Nawrocki struct sensor_open_extended {
976294781dbSSylwester Nawrocki 	u32 actuator_type;
977294781dbSSylwester Nawrocki 	u32 mclk;
978294781dbSSylwester Nawrocki 	u32 mipi_lane_num;
979294781dbSSylwester Nawrocki 	u32 mipi_speed;
980294781dbSSylwester Nawrocki 	/* Skip setfile loading when fast_open_sensor is not 0 */
981294781dbSSylwester Nawrocki 	u32 fast_open_sensor;
982294781dbSSylwester Nawrocki 	/* Activating sensor self calibration mode (6A3) */
983294781dbSSylwester Nawrocki 	u32 self_calibration_mode;
984294781dbSSylwester Nawrocki 	/* This field is to adjust I2c clock based on ACLK200 */
985294781dbSSylwester Nawrocki 	/* This value is varied in case of rev 0.2 */
986294781dbSSylwester Nawrocki 	u32 i2c_sclk;
987294781dbSSylwester Nawrocki };
988294781dbSSylwester Nawrocki 
989294781dbSSylwester Nawrocki struct fimc_is;
990294781dbSSylwester Nawrocki 
991294781dbSSylwester Nawrocki int fimc_is_hw_get_sensor_max_framerate(struct fimc_is *is);
99234947b8aSSylwester Nawrocki int __fimc_is_hw_update_param(struct fimc_is *is, u32 offset);
993294781dbSSylwester Nawrocki void fimc_is_set_initial_params(struct fimc_is *is);
994a6f5635eSSylwester Nawrocki unsigned int __get_pending_param_count(struct fimc_is *is);
995294781dbSSylwester Nawrocki 
996294781dbSSylwester Nawrocki int  __is_hw_update_params(struct fimc_is *is);
997294781dbSSylwester Nawrocki void __is_set_frame_size(struct fimc_is *is, struct v4l2_mbus_framefmt *mf);
998294781dbSSylwester Nawrocki void __is_set_sensor(struct fimc_is *is, int fps);
999294781dbSSylwester Nawrocki void __is_set_isp_aa_ae(struct fimc_is *is);
1000294781dbSSylwester Nawrocki void __is_set_isp_flash(struct fimc_is *is, u32 cmd, u32 redeye);
1001294781dbSSylwester Nawrocki void __is_set_isp_awb(struct fimc_is *is, u32 cmd, u32 val);
1002294781dbSSylwester Nawrocki void __is_set_isp_effect(struct fimc_is *is, u32 cmd);
1003294781dbSSylwester Nawrocki void __is_set_isp_iso(struct fimc_is *is, u32 cmd, u32 val);
1004294781dbSSylwester Nawrocki void __is_set_isp_adjust(struct fimc_is *is, u32 cmd, u32 val);
1005294781dbSSylwester Nawrocki void __is_set_isp_metering(struct fimc_is *is, u32 id, u32 val);
1006294781dbSSylwester Nawrocki void __is_set_isp_afc(struct fimc_is *is, u32 cmd, u32 val);
1007294781dbSSylwester Nawrocki void __is_set_drc_control(struct fimc_is *is, u32 val);
1008294781dbSSylwester Nawrocki void __is_set_fd_control(struct fimc_is *is, u32 val);
1009294781dbSSylwester Nawrocki void __is_set_fd_config_maxface(struct fimc_is *is, u32 val);
1010294781dbSSylwester Nawrocki void __is_set_fd_config_rollangle(struct fimc_is *is, u32 val);
1011294781dbSSylwester Nawrocki void __is_set_fd_config_yawangle(struct fimc_is *is, u32 val);
1012294781dbSSylwester Nawrocki void __is_set_fd_config_smilemode(struct fimc_is *is, u32 val);
1013294781dbSSylwester Nawrocki void __is_set_fd_config_blinkmode(struct fimc_is *is, u32 val);
1014294781dbSSylwester Nawrocki void __is_set_fd_config_eyedetect(struct fimc_is *is, u32 val);
1015294781dbSSylwester Nawrocki void __is_set_fd_config_mouthdetect(struct fimc_is *is, u32 val);
1016294781dbSSylwester Nawrocki void __is_set_fd_config_orientation(struct fimc_is *is, u32 val);
1017294781dbSSylwester Nawrocki void __is_set_fd_config_orientation_val(struct fimc_is *is, u32 val);
1018294781dbSSylwester Nawrocki void __is_set_isp_aa_af_mode(struct fimc_is *is, int cmd);
1019294781dbSSylwester Nawrocki void __is_set_isp_aa_af_start_stop(struct fimc_is *is, int cmd);
1020294781dbSSylwester Nawrocki 
1021294781dbSSylwester Nawrocki #endif
1022