1*d96fe180SDepeng Shao // SPDX-License-Identifier: GPL-2.0
2*d96fe180SDepeng Shao /*
3*d96fe180SDepeng Shao * Qualcomm MSM Camera Subsystem - CSID (CSI Decoder) Module
4*d96fe180SDepeng Shao *
5*d96fe180SDepeng Shao * Copyright (c) 2024 Qualcomm Technologies, Inc.
6*d96fe180SDepeng Shao */
7*d96fe180SDepeng Shao #include <linux/completion.h>
8*d96fe180SDepeng Shao #include <linux/delay.h>
9*d96fe180SDepeng Shao #include <linux/interrupt.h>
10*d96fe180SDepeng Shao #include <linux/io.h>
11*d96fe180SDepeng Shao #include <linux/kernel.h>
12*d96fe180SDepeng Shao #include <linux/of.h>
13*d96fe180SDepeng Shao
14*d96fe180SDepeng Shao #include "camss.h"
15*d96fe180SDepeng Shao #include "camss-csid.h"
16*d96fe180SDepeng Shao #include "camss-csid-780.h"
17*d96fe180SDepeng Shao
18*d96fe180SDepeng Shao #define CSID_IO_PATH_CFG0(csid) (0x4 * (csid))
19*d96fe180SDepeng Shao #define OUTPUT_IFE_EN 0x100
20*d96fe180SDepeng Shao #define INTERNAL_CSID 1
21*d96fe180SDepeng Shao
22*d96fe180SDepeng Shao #define CSID_RST_CFG 0xC
23*d96fe180SDepeng Shao #define RST_MODE BIT(0)
24*d96fe180SDepeng Shao #define RST_LOCATION BIT(4)
25*d96fe180SDepeng Shao
26*d96fe180SDepeng Shao #define CSID_RST_CMD 0x10
27*d96fe180SDepeng Shao #define SELECT_HW_RST BIT(0)
28*d96fe180SDepeng Shao #define SELECT_IRQ_RST BIT(2)
29*d96fe180SDepeng Shao
30*d96fe180SDepeng Shao #define CSID_IRQ_CMD 0x14
31*d96fe180SDepeng Shao #define IRQ_CMD_CLEAR BIT(0)
32*d96fe180SDepeng Shao
33*d96fe180SDepeng Shao #define CSID_RUP_AUP_CMD 0x18
34*d96fe180SDepeng Shao #define CSID_RUP_AUP_RDI(rdi) ((BIT(4) | BIT(20)) << (rdi))
35*d96fe180SDepeng Shao
36*d96fe180SDepeng Shao #define CSID_TOP_IRQ_STATUS 0x7C
37*d96fe180SDepeng Shao #define TOP_IRQ_STATUS_RESET_DONE BIT(0)
38*d96fe180SDepeng Shao
39*d96fe180SDepeng Shao #define CSID_TOP_IRQ_MASK 0x80
40*d96fe180SDepeng Shao #define CSID_TOP_IRQ_CLEAR 0x84
41*d96fe180SDepeng Shao #define CSID_TOP_IRQ_SET 0x88
42*d96fe180SDepeng Shao
43*d96fe180SDepeng Shao #define CSID_CSI2_RX_IRQ_STATUS 0x9C
44*d96fe180SDepeng Shao #define CSID_CSI2_RX_IRQ_MASK 0xA0
45*d96fe180SDepeng Shao #define CSID_CSI2_RX_IRQ_CLEAR 0xA4
46*d96fe180SDepeng Shao #define CSID_CSI2_RX_IRQ_SET 0xA8
47*d96fe180SDepeng Shao
48*d96fe180SDepeng Shao #define CSID_BUF_DONE_IRQ_STATUS 0x8C
49*d96fe180SDepeng Shao #define BUF_DONE_IRQ_STATUS_RDI_OFFSET (csid_is_lite(csid) ? 1 : 14)
50*d96fe180SDepeng Shao #define CSID_BUF_DONE_IRQ_MASK 0x90
51*d96fe180SDepeng Shao #define CSID_BUF_DONE_IRQ_CLEAR 0x94
52*d96fe180SDepeng Shao #define CSID_BUF_DONE_IRQ_SET 0x98
53*d96fe180SDepeng Shao
54*d96fe180SDepeng Shao #define CSID_CSI2_RDIN_IRQ_STATUS(rdi) (0xEC + 0x10 * (rdi))
55*d96fe180SDepeng Shao #define RUP_DONE_IRQ_STATUS BIT(23)
56*d96fe180SDepeng Shao
57*d96fe180SDepeng Shao #define CSID_CSI2_RDIN_IRQ_CLEAR(rdi) (0xF4 + 0x10 * (rdi))
58*d96fe180SDepeng Shao #define CSID_CSI2_RDIN_IRQ_SET(rdi) (0xF8 + 0x10 * (rdi))
59*d96fe180SDepeng Shao
60*d96fe180SDepeng Shao #define CSID_CSI2_RX_CFG0 0x200
61*d96fe180SDepeng Shao #define CSI2_RX_CFG0_NUM_ACTIVE_LANES 0
62*d96fe180SDepeng Shao #define CSI2_RX_CFG0_DL0_INPUT_SEL 4
63*d96fe180SDepeng Shao #define CSI2_RX_CFG0_PHY_NUM_SEL 20
64*d96fe180SDepeng Shao
65*d96fe180SDepeng Shao #define CSID_CSI2_RX_CFG1 0x204
66*d96fe180SDepeng Shao #define CSI2_RX_CFG1_ECC_CORRECTION_EN BIT(0)
67*d96fe180SDepeng Shao #define CSI2_RX_CFG1_VC_MODE BIT(2)
68*d96fe180SDepeng Shao
69*d96fe180SDepeng Shao #define CSID_RDI_CFG0(rdi) (0x500 + 0x100 * (rdi))
70*d96fe180SDepeng Shao #define RDI_CFG0_TIMESTAMP_EN BIT(6)
71*d96fe180SDepeng Shao #define RDI_CFG0_TIMESTAMP_STB_SEL BIT(8)
72*d96fe180SDepeng Shao #define RDI_CFG0_DECODE_FORMAT 12
73*d96fe180SDepeng Shao #define RDI_CFG0_DT 16
74*d96fe180SDepeng Shao #define RDI_CFG0_VC 22
75*d96fe180SDepeng Shao #define RDI_CFG0_DT_ID 27
76*d96fe180SDepeng Shao #define RDI_CFG0_EN BIT(31)
77*d96fe180SDepeng Shao
78*d96fe180SDepeng Shao #define CSID_RDI_CTRL(rdi) (0x504 + 0x100 * (rdi))
79*d96fe180SDepeng Shao #define RDI_CTRL_START_CMD BIT(0)
80*d96fe180SDepeng Shao
81*d96fe180SDepeng Shao #define CSID_RDI_CFG1(rdi) (0x510 + 0x100 * (rdi))
82*d96fe180SDepeng Shao #define RDI_CFG1_DROP_H_EN BIT(5)
83*d96fe180SDepeng Shao #define RDI_CFG1_DROP_V_EN BIT(6)
84*d96fe180SDepeng Shao #define RDI_CFG1_CROP_H_EN BIT(7)
85*d96fe180SDepeng Shao #define RDI_CFG1_CROP_V_EN BIT(8)
86*d96fe180SDepeng Shao #define RDI_CFG1_PIX_STORE BIT(10)
87*d96fe180SDepeng Shao #define RDI_CFG1_PACKING_FORMAT_MIPI BIT(15)
88*d96fe180SDepeng Shao
89*d96fe180SDepeng Shao #define CSID_RDI_IRQ_SUBSAMPLE_PATTERN(rdi) (0x548 + 0x100 * (rdi))
90*d96fe180SDepeng Shao #define CSID_RDI_IRQ_SUBSAMPLE_PERIOD(rdi) (0x54C + 0x100 * (rdi))
91*d96fe180SDepeng Shao
92*d96fe180SDepeng Shao #define CSI2_RX_CFG0_PHY_SEL_BASE_IDX 1
93*d96fe180SDepeng Shao
__csid_configure_rx(struct csid_device * csid,struct csid_phy_config * phy,int vc)94*d96fe180SDepeng Shao static void __csid_configure_rx(struct csid_device *csid,
95*d96fe180SDepeng Shao struct csid_phy_config *phy, int vc)
96*d96fe180SDepeng Shao {
97*d96fe180SDepeng Shao int val;
98*d96fe180SDepeng Shao
99*d96fe180SDepeng Shao val = (phy->lane_cnt - 1) << CSI2_RX_CFG0_NUM_ACTIVE_LANES;
100*d96fe180SDepeng Shao val |= phy->lane_assign << CSI2_RX_CFG0_DL0_INPUT_SEL;
101*d96fe180SDepeng Shao val |= (phy->csiphy_id + CSI2_RX_CFG0_PHY_SEL_BASE_IDX) << CSI2_RX_CFG0_PHY_NUM_SEL;
102*d96fe180SDepeng Shao
103*d96fe180SDepeng Shao writel(val, csid->base + CSID_CSI2_RX_CFG0);
104*d96fe180SDepeng Shao
105*d96fe180SDepeng Shao val = CSI2_RX_CFG1_ECC_CORRECTION_EN;
106*d96fe180SDepeng Shao if (vc > 3)
107*d96fe180SDepeng Shao val |= CSI2_RX_CFG1_VC_MODE;
108*d96fe180SDepeng Shao
109*d96fe180SDepeng Shao writel(val, csid->base + CSID_CSI2_RX_CFG1);
110*d96fe180SDepeng Shao }
111*d96fe180SDepeng Shao
__csid_ctrl_rdi(struct csid_device * csid,int enable,u8 rdi)112*d96fe180SDepeng Shao static void __csid_ctrl_rdi(struct csid_device *csid, int enable, u8 rdi)
113*d96fe180SDepeng Shao {
114*d96fe180SDepeng Shao int val = 0;
115*d96fe180SDepeng Shao
116*d96fe180SDepeng Shao if (enable)
117*d96fe180SDepeng Shao val = RDI_CTRL_START_CMD;
118*d96fe180SDepeng Shao
119*d96fe180SDepeng Shao writel(val, csid->base + CSID_RDI_CTRL(rdi));
120*d96fe180SDepeng Shao }
121*d96fe180SDepeng Shao
__csid_configure_wrapper(struct csid_device * csid)122*d96fe180SDepeng Shao static void __csid_configure_wrapper(struct csid_device *csid)
123*d96fe180SDepeng Shao {
124*d96fe180SDepeng Shao u32 val;
125*d96fe180SDepeng Shao
126*d96fe180SDepeng Shao /* csid lite doesn't need to configure top register */
127*d96fe180SDepeng Shao if (csid->res->is_lite)
128*d96fe180SDepeng Shao return;
129*d96fe180SDepeng Shao
130*d96fe180SDepeng Shao val = OUTPUT_IFE_EN | INTERNAL_CSID;
131*d96fe180SDepeng Shao writel(val, csid->camss->csid_wrapper_base + CSID_IO_PATH_CFG0(csid->id));
132*d96fe180SDepeng Shao }
133*d96fe180SDepeng Shao
__csid_configure_rdi_stream(struct csid_device * csid,u8 enable,u8 vc)134*d96fe180SDepeng Shao static void __csid_configure_rdi_stream(struct csid_device *csid, u8 enable, u8 vc)
135*d96fe180SDepeng Shao {
136*d96fe180SDepeng Shao u32 val;
137*d96fe180SDepeng Shao u8 lane_cnt = csid->phy.lane_cnt;
138*d96fe180SDepeng Shao /* Source pads matching RDI channels on hardware. Pad 1 -> RDI0, Pad 2 -> RDI1, etc. */
139*d96fe180SDepeng Shao struct v4l2_mbus_framefmt *input_format = &csid->fmt[MSM_CSID_PAD_FIRST_SRC + vc];
140*d96fe180SDepeng Shao const struct csid_format_info *format = csid_get_fmt_entry(csid->res->formats->formats,
141*d96fe180SDepeng Shao csid->res->formats->nformats,
142*d96fe180SDepeng Shao input_format->code);
143*d96fe180SDepeng Shao
144*d96fe180SDepeng Shao if (!lane_cnt)
145*d96fe180SDepeng Shao lane_cnt = 4;
146*d96fe180SDepeng Shao
147*d96fe180SDepeng Shao /*
148*d96fe180SDepeng Shao * DT_ID is a two bit bitfield that is concatenated with
149*d96fe180SDepeng Shao * the four least significant bits of the five bit VC
150*d96fe180SDepeng Shao * bitfield to generate an internal CID value.
151*d96fe180SDepeng Shao *
152*d96fe180SDepeng Shao * CSID_RDI_CFG0(vc)
153*d96fe180SDepeng Shao * DT_ID : 28:27
154*d96fe180SDepeng Shao * VC : 26:22
155*d96fe180SDepeng Shao * DT : 21:16
156*d96fe180SDepeng Shao *
157*d96fe180SDepeng Shao * CID : VC 3:0 << 2 | DT_ID 1:0
158*d96fe180SDepeng Shao */
159*d96fe180SDepeng Shao u8 dt_id = vc & 0x03;
160*d96fe180SDepeng Shao
161*d96fe180SDepeng Shao val = RDI_CFG0_TIMESTAMP_EN;
162*d96fe180SDepeng Shao val |= RDI_CFG0_TIMESTAMP_STB_SEL;
163*d96fe180SDepeng Shao /* note: for non-RDI path, this should be format->decode_format */
164*d96fe180SDepeng Shao val |= DECODE_FORMAT_PAYLOAD_ONLY << RDI_CFG0_DECODE_FORMAT;
165*d96fe180SDepeng Shao val |= vc << RDI_CFG0_VC;
166*d96fe180SDepeng Shao val |= format->data_type << RDI_CFG0_DT;
167*d96fe180SDepeng Shao val |= dt_id << RDI_CFG0_DT_ID;
168*d96fe180SDepeng Shao
169*d96fe180SDepeng Shao writel(val, csid->base + CSID_RDI_CFG0(vc));
170*d96fe180SDepeng Shao
171*d96fe180SDepeng Shao val = RDI_CFG1_PACKING_FORMAT_MIPI;
172*d96fe180SDepeng Shao val |= RDI_CFG1_PIX_STORE;
173*d96fe180SDepeng Shao val |= RDI_CFG1_DROP_H_EN;
174*d96fe180SDepeng Shao val |= RDI_CFG1_DROP_V_EN;
175*d96fe180SDepeng Shao val |= RDI_CFG1_CROP_H_EN;
176*d96fe180SDepeng Shao val |= RDI_CFG1_CROP_V_EN;
177*d96fe180SDepeng Shao
178*d96fe180SDepeng Shao writel(val, csid->base + CSID_RDI_CFG1(vc));
179*d96fe180SDepeng Shao
180*d96fe180SDepeng Shao val = 0;
181*d96fe180SDepeng Shao writel(val, csid->base + CSID_RDI_IRQ_SUBSAMPLE_PERIOD(vc));
182*d96fe180SDepeng Shao
183*d96fe180SDepeng Shao val = 1;
184*d96fe180SDepeng Shao writel(val, csid->base + CSID_RDI_IRQ_SUBSAMPLE_PATTERN(vc));
185*d96fe180SDepeng Shao
186*d96fe180SDepeng Shao val = 0;
187*d96fe180SDepeng Shao writel(val, csid->base + CSID_RDI_CTRL(vc));
188*d96fe180SDepeng Shao
189*d96fe180SDepeng Shao val = readl(csid->base + CSID_RDI_CFG0(vc));
190*d96fe180SDepeng Shao
191*d96fe180SDepeng Shao if (enable)
192*d96fe180SDepeng Shao val |= RDI_CFG0_EN;
193*d96fe180SDepeng Shao writel(val, csid->base + CSID_RDI_CFG0(vc));
194*d96fe180SDepeng Shao }
195*d96fe180SDepeng Shao
csid_configure_stream(struct csid_device * csid,u8 enable)196*d96fe180SDepeng Shao static void csid_configure_stream(struct csid_device *csid, u8 enable)
197*d96fe180SDepeng Shao {
198*d96fe180SDepeng Shao u8 i;
199*d96fe180SDepeng Shao
200*d96fe180SDepeng Shao __csid_configure_wrapper(csid);
201*d96fe180SDepeng Shao
202*d96fe180SDepeng Shao /* Loop through all enabled VCs and configure stream for each */
203*d96fe180SDepeng Shao for (i = 0; i < MSM_CSID_MAX_SRC_STREAMS; i++)
204*d96fe180SDepeng Shao if (csid->phy.en_vc & BIT(i)) {
205*d96fe180SDepeng Shao __csid_configure_rdi_stream(csid, enable, i);
206*d96fe180SDepeng Shao __csid_configure_rx(csid, &csid->phy, i);
207*d96fe180SDepeng Shao __csid_ctrl_rdi(csid, enable, i);
208*d96fe180SDepeng Shao }
209*d96fe180SDepeng Shao }
210*d96fe180SDepeng Shao
csid_configure_testgen_pattern(struct csid_device * csid,s32 val)211*d96fe180SDepeng Shao static int csid_configure_testgen_pattern(struct csid_device *csid, s32 val)
212*d96fe180SDepeng Shao {
213*d96fe180SDepeng Shao return 0;
214*d96fe180SDepeng Shao }
215*d96fe180SDepeng Shao
csid_subdev_reg_update(struct csid_device * csid,int port_id,bool clear)216*d96fe180SDepeng Shao static void csid_subdev_reg_update(struct csid_device *csid, int port_id, bool clear)
217*d96fe180SDepeng Shao {
218*d96fe180SDepeng Shao if (clear) {
219*d96fe180SDepeng Shao csid->reg_update &= ~CSID_RUP_AUP_RDI(port_id);
220*d96fe180SDepeng Shao } else {
221*d96fe180SDepeng Shao csid->reg_update |= CSID_RUP_AUP_RDI(port_id);
222*d96fe180SDepeng Shao writel(csid->reg_update, csid->base + CSID_RUP_AUP_CMD);
223*d96fe180SDepeng Shao }
224*d96fe180SDepeng Shao }
225*d96fe180SDepeng Shao
226*d96fe180SDepeng Shao /*
227*d96fe180SDepeng Shao * csid_isr - CSID module interrupt service routine
228*d96fe180SDepeng Shao * @irq: Interrupt line
229*d96fe180SDepeng Shao * @dev: CSID device
230*d96fe180SDepeng Shao *
231*d96fe180SDepeng Shao * Return IRQ_HANDLED on success
232*d96fe180SDepeng Shao */
csid_isr(int irq,void * dev)233*d96fe180SDepeng Shao static irqreturn_t csid_isr(int irq, void *dev)
234*d96fe180SDepeng Shao {
235*d96fe180SDepeng Shao struct csid_device *csid = dev;
236*d96fe180SDepeng Shao u32 val, buf_done_val;
237*d96fe180SDepeng Shao u8 reset_done;
238*d96fe180SDepeng Shao int i;
239*d96fe180SDepeng Shao
240*d96fe180SDepeng Shao val = readl(csid->base + CSID_TOP_IRQ_STATUS);
241*d96fe180SDepeng Shao writel(val, csid->base + CSID_TOP_IRQ_CLEAR);
242*d96fe180SDepeng Shao reset_done = val & TOP_IRQ_STATUS_RESET_DONE;
243*d96fe180SDepeng Shao
244*d96fe180SDepeng Shao val = readl(csid->base + CSID_CSI2_RX_IRQ_STATUS);
245*d96fe180SDepeng Shao writel(val, csid->base + CSID_CSI2_RX_IRQ_CLEAR);
246*d96fe180SDepeng Shao
247*d96fe180SDepeng Shao buf_done_val = readl(csid->base + CSID_BUF_DONE_IRQ_STATUS);
248*d96fe180SDepeng Shao writel(buf_done_val, csid->base + CSID_BUF_DONE_IRQ_CLEAR);
249*d96fe180SDepeng Shao
250*d96fe180SDepeng Shao /* Read and clear IRQ status for each enabled RDI channel */
251*d96fe180SDepeng Shao for (i = 0; i < MSM_CSID_MAX_SRC_STREAMS; i++)
252*d96fe180SDepeng Shao if (csid->phy.en_vc & BIT(i)) {
253*d96fe180SDepeng Shao val = readl(csid->base + CSID_CSI2_RDIN_IRQ_STATUS(i));
254*d96fe180SDepeng Shao writel(val, csid->base + CSID_CSI2_RDIN_IRQ_CLEAR(i));
255*d96fe180SDepeng Shao
256*d96fe180SDepeng Shao if (val & RUP_DONE_IRQ_STATUS)
257*d96fe180SDepeng Shao /* clear the reg update bit */
258*d96fe180SDepeng Shao csid_subdev_reg_update(csid, i, true);
259*d96fe180SDepeng Shao
260*d96fe180SDepeng Shao if (buf_done_val & BIT(BUF_DONE_IRQ_STATUS_RDI_OFFSET + i)) {
261*d96fe180SDepeng Shao /*
262*d96fe180SDepeng Shao * For Titan 780, bus done and RUP IRQ have been moved to
263*d96fe180SDepeng Shao * CSID from VFE. Once CSID received bus done, need notify
264*d96fe180SDepeng Shao * VFE of this event. Trigger VFE to handle bus done process.
265*d96fe180SDepeng Shao */
266*d96fe180SDepeng Shao camss_buf_done(csid->camss, csid->id, i);
267*d96fe180SDepeng Shao }
268*d96fe180SDepeng Shao }
269*d96fe180SDepeng Shao
270*d96fe180SDepeng Shao val = IRQ_CMD_CLEAR;
271*d96fe180SDepeng Shao writel(val, csid->base + CSID_IRQ_CMD);
272*d96fe180SDepeng Shao
273*d96fe180SDepeng Shao if (reset_done)
274*d96fe180SDepeng Shao complete(&csid->reset_complete);
275*d96fe180SDepeng Shao
276*d96fe180SDepeng Shao return IRQ_HANDLED;
277*d96fe180SDepeng Shao }
278*d96fe180SDepeng Shao
279*d96fe180SDepeng Shao /*
280*d96fe180SDepeng Shao * csid_reset - Trigger reset on CSID module and wait to complete
281*d96fe180SDepeng Shao * @csid: CSID device
282*d96fe180SDepeng Shao *
283*d96fe180SDepeng Shao * Return 0 on success or a negative error code otherwise
284*d96fe180SDepeng Shao */
csid_reset(struct csid_device * csid)285*d96fe180SDepeng Shao static int csid_reset(struct csid_device *csid)
286*d96fe180SDepeng Shao {
287*d96fe180SDepeng Shao unsigned long time;
288*d96fe180SDepeng Shao u32 val;
289*d96fe180SDepeng Shao int i;
290*d96fe180SDepeng Shao
291*d96fe180SDepeng Shao reinit_completion(&csid->reset_complete);
292*d96fe180SDepeng Shao
293*d96fe180SDepeng Shao writel(1, csid->base + CSID_TOP_IRQ_CLEAR);
294*d96fe180SDepeng Shao writel(1, csid->base + CSID_IRQ_CMD);
295*d96fe180SDepeng Shao writel(1, csid->base + CSID_TOP_IRQ_MASK);
296*d96fe180SDepeng Shao
297*d96fe180SDepeng Shao for (i = 0; i < MSM_CSID_MAX_SRC_STREAMS; i++)
298*d96fe180SDepeng Shao if (csid->phy.en_vc & BIT(i)) {
299*d96fe180SDepeng Shao writel(BIT(BUF_DONE_IRQ_STATUS_RDI_OFFSET + i),
300*d96fe180SDepeng Shao csid->base + CSID_BUF_DONE_IRQ_CLEAR);
301*d96fe180SDepeng Shao writel(IRQ_CMD_CLEAR, csid->base + CSID_IRQ_CMD);
302*d96fe180SDepeng Shao writel(BIT(BUF_DONE_IRQ_STATUS_RDI_OFFSET + i),
303*d96fe180SDepeng Shao csid->base + CSID_BUF_DONE_IRQ_MASK);
304*d96fe180SDepeng Shao }
305*d96fe180SDepeng Shao
306*d96fe180SDepeng Shao /* preserve registers */
307*d96fe180SDepeng Shao val = RST_LOCATION | RST_MODE;
308*d96fe180SDepeng Shao writel(val, csid->base + CSID_RST_CFG);
309*d96fe180SDepeng Shao
310*d96fe180SDepeng Shao val = SELECT_HW_RST | SELECT_IRQ_RST;
311*d96fe180SDepeng Shao writel(val, csid->base + CSID_RST_CMD);
312*d96fe180SDepeng Shao
313*d96fe180SDepeng Shao time = wait_for_completion_timeout(&csid->reset_complete,
314*d96fe180SDepeng Shao msecs_to_jiffies(CSID_RESET_TIMEOUT_MS));
315*d96fe180SDepeng Shao if (!time) {
316*d96fe180SDepeng Shao dev_err(csid->camss->dev, "CSID reset timeout\n");
317*d96fe180SDepeng Shao return -EIO;
318*d96fe180SDepeng Shao }
319*d96fe180SDepeng Shao
320*d96fe180SDepeng Shao return 0;
321*d96fe180SDepeng Shao }
322*d96fe180SDepeng Shao
csid_subdev_init(struct csid_device * csid)323*d96fe180SDepeng Shao static void csid_subdev_init(struct csid_device *csid)
324*d96fe180SDepeng Shao {
325*d96fe180SDepeng Shao csid->testgen.nmodes = CSID_PAYLOAD_MODE_DISABLED;
326*d96fe180SDepeng Shao }
327*d96fe180SDepeng Shao
328*d96fe180SDepeng Shao const struct csid_hw_ops csid_ops_780 = {
329*d96fe180SDepeng Shao .configure_stream = csid_configure_stream,
330*d96fe180SDepeng Shao .configure_testgen_pattern = csid_configure_testgen_pattern,
331*d96fe180SDepeng Shao .hw_version = csid_hw_version,
332*d96fe180SDepeng Shao .isr = csid_isr,
333*d96fe180SDepeng Shao .reset = csid_reset,
334*d96fe180SDepeng Shao .src_pad_code = csid_src_pad_code,
335*d96fe180SDepeng Shao .subdev_init = csid_subdev_init,
336*d96fe180SDepeng Shao .reg_update = csid_subdev_reg_update,
337*d96fe180SDepeng Shao };
338