xref: /linux/drivers/media/platform/amphion/vpu_malone.c (revision ab93e0dd72c37d378dd936f031ffb83ff2bd87ce)
1145e9363SMing Qian // SPDX-License-Identifier: GPL-2.0
2145e9363SMing Qian /*
3145e9363SMing Qian  * Copyright 2020-2021 NXP
4145e9363SMing Qian  */
5145e9363SMing Qian 
6b312ac33SMing Qian #include <linux/bitfield.h>
7145e9363SMing Qian #include <linux/init.h>
8145e9363SMing Qian #include <linux/interconnect.h>
9145e9363SMing Qian #include <linux/ioctl.h>
10145e9363SMing Qian #include <linux/list.h>
11145e9363SMing Qian #include <linux/kernel.h>
12145e9363SMing Qian #include <linux/module.h>
13145e9363SMing Qian #include <linux/platform_device.h>
14145e9363SMing Qian #include <linux/delay.h>
15145e9363SMing Qian #include <linux/rational.h>
1605a03effSMing Qian #include <linux/time64.h>
17145e9363SMing Qian #include <media/videobuf2-v4l2.h>
18145e9363SMing Qian #include <media/videobuf2-dma-contig.h>
19145e9363SMing Qian #include <linux/videodev2.h>
20145e9363SMing Qian #include "vpu.h"
21145e9363SMing Qian #include "vpu_rpc.h"
22145e9363SMing Qian #include "vpu_defs.h"
23145e9363SMing Qian #include "vpu_helpers.h"
24145e9363SMing Qian #include "vpu_v4l2.h"
25145e9363SMing Qian #include "vpu_cmds.h"
26145e9363SMing Qian #include "vpu_imx8q.h"
27145e9363SMing Qian #include "vpu_malone.h"
28145e9363SMing Qian 
29*9ea16ba6SMing Qian static bool low_latency;
30*9ea16ba6SMing Qian module_param(low_latency, bool, 0644);
31*9ea16ba6SMing Qian MODULE_PARM_DESC(low_latency, "Set low latency frame flush mode: 0 (disable) or 1 (enable)");
32*9ea16ba6SMing Qian 
33145e9363SMing Qian #define CMD_SIZE			25600
34145e9363SMing Qian #define MSG_SIZE			25600
35145e9363SMing Qian #define CODEC_SIZE			0x1000
36145e9363SMing Qian #define JPEG_SIZE			0x1000
37145e9363SMing Qian #define SEQ_SIZE			0x1000
38145e9363SMing Qian #define GOP_SIZE			0x1000
39145e9363SMing Qian #define PIC_SIZE			0x1000
40145e9363SMing Qian #define QMETER_SIZE			0x1000
41145e9363SMing Qian #define DBGLOG_SIZE			0x10000
42145e9363SMing Qian #define DEBUG_SIZE			0x80000
43145e9363SMing Qian #define ENG_SIZE			0x1000
44145e9363SMing Qian #define MALONE_SKIPPED_FRAME_ID		0x555
45145e9363SMing Qian 
46145e9363SMing Qian #define MALONE_ALIGN_MBI		0x800
47145e9363SMing Qian #define MALONE_DCP_CHUNK_BIT		16
48145e9363SMing Qian #define MALONE_DCP_SIZE_MAX		0x3000000
49145e9363SMing Qian #define MALONE_DCP_SIZE_MIN		0x100000
50145e9363SMing Qian #define MALONE_DCP_FIXED_MB_ALLOC	250
51145e9363SMing Qian 
52145e9363SMing Qian #define CONFIG_SET(val, cfg, pos, mask)		\
53145e9363SMing Qian 		(*(cfg) |= (((val) << (pos)) & (mask)))
54145e9363SMing Qian //x means source data , y means destination data
55145e9363SMing Qian #define STREAM_CONFIG_FORMAT_SET(x, y)		CONFIG_SET(x, y, 0, 0x0000000F)
56145e9363SMing Qian #define STREAM_CONFIG_STRBUFIDX_SET(x, y)	CONFIG_SET(x, y, 8, 0x00000300)
57145e9363SMing Qian #define STREAM_CONFIG_NOSEQ_SET(x, y)		CONFIG_SET(x, y, 10, 0x00000400)
58145e9363SMing Qian #define STREAM_CONFIG_DEBLOCK_SET(x, y)		CONFIG_SET(x, y, 11, 0x00000800)
59145e9363SMing Qian #define STREAM_CONFIG_DERING_SET(x, y)		CONFIG_SET(x, y, 12, 0x00001000)
60145e9363SMing Qian #define STREAM_CONFIG_IBWAIT_SET(x, y)		CONFIG_SET(x, y, 13, 0x00002000)
61145e9363SMing Qian #define STREAM_CONFIG_FBC_SET(x, y)		CONFIG_SET(x, y, 14, 0x00004000)
62145e9363SMing Qian #define STREAM_CONFIG_PLAY_MODE_SET(x, y)	CONFIG_SET(x, y, 16, 0x00030000)
63145e9363SMing Qian #define STREAM_CONFIG_ENABLE_DCP_SET(x, y)	CONFIG_SET(x, y, 20, 0x00100000)
64145e9363SMing Qian #define STREAM_CONFIG_NUM_STR_BUF_SET(x, y)	CONFIG_SET(x, y, 21, 0x00600000)
65145e9363SMing Qian #define STREAM_CONFIG_MALONE_USAGE_SET(x, y)	CONFIG_SET(x, y, 23, 0x01800000)
66145e9363SMing Qian #define STREAM_CONFIG_MULTI_VID_SET(x, y)	CONFIG_SET(x, y, 25, 0x02000000)
67145e9363SMing Qian #define STREAM_CONFIG_OBFUSC_EN_SET(x, y)	CONFIG_SET(x, y, 26, 0x04000000)
68145e9363SMing Qian #define STREAM_CONFIG_RC4_EN_SET(x, y)		CONFIG_SET(x, y, 27, 0x08000000)
69145e9363SMing Qian #define STREAM_CONFIG_MCX_SET(x, y)		CONFIG_SET(x, y, 28, 0x10000000)
70145e9363SMing Qian #define STREAM_CONFIG_PES_SET(x, y)		CONFIG_SET(x, y, 29, 0x20000000)
71145e9363SMing Qian #define STREAM_CONFIG_NUM_DBE_SET(x, y)		CONFIG_SET(x, y, 30, 0x40000000)
72145e9363SMing Qian #define STREAM_CONFIG_FS_CTRL_MODE_SET(x, y)	CONFIG_SET(x, y, 31, 0x80000000)
73145e9363SMing Qian 
743b514e79SMing Qian #define MALONE_DEC_FMT_RV_MASK			BIT(21)
753b514e79SMing Qian 
76b312ac33SMing Qian #define MALONE_VERSION_MASK			0xFFFFF
77b312ac33SMing Qian #define MALONE_VERSION(maj, min, inc)		\
78b312ac33SMing Qian 		(FIELD_PREP(0xF0000, maj) | FIELD_PREP(0xFF00, min) | FIELD_PREP(0xFF, inc))
79b312ac33SMing Qian #define CHECK_VERSION(iface, maj, min)		\
80b312ac33SMing Qian 		(FIELD_GET(MALONE_VERSION_MASK, (iface)->fw_version) >= MALONE_VERSION(maj, min, 0))
81b312ac33SMing Qian 
82145e9363SMing Qian enum vpu_malone_stream_input_mode {
83145e9363SMing Qian 	INVALID_MODE = 0,
84145e9363SMing Qian 	FRAME_LVL,
85145e9363SMing Qian 	NON_FRAME_LVL
86145e9363SMing Qian };
87145e9363SMing Qian 
88145e9363SMing Qian enum vpu_malone_format {
89145e9363SMing Qian 	MALONE_FMT_NULL = 0x0,
90145e9363SMing Qian 	MALONE_FMT_AVC  = 0x1,
91145e9363SMing Qian 	MALONE_FMT_MP2  = 0x2,
92145e9363SMing Qian 	MALONE_FMT_VC1  = 0x3,
93145e9363SMing Qian 	MALONE_FMT_AVS  = 0x4,
94145e9363SMing Qian 	MALONE_FMT_ASP  = 0x5,
95145e9363SMing Qian 	MALONE_FMT_JPG  = 0x6,
96145e9363SMing Qian 	MALONE_FMT_RV   = 0x7,
97145e9363SMing Qian 	MALONE_FMT_VP6  = 0x8,
98145e9363SMing Qian 	MALONE_FMT_SPK  = 0x9,
99145e9363SMing Qian 	MALONE_FMT_VP8  = 0xA,
100145e9363SMing Qian 	MALONE_FMT_HEVC = 0xB,
101145e9363SMing Qian 	MALONE_FMT_LAST = MALONE_FMT_HEVC
102145e9363SMing Qian };
103145e9363SMing Qian 
104145e9363SMing Qian enum {
105145e9363SMing Qian 	VID_API_CMD_NULL              = 0x00,
106145e9363SMing Qian 	VID_API_CMD_PARSE_NEXT_SEQ    = 0x01,
107145e9363SMing Qian 	VID_API_CMD_PARSE_NEXT_I      = 0x02,
108145e9363SMing Qian 	VID_API_CMD_PARSE_NEXT_IP     = 0x03,
109145e9363SMing Qian 	VID_API_CMD_PARSE_NEXT_ANY    = 0x04,
110145e9363SMing Qian 	VID_API_CMD_DEC_PIC           = 0x05,
111145e9363SMing Qian 	VID_API_CMD_UPDATE_ES_WR_PTR  = 0x06,
112145e9363SMing Qian 	VID_API_CMD_UPDATE_ES_RD_PTR  = 0x07,
113145e9363SMing Qian 	VID_API_CMD_UPDATE_UDATA      = 0x08,
114145e9363SMing Qian 	VID_API_CMD_GET_FSINFO        = 0x09,
115145e9363SMing Qian 	VID_API_CMD_SKIP_PIC          = 0x0a,
116145e9363SMing Qian 	VID_API_CMD_DEC_CHUNK         = 0x0b,
117145e9363SMing Qian 	VID_API_CMD_START             = 0x10,
118145e9363SMing Qian 	VID_API_CMD_STOP              = 0x11,
119145e9363SMing Qian 	VID_API_CMD_ABORT             = 0x12,
120145e9363SMing Qian 	VID_API_CMD_RST_BUF           = 0x13,
121145e9363SMing Qian 	VID_API_CMD_FS_RELEASE        = 0x15,
122145e9363SMing Qian 	VID_API_CMD_MEM_REGION_ATTACH = 0x16,
123145e9363SMing Qian 	VID_API_CMD_MEM_REGION_DETACH = 0x17,
124145e9363SMing Qian 	VID_API_CMD_MVC_VIEW_SELECT   = 0x18,
125145e9363SMing Qian 	VID_API_CMD_FS_ALLOC          = 0x19,
126145e9363SMing Qian 	VID_API_CMD_DBG_GET_STATUS    = 0x1C,
127145e9363SMing Qian 	VID_API_CMD_DBG_START_LOG     = 0x1D,
128145e9363SMing Qian 	VID_API_CMD_DBG_STOP_LOG      = 0x1E,
129145e9363SMing Qian 	VID_API_CMD_DBG_DUMP_LOG      = 0x1F,
130145e9363SMing Qian 	VID_API_CMD_YUV_READY         = 0x20,
131145e9363SMing Qian 	VID_API_CMD_TS                = 0x21,
132145e9363SMing Qian 
133145e9363SMing Qian 	VID_API_CMD_FIRM_RESET        = 0x40,
134145e9363SMing Qian 
135145e9363SMing Qian 	VID_API_CMD_SNAPSHOT          = 0xAA,
136145e9363SMing Qian 	VID_API_CMD_ROLL_SNAPSHOT     = 0xAB,
137145e9363SMing Qian 	VID_API_CMD_LOCK_SCHEDULER    = 0xAC,
138145e9363SMing Qian 	VID_API_CMD_UNLOCK_SCHEDULER  = 0xAD,
139145e9363SMing Qian 	VID_API_CMD_CQ_FIFO_DUMP      = 0xAE,
140145e9363SMing Qian 	VID_API_CMD_DBG_FIFO_DUMP     = 0xAF,
141145e9363SMing Qian 	VID_API_CMD_SVC_ILP           = 0xBB,
142145e9363SMing Qian 	VID_API_CMD_FW_STATUS         = 0xF0,
143145e9363SMing Qian 	VID_API_CMD_INVALID           = 0xFF
144145e9363SMing Qian };
145145e9363SMing Qian 
146145e9363SMing Qian enum {
147145e9363SMing Qian 	VID_API_EVENT_NULL			= 0x00,
148145e9363SMing Qian 	VID_API_EVENT_RESET_DONE		= 0x01,
149145e9363SMing Qian 	VID_API_EVENT_SEQ_HDR_FOUND		= 0x02,
150145e9363SMing Qian 	VID_API_EVENT_PIC_HDR_FOUND		= 0x03,
151145e9363SMing Qian 	VID_API_EVENT_PIC_DECODED		= 0x04,
152145e9363SMing Qian 	VID_API_EVENT_FIFO_LOW			= 0x05,
153145e9363SMing Qian 	VID_API_EVENT_FIFO_HIGH			= 0x06,
154145e9363SMing Qian 	VID_API_EVENT_FIFO_EMPTY		= 0x07,
155145e9363SMing Qian 	VID_API_EVENT_FIFO_FULL			= 0x08,
156145e9363SMing Qian 	VID_API_EVENT_BS_ERROR			= 0x09,
157145e9363SMing Qian 	VID_API_EVENT_UDATA_FIFO_UPTD		= 0x0A,
158145e9363SMing Qian 	VID_API_EVENT_RES_CHANGE		= 0x0B,
159145e9363SMing Qian 	VID_API_EVENT_FIFO_OVF			= 0x0C,
160145e9363SMing Qian 	VID_API_EVENT_CHUNK_DECODED		= 0x0D,
161145e9363SMing Qian 	VID_API_EVENT_REQ_FRAME_BUFF		= 0x10,
162145e9363SMing Qian 	VID_API_EVENT_FRAME_BUFF_RDY		= 0x11,
163145e9363SMing Qian 	VID_API_EVENT_REL_FRAME_BUFF		= 0x12,
164145e9363SMing Qian 	VID_API_EVENT_STR_BUF_RST		= 0x13,
165145e9363SMing Qian 	VID_API_EVENT_RET_PING			= 0x14,
166145e9363SMing Qian 	VID_API_EVENT_QMETER			= 0x15,
167145e9363SMing Qian 	VID_API_EVENT_STR_FMT_CHANGE		= 0x16,
168145e9363SMing Qian 	VID_API_EVENT_FIRMWARE_XCPT		= 0x17,
169145e9363SMing Qian 	VID_API_EVENT_START_DONE		= 0x18,
170145e9363SMing Qian 	VID_API_EVENT_STOPPED			= 0x19,
171145e9363SMing Qian 	VID_API_EVENT_ABORT_DONE		= 0x1A,
172145e9363SMing Qian 	VID_API_EVENT_FINISHED			= 0x1B,
173145e9363SMing Qian 	VID_API_EVENT_DBG_STAT_UPDATE		= 0x1C,
174145e9363SMing Qian 	VID_API_EVENT_DBG_LOG_STARTED		= 0x1D,
175145e9363SMing Qian 	VID_API_EVENT_DBG_LOG_STOPPED		= 0x1E,
176145e9363SMing Qian 	VID_API_EVENT_DBG_LOG_UPDATED		= 0x1F,
177145e9363SMing Qian 	VID_API_EVENT_DBG_MSG_DEC		= 0x20,
178145e9363SMing Qian 	VID_API_EVENT_DEC_SC_ERR		= 0x21,
179145e9363SMing Qian 	VID_API_EVENT_CQ_FIFO_DUMP		= 0x22,
180145e9363SMing Qian 	VID_API_EVENT_DBG_FIFO_DUMP		= 0x23,
181145e9363SMing Qian 	VID_API_EVENT_DEC_CHECK_RES		= 0x24,
182145e9363SMing Qian 	VID_API_EVENT_DEC_CFG_INFO		= 0x25,
183145e9363SMing Qian 	VID_API_EVENT_UNSUPPORTED_STREAM	= 0x26,
184be9fd510SMing Qian 	VID_API_EVENT_PIC_SKIPPED		= 0x27,
185145e9363SMing Qian 	VID_API_EVENT_STR_SUSPENDED		= 0x30,
186145e9363SMing Qian 	VID_API_EVENT_SNAPSHOT_DONE		= 0x40,
187145e9363SMing Qian 	VID_API_EVENT_FW_STATUS                 = 0xF0,
188145e9363SMing Qian 	VID_API_EVENT_INVALID			= 0xFF
189145e9363SMing Qian };
190145e9363SMing Qian 
191145e9363SMing Qian struct vpu_malone_buffer_desc {
192145e9363SMing Qian 	struct vpu_rpc_buffer_desc buffer;
193145e9363SMing Qian 	u32 low;
194145e9363SMing Qian 	u32 high;
195145e9363SMing Qian };
196145e9363SMing Qian 
197145e9363SMing Qian struct vpu_malone_str_buffer {
198145e9363SMing Qian 	u32 wptr;
199145e9363SMing Qian 	u32 rptr;
200145e9363SMing Qian 	u32 start;
201145e9363SMing Qian 	u32 end;
202145e9363SMing Qian 	u32 lwm;
203145e9363SMing Qian };
204145e9363SMing Qian 
205145e9363SMing Qian struct vpu_malone_picth_info {
206145e9363SMing Qian 	u32 frame_pitch;
207145e9363SMing Qian };
208145e9363SMing Qian 
209145e9363SMing Qian struct vpu_malone_table_desc {
210145e9363SMing Qian 	u32 array_base;
211145e9363SMing Qian 	u32 size;
212145e9363SMing Qian };
213145e9363SMing Qian 
214145e9363SMing Qian struct vpu_malone_dbglog_desc {
215145e9363SMing Qian 	u32 addr;
216145e9363SMing Qian 	u32 size;
217145e9363SMing Qian 	u32 level;
218145e9363SMing Qian 	u32 reserved;
219145e9363SMing Qian };
220145e9363SMing Qian 
221145e9363SMing Qian struct vpu_malone_udata {
222145e9363SMing Qian 	u32 base;
223145e9363SMing Qian 	u32 total_size;
224145e9363SMing Qian 	u32 slot_size;
225145e9363SMing Qian };
226145e9363SMing Qian 
227145e9363SMing Qian struct vpu_malone_buffer_info {
228145e9363SMing Qian 	u32 stream_input_mode;
229145e9363SMing Qian 	u32 stream_pic_input_count;
230145e9363SMing Qian 	u32 stream_pic_parsed_count;
231145e9363SMing Qian 	u32 stream_buffer_threshold;
232145e9363SMing Qian 	u32 stream_pic_end_flag;
233145e9363SMing Qian };
234145e9363SMing Qian 
235145e9363SMing Qian struct vpu_malone_encrypt_info {
236145e9363SMing Qian 	u32 rec4key[8];
237145e9363SMing Qian 	u32 obfusc;
238145e9363SMing Qian };
239145e9363SMing Qian 
240145e9363SMing Qian struct malone_iface {
241145e9363SMing Qian 	u32 exec_base_addr;
242145e9363SMing Qian 	u32 exec_area_size;
243145e9363SMing Qian 	struct vpu_malone_buffer_desc cmd_buffer_desc;
244145e9363SMing Qian 	struct vpu_malone_buffer_desc msg_buffer_desc;
245145e9363SMing Qian 	u32 cmd_int_enable[VID_API_NUM_STREAMS];
246145e9363SMing Qian 	struct vpu_malone_picth_info stream_pitch_info[VID_API_NUM_STREAMS];
247145e9363SMing Qian 	u32 stream_config[VID_API_NUM_STREAMS];
248145e9363SMing Qian 	struct vpu_malone_table_desc codec_param_tab_desc;
249145e9363SMing Qian 	struct vpu_malone_table_desc jpeg_param_tab_desc;
250145e9363SMing Qian 	u32 stream_buffer_desc[VID_API_NUM_STREAMS][VID_API_MAX_BUF_PER_STR];
251145e9363SMing Qian 	struct vpu_malone_table_desc seq_info_tab_desc;
252145e9363SMing Qian 	struct vpu_malone_table_desc pic_info_tab_desc;
253145e9363SMing Qian 	struct vpu_malone_table_desc gop_info_tab_desc;
254145e9363SMing Qian 	struct vpu_malone_table_desc qmeter_info_tab_desc;
255145e9363SMing Qian 	u32 stream_error[VID_API_NUM_STREAMS];
256145e9363SMing Qian 	u32 fw_version;
257145e9363SMing Qian 	u32 fw_offset;
258145e9363SMing Qian 	u32 max_streams;
259145e9363SMing Qian 	struct vpu_malone_dbglog_desc dbglog_desc;
260145e9363SMing Qian 	struct vpu_rpc_buffer_desc api_cmd_buffer_desc[VID_API_NUM_STREAMS];
261145e9363SMing Qian 	struct vpu_malone_udata udata_buffer[VID_API_NUM_STREAMS];
262145e9363SMing Qian 	struct vpu_malone_buffer_desc debug_buffer_desc;
263145e9363SMing Qian 	struct vpu_malone_buffer_desc eng_access_buff_desc[VID_API_NUM_STREAMS];
264145e9363SMing Qian 	u32 encrypt_info[VID_API_NUM_STREAMS];
265145e9363SMing Qian 	struct vpu_rpc_system_config system_cfg;
266145e9363SMing Qian 	u32 api_version;
267145e9363SMing Qian 	struct vpu_malone_buffer_info stream_buff_info[VID_API_NUM_STREAMS];
268145e9363SMing Qian };
269145e9363SMing Qian 
270145e9363SMing Qian struct malone_jpg_params {
271145e9363SMing Qian 	u32 rotation_angle;
272145e9363SMing Qian 	u32 horiz_scale_factor;
273145e9363SMing Qian 	u32 vert_scale_factor;
274145e9363SMing Qian 	u32 rotation_mode;
275145e9363SMing Qian 	u32 rgb_mode;
276145e9363SMing Qian 	u32 chunk_mode; /* 0 ~ 1 */
277145e9363SMing Qian 	u32 last_chunk; /* 0 ~ 1 */
278145e9363SMing Qian 	u32 chunk_rows; /* 0 ~ 255 */
279145e9363SMing Qian 	u32 num_bytes;
280145e9363SMing Qian 	u32 jpg_crop_x;
281145e9363SMing Qian 	u32 jpg_crop_y;
282145e9363SMing Qian 	u32 jpg_crop_width;
283145e9363SMing Qian 	u32 jpg_crop_height;
284145e9363SMing Qian 	u32 jpg_mjpeg_mode;
285145e9363SMing Qian 	u32 jpg_mjpeg_interlaced;
286145e9363SMing Qian };
287145e9363SMing Qian 
288145e9363SMing Qian struct malone_codec_params {
289145e9363SMing Qian 	u32 disp_imm;
290145e9363SMing Qian 	u32 fourcc;
291145e9363SMing Qian 	u32 codec_version;
292145e9363SMing Qian 	u32 frame_rate;
293145e9363SMing Qian 	u32 dbglog_enable;
294145e9363SMing Qian 	u32 bsdma_lwm;
295145e9363SMing Qian 	u32 bbd_coring;
296145e9363SMing Qian 	u32 bbd_s_thr_row;
297145e9363SMing Qian 	u32 bbd_p_thr_row;
298145e9363SMing Qian 	u32 bbd_s_thr_logo_row;
299145e9363SMing Qian 	u32 bbd_p_thr_logo_row;
300145e9363SMing Qian 	u32 bbd_s_thr_col;
301145e9363SMing Qian 	u32 bbd_p_thr_col;
302145e9363SMing Qian 	u32 bbd_chr_thr_row;
303145e9363SMing Qian 	u32 bbd_chr_thr_col;
304145e9363SMing Qian 	u32 bbd_uv_mid_level;
305145e9363SMing Qian 	u32 bbd_excl_win_mb_left;
306145e9363SMing Qian 	u32 bbd_excl_win_mb_right;
307145e9363SMing Qian };
308145e9363SMing Qian 
309145e9363SMing Qian struct malone_padding_scode {
310145e9363SMing Qian 	u32 scode_type;
311145e9363SMing Qian 	u32 pixelformat;
312145e9363SMing Qian 	u32 data[2];
313145e9363SMing Qian };
314145e9363SMing Qian 
315145e9363SMing Qian struct malone_fmt_mapping {
316145e9363SMing Qian 	u32 pixelformat;
317145e9363SMing Qian 	enum vpu_malone_format malone_format;
318ded5c4faSMing Qian 	u32 is_disabled;
319145e9363SMing Qian };
320145e9363SMing Qian 
321145e9363SMing Qian struct malone_scode_t {
322145e9363SMing Qian 	struct vpu_inst *inst;
323145e9363SMing Qian 	struct vb2_buffer *vb;
324145e9363SMing Qian 	u32 wptr;
325145e9363SMing Qian 	u32 need_data;
326145e9363SMing Qian };
327145e9363SMing Qian 
328145e9363SMing Qian struct malone_scode_handler {
329145e9363SMing Qian 	u32 pixelformat;
330145e9363SMing Qian 	int (*insert_scode_seq)(struct malone_scode_t *scode);
331145e9363SMing Qian 	int (*insert_scode_pic)(struct malone_scode_t *scode);
332145e9363SMing Qian };
333145e9363SMing Qian 
334145e9363SMing Qian struct vpu_dec_ctrl {
335145e9363SMing Qian 	struct malone_codec_params *codec_param;
336145e9363SMing Qian 	struct malone_jpg_params *jpg;
337145e9363SMing Qian 	void *seq_mem;
338145e9363SMing Qian 	void *pic_mem;
339145e9363SMing Qian 	void *gop_mem;
340145e9363SMing Qian 	void *qmeter_mem;
341145e9363SMing Qian 	void *dbglog_mem;
342145e9363SMing Qian 	struct vpu_malone_str_buffer __iomem *str_buf[VID_API_NUM_STREAMS];
343145e9363SMing Qian 	u32 buf_addr[VID_API_NUM_STREAMS];
344145e9363SMing Qian };
345145e9363SMing Qian 
346b312ac33SMing Qian static const struct malone_padding_scode *get_padding_scode(u32 type, u32 fmt);
347b312ac33SMing Qian 
vpu_malone_get_data_size(void)348145e9363SMing Qian u32 vpu_malone_get_data_size(void)
349145e9363SMing Qian {
350145e9363SMing Qian 	return sizeof(struct vpu_dec_ctrl);
351145e9363SMing Qian }
352145e9363SMing Qian 
vpu_malone_init_rpc(struct vpu_shared_addr * shared,struct vpu_buffer * rpc,dma_addr_t boot_addr)353145e9363SMing Qian void vpu_malone_init_rpc(struct vpu_shared_addr *shared,
354145e9363SMing Qian 			 struct vpu_buffer *rpc, dma_addr_t boot_addr)
355145e9363SMing Qian {
356145e9363SMing Qian 	struct malone_iface *iface;
357145e9363SMing Qian 	struct vpu_dec_ctrl *hc;
358145e9363SMing Qian 	unsigned long base_phy_addr;
359145e9363SMing Qian 	unsigned long phy_addr;
360145e9363SMing Qian 	unsigned long offset;
361145e9363SMing Qian 	unsigned int i;
362145e9363SMing Qian 
363145e9363SMing Qian 	if (rpc->phys < boot_addr)
364145e9363SMing Qian 		return;
365145e9363SMing Qian 
366145e9363SMing Qian 	iface = rpc->virt;
367145e9363SMing Qian 	base_phy_addr = rpc->phys - boot_addr;
368145e9363SMing Qian 	hc = shared->priv;
369145e9363SMing Qian 
370145e9363SMing Qian 	shared->iface = iface;
371145e9363SMing Qian 	shared->boot_addr = boot_addr;
372145e9363SMing Qian 
373145e9363SMing Qian 	iface->exec_base_addr = base_phy_addr;
374145e9363SMing Qian 	iface->exec_area_size = rpc->length;
375145e9363SMing Qian 
376145e9363SMing Qian 	offset = sizeof(struct malone_iface);
377145e9363SMing Qian 	phy_addr = base_phy_addr + offset;
378145e9363SMing Qian 
379145e9363SMing Qian 	shared->cmd_desc = &iface->cmd_buffer_desc.buffer;
380145e9363SMing Qian 	shared->cmd_mem_vir = rpc->virt + offset;
381145e9363SMing Qian 	iface->cmd_buffer_desc.buffer.start =
382145e9363SMing Qian 	iface->cmd_buffer_desc.buffer.rptr =
383145e9363SMing Qian 	iface->cmd_buffer_desc.buffer.wptr = phy_addr;
384145e9363SMing Qian 	iface->cmd_buffer_desc.buffer.end = iface->cmd_buffer_desc.buffer.start + CMD_SIZE;
385145e9363SMing Qian 	offset += CMD_SIZE;
386145e9363SMing Qian 	phy_addr = base_phy_addr + offset;
387145e9363SMing Qian 
388145e9363SMing Qian 	shared->msg_desc = &iface->msg_buffer_desc.buffer;
389145e9363SMing Qian 	shared->msg_mem_vir = rpc->virt + offset;
390145e9363SMing Qian 	iface->msg_buffer_desc.buffer.start =
391145e9363SMing Qian 	iface->msg_buffer_desc.buffer.wptr =
392145e9363SMing Qian 	iface->msg_buffer_desc.buffer.rptr = phy_addr;
393145e9363SMing Qian 	iface->msg_buffer_desc.buffer.end = iface->msg_buffer_desc.buffer.start + MSG_SIZE;
394145e9363SMing Qian 	offset += MSG_SIZE;
395145e9363SMing Qian 	phy_addr = base_phy_addr + offset;
396145e9363SMing Qian 
397145e9363SMing Qian 	iface->codec_param_tab_desc.array_base = phy_addr;
398145e9363SMing Qian 	hc->codec_param = rpc->virt + offset;
399145e9363SMing Qian 	offset += CODEC_SIZE;
400145e9363SMing Qian 	phy_addr = base_phy_addr + offset;
401145e9363SMing Qian 
402145e9363SMing Qian 	iface->jpeg_param_tab_desc.array_base = phy_addr;
403145e9363SMing Qian 	hc->jpg = rpc->virt + offset;
404145e9363SMing Qian 	offset += JPEG_SIZE;
405145e9363SMing Qian 	phy_addr = base_phy_addr + offset;
406145e9363SMing Qian 
407145e9363SMing Qian 	iface->seq_info_tab_desc.array_base = phy_addr;
408145e9363SMing Qian 	hc->seq_mem = rpc->virt + offset;
409145e9363SMing Qian 	offset += SEQ_SIZE;
410145e9363SMing Qian 	phy_addr = base_phy_addr + offset;
411145e9363SMing Qian 
412145e9363SMing Qian 	iface->pic_info_tab_desc.array_base = phy_addr;
413145e9363SMing Qian 	hc->pic_mem = rpc->virt + offset;
414145e9363SMing Qian 	offset += PIC_SIZE;
415145e9363SMing Qian 	phy_addr = base_phy_addr + offset;
416145e9363SMing Qian 
417145e9363SMing Qian 	iface->gop_info_tab_desc.array_base = phy_addr;
418145e9363SMing Qian 	hc->gop_mem = rpc->virt + offset;
419145e9363SMing Qian 	offset += GOP_SIZE;
420145e9363SMing Qian 	phy_addr = base_phy_addr + offset;
421145e9363SMing Qian 
422145e9363SMing Qian 	iface->qmeter_info_tab_desc.array_base = phy_addr;
423145e9363SMing Qian 	hc->qmeter_mem = rpc->virt + offset;
424145e9363SMing Qian 	offset += QMETER_SIZE;
425145e9363SMing Qian 	phy_addr = base_phy_addr + offset;
426145e9363SMing Qian 
427145e9363SMing Qian 	iface->dbglog_desc.addr = phy_addr;
428145e9363SMing Qian 	iface->dbglog_desc.size = DBGLOG_SIZE;
429145e9363SMing Qian 	hc->dbglog_mem = rpc->virt + offset;
430145e9363SMing Qian 	offset += DBGLOG_SIZE;
431145e9363SMing Qian 	phy_addr = base_phy_addr + offset;
432145e9363SMing Qian 
433145e9363SMing Qian 	for (i = 0; i < VID_API_NUM_STREAMS; i++) {
434145e9363SMing Qian 		iface->eng_access_buff_desc[i].buffer.start =
435145e9363SMing Qian 		iface->eng_access_buff_desc[i].buffer.wptr =
436145e9363SMing Qian 		iface->eng_access_buff_desc[i].buffer.rptr = phy_addr;
437145e9363SMing Qian 		iface->eng_access_buff_desc[i].buffer.end =
438145e9363SMing Qian 			iface->eng_access_buff_desc[i].buffer.start + ENG_SIZE;
439145e9363SMing Qian 		offset += ENG_SIZE;
440145e9363SMing Qian 		phy_addr = base_phy_addr + offset;
441145e9363SMing Qian 	}
442145e9363SMing Qian 
443145e9363SMing Qian 	for (i = 0; i < VID_API_NUM_STREAMS; i++) {
444145e9363SMing Qian 		iface->encrypt_info[i] = phy_addr;
445145e9363SMing Qian 		offset += sizeof(struct vpu_malone_encrypt_info);
446145e9363SMing Qian 		phy_addr = base_phy_addr + offset;
447145e9363SMing Qian 	}
448145e9363SMing Qian 
449145e9363SMing Qian 	rpc->bytesused = offset;
450145e9363SMing Qian }
451145e9363SMing Qian 
vpu_malone_set_log_buf(struct vpu_shared_addr * shared,struct vpu_buffer * log)452145e9363SMing Qian void vpu_malone_set_log_buf(struct vpu_shared_addr *shared,
453145e9363SMing Qian 			    struct vpu_buffer *log)
454145e9363SMing Qian {
455145e9363SMing Qian 	struct malone_iface *iface = shared->iface;
456145e9363SMing Qian 
457145e9363SMing Qian 	iface->debug_buffer_desc.buffer.start =
458145e9363SMing Qian 	iface->debug_buffer_desc.buffer.wptr =
459145e9363SMing Qian 	iface->debug_buffer_desc.buffer.rptr = log->phys - shared->boot_addr;
460145e9363SMing Qian 	iface->debug_buffer_desc.buffer.end = iface->debug_buffer_desc.buffer.start + log->length;
461145e9363SMing Qian }
462145e9363SMing Qian 
get_str_buffer_offset(u32 instance)463145e9363SMing Qian static u32 get_str_buffer_offset(u32 instance)
464145e9363SMing Qian {
465145e9363SMing Qian 	return DEC_MFD_XREG_SLV_BASE + MFD_MCX + MFD_MCX_OFF * instance;
466145e9363SMing Qian }
467145e9363SMing Qian 
vpu_malone_set_system_cfg(struct vpu_shared_addr * shared,u32 regs_base,void __iomem * regs,u32 core_id)468145e9363SMing Qian void vpu_malone_set_system_cfg(struct vpu_shared_addr *shared,
469145e9363SMing Qian 			       u32 regs_base, void __iomem *regs, u32 core_id)
470145e9363SMing Qian {
471145e9363SMing Qian 	struct malone_iface *iface = shared->iface;
472145e9363SMing Qian 	struct vpu_rpc_system_config *config = &iface->system_cfg;
473145e9363SMing Qian 	struct vpu_dec_ctrl *hc = shared->priv;
474145e9363SMing Qian 	int i;
475145e9363SMing Qian 
476145e9363SMing Qian 	vpu_imx8q_set_system_cfg_common(config, regs_base, core_id);
477145e9363SMing Qian 	for (i = 0; i < VID_API_NUM_STREAMS; i++) {
478145e9363SMing Qian 		u32 offset = get_str_buffer_offset(i);
479145e9363SMing Qian 
480145e9363SMing Qian 		hc->buf_addr[i] = regs_base + offset;
481145e9363SMing Qian 		hc->str_buf[i] = regs + offset;
482145e9363SMing Qian 	}
483145e9363SMing Qian }
484145e9363SMing Qian 
vpu_malone_get_version(struct vpu_shared_addr * shared)485145e9363SMing Qian u32 vpu_malone_get_version(struct vpu_shared_addr *shared)
486145e9363SMing Qian {
487145e9363SMing Qian 	struct malone_iface *iface = shared->iface;
488145e9363SMing Qian 
4893b514e79SMing Qian 	vpu_malone_enable_format(V4L2_PIX_FMT_RV30, iface->fw_version & MALONE_DEC_FMT_RV_MASK);
4903b514e79SMing Qian 	vpu_malone_enable_format(V4L2_PIX_FMT_RV40, iface->fw_version & MALONE_DEC_FMT_RV_MASK);
4913b514e79SMing Qian 
492145e9363SMing Qian 	return iface->fw_version;
493145e9363SMing Qian }
494145e9363SMing Qian 
vpu_malone_get_stream_buffer_size(struct vpu_shared_addr * shared)495145e9363SMing Qian int vpu_malone_get_stream_buffer_size(struct vpu_shared_addr *shared)
496145e9363SMing Qian {
497145e9363SMing Qian 	return 0xc00000;
498145e9363SMing Qian }
499145e9363SMing Qian 
vpu_malone_config_stream_buffer(struct vpu_shared_addr * shared,u32 instance,struct vpu_buffer * buf)500145e9363SMing Qian int vpu_malone_config_stream_buffer(struct vpu_shared_addr *shared,
501145e9363SMing Qian 				    u32 instance,
502145e9363SMing Qian 				    struct vpu_buffer *buf)
503145e9363SMing Qian {
504145e9363SMing Qian 	struct malone_iface *iface = shared->iface;
505145e9363SMing Qian 	struct vpu_dec_ctrl *hc = shared->priv;
506145e9363SMing Qian 	struct vpu_malone_str_buffer __iomem *str_buf = hc->str_buf[instance];
507145e9363SMing Qian 
508145e9363SMing Qian 	writel(buf->phys, &str_buf->start);
509145e9363SMing Qian 	writel(buf->phys, &str_buf->rptr);
510145e9363SMing Qian 	writel(buf->phys, &str_buf->wptr);
511145e9363SMing Qian 	writel(buf->phys + buf->length, &str_buf->end);
512145e9363SMing Qian 	writel(0x1, &str_buf->lwm);
513145e9363SMing Qian 
514145e9363SMing Qian 	iface->stream_buffer_desc[instance][0] = hc->buf_addr[instance];
515145e9363SMing Qian 
516145e9363SMing Qian 	return 0;
517145e9363SMing Qian }
518145e9363SMing Qian 
vpu_malone_get_stream_buffer_desc(struct vpu_shared_addr * shared,u32 instance,struct vpu_rpc_buffer_desc * desc)519145e9363SMing Qian int vpu_malone_get_stream_buffer_desc(struct vpu_shared_addr *shared,
520145e9363SMing Qian 				      u32 instance,
521145e9363SMing Qian 				      struct vpu_rpc_buffer_desc *desc)
522145e9363SMing Qian {
523145e9363SMing Qian 	struct vpu_dec_ctrl *hc = shared->priv;
524145e9363SMing Qian 	struct vpu_malone_str_buffer __iomem *str_buf = hc->str_buf[instance];
525145e9363SMing Qian 
526145e9363SMing Qian 	if (desc) {
527145e9363SMing Qian 		desc->wptr = readl(&str_buf->wptr);
528145e9363SMing Qian 		desc->rptr = readl(&str_buf->rptr);
529145e9363SMing Qian 		desc->start = readl(&str_buf->start);
530145e9363SMing Qian 		desc->end = readl(&str_buf->end);
531145e9363SMing Qian 	}
532145e9363SMing Qian 
533145e9363SMing Qian 	return 0;
534145e9363SMing Qian }
535145e9363SMing Qian 
vpu_malone_update_wptr(struct vpu_malone_str_buffer __iomem * str_buf,u32 wptr)536145e9363SMing Qian static void vpu_malone_update_wptr(struct vpu_malone_str_buffer __iomem *str_buf, u32 wptr)
537145e9363SMing Qian {
538145e9363SMing Qian 	/*update wptr after data is written*/
539145e9363SMing Qian 	mb();
540145e9363SMing Qian 	writel(wptr, &str_buf->wptr);
541145e9363SMing Qian }
542145e9363SMing Qian 
vpu_malone_update_rptr(struct vpu_malone_str_buffer __iomem * str_buf,u32 rptr)543145e9363SMing Qian static void vpu_malone_update_rptr(struct vpu_malone_str_buffer __iomem *str_buf, u32 rptr)
544145e9363SMing Qian {
545145e9363SMing Qian 	/*update rptr after data is read*/
546145e9363SMing Qian 	mb();
547145e9363SMing Qian 	writel(rptr, &str_buf->rptr);
548145e9363SMing Qian }
549145e9363SMing Qian 
vpu_malone_update_stream_buffer(struct vpu_shared_addr * shared,u32 instance,u32 ptr,bool write)550145e9363SMing Qian int vpu_malone_update_stream_buffer(struct vpu_shared_addr *shared,
551145e9363SMing Qian 				    u32 instance, u32 ptr, bool write)
552145e9363SMing Qian {
553145e9363SMing Qian 	struct vpu_dec_ctrl *hc = shared->priv;
554145e9363SMing Qian 	struct vpu_malone_str_buffer __iomem *str_buf = hc->str_buf[instance];
555145e9363SMing Qian 
556145e9363SMing Qian 	if (write)
557145e9363SMing Qian 		vpu_malone_update_wptr(str_buf, ptr);
558145e9363SMing Qian 	else
559145e9363SMing Qian 		vpu_malone_update_rptr(str_buf, ptr);
560145e9363SMing Qian 
561145e9363SMing Qian 	return 0;
562145e9363SMing Qian }
563145e9363SMing Qian 
564145e9363SMing Qian static struct malone_fmt_mapping fmt_mappings[] = {
565145e9363SMing Qian 	{V4L2_PIX_FMT_H264,        MALONE_FMT_AVC},
566145e9363SMing Qian 	{V4L2_PIX_FMT_H264_MVC,    MALONE_FMT_AVC},
567145e9363SMing Qian 	{V4L2_PIX_FMT_HEVC,        MALONE_FMT_HEVC},
568145e9363SMing Qian 	{V4L2_PIX_FMT_VC1_ANNEX_G, MALONE_FMT_VC1},
569145e9363SMing Qian 	{V4L2_PIX_FMT_VC1_ANNEX_L, MALONE_FMT_VC1},
570145e9363SMing Qian 	{V4L2_PIX_FMT_MPEG2,       MALONE_FMT_MP2},
571145e9363SMing Qian 	{V4L2_PIX_FMT_MPEG4,       MALONE_FMT_ASP},
572145e9363SMing Qian 	{V4L2_PIX_FMT_XVID,        MALONE_FMT_ASP},
573145e9363SMing Qian 	{V4L2_PIX_FMT_H263,        MALONE_FMT_ASP},
574145e9363SMing Qian 	{V4L2_PIX_FMT_JPEG,        MALONE_FMT_JPG},
575145e9363SMing Qian 	{V4L2_PIX_FMT_VP8,         MALONE_FMT_VP8},
5769de92986SMing Qian 	{V4L2_PIX_FMT_SPK,         MALONE_FMT_SPK},
5773b514e79SMing Qian 	{V4L2_PIX_FMT_RV30,        MALONE_FMT_RV},
5783b514e79SMing Qian 	{V4L2_PIX_FMT_RV40,        MALONE_FMT_RV},
579145e9363SMing Qian };
580145e9363SMing Qian 
vpu_malone_enable_format(u32 pixelformat,int enable)5813b514e79SMing Qian void vpu_malone_enable_format(u32 pixelformat, int enable)
5823b514e79SMing Qian {
5833b514e79SMing Qian 	u32 i;
5843b514e79SMing Qian 
5853b514e79SMing Qian 	for (i = 0; i < ARRAY_SIZE(fmt_mappings); i++) {
5863b514e79SMing Qian 		if (pixelformat == fmt_mappings[i].pixelformat) {
5873b514e79SMing Qian 			fmt_mappings[i].is_disabled = enable ? 0 : 1;
5883b514e79SMing Qian 			return;
5893b514e79SMing Qian 		}
5903b514e79SMing Qian 	}
5913b514e79SMing Qian }
5923b514e79SMing Qian 
vpu_malone_format_remap(u32 pixelformat)593145e9363SMing Qian static enum vpu_malone_format vpu_malone_format_remap(u32 pixelformat)
594145e9363SMing Qian {
595145e9363SMing Qian 	u32 i;
596145e9363SMing Qian 
597145e9363SMing Qian 	for (i = 0; i < ARRAY_SIZE(fmt_mappings); i++) {
598ded5c4faSMing Qian 		if (fmt_mappings[i].is_disabled)
599ded5c4faSMing Qian 			continue;
600145e9363SMing Qian 		if (pixelformat == fmt_mappings[i].pixelformat)
601145e9363SMing Qian 			return fmt_mappings[i].malone_format;
602145e9363SMing Qian 	}
603145e9363SMing Qian 
604145e9363SMing Qian 	return MALONE_FMT_NULL;
605145e9363SMing Qian }
606145e9363SMing Qian 
vpu_malone_check_fmt(enum vpu_core_type type,u32 pixelfmt)607ded5c4faSMing Qian bool vpu_malone_check_fmt(enum vpu_core_type type, u32 pixelfmt)
608ded5c4faSMing Qian {
609ded5c4faSMing Qian 	if (!vpu_imx8q_check_fmt(type, pixelfmt))
610ded5c4faSMing Qian 		return false;
611ded5c4faSMing Qian 
612d21ce554SMing Qian 	if (pixelfmt == V4L2_PIX_FMT_NV12_8L128 || pixelfmt == V4L2_PIX_FMT_NV12_10BE_8L128 ||
613d21ce554SMing Qian 	    pixelfmt == V4L2_PIX_FMT_NV12M_8L128 || pixelfmt == V4L2_PIX_FMT_NV12M_10BE_8L128)
614ded5c4faSMing Qian 		return true;
615ded5c4faSMing Qian 	if (vpu_malone_format_remap(pixelfmt) == MALONE_FMT_NULL)
616ded5c4faSMing Qian 		return false;
617ded5c4faSMing Qian 
618ded5c4faSMing Qian 	return true;
619ded5c4faSMing Qian }
620ded5c4faSMing Qian 
vpu_malone_set_stream_cfg(struct vpu_shared_addr * shared,u32 instance,enum vpu_malone_format malone_format)621145e9363SMing Qian static void vpu_malone_set_stream_cfg(struct vpu_shared_addr *shared,
622145e9363SMing Qian 				      u32 instance,
623145e9363SMing Qian 				      enum vpu_malone_format malone_format)
624145e9363SMing Qian {
625145e9363SMing Qian 	struct malone_iface *iface = shared->iface;
626145e9363SMing Qian 	u32 *curr_str_cfg = &iface->stream_config[instance];
627145e9363SMing Qian 
628145e9363SMing Qian 	*curr_str_cfg = 0;
629145e9363SMing Qian 	STREAM_CONFIG_FORMAT_SET(malone_format, curr_str_cfg);
630145e9363SMing Qian 	STREAM_CONFIG_STRBUFIDX_SET(0, curr_str_cfg);
631145e9363SMing Qian 	STREAM_CONFIG_NOSEQ_SET(0, curr_str_cfg);
632145e9363SMing Qian 	STREAM_CONFIG_DEBLOCK_SET(0, curr_str_cfg);
633145e9363SMing Qian 	STREAM_CONFIG_DERING_SET(0, curr_str_cfg);
634145e9363SMing Qian 	STREAM_CONFIG_PLAY_MODE_SET(0x3, curr_str_cfg);
635145e9363SMing Qian 	STREAM_CONFIG_FS_CTRL_MODE_SET(0x1, curr_str_cfg);
636145e9363SMing Qian 	STREAM_CONFIG_ENABLE_DCP_SET(1, curr_str_cfg);
637145e9363SMing Qian 	STREAM_CONFIG_NUM_STR_BUF_SET(1, curr_str_cfg);
638145e9363SMing Qian 	STREAM_CONFIG_MALONE_USAGE_SET(1, curr_str_cfg);
639145e9363SMing Qian 	STREAM_CONFIG_MULTI_VID_SET(0, curr_str_cfg);
640145e9363SMing Qian 	STREAM_CONFIG_OBFUSC_EN_SET(0, curr_str_cfg);
641145e9363SMing Qian 	STREAM_CONFIG_RC4_EN_SET(0, curr_str_cfg);
642145e9363SMing Qian 	STREAM_CONFIG_MCX_SET(1, curr_str_cfg);
643145e9363SMing Qian 	STREAM_CONFIG_PES_SET(0, curr_str_cfg);
644145e9363SMing Qian 	STREAM_CONFIG_NUM_DBE_SET(1, curr_str_cfg);
645145e9363SMing Qian }
646145e9363SMing Qian 
vpu_malone_set_params(struct vpu_shared_addr * shared,u32 instance,struct vpu_decode_params * params)647145e9363SMing Qian static int vpu_malone_set_params(struct vpu_shared_addr *shared,
648145e9363SMing Qian 				 u32 instance,
649145e9363SMing Qian 				 struct vpu_decode_params *params)
650145e9363SMing Qian {
651145e9363SMing Qian 	struct malone_iface *iface = shared->iface;
652145e9363SMing Qian 	struct vpu_dec_ctrl *hc = shared->priv;
653145e9363SMing Qian 	enum vpu_malone_format malone_format;
654145e9363SMing Qian 
655145e9363SMing Qian 	malone_format = vpu_malone_format_remap(params->codec_format);
656a3a2efcaSMing Qian 	if (WARN_ON(malone_format == MALONE_FMT_NULL))
657a3a2efcaSMing Qian 		return -EINVAL;
658145e9363SMing Qian 	iface->udata_buffer[instance].base = params->udata.base;
659145e9363SMing Qian 	iface->udata_buffer[instance].slot_size = params->udata.size;
660145e9363SMing Qian 
661145e9363SMing Qian 	vpu_malone_set_stream_cfg(shared, instance, malone_format);
662145e9363SMing Qian 
663145e9363SMing Qian 	if (malone_format == MALONE_FMT_JPG) {
664145e9363SMing Qian 		//1:JPGD_MJPEG_MODE_A; 2:JPGD_MJPEG_MODE_B
665145e9363SMing Qian 		hc->jpg[instance].jpg_mjpeg_mode = 1;
666145e9363SMing Qian 		//0: JPGD_MJPEG_PROGRESSIVE
667145e9363SMing Qian 		hc->jpg[instance].jpg_mjpeg_interlaced = 0;
668145e9363SMing Qian 	}
669145e9363SMing Qian 
670b312ac33SMing Qian 	if (params->display_delay_enable &&
671b312ac33SMing Qian 	    get_padding_scode(SCODE_PADDING_BUFFLUSH, params->codec_format))
672b312ac33SMing Qian 		hc->codec_param[instance].disp_imm = 1;
673b312ac33SMing Qian 	else
674ffa331d9SMing Qian 		hc->codec_param[instance].disp_imm = 0;
675b312ac33SMing Qian 
676b312ac33SMing Qian 	if (params->codec_format == V4L2_PIX_FMT_HEVC && !CHECK_VERSION(iface, 1, 9))
677b312ac33SMing Qian 		hc->codec_param[instance].disp_imm = 0;
678b312ac33SMing Qian 
679145e9363SMing Qian 	hc->codec_param[instance].dbglog_enable = 0;
680145e9363SMing Qian 	iface->dbglog_desc.level = 0;
681145e9363SMing Qian 
682145e9363SMing Qian 	if (params->b_non_frame)
683145e9363SMing Qian 		iface->stream_buff_info[instance].stream_input_mode = NON_FRAME_LVL;
684145e9363SMing Qian 	else
685145e9363SMing Qian 		iface->stream_buff_info[instance].stream_input_mode = FRAME_LVL;
686145e9363SMing Qian 	iface->stream_buff_info[instance].stream_buffer_threshold = 0;
687145e9363SMing Qian 	iface->stream_buff_info[instance].stream_pic_input_count = 0;
688145e9363SMing Qian 
689145e9363SMing Qian 	return 0;
690145e9363SMing Qian }
691145e9363SMing Qian 
vpu_malone_is_non_frame_mode(struct vpu_shared_addr * shared,u32 instance)692145e9363SMing Qian static bool vpu_malone_is_non_frame_mode(struct vpu_shared_addr *shared, u32 instance)
693145e9363SMing Qian {
694145e9363SMing Qian 	struct malone_iface *iface = shared->iface;
695145e9363SMing Qian 
696145e9363SMing Qian 	if (iface->stream_buff_info[instance].stream_input_mode == NON_FRAME_LVL)
697145e9363SMing Qian 		return true;
698145e9363SMing Qian 
699145e9363SMing Qian 	return false;
700145e9363SMing Qian }
701145e9363SMing Qian 
vpu_malone_update_params(struct vpu_shared_addr * shared,u32 instance,struct vpu_decode_params * params)702145e9363SMing Qian static int vpu_malone_update_params(struct vpu_shared_addr *shared,
703145e9363SMing Qian 				    u32 instance,
704145e9363SMing Qian 				    struct vpu_decode_params *params)
705145e9363SMing Qian {
706145e9363SMing Qian 	struct malone_iface *iface = shared->iface;
707145e9363SMing Qian 
708145e9363SMing Qian 	if (params->end_flag)
709145e9363SMing Qian 		iface->stream_buff_info[instance].stream_pic_end_flag = params->end_flag;
710145e9363SMing Qian 	params->end_flag = 0;
711145e9363SMing Qian 
712145e9363SMing Qian 	return 0;
713145e9363SMing Qian }
714145e9363SMing Qian 
vpu_malone_set_decode_params(struct vpu_shared_addr * shared,u32 instance,struct vpu_decode_params * params,u32 update)715145e9363SMing Qian int vpu_malone_set_decode_params(struct vpu_shared_addr *shared,
716145e9363SMing Qian 				 u32 instance,
717145e9363SMing Qian 				 struct vpu_decode_params *params,
718145e9363SMing Qian 				 u32 update)
719145e9363SMing Qian {
720145e9363SMing Qian 	if (!params)
721145e9363SMing Qian 		return -EINVAL;
722145e9363SMing Qian 
723145e9363SMing Qian 	if (!update)
724145e9363SMing Qian 		return vpu_malone_set_params(shared, instance, params);
725145e9363SMing Qian 	else
726145e9363SMing Qian 		return vpu_malone_update_params(shared, instance, params);
727145e9363SMing Qian }
728145e9363SMing Qian 
729145e9363SMing Qian static struct vpu_pair malone_cmds[] = {
73008274443SMing Qian 	{VPU_CMD_ID_NOOP, VID_API_CMD_NULL},
731145e9363SMing Qian 	{VPU_CMD_ID_START, VID_API_CMD_START},
732145e9363SMing Qian 	{VPU_CMD_ID_STOP, VID_API_CMD_STOP},
733145e9363SMing Qian 	{VPU_CMD_ID_ABORT, VID_API_CMD_ABORT},
734145e9363SMing Qian 	{VPU_CMD_ID_RST_BUF, VID_API_CMD_RST_BUF},
735145e9363SMing Qian 	{VPU_CMD_ID_SNAPSHOT, VID_API_CMD_SNAPSHOT},
736145e9363SMing Qian 	{VPU_CMD_ID_FIRM_RESET, VID_API_CMD_FIRM_RESET},
737145e9363SMing Qian 	{VPU_CMD_ID_FS_ALLOC, VID_API_CMD_FS_ALLOC},
738145e9363SMing Qian 	{VPU_CMD_ID_FS_RELEASE, VID_API_CMD_FS_RELEASE},
739145e9363SMing Qian 	{VPU_CMD_ID_TIMESTAMP, VID_API_CMD_TS},
740145e9363SMing Qian 	{VPU_CMD_ID_DEBUG, VID_API_CMD_FW_STATUS},
741145e9363SMing Qian };
742145e9363SMing Qian 
743145e9363SMing Qian static struct vpu_pair malone_msgs[] = {
744145e9363SMing Qian 	{VPU_MSG_ID_RESET_DONE, VID_API_EVENT_RESET_DONE},
745145e9363SMing Qian 	{VPU_MSG_ID_START_DONE, VID_API_EVENT_START_DONE},
746145e9363SMing Qian 	{VPU_MSG_ID_STOP_DONE, VID_API_EVENT_STOPPED},
747145e9363SMing Qian 	{VPU_MSG_ID_ABORT_DONE, VID_API_EVENT_ABORT_DONE},
748145e9363SMing Qian 	{VPU_MSG_ID_BUF_RST, VID_API_EVENT_STR_BUF_RST},
749145e9363SMing Qian 	{VPU_MSG_ID_PIC_EOS, VID_API_EVENT_FINISHED},
750145e9363SMing Qian 	{VPU_MSG_ID_SEQ_HDR_FOUND, VID_API_EVENT_SEQ_HDR_FOUND},
751145e9363SMing Qian 	{VPU_MSG_ID_RES_CHANGE, VID_API_EVENT_RES_CHANGE},
752145e9363SMing Qian 	{VPU_MSG_ID_PIC_HDR_FOUND, VID_API_EVENT_PIC_HDR_FOUND},
753145e9363SMing Qian 	{VPU_MSG_ID_PIC_DECODED, VID_API_EVENT_PIC_DECODED},
754145e9363SMing Qian 	{VPU_MSG_ID_DEC_DONE, VID_API_EVENT_FRAME_BUFF_RDY},
755145e9363SMing Qian 	{VPU_MSG_ID_FRAME_REQ, VID_API_EVENT_REQ_FRAME_BUFF},
756145e9363SMing Qian 	{VPU_MSG_ID_FRAME_RELEASE, VID_API_EVENT_REL_FRAME_BUFF},
757145e9363SMing Qian 	{VPU_MSG_ID_FIFO_LOW, VID_API_EVENT_FIFO_LOW},
758145e9363SMing Qian 	{VPU_MSG_ID_BS_ERROR, VID_API_EVENT_BS_ERROR},
759145e9363SMing Qian 	{VPU_MSG_ID_UNSUPPORTED, VID_API_EVENT_UNSUPPORTED_STREAM},
760145e9363SMing Qian 	{VPU_MSG_ID_FIRMWARE_XCPT, VID_API_EVENT_FIRMWARE_XCPT},
761be9fd510SMing Qian 	{VPU_MSG_ID_PIC_SKIPPED, VID_API_EVENT_PIC_SKIPPED},
7626496617bSMing Qian 	{VPU_MSG_ID_DBG_MSG, VID_API_EVENT_DBG_MSG_DEC},
763145e9363SMing Qian };
764145e9363SMing Qian 
vpu_malone_pack_fs_alloc(struct vpu_rpc_event * pkt,struct vpu_fs_info * fs)765145e9363SMing Qian static void vpu_malone_pack_fs_alloc(struct vpu_rpc_event *pkt,
766145e9363SMing Qian 				     struct vpu_fs_info *fs)
767145e9363SMing Qian {
768145e9363SMing Qian 	const u32 fs_type[] = {
769145e9363SMing Qian 		[MEM_RES_FRAME] = 0,
770145e9363SMing Qian 		[MEM_RES_MBI] = 1,
771145e9363SMing Qian 		[MEM_RES_DCP] = 2,
772145e9363SMing Qian 	};
773145e9363SMing Qian 
774145e9363SMing Qian 	pkt->hdr.num = 7;
775145e9363SMing Qian 	pkt->data[0] = fs->id | (fs->tag << 24);
776145e9363SMing Qian 	pkt->data[1] = fs->luma_addr;
777145e9363SMing Qian 	if (fs->type == MEM_RES_FRAME) {
778145e9363SMing Qian 		/*
779145e9363SMing Qian 		 * if luma_addr equal to chroma_addr,
780145e9363SMing Qian 		 * means luma(plane[0]) and chromau(plane[1]) used the
781145e9363SMing Qian 		 * same fd -- usage of NXP codec2. Need to manually
782145e9363SMing Qian 		 * offset chroma addr.
783145e9363SMing Qian 		 */
784145e9363SMing Qian 		if (fs->luma_addr == fs->chroma_addr)
785145e9363SMing Qian 			fs->chroma_addr = fs->luma_addr + fs->luma_size;
786145e9363SMing Qian 		pkt->data[2] = fs->luma_addr + fs->luma_size / 2;
787145e9363SMing Qian 		pkt->data[3] = fs->chroma_addr;
788145e9363SMing Qian 		pkt->data[4] = fs->chroma_addr + fs->chromau_size / 2;
789145e9363SMing Qian 		pkt->data[5] = fs->bytesperline;
790145e9363SMing Qian 	} else {
791145e9363SMing Qian 		pkt->data[2] = fs->luma_size;
792145e9363SMing Qian 		pkt->data[3] = 0;
793145e9363SMing Qian 		pkt->data[4] = 0;
794145e9363SMing Qian 		pkt->data[5] = 0;
795145e9363SMing Qian 	}
796145e9363SMing Qian 	pkt->data[6] = fs_type[fs->type];
797145e9363SMing Qian }
798145e9363SMing Qian 
vpu_malone_pack_fs_release(struct vpu_rpc_event * pkt,struct vpu_fs_info * fs)799145e9363SMing Qian static void vpu_malone_pack_fs_release(struct vpu_rpc_event *pkt,
800145e9363SMing Qian 				       struct vpu_fs_info *fs)
801145e9363SMing Qian {
802145e9363SMing Qian 	pkt->hdr.num = 1;
803145e9363SMing Qian 	pkt->data[0] = fs->id | (fs->tag << 24);
804145e9363SMing Qian }
805145e9363SMing Qian 
vpu_malone_pack_timestamp(struct vpu_rpc_event * pkt,struct vpu_ts_info * info)806145e9363SMing Qian static void vpu_malone_pack_timestamp(struct vpu_rpc_event *pkt,
807145e9363SMing Qian 				      struct vpu_ts_info *info)
808145e9363SMing Qian {
80905a03effSMing Qian 	struct timespec64 ts = ns_to_timespec64(info->timestamp);
81005a03effSMing Qian 
811145e9363SMing Qian 	pkt->hdr.num = 3;
81205a03effSMing Qian 
81305a03effSMing Qian 	pkt->data[0] = ts.tv_sec;
81405a03effSMing Qian 	pkt->data[1] = ts.tv_nsec;
815145e9363SMing Qian 	pkt->data[2] = info->size;
816145e9363SMing Qian }
817145e9363SMing Qian 
vpu_malone_pack_cmd(struct vpu_rpc_event * pkt,u32 index,u32 id,void * data)818145e9363SMing Qian int vpu_malone_pack_cmd(struct vpu_rpc_event *pkt, u32 index, u32 id, void *data)
819145e9363SMing Qian {
820145e9363SMing Qian 	int ret;
821145e9363SMing Qian 
822145e9363SMing Qian 	ret = vpu_find_dst_by_src(malone_cmds, ARRAY_SIZE(malone_cmds), id);
823145e9363SMing Qian 	if (ret < 0)
824145e9363SMing Qian 		return ret;
825145e9363SMing Qian 
826145e9363SMing Qian 	pkt->hdr.id = ret;
827145e9363SMing Qian 	pkt->hdr.num = 0;
828145e9363SMing Qian 	pkt->hdr.index = index;
829145e9363SMing Qian 
830145e9363SMing Qian 	switch (id) {
831145e9363SMing Qian 	case VPU_CMD_ID_FS_ALLOC:
832145e9363SMing Qian 		vpu_malone_pack_fs_alloc(pkt, data);
833145e9363SMing Qian 		break;
834145e9363SMing Qian 	case VPU_CMD_ID_FS_RELEASE:
835145e9363SMing Qian 		vpu_malone_pack_fs_release(pkt, data);
836145e9363SMing Qian 		break;
837145e9363SMing Qian 	case VPU_CMD_ID_TIMESTAMP:
838145e9363SMing Qian 		vpu_malone_pack_timestamp(pkt, data);
839145e9363SMing Qian 		break;
840145e9363SMing Qian 	}
841145e9363SMing Qian 
842145e9363SMing Qian 	pkt->hdr.index = index;
843145e9363SMing Qian 	return 0;
844145e9363SMing Qian }
845145e9363SMing Qian 
vpu_malone_convert_msg_id(u32 id)846145e9363SMing Qian int vpu_malone_convert_msg_id(u32 id)
847145e9363SMing Qian {
848145e9363SMing Qian 	return vpu_find_src_by_dst(malone_msgs, ARRAY_SIZE(malone_msgs), id);
849145e9363SMing Qian }
850145e9363SMing Qian 
vpu_malone_fill_planes(struct vpu_dec_codec_info * info)851145e9363SMing Qian static void vpu_malone_fill_planes(struct vpu_dec_codec_info *info)
852145e9363SMing Qian {
853145e9363SMing Qian 	u32 interlaced = info->progressive ? 0 : 1;
854145e9363SMing Qian 
855145e9363SMing Qian 	info->bytesperline[0] = 0;
856145e9363SMing Qian 	info->sizeimage[0] = vpu_helper_get_plane_size(info->pixfmt,
857145e9363SMing Qian 						       info->decoded_width,
858145e9363SMing Qian 						       info->decoded_height,
859145e9363SMing Qian 						       0,
860145e9363SMing Qian 						       info->stride,
861145e9363SMing Qian 						       interlaced,
862145e9363SMing Qian 						       &info->bytesperline[0]);
863145e9363SMing Qian 	info->bytesperline[1] = 0;
864145e9363SMing Qian 	info->sizeimage[1] = vpu_helper_get_plane_size(info->pixfmt,
865145e9363SMing Qian 						       info->decoded_width,
866145e9363SMing Qian 						       info->decoded_height,
867145e9363SMing Qian 						       1,
868145e9363SMing Qian 						       info->stride,
869145e9363SMing Qian 						       interlaced,
870145e9363SMing Qian 						       &info->bytesperline[1]);
871145e9363SMing Qian }
872145e9363SMing Qian 
vpu_malone_init_seq_hdr(struct vpu_dec_codec_info * info)873145e9363SMing Qian static void vpu_malone_init_seq_hdr(struct vpu_dec_codec_info *info)
874145e9363SMing Qian {
875145e9363SMing Qian 	u32 chunks = info->num_dfe_area >> MALONE_DCP_CHUNK_BIT;
876145e9363SMing Qian 
877145e9363SMing Qian 	vpu_malone_fill_planes(info);
878145e9363SMing Qian 
879145e9363SMing Qian 	info->mbi_size = (info->sizeimage[0] + info->sizeimage[1]) >> 2;
880145e9363SMing Qian 	info->mbi_size = ALIGN(info->mbi_size, MALONE_ALIGN_MBI);
881145e9363SMing Qian 
882145e9363SMing Qian 	info->dcp_size = MALONE_DCP_SIZE_MAX;
883145e9363SMing Qian 	if (chunks) {
884145e9363SMing Qian 		u32 mb_num;
885145e9363SMing Qian 		u32 mb_w;
886145e9363SMing Qian 		u32 mb_h;
887145e9363SMing Qian 
888145e9363SMing Qian 		mb_w = DIV_ROUND_UP(info->decoded_width, 16);
889145e9363SMing Qian 		mb_h = DIV_ROUND_UP(info->decoded_height, 16);
890145e9363SMing Qian 		mb_num = mb_w * mb_h;
891145e9363SMing Qian 		info->dcp_size = mb_num * MALONE_DCP_FIXED_MB_ALLOC * chunks;
892145e9363SMing Qian 		info->dcp_size = clamp_t(u32, info->dcp_size,
893145e9363SMing Qian 					 MALONE_DCP_SIZE_MIN, MALONE_DCP_SIZE_MAX);
894145e9363SMing Qian 	}
895145e9363SMing Qian }
896145e9363SMing Qian 
vpu_malone_unpack_seq_hdr(struct vpu_rpc_event * pkt,struct vpu_dec_codec_info * info)897145e9363SMing Qian static void vpu_malone_unpack_seq_hdr(struct vpu_rpc_event *pkt,
898145e9363SMing Qian 				      struct vpu_dec_codec_info *info)
899145e9363SMing Qian {
900145e9363SMing Qian 	info->num_ref_frms = pkt->data[0];
901145e9363SMing Qian 	info->num_dpb_frms = pkt->data[1];
902145e9363SMing Qian 	info->num_dfe_area = pkt->data[2];
903145e9363SMing Qian 	info->progressive = pkt->data[3];
904145e9363SMing Qian 	info->width = pkt->data[5];
905145e9363SMing Qian 	info->height = pkt->data[4];
906145e9363SMing Qian 	info->decoded_width = pkt->data[12];
907145e9363SMing Qian 	info->decoded_height = pkt->data[11];
908145e9363SMing Qian 	info->frame_rate.numerator = 1000;
909145e9363SMing Qian 	info->frame_rate.denominator = pkt->data[8];
910145e9363SMing Qian 	info->dsp_asp_ratio = pkt->data[9];
911145e9363SMing Qian 	info->profile_idc = (pkt->data[10] >> 8) & 0xff;
912145e9363SMing Qian 	info->level_idc = pkt->data[10] & 0xff;
913145e9363SMing Qian 	info->bit_depth_luma = pkt->data[13];
914145e9363SMing Qian 	info->bit_depth_chroma = pkt->data[14];
915145e9363SMing Qian 	info->chroma_fmt = pkt->data[15];
916145e9363SMing Qian 	info->color_primaries = vpu_color_cvrt_primaries_i2v(pkt->data[16]);
917145e9363SMing Qian 	info->transfer_chars = vpu_color_cvrt_transfers_i2v(pkt->data[17]);
918145e9363SMing Qian 	info->matrix_coeffs = vpu_color_cvrt_matrix_i2v(pkt->data[18]);
919145e9363SMing Qian 	info->full_range = vpu_color_cvrt_full_range_i2v(pkt->data[19]);
920145e9363SMing Qian 	info->vui_present = pkt->data[20];
921145e9363SMing Qian 	info->mvc_num_views = pkt->data[21];
922145e9363SMing Qian 	info->offset_x = pkt->data[23];
923145e9363SMing Qian 	info->offset_y = pkt->data[25];
924145e9363SMing Qian 	info->tag = pkt->data[27];
925145e9363SMing Qian 	if (info->bit_depth_luma > 8)
926145e9363SMing Qian 		info->pixfmt = V4L2_PIX_FMT_NV12M_10BE_8L128;
927145e9363SMing Qian 	else
928145e9363SMing Qian 		info->pixfmt = V4L2_PIX_FMT_NV12M_8L128;
929145e9363SMing Qian 	if (pkt->hdr.num > 28)
930145e9363SMing Qian 		info->constraint_set_flags = pkt->data[28];
931145e9363SMing Qian 	if (info->frame_rate.numerator && info->frame_rate.denominator) {
932145e9363SMing Qian 		unsigned long n, d;
933145e9363SMing Qian 
934145e9363SMing Qian 		rational_best_approximation(info->frame_rate.numerator,
935145e9363SMing Qian 					    info->frame_rate.denominator,
936145e9363SMing Qian 					    info->frame_rate.numerator,
937145e9363SMing Qian 					    info->frame_rate.denominator,
938145e9363SMing Qian 					    &n, &d);
939145e9363SMing Qian 		info->frame_rate.numerator = n;
940145e9363SMing Qian 		info->frame_rate.denominator = d;
941145e9363SMing Qian 	}
942145e9363SMing Qian 	vpu_malone_init_seq_hdr(info);
943145e9363SMing Qian }
944145e9363SMing Qian 
vpu_malone_unpack_pic_info(struct vpu_rpc_event * pkt,struct vpu_dec_pic_info * info)945145e9363SMing Qian static void vpu_malone_unpack_pic_info(struct vpu_rpc_event *pkt,
946145e9363SMing Qian 				       struct vpu_dec_pic_info *info)
947145e9363SMing Qian {
948145e9363SMing Qian 	info->id = pkt->data[7];
949145e9363SMing Qian 	info->luma = pkt->data[0];
950145e9363SMing Qian 	info->start = pkt->data[10];
951145e9363SMing Qian 	info->end = pkt->data[12];
952145e9363SMing Qian 	info->pic_size = pkt->data[11];
953145e9363SMing Qian 	info->stride = pkt->data[5];
954145e9363SMing Qian 	info->consumed_count = pkt->data[13];
955145e9363SMing Qian 	if (info->id == MALONE_SKIPPED_FRAME_ID)
956145e9363SMing Qian 		info->skipped = 1;
957145e9363SMing Qian 	else
958145e9363SMing Qian 		info->skipped = 0;
959145e9363SMing Qian }
960145e9363SMing Qian 
vpu_malone_unpack_req_frame(struct vpu_rpc_event * pkt,struct vpu_fs_info * info)961145e9363SMing Qian static void vpu_malone_unpack_req_frame(struct vpu_rpc_event *pkt,
962145e9363SMing Qian 					struct vpu_fs_info *info)
963145e9363SMing Qian {
964145e9363SMing Qian 	info->type = pkt->data[1];
965145e9363SMing Qian }
966145e9363SMing Qian 
vpu_malone_unpack_rel_frame(struct vpu_rpc_event * pkt,struct vpu_fs_info * info)967145e9363SMing Qian static void vpu_malone_unpack_rel_frame(struct vpu_rpc_event *pkt,
968145e9363SMing Qian 					struct vpu_fs_info *info)
969145e9363SMing Qian {
970145e9363SMing Qian 	info->id = pkt->data[0];
971145e9363SMing Qian 	info->type = pkt->data[1];
972145e9363SMing Qian 	info->not_displayed = pkt->data[2];
973145e9363SMing Qian }
974145e9363SMing Qian 
vpu_malone_unpack_buff_rdy(struct vpu_rpc_event * pkt,struct vpu_dec_pic_info * info)97505a03effSMing Qian static void vpu_malone_unpack_buff_rdy(struct vpu_rpc_event *pkt,
97605a03effSMing Qian 				       struct vpu_dec_pic_info *info)
977145e9363SMing Qian {
978145e9363SMing Qian 	struct timespec64 ts = { pkt->data[9], pkt->data[10] };
979145e9363SMing Qian 
980145e9363SMing Qian 	info->id = pkt->data[0];
981145e9363SMing Qian 	info->luma = pkt->data[1];
982145e9363SMing Qian 	info->stride = pkt->data[3];
983145e9363SMing Qian 	if (info->id == MALONE_SKIPPED_FRAME_ID)
98405a03effSMing Qian 		info->skipped = 1;
98505a03effSMing Qian 	else
986145e9363SMing Qian 		info->skipped = 0;
987145e9363SMing Qian 
988145e9363SMing Qian 	info->timestamp = timespec64_to_ns(&ts);
989145e9363SMing Qian }
990145e9363SMing Qian 
vpu_malone_unpack_msg_data(struct vpu_rpc_event * pkt,void * data)991145e9363SMing Qian int vpu_malone_unpack_msg_data(struct vpu_rpc_event *pkt, void *data)
992145e9363SMing Qian {
993145e9363SMing Qian 	if (!pkt || !data)
994145e9363SMing Qian 		return -EINVAL;
995145e9363SMing Qian 
996145e9363SMing Qian 	switch (pkt->hdr.id) {
997145e9363SMing Qian 	case VID_API_EVENT_SEQ_HDR_FOUND:
998145e9363SMing Qian 		vpu_malone_unpack_seq_hdr(pkt, data);
999145e9363SMing Qian 		break;
1000145e9363SMing Qian 	case VID_API_EVENT_PIC_DECODED:
1001145e9363SMing Qian 		vpu_malone_unpack_pic_info(pkt, data);
1002145e9363SMing Qian 		break;
1003145e9363SMing Qian 	case VID_API_EVENT_REQ_FRAME_BUFF:
1004145e9363SMing Qian 		vpu_malone_unpack_req_frame(pkt, data);
1005145e9363SMing Qian 		break;
1006145e9363SMing Qian 	case VID_API_EVENT_REL_FRAME_BUFF:
1007145e9363SMing Qian 		vpu_malone_unpack_rel_frame(pkt, data);
1008145e9363SMing Qian 		break;
1009145e9363SMing Qian 	case VID_API_EVENT_FRAME_BUFF_RDY:
1010145e9363SMing Qian 		vpu_malone_unpack_buff_rdy(pkt, data);
1011145e9363SMing Qian 		break;
1012145e9363SMing Qian 	}
1013145e9363SMing Qian 
1014145e9363SMing Qian 	return 0;
1015145e9363SMing Qian }
1016145e9363SMing Qian 
1017145e9363SMing Qian static const struct malone_padding_scode padding_scodes[] = {
1018145e9363SMing Qian 	{SCODE_PADDING_EOS,      V4L2_PIX_FMT_H264,        {0x0B010000, 0}},
1019145e9363SMing Qian 	{SCODE_PADDING_EOS,      V4L2_PIX_FMT_H264_MVC,    {0x0B010000, 0}},
1020145e9363SMing Qian 	{SCODE_PADDING_EOS,      V4L2_PIX_FMT_HEVC,        {0x4A010000, 0x20}},
1021145e9363SMing Qian 	{SCODE_PADDING_EOS,      V4L2_PIX_FMT_VC1_ANNEX_G, {0x0a010000, 0x0}},
1022145e9363SMing Qian 	{SCODE_PADDING_EOS,      V4L2_PIX_FMT_VC1_ANNEX_L, {0x0a010000, 0x0}},
1023145e9363SMing Qian 	{SCODE_PADDING_EOS,      V4L2_PIX_FMT_MPEG2,       {0xCC010000, 0x0}},
1024145e9363SMing Qian 	{SCODE_PADDING_EOS,      V4L2_PIX_FMT_MPEG4,       {0xb1010000, 0x0}},
10259de92986SMing Qian 	{SCODE_PADDING_EOS,      V4L2_PIX_FMT_XVID,        {0xb1010000, 0x0}},
10263b514e79SMing Qian 	{SCODE_PADDING_EOS,      V4L2_PIX_FMT_H263,        {0xb1010000, 0x0}},
10273b514e79SMing Qian 	{SCODE_PADDING_EOS,      V4L2_PIX_FMT_VP8,         {0x34010000, 0x0}},
1028145e9363SMing Qian 	{SCODE_PADDING_EOS,      V4L2_PIX_FMT_SPK,         {0x34010000, 0x0}},
1029145e9363SMing Qian 	{SCODE_PADDING_EOS,      V4L2_PIX_FMT_RV30,        {0x34010000, 0x0}},
1030145e9363SMing Qian 	{SCODE_PADDING_EOS,      V4L2_PIX_FMT_RV40,        {0x34010000, 0x0}},
1031145e9363SMing Qian 	{SCODE_PADDING_EOS,      V4L2_PIX_FMT_JPEG,        {0xefff0000, 0x0}},
1032145e9363SMing Qian 	{SCODE_PADDING_ABORT,    V4L2_PIX_FMT_H264,        {0x0B010000, 0}},
1033145e9363SMing Qian 	{SCODE_PADDING_ABORT,    V4L2_PIX_FMT_H264_MVC,    {0x0B010000, 0}},
1034145e9363SMing Qian 	{SCODE_PADDING_ABORT,    V4L2_PIX_FMT_HEVC,        {0x4A010000, 0x20}},
1035145e9363SMing Qian 	{SCODE_PADDING_ABORT,    V4L2_PIX_FMT_VC1_ANNEX_G, {0x0a010000, 0x0}},
1036145e9363SMing Qian 	{SCODE_PADDING_ABORT,    V4L2_PIX_FMT_VC1_ANNEX_L, {0x0a010000, 0x0}},
1037145e9363SMing Qian 	{SCODE_PADDING_ABORT,    V4L2_PIX_FMT_MPEG2,       {0xb7010000, 0x0}},
1038145e9363SMing Qian 	{SCODE_PADDING_ABORT,    V4L2_PIX_FMT_MPEG4,       {0xb1010000, 0x0}},
10399de92986SMing Qian 	{SCODE_PADDING_ABORT,    V4L2_PIX_FMT_XVID,        {0xb1010000, 0x0}},
10403b514e79SMing Qian 	{SCODE_PADDING_ABORT,    V4L2_PIX_FMT_H263,        {0xb1010000, 0x0}},
10413b514e79SMing Qian 	{SCODE_PADDING_ABORT,    V4L2_PIX_FMT_VP8,         {0x34010000, 0x0}},
1042145e9363SMing Qian 	{SCODE_PADDING_ABORT,    V4L2_PIX_FMT_SPK,         {0x34010000, 0x0}},
1043145e9363SMing Qian 	{SCODE_PADDING_ABORT,    V4L2_PIX_FMT_RV30,        {0x34010000, 0x0}},
1044145e9363SMing Qian 	{SCODE_PADDING_ABORT,    V4L2_PIX_FMT_RV40,        {0x34010000, 0x0}},
1045b312ac33SMing Qian 	{SCODE_PADDING_EOS,      V4L2_PIX_FMT_JPEG,        {0x0, 0x0}},
1046145e9363SMing Qian 	{SCODE_PADDING_BUFFLUSH, V4L2_PIX_FMT_H264,        {0x15010000, 0x0}},
1047145e9363SMing Qian 	{SCODE_PADDING_BUFFLUSH, V4L2_PIX_FMT_H264_MVC,    {0x15010000, 0x0}},
1048145e9363SMing Qian 	{SCODE_PADDING_BUFFLUSH, V4L2_PIX_FMT_HEVC,        {0x3e010000, 0x20}},
1049145e9363SMing Qian };
1050145e9363SMing Qian 
1051145e9363SMing Qian static const struct malone_padding_scode padding_scode_dft = {0x0, 0x0};
1052145e9363SMing Qian 
get_padding_scode(u32 type,u32 fmt)1053145e9363SMing Qian static const struct malone_padding_scode *get_padding_scode(u32 type, u32 fmt)
1054145e9363SMing Qian {
1055145e9363SMing Qian 	const struct malone_padding_scode *s;
1056145e9363SMing Qian 	int i;
1057145e9363SMing Qian 
1058145e9363SMing Qian 	for (i = 0; i < ARRAY_SIZE(padding_scodes); i++) {
1059145e9363SMing Qian 		s = &padding_scodes[i];
1060145e9363SMing Qian 
1061145e9363SMing Qian 		if (s->scode_type == type && s->pixelformat == fmt)
1062145e9363SMing Qian 			return s;
1063145e9363SMing Qian 	}
1064145e9363SMing Qian 
1065145e9363SMing Qian 	if (type != SCODE_PADDING_BUFFLUSH)
1066145e9363SMing Qian 		return &padding_scode_dft;
1067145e9363SMing Qian 
1068145e9363SMing Qian 	return NULL;
1069145e9363SMing Qian }
1070145e9363SMing Qian 
vpu_malone_add_padding_scode(struct vpu_buffer * stream_buffer,struct vpu_malone_str_buffer __iomem * str_buf,u32 pixelformat,u32 scode_type)1071145e9363SMing Qian static int vpu_malone_add_padding_scode(struct vpu_buffer *stream_buffer,
1072145e9363SMing Qian 					struct vpu_malone_str_buffer __iomem *str_buf,
1073a9f7224cSMing Qian 					u32 pixelformat, u32 scode_type)
1074a9f7224cSMing Qian {
1075145e9363SMing Qian 	u32 wptr;
1076145e9363SMing Qian 	int size;
1077145e9363SMing Qian 	int total_size = 0;
1078145e9363SMing Qian 	const struct malone_padding_scode *ps;
1079145e9363SMing Qian 	const u32 padding_size = 4096;
1080b312ac33SMing Qian 	int ret;
1081b312ac33SMing Qian 
1082b312ac33SMing Qian 	ps = get_padding_scode(scode_type, pixelformat);
1083145e9363SMing Qian 	if (!ps) {
1084b312ac33SMing Qian 		if (scode_type == SCODE_PADDING_BUFFLUSH)
1085145e9363SMing Qian 			return 0;
1086145e9363SMing Qian 		return -EINVAL;
1087a9f7224cSMing Qian 	}
1088a9f7224cSMing Qian 
1089a9f7224cSMing Qian 	wptr = readl(&str_buf->wptr);
1090a9f7224cSMing Qian 	if (wptr < stream_buffer->phys || wptr > stream_buffer->phys + stream_buffer->length)
1091145e9363SMing Qian 		return -EINVAL;
1092145e9363SMing Qian 	if (wptr == stream_buffer->phys + stream_buffer->length)
1093145e9363SMing Qian 		wptr = stream_buffer->phys;
1094145e9363SMing Qian 	size = ALIGN(wptr, 4) - wptr;
1095145e9363SMing Qian 	if (size)
1096145e9363SMing Qian 		vpu_helper_memset_stream_buffer(stream_buffer, &wptr, 0, size);
1097145e9363SMing Qian 	total_size += size;
1098a9f7224cSMing Qian 
1099145e9363SMing Qian 	size = sizeof(ps->data);
1100145e9363SMing Qian 	ret = vpu_helper_copy_to_stream_buffer(stream_buffer, &wptr, size, (void *)ps->data);
1101145e9363SMing Qian 	if (ret < 0)
1102145e9363SMing Qian 		return -EINVAL;
1103145e9363SMing Qian 	total_size += size;
1104145e9363SMing Qian 
1105145e9363SMing Qian 	size = padding_size - sizeof(ps->data);
1106145e9363SMing Qian 	vpu_helper_memset_stream_buffer(stream_buffer, &wptr, 0, size);
1107145e9363SMing Qian 	total_size += size;
1108145e9363SMing Qian 
1109145e9363SMing Qian 	vpu_malone_update_wptr(str_buf, wptr);
1110145e9363SMing Qian 	return total_size;
1111145e9363SMing Qian }
1112145e9363SMing Qian 
vpu_malone_add_scode(struct vpu_shared_addr * shared,u32 instance,struct vpu_buffer * stream_buffer,u32 pixelformat,u32 scode_type)1113145e9363SMing Qian int vpu_malone_add_scode(struct vpu_shared_addr *shared,
1114145e9363SMing Qian 			 u32 instance,
1115145e9363SMing Qian 			 struct vpu_buffer *stream_buffer,
1116145e9363SMing Qian 			 u32 pixelformat,
1117145e9363SMing Qian 			 u32 scode_type)
1118145e9363SMing Qian {
1119145e9363SMing Qian 	struct vpu_dec_ctrl *hc = shared->priv;
1120145e9363SMing Qian 	struct vpu_malone_str_buffer __iomem *str_buf = hc->str_buf[instance];
1121145e9363SMing Qian 	int ret = -EINVAL;
1122145e9363SMing Qian 
1123145e9363SMing Qian 	switch (scode_type) {
1124145e9363SMing Qian 	case SCODE_PADDING_EOS:
1125145e9363SMing Qian 	case SCODE_PADDING_ABORT:
1126145e9363SMing Qian 	case SCODE_PADDING_BUFFLUSH:
1127145e9363SMing Qian 		ret = vpu_malone_add_padding_scode(stream_buffer, str_buf, pixelformat, scode_type);
1128145e9363SMing Qian 		break;
1129145e9363SMing Qian 	default:
1130145e9363SMing Qian 		break;
1131145e9363SMing Qian 	}
1132145e9363SMing Qian 
1133145e9363SMing Qian 	return ret;
1134145e9363SMing Qian }
1135145e9363SMing Qian 
1136145e9363SMing Qian #define MALONE_PAYLOAD_HEADER_SIZE		16
1137145e9363SMing Qian #define MALONE_CODEC_VERSION_ID			0x1
1138145e9363SMing Qian #define MALONE_CODEC_ID_VC1_SIMPLE		0x10
1139145e9363SMing Qian #define MALONE_CODEC_ID_VC1_MAIN		0x11
1140145e9363SMing Qian #define MALONE_CODEC_ID_ARV8			0x28
1141145e9363SMing Qian #define MALONE_CODEC_ID_ARV9			0x29
1142145e9363SMing Qian #define MALONE_CODEC_ID_VP6			0x36
1143145e9363SMing Qian #define MALONE_CODEC_ID_VP8			0x36
1144145e9363SMing Qian #define MALONE_CODEC_ID_DIVX3			0x38
1145145e9363SMing Qian #define MALONE_CODEC_ID_SPK			0x39
1146145e9363SMing Qian 
1147145e9363SMing Qian #define MALONE_VP8_IVF_SEQ_HEADER_LEN		32
1148145e9363SMing Qian #define MALONE_VP8_IVF_FRAME_HEADER_LEN		8
1149145e9363SMing Qian 
1150145e9363SMing Qian #define MALONE_VC1_RCV_CODEC_V1_VERSION		0x85
1151145e9363SMing Qian #define MALONE_VC1_RCV_CODEC_V2_VERSION		0xC5
1152145e9363SMing Qian #define MALONE_VC1_RCV_NUM_FRAMES		0xFF
1153145e9363SMing Qian #define MALONE_VC1_RCV_SEQ_EXT_DATA_SIZE	4
1154145e9363SMing Qian #define MALONE_VC1_RCV_SEQ_HEADER_LEN		20
1155145e9363SMing Qian #define MALONE_VC1_RCV_PIC_HEADER_LEN		4
1156145e9363SMing Qian #define MALONE_VC1_NAL_HEADER_LEN		4
1157145e9363SMing Qian #define MALONE_VC1_CONTAIN_NAL(data)		(((data) & 0x00FFFFFF) == 0x00010000)
1158145e9363SMing Qian 
set_payload_hdr(u8 * dst,u32 scd_type,u32 codec_id,u32 buffer_size,u32 width,u32 height)1159145e9363SMing Qian static void set_payload_hdr(u8 *dst, u32 scd_type, u32 codec_id,
1160145e9363SMing Qian 			    u32 buffer_size, u32 width, u32 height)
1161145e9363SMing Qian {
1162145e9363SMing Qian 	unsigned int payload_size;
1163145e9363SMing Qian 	/* payload_size = buffer_size + itself_size(16) - start_code(4) */
1164145e9363SMing Qian 	payload_size = buffer_size + 12;
1165145e9363SMing Qian 
1166145e9363SMing Qian 	dst[0] = 0x00;
1167145e9363SMing Qian 	dst[1] = 0x00;
1168145e9363SMing Qian 	dst[2] = 0x01;
1169145e9363SMing Qian 	dst[3] = scd_type;
1170145e9363SMing Qian 
1171145e9363SMing Qian 	/* length */
1172145e9363SMing Qian 	dst[4] = ((payload_size >> 16) & 0xff);
1173145e9363SMing Qian 	dst[5] = ((payload_size >> 8) & 0xff);
1174145e9363SMing Qian 	dst[6] = 0x4e;
1175145e9363SMing Qian 	dst[7] = ((payload_size >> 0) & 0xff);
1176145e9363SMing Qian 
1177145e9363SMing Qian 	/* Codec ID and Version */
1178145e9363SMing Qian 	dst[8] = codec_id;
1179145e9363SMing Qian 	dst[9] = MALONE_CODEC_VERSION_ID;
1180145e9363SMing Qian 
1181145e9363SMing Qian 	/* width */
1182145e9363SMing Qian 	dst[10] = ((width >> 8) & 0xff);
1183145e9363SMing Qian 	dst[11] = ((width >> 0) & 0xff);
1184145e9363SMing Qian 	dst[12] = 0x58;
1185145e9363SMing Qian 
1186145e9363SMing Qian 	/* height */
1187145e9363SMing Qian 	dst[13] = ((height >> 8) & 0xff);
1188145e9363SMing Qian 	dst[14] = ((height >> 0) & 0xff);
1189145e9363SMing Qian 	dst[15] = 0x50;
1190145e9363SMing Qian }
1191145e9363SMing Qian 
set_vp8_ivf_seqhdr(u8 * dst,u32 width,u32 height)1192145e9363SMing Qian static void set_vp8_ivf_seqhdr(u8 *dst, u32 width, u32 height)
1193145e9363SMing Qian {
1194145e9363SMing Qian 	/* 0-3byte signature "DKIF" */
1195145e9363SMing Qian 	dst[0] = 0x44;
1196145e9363SMing Qian 	dst[1] = 0x4b;
1197145e9363SMing Qian 	dst[2] = 0x49;
1198145e9363SMing Qian 	dst[3] = 0x46;
1199145e9363SMing Qian 	/* 4-5byte version: should be 0*/
1200145e9363SMing Qian 	dst[4] = 0x00;
1201145e9363SMing Qian 	dst[5] = 0x00;
1202145e9363SMing Qian 	/* 6-7 length of Header */
1203145e9363SMing Qian 	dst[6] = MALONE_VP8_IVF_SEQ_HEADER_LEN;
1204145e9363SMing Qian 	dst[7] = MALONE_VP8_IVF_SEQ_HEADER_LEN >> 8;
1205145e9363SMing Qian 	/* 8-11 VP8 fourcc */
1206145e9363SMing Qian 	dst[8] = 0x56;
1207145e9363SMing Qian 	dst[9] = 0x50;
1208145e9363SMing Qian 	dst[10] = 0x38;
1209145e9363SMing Qian 	dst[11] = 0x30;
1210145e9363SMing Qian 	/* 12-13 width in pixels */
1211145e9363SMing Qian 	dst[12] = width;
1212145e9363SMing Qian 	dst[13] = width >> 8;
1213145e9363SMing Qian 	/* 14-15 height in pixels */
1214145e9363SMing Qian 	dst[14] = height;
1215145e9363SMing Qian 	dst[15] = height >> 8;
1216145e9363SMing Qian 	/* 16-19 frame rate */
1217145e9363SMing Qian 	dst[16] = 0xe8;
1218145e9363SMing Qian 	dst[17] = 0x03;
1219145e9363SMing Qian 	dst[18] = 0x00;
1220145e9363SMing Qian 	dst[19] = 0x00;
1221145e9363SMing Qian 	/* 20-23 time scale */
1222145e9363SMing Qian 	dst[20] = 0x01;
1223145e9363SMing Qian 	dst[21] = 0x00;
1224145e9363SMing Qian 	dst[22] = 0x00;
1225145e9363SMing Qian 	dst[23] = 0x00;
1226145e9363SMing Qian 	/* 24-27 number frames */
1227145e9363SMing Qian 	dst[24] = 0xdf;
1228145e9363SMing Qian 	dst[25] = 0xf9;
1229145e9363SMing Qian 	dst[26] = 0x09;
1230145e9363SMing Qian 	dst[27] = 0x00;
1231145e9363SMing Qian 	/* 28-31 reserved */
1232145e9363SMing Qian }
1233145e9363SMing Qian 
set_vp8_ivf_pichdr(u8 * dst,u32 frame_size)1234145e9363SMing Qian static void set_vp8_ivf_pichdr(u8 *dst, u32 frame_size)
1235145e9363SMing Qian {
1236145e9363SMing Qian 	/*
1237145e9363SMing Qian 	 * firmware just parse 64-bit timestamp(8 bytes).
1238145e9363SMing Qian 	 * As not transfer timestamp to firmware, use default value(ZERO).
1239145e9363SMing Qian 	 * No need to do anything here
1240145e9363SMing Qian 	 */
1241145e9363SMing Qian }
1242145e9363SMing Qian 
set_vc1_rcv_seqhdr(u8 * dst,u8 * src,u32 width,u32 height)1243145e9363SMing Qian static void set_vc1_rcv_seqhdr(u8 *dst, u8 *src, u32 width, u32 height)
1244145e9363SMing Qian {
1245145e9363SMing Qian 	u32 frames = MALONE_VC1_RCV_NUM_FRAMES;
1246145e9363SMing Qian 	u32 ext_data_size = MALONE_VC1_RCV_SEQ_EXT_DATA_SIZE;
1247145e9363SMing Qian 
1248145e9363SMing Qian 	/* 0-2 Number of frames, used default value 0xFF */
1249145e9363SMing Qian 	dst[0] = frames;
1250145e9363SMing Qian 	dst[1] = frames >> 8;
1251145e9363SMing Qian 	dst[2] = frames >> 16;
1252145e9363SMing Qian 
1253145e9363SMing Qian 	/* 3 RCV version, used V1 */
1254145e9363SMing Qian 	dst[3] = MALONE_VC1_RCV_CODEC_V1_VERSION;
1255145e9363SMing Qian 
1256145e9363SMing Qian 	/* 4-7 extension data size */
1257145e9363SMing Qian 	dst[4] = ext_data_size;
1258145e9363SMing Qian 	dst[5] = ext_data_size >> 8;
1259145e9363SMing Qian 	dst[6] = ext_data_size >> 16;
1260145e9363SMing Qian 	dst[7] = ext_data_size >> 24;
1261145e9363SMing Qian 	/* 8-11 extension data */
1262145e9363SMing Qian 	dst[8] = src[0];
1263145e9363SMing Qian 	dst[9] = src[1];
1264145e9363SMing Qian 	dst[10] = src[2];
1265145e9363SMing Qian 	dst[11] = src[3];
1266145e9363SMing Qian 
1267145e9363SMing Qian 	/* height */
1268145e9363SMing Qian 	dst[12] = height;
1269145e9363SMing Qian 	dst[13] = (height >> 8) & 0xff;
1270145e9363SMing Qian 	dst[14] = (height >> 16) & 0xff;
1271145e9363SMing Qian 	dst[15] = (height >> 24) & 0xff;
1272145e9363SMing Qian 	/* width */
1273145e9363SMing Qian 	dst[16] = width;
1274145e9363SMing Qian 	dst[17] = (width >> 8) & 0xff;
1275145e9363SMing Qian 	dst[18] = (width >> 16) & 0xff;
1276145e9363SMing Qian 	dst[19] = (width >> 24) & 0xff;
1277145e9363SMing Qian }
1278145e9363SMing Qian 
set_vc1_rcv_pichdr(u8 * dst,u32 buffer_size)1279145e9363SMing Qian static void set_vc1_rcv_pichdr(u8 *dst, u32 buffer_size)
1280145e9363SMing Qian {
1281145e9363SMing Qian 	dst[0] = buffer_size;
1282145e9363SMing Qian 	dst[1] = buffer_size >> 8;
1283145e9363SMing Qian 	dst[2] = buffer_size >> 16;
1284145e9363SMing Qian 	dst[3] = buffer_size >> 24;
1285145e9363SMing Qian }
1286145e9363SMing Qian 
create_vc1_nal_pichdr(u8 * dst)1287145e9363SMing Qian static void create_vc1_nal_pichdr(u8 *dst)
1288145e9363SMing Qian {
1289145e9363SMing Qian 	/* need insert nal header: special ID */
1290145e9363SMing Qian 	dst[0] = 0x0;
1291145e9363SMing Qian 	dst[1] = 0x0;
1292145e9363SMing Qian 	dst[2] = 0x01;
1293145e9363SMing Qian 	dst[3] = 0x0D;
1294145e9363SMing Qian }
1295145e9363SMing Qian 
vpu_malone_insert_scode_seq(struct malone_scode_t * scode,u32 codec_id,u32 ext_size)1296145e9363SMing Qian static int vpu_malone_insert_scode_seq(struct malone_scode_t *scode, u32 codec_id, u32 ext_size)
1297145e9363SMing Qian {
1298145e9363SMing Qian 	u8 hdr[MALONE_PAYLOAD_HEADER_SIZE];
1299145e9363SMing Qian 	int ret;
1300145e9363SMing Qian 
1301145e9363SMing Qian 	set_payload_hdr(hdr,
1302145e9363SMing Qian 			SCODE_SEQUENCE,
1303145e9363SMing Qian 			codec_id,
1304145e9363SMing Qian 			ext_size,
1305145e9363SMing Qian 			scode->inst->out_format.width,
1306145e9363SMing Qian 			scode->inst->out_format.height);
1307145e9363SMing Qian 	ret = vpu_helper_copy_to_stream_buffer(&scode->inst->stream_buffer,
1308a9f7224cSMing Qian 					       &scode->wptr,
1309145e9363SMing Qian 					       sizeof(hdr),
1310a9f7224cSMing Qian 					       hdr);
1311145e9363SMing Qian 	if (ret < 0)
1312145e9363SMing Qian 		return ret;
1313145e9363SMing Qian 	return sizeof(hdr);
1314145e9363SMing Qian }
1315145e9363SMing Qian 
vpu_malone_insert_scode_pic(struct malone_scode_t * scode,u32 codec_id,u32 ext_size)1316a9f7224cSMing Qian static int vpu_malone_insert_scode_pic(struct malone_scode_t *scode, u32 codec_id, u32 ext_size)
1317145e9363SMing Qian {
1318145e9363SMing Qian 	u8 hdr[MALONE_PAYLOAD_HEADER_SIZE];
1319145e9363SMing Qian 	int ret;
1320145e9363SMing Qian 
1321145e9363SMing Qian 	set_payload_hdr(hdr,
1322145e9363SMing Qian 			SCODE_PICTURE,
1323145e9363SMing Qian 			codec_id,
1324a9f7224cSMing Qian 			ext_size + vb2_get_plane_payload(scode->vb, 0),
1325145e9363SMing Qian 			scode->inst->out_format.width,
1326145e9363SMing Qian 			scode->inst->out_format.height);
1327145e9363SMing Qian 	ret = vpu_helper_copy_to_stream_buffer(&scode->inst->stream_buffer,
1328a9f7224cSMing Qian 					       &scode->wptr,
1329a9f7224cSMing Qian 					       sizeof(hdr),
1330a9f7224cSMing Qian 					       hdr);
1331145e9363SMing Qian 	if (ret < 0)
1332145e9363SMing Qian 		return ret;
1333e1d2ccc2SMing Qian 	return sizeof(hdr);
1334e1d2ccc2SMing Qian }
1335e1d2ccc2SMing Qian 
vpu_malone_insert_scode_vc1_g_seq(struct malone_scode_t * scode)1336e1d2ccc2SMing Qian static int vpu_malone_insert_scode_vc1_g_seq(struct malone_scode_t *scode)
1337e1d2ccc2SMing Qian {
1338e1d2ccc2SMing Qian 	if (!scode->inst->total_input_count)
1339e1d2ccc2SMing Qian 		return 0;
1340e1d2ccc2SMing Qian 	if (vpu_vb_is_codecconfig(to_vb2_v4l2_buffer(scode->vb)))
1341e1d2ccc2SMing Qian 		scode->need_data = 0;
1342145e9363SMing Qian 	return 0;
1343145e9363SMing Qian }
1344145e9363SMing Qian 
vpu_malone_insert_scode_vc1_g_pic(struct malone_scode_t * scode)1345145e9363SMing Qian static int vpu_malone_insert_scode_vc1_g_pic(struct malone_scode_t *scode)
1346145e9363SMing Qian {
1347a9f7224cSMing Qian 	struct vb2_v4l2_buffer *vbuf;
1348145e9363SMing Qian 	u8 nal_hdr[MALONE_VC1_NAL_HEADER_LEN];
1349145e9363SMing Qian 	u32 *data = NULL;
1350145e9363SMing Qian 	int ret;
1351145e9363SMing Qian 
1352f7fd6c31SMing Qian 	vbuf = to_vb2_v4l2_buffer(scode->vb);
1353145e9363SMing Qian 	data = vb2_plane_vaddr(scode->vb, 0);
1354145e9363SMing Qian 
1355145e9363SMing Qian 	if (scode->inst->total_input_count == 0 || vpu_vb_is_codecconfig(vbuf))
1356145e9363SMing Qian 		return 0;
1357145e9363SMing Qian 	if (MALONE_VC1_CONTAIN_NAL(*data))
1358a9f7224cSMing Qian 		return 0;
1359145e9363SMing Qian 
1360145e9363SMing Qian 	create_vc1_nal_pichdr(nal_hdr);
1361145e9363SMing Qian 	ret = vpu_helper_copy_to_stream_buffer(&scode->inst->stream_buffer,
1362a9f7224cSMing Qian 					       &scode->wptr,
1363a9f7224cSMing Qian 					       sizeof(nal_hdr),
1364a9f7224cSMing Qian 					       nal_hdr);
1365145e9363SMing Qian 	if (ret < 0)
1366145e9363SMing Qian 		return ret;
1367145e9363SMing Qian 	return sizeof(nal_hdr);
1368145e9363SMing Qian }
1369145e9363SMing Qian 
vpu_malone_insert_scode_vc1_l_seq(struct malone_scode_t * scode)1370145e9363SMing Qian static int vpu_malone_insert_scode_vc1_l_seq(struct malone_scode_t *scode)
1371145e9363SMing Qian {
1372145e9363SMing Qian 	int ret;
1373668ee1a3SMing Qian 	int size = 0;
1374668ee1a3SMing Qian 	u8 rcv_seqhdr[MALONE_VC1_RCV_SEQ_HEADER_LEN];
1375e670f5d6SMing Qian 
1376e670f5d6SMing Qian 	if (vpu_vb_is_codecconfig(to_vb2_v4l2_buffer(scode->vb)))
1377145e9363SMing Qian 		scode->need_data = 0;
1378145e9363SMing Qian 	if (scode->inst->total_input_count)
1379a9f7224cSMing Qian 		return 0;
1380145e9363SMing Qian 	scode->need_data = 0;
1381145e9363SMing Qian 
1382145e9363SMing Qian 	ret = vpu_malone_insert_scode_seq(scode, MALONE_CODEC_ID_VC1_SIMPLE, sizeof(rcv_seqhdr));
1383145e9363SMing Qian 	if (ret < 0)
1384145e9363SMing Qian 		return ret;
1385145e9363SMing Qian 	size = ret;
1386145e9363SMing Qian 
1387145e9363SMing Qian 	set_vc1_rcv_seqhdr(rcv_seqhdr,
1388145e9363SMing Qian 			   vb2_plane_vaddr(scode->vb, 0),
1389145e9363SMing Qian 			   scode->inst->out_format.width,
1390145e9363SMing Qian 			   scode->inst->out_format.height);
1391145e9363SMing Qian 	ret = vpu_helper_copy_to_stream_buffer(&scode->inst->stream_buffer,
1392145e9363SMing Qian 					       &scode->wptr,
1393145e9363SMing Qian 					       sizeof(rcv_seqhdr),
1394145e9363SMing Qian 					       rcv_seqhdr);
1395a9f7224cSMing Qian 
1396145e9363SMing Qian 	if (ret < 0)
1397145e9363SMing Qian 		return ret;
1398145e9363SMing Qian 	size += sizeof(rcv_seqhdr);
1399145e9363SMing Qian 	return size;
1400145e9363SMing Qian }
1401145e9363SMing Qian 
vpu_malone_insert_scode_vc1_l_pic(struct malone_scode_t * scode)1402145e9363SMing Qian static int vpu_malone_insert_scode_vc1_l_pic(struct malone_scode_t *scode)
1403145e9363SMing Qian {
1404145e9363SMing Qian 	int ret;
1405145e9363SMing Qian 	int size = 0;
1406145e9363SMing Qian 	u8 rcv_pichdr[MALONE_VC1_RCV_PIC_HEADER_LEN];
1407145e9363SMing Qian 
1408145e9363SMing Qian 	ret = vpu_malone_insert_scode_pic(scode, MALONE_CODEC_ID_VC1_SIMPLE,
1409145e9363SMing Qian 					  sizeof(rcv_pichdr));
1410145e9363SMing Qian 	if (ret < 0)
1411145e9363SMing Qian 		return ret;
1412145e9363SMing Qian 	size = ret;
1413145e9363SMing Qian 
1414145e9363SMing Qian 	set_vc1_rcv_pichdr(rcv_pichdr, vb2_get_plane_payload(scode->vb, 0));
1415145e9363SMing Qian 	ret = vpu_helper_copy_to_stream_buffer(&scode->inst->stream_buffer,
1416145e9363SMing Qian 					       &scode->wptr,
1417145e9363SMing Qian 					       sizeof(rcv_pichdr),
1418a9f7224cSMing Qian 					       rcv_pichdr);
1419145e9363SMing Qian 	if (ret < 0)
1420145e9363SMing Qian 		return ret;
1421145e9363SMing Qian 	size += sizeof(rcv_pichdr);
1422145e9363SMing Qian 	return size;
1423145e9363SMing Qian }
1424145e9363SMing Qian 
vpu_malone_insert_scode_vp8_seq(struct malone_scode_t * scode)1425145e9363SMing Qian static int vpu_malone_insert_scode_vp8_seq(struct malone_scode_t *scode)
1426145e9363SMing Qian {
1427145e9363SMing Qian 	int ret;
1428145e9363SMing Qian 	int size = 0;
1429145e9363SMing Qian 	u8 ivf_hdr[MALONE_VP8_IVF_SEQ_HEADER_LEN];
1430145e9363SMing Qian 
1431145e9363SMing Qian 	ret = vpu_malone_insert_scode_seq(scode, MALONE_CODEC_ID_VP8, sizeof(ivf_hdr));
1432145e9363SMing Qian 	if (ret < 0)
1433145e9363SMing Qian 		return ret;
1434145e9363SMing Qian 	size = ret;
1435145e9363SMing Qian 
1436145e9363SMing Qian 	set_vp8_ivf_seqhdr(ivf_hdr,
1437145e9363SMing Qian 			   scode->inst->out_format.width,
1438145e9363SMing Qian 			   scode->inst->out_format.height);
1439145e9363SMing Qian 	ret = vpu_helper_copy_to_stream_buffer(&scode->inst->stream_buffer,
1440145e9363SMing Qian 					       &scode->wptr,
1441145e9363SMing Qian 					       sizeof(ivf_hdr),
1442a9f7224cSMing Qian 					       ivf_hdr);
1443145e9363SMing Qian 	if (ret < 0)
1444145e9363SMing Qian 		return ret;
1445145e9363SMing Qian 	size += sizeof(ivf_hdr);
1446145e9363SMing Qian 
1447145e9363SMing Qian 	return size;
1448145e9363SMing Qian }
1449145e9363SMing Qian 
vpu_malone_insert_scode_vp8_pic(struct malone_scode_t * scode)1450145e9363SMing Qian static int vpu_malone_insert_scode_vp8_pic(struct malone_scode_t *scode)
1451145e9363SMing Qian {
1452145e9363SMing Qian 	int ret;
1453145e9363SMing Qian 	int size = 0;
1454145e9363SMing Qian 	u8 ivf_hdr[MALONE_VP8_IVF_FRAME_HEADER_LEN] = {0};
1455145e9363SMing Qian 
1456145e9363SMing Qian 	ret = vpu_malone_insert_scode_pic(scode, MALONE_CODEC_ID_VP8, sizeof(ivf_hdr));
1457145e9363SMing Qian 	if (ret < 0)
1458145e9363SMing Qian 		return ret;
1459145e9363SMing Qian 	size = ret;
1460145e9363SMing Qian 
1461145e9363SMing Qian 	set_vp8_ivf_pichdr(ivf_hdr, vb2_get_plane_payload(scode->vb, 0));
1462145e9363SMing Qian 	ret = vpu_helper_copy_to_stream_buffer(&scode->inst->stream_buffer,
1463145e9363SMing Qian 					       &scode->wptr,
1464145e9363SMing Qian 					       sizeof(ivf_hdr),
1465a9f7224cSMing Qian 					       ivf_hdr);
1466145e9363SMing Qian 	if (ret < 0)
1467145e9363SMing Qian 		return ret;
1468145e9363SMing Qian 	size += sizeof(ivf_hdr);
1469145e9363SMing Qian 
14709de92986SMing Qian 	return size;
14719de92986SMing Qian }
14729de92986SMing Qian 
vpu_malone_insert_scode_spk_seq(struct malone_scode_t * scode)14739de92986SMing Qian static int vpu_malone_insert_scode_spk_seq(struct malone_scode_t *scode)
14749de92986SMing Qian {
14759de92986SMing Qian 	return vpu_malone_insert_scode_seq(scode, MALONE_CODEC_ID_SPK, 0);
14769de92986SMing Qian }
14779de92986SMing Qian 
vpu_malone_insert_scode_spk_pic(struct malone_scode_t * scode)14789de92986SMing Qian static int vpu_malone_insert_scode_spk_pic(struct malone_scode_t *scode)
14799de92986SMing Qian {
1480145e9363SMing Qian 	return vpu_malone_insert_scode_pic(scode, MALONE_CODEC_ID_SPK, 0);
1481145e9363SMing Qian }
1482145e9363SMing Qian 
1483145e9363SMing Qian static const struct malone_scode_handler scode_handlers[] = {
1484145e9363SMing Qian 	{
1485145e9363SMing Qian 		/* fix me, need to swap return operation after gstreamer swap */
1486145e9363SMing Qian 		.pixelformat = V4L2_PIX_FMT_VC1_ANNEX_L,
1487145e9363SMing Qian 		.insert_scode_seq = vpu_malone_insert_scode_vc1_l_seq,
1488145e9363SMing Qian 		.insert_scode_pic = vpu_malone_insert_scode_vc1_l_pic,
1489e1d2ccc2SMing Qian 	},
1490145e9363SMing Qian 	{
1491145e9363SMing Qian 		.pixelformat = V4L2_PIX_FMT_VC1_ANNEX_G,
1492145e9363SMing Qian 		.insert_scode_seq = vpu_malone_insert_scode_vc1_g_seq,
1493145e9363SMing Qian 		.insert_scode_pic = vpu_malone_insert_scode_vc1_g_pic,
1494145e9363SMing Qian 	},
1495145e9363SMing Qian 	{
1496145e9363SMing Qian 		.pixelformat = V4L2_PIX_FMT_VP8,
14979de92986SMing Qian 		.insert_scode_seq = vpu_malone_insert_scode_vp8_seq,
14989de92986SMing Qian 		.insert_scode_pic = vpu_malone_insert_scode_vp8_pic,
14999de92986SMing Qian 	},
15009de92986SMing Qian 	{
15019de92986SMing Qian 		.pixelformat = V4L2_PIX_FMT_SPK,
1502145e9363SMing Qian 		.insert_scode_seq = vpu_malone_insert_scode_spk_seq,
1503145e9363SMing Qian 		.insert_scode_pic = vpu_malone_insert_scode_spk_pic,
1504145e9363SMing Qian 	},
1505145e9363SMing Qian };
1506145e9363SMing Qian 
get_scode_handler(u32 pixelformat)1507145e9363SMing Qian static const struct malone_scode_handler *get_scode_handler(u32 pixelformat)
1508145e9363SMing Qian {
1509145e9363SMing Qian 	int i;
1510145e9363SMing Qian 
1511145e9363SMing Qian 	for (i = 0; i < ARRAY_SIZE(scode_handlers); i++) {
1512145e9363SMing Qian 		if (scode_handlers[i].pixelformat == pixelformat)
1513145e9363SMing Qian 			return &scode_handlers[i];
1514145e9363SMing Qian 	}
1515145e9363SMing Qian 
1516145e9363SMing Qian 	return NULL;
1517145e9363SMing Qian }
1518145e9363SMing Qian 
vpu_malone_insert_scode(struct malone_scode_t * scode,u32 type)1519145e9363SMing Qian static int vpu_malone_insert_scode(struct malone_scode_t *scode, u32 type)
1520145e9363SMing Qian {
1521145e9363SMing Qian 	const struct malone_scode_handler *handler;
1522145e9363SMing Qian 	int ret = 0;
1523145e9363SMing Qian 
1524145e9363SMing Qian 	if (!scode || !scode->inst || !scode->vb)
1525145e9363SMing Qian 		return 0;
1526145e9363SMing Qian 
1527145e9363SMing Qian 	scode->need_data = 1;
1528145e9363SMing Qian 	handler = get_scode_handler(scode->inst->out_format.pixfmt);
1529145e9363SMing Qian 	if (!handler)
1530145e9363SMing Qian 		return 0;
1531145e9363SMing Qian 
1532145e9363SMing Qian 	switch (type) {
1533145e9363SMing Qian 	case SCODE_SEQUENCE:
1534145e9363SMing Qian 		if (handler->insert_scode_seq)
1535145e9363SMing Qian 			ret = handler->insert_scode_seq(scode);
1536145e9363SMing Qian 		break;
1537145e9363SMing Qian 	case SCODE_PICTURE:
1538145e9363SMing Qian 		if (handler->insert_scode_pic)
1539145e9363SMing Qian 			ret = handler->insert_scode_pic(scode);
1540145e9363SMing Qian 		break;
1541145e9363SMing Qian 	default:
1542145e9363SMing Qian 		break;
1543145e9363SMing Qian 	}
1544145e9363SMing Qian 
1545145e9363SMing Qian 	return ret;
1546145e9363SMing Qian }
1547145e9363SMing Qian 
vpu_malone_input_frame_data(struct vpu_malone_str_buffer __iomem * str_buf,struct vpu_inst * inst,struct vb2_buffer * vb,u32 disp_imm)1548145e9363SMing Qian static int vpu_malone_input_frame_data(struct vpu_malone_str_buffer __iomem *str_buf,
1549145e9363SMing Qian 				       struct vpu_inst *inst, struct vb2_buffer *vb,
1550145e9363SMing Qian 				       u32 disp_imm)
1551145e9363SMing Qian {
1552145e9363SMing Qian 	struct malone_scode_t scode;
1553145e9363SMing Qian 	struct vb2_v4l2_buffer *vbuf = to_vb2_v4l2_buffer(vb);
1554145e9363SMing Qian 	u32 wptr = readl(&str_buf->wptr);
1555145e9363SMing Qian 	int size = 0;
1556145e9363SMing Qian 	int ret = 0;
1557145e9363SMing Qian 
1558145e9363SMing Qian 	/*add scode: SCODE_SEQUENCE, SCODE_PICTURE, SCODE_SLICE*/
1559145e9363SMing Qian 	scode.inst = inst;
1560145e9363SMing Qian 	scode.vb = vb;
1561145e9363SMing Qian 	scode.wptr = wptr;
1562145e9363SMing Qian 	scode.need_data = 1;
1563145e9363SMing Qian 	if (vbuf->sequence == 0 || vpu_vb_is_codecconfig(vbuf))
1564145e9363SMing Qian 		ret = vpu_malone_insert_scode(&scode, SCODE_SEQUENCE);
1565145e9363SMing Qian 
1566145e9363SMing Qian 	if (ret < 0)
1567145e9363SMing Qian 		return -ENOMEM;
1568145e9363SMing Qian 	size += ret;
1569145e9363SMing Qian 	wptr = scode.wptr;
1570145e9363SMing Qian 	if (!scode.need_data) {
1571145e9363SMing Qian 		vpu_malone_update_wptr(str_buf, wptr);
1572145e9363SMing Qian 		return size;
1573145e9363SMing Qian 	}
1574145e9363SMing Qian 
1575145e9363SMing Qian 	ret = vpu_malone_insert_scode(&scode, SCODE_PICTURE);
1576145e9363SMing Qian 	if (ret < 0)
1577145e9363SMing Qian 		return -ENOMEM;
1578145e9363SMing Qian 	size += ret;
1579145e9363SMing Qian 	wptr = scode.wptr;
1580145e9363SMing Qian 
1581145e9363SMing Qian 	ret = vpu_helper_copy_to_stream_buffer(&inst->stream_buffer,
1582a9f7224cSMing Qian 					       &wptr,
1583145e9363SMing Qian 					       vb2_get_plane_payload(vb, 0),
1584a9f7224cSMing Qian 					       vb2_plane_vaddr(vb, 0));
1585145e9363SMing Qian 	if (ret < 0)
1586145e9363SMing Qian 		return -ENOMEM;
1587145e9363SMing Qian 	size += vb2_get_plane_payload(vb, 0);
1588*9ea16ba6SMing Qian 
1589*9ea16ba6SMing Qian 	vpu_malone_update_wptr(str_buf, wptr);
1590*9ea16ba6SMing Qian 
1591*9ea16ba6SMing Qian 	/*
1592*9ea16ba6SMing Qian 	 * Enable the low latency flush mode if display delay is set to 0
1593*9ea16ba6SMing Qian 	 * or the low latency frame flush mode if it is set to 1.
1594*9ea16ba6SMing Qian 	 * The low latency flush mode requires some padding data to be appended to each frame,
1595*9ea16ba6SMing Qian 	 * but there must not be any padding data between the sequence header and the frame.
1596*9ea16ba6SMing Qian 	 * This module is currently only supported for the H264 and HEVC formats,
1597145e9363SMing Qian 	 * for other formats, vpu_malone_add_scode() will return 0.
1598145e9363SMing Qian 	 */
1599145e9363SMing Qian 	if ((disp_imm || low_latency) && !vpu_vb_is_codecconfig(vbuf)) {
1600145e9363SMing Qian 		ret = vpu_malone_add_scode(inst->core->iface,
1601145e9363SMing Qian 					   inst->id,
1602145e9363SMing Qian 					   &inst->stream_buffer,
1603145e9363SMing Qian 					   inst->out_format.pixfmt,
1604145e9363SMing Qian 					   SCODE_PADDING_BUFFLUSH);
1605145e9363SMing Qian 		if (ret < 0)
1606145e9363SMing Qian 			return ret;
1607145e9363SMing Qian 		size += ret;
1608145e9363SMing Qian 	}
1609145e9363SMing Qian 
1610145e9363SMing Qian 	return size;
1611145e9363SMing Qian }
1612145e9363SMing Qian 
vpu_malone_input_stream_data(struct vpu_malone_str_buffer __iomem * str_buf,struct vpu_inst * inst,struct vb2_buffer * vb)1613145e9363SMing Qian static int vpu_malone_input_stream_data(struct vpu_malone_str_buffer __iomem *str_buf,
1614145e9363SMing Qian 					struct vpu_inst *inst, struct vb2_buffer *vb)
1615145e9363SMing Qian {
1616145e9363SMing Qian 	u32 wptr = readl(&str_buf->wptr);
1617145e9363SMing Qian 	int ret = 0;
1618145e9363SMing Qian 
1619145e9363SMing Qian 	ret = vpu_helper_copy_to_stream_buffer(&inst->stream_buffer,
1620a9f7224cSMing Qian 					       &wptr,
1621145e9363SMing Qian 					       vb2_get_plane_payload(vb, 0),
1622145e9363SMing Qian 					       vb2_plane_vaddr(vb, 0));
1623145e9363SMing Qian 	if (ret < 0)
1624145e9363SMing Qian 		return -ENOMEM;
1625145e9363SMing Qian 
1626145e9363SMing Qian 	vpu_malone_update_wptr(str_buf, wptr);
1627145e9363SMing Qian 
1628145e9363SMing Qian 	return ret;
1629145e9363SMing Qian }
1630145e9363SMing Qian 
vpu_malone_input_ts(struct vpu_inst * inst,s64 timestamp,u32 size)1631145e9363SMing Qian static int vpu_malone_input_ts(struct vpu_inst *inst, s64  timestamp, u32 size)
1632145e9363SMing Qian {
1633145e9363SMing Qian 	struct vpu_ts_info info;
1634145e9363SMing Qian 
1635145e9363SMing Qian 	memset(&info, 0, sizeof(info));
1636145e9363SMing Qian 	info.timestamp = timestamp;
1637145e9363SMing Qian 	info.size = size;
1638145e9363SMing Qian 
1639145e9363SMing Qian 	return vpu_session_fill_timestamp(inst, &info);
1640145e9363SMing Qian }
1641145e9363SMing Qian 
vpu_malone_input_frame(struct vpu_shared_addr * shared,struct vpu_inst * inst,struct vb2_buffer * vb)1642145e9363SMing Qian int vpu_malone_input_frame(struct vpu_shared_addr *shared,
1643145e9363SMing Qian 			   struct vpu_inst *inst, struct vb2_buffer *vb)
1644145e9363SMing Qian {
1645145e9363SMing Qian 	struct vpu_dec_ctrl *hc = shared->priv;
1646145e9363SMing Qian 	struct vb2_v4l2_buffer *vbuf;
1647145e9363SMing Qian 	struct vpu_malone_str_buffer __iomem *str_buf = hc->str_buf[inst->id];
1648145e9363SMing Qian 	u32 disp_imm = hc->codec_param[inst->id].disp_imm;
1649145e9363SMing Qian 	u32 size;
1650145e9363SMing Qian 	int ret;
1651145e9363SMing Qian 
1652145e9363SMing Qian 	if (vpu_malone_is_non_frame_mode(shared, inst->id))
1653145e9363SMing Qian 		ret = vpu_malone_input_stream_data(str_buf, inst, vb);
1654145e9363SMing Qian 	else
1655145e9363SMing Qian 		ret = vpu_malone_input_frame_data(str_buf, inst, vb, disp_imm);
1656145e9363SMing Qian 	if (ret < 0)
1657145e9363SMing Qian 		return ret;
1658145e9363SMing Qian 	size = ret;
1659145e9363SMing Qian 
1660145e9363SMing Qian 	/*
1661145e9363SMing Qian 	 * if buffer only contain codec data, and the timestamp is invalid,
1662145e9363SMing Qian 	 * don't put the invalid timestamp to resync
1663a4dca209SMing Qian 	 * merge the data to next frame
1664145e9363SMing Qian 	 */
1665145e9363SMing Qian 	vbuf = to_vb2_v4l2_buffer(vb);
1666145e9363SMing Qian 	if (vpu_vb_is_codecconfig(vbuf)) {
1667145e9363SMing Qian 		inst->extra_size += size;
1668145e9363SMing Qian 		return 0;
1669145e9363SMing Qian 	}
1670145e9363SMing Qian 	if (inst->extra_size) {
1671145e9363SMing Qian 		size += inst->extra_size;
1672145e9363SMing Qian 		inst->extra_size = 0;
1673145e9363SMing Qian 	}
1674145e9363SMing Qian 
1675145e9363SMing Qian 	ret = vpu_malone_input_ts(inst, vb->timestamp, size);
1676145e9363SMing Qian 	if (ret)
1677145e9363SMing Qian 		return ret;
1678145e9363SMing Qian 
1679145e9363SMing Qian 	return 0;
1680145e9363SMing Qian }
1681145e9363SMing Qian 
vpu_malone_check_ready(struct vpu_shared_addr * shared,u32 instance)1682145e9363SMing Qian static bool vpu_malone_check_ready(struct vpu_shared_addr *shared, u32 instance)
1683145e9363SMing Qian {
1684145e9363SMing Qian 	struct malone_iface *iface = shared->iface;
1685145e9363SMing Qian 	struct vpu_rpc_buffer_desc *desc = &iface->api_cmd_buffer_desc[instance];
1686a9f7224cSMing Qian 	u32 size = desc->end - desc->start;
1687145e9363SMing Qian 	u32 rptr = desc->rptr;
1688a9f7224cSMing Qian 	u32 wptr = desc->wptr;
1689a9f7224cSMing Qian 	u32 used;
1690a9f7224cSMing Qian 
1691a9f7224cSMing Qian 	if (!size)
1692a9f7224cSMing Qian 		return true;
1693145e9363SMing Qian 
1694145e9363SMing Qian 	used = (wptr + size - rptr) % size;
1695145e9363SMing Qian 	if (used < (size / 2))
1696145e9363SMing Qian 		return true;
1697145e9363SMing Qian 
1698145e9363SMing Qian 	return false;
1699145e9363SMing Qian }
1700145e9363SMing Qian 
vpu_malone_is_ready(struct vpu_shared_addr * shared,u32 instance)1701145e9363SMing Qian bool vpu_malone_is_ready(struct vpu_shared_addr *shared, u32 instance)
1702145e9363SMing Qian {
1703145e9363SMing Qian 	u32 cnt = 0;
1704145e9363SMing Qian 
1705145e9363SMing Qian 	while (!vpu_malone_check_ready(shared, instance)) {
1706145e9363SMing Qian 		if (cnt > 30)
1707145e9363SMing Qian 			return false;
1708145e9363SMing Qian 		mdelay(1);
1709145e9363SMing Qian 		cnt++;
1710145e9363SMing Qian 	}
1711145e9363SMing Qian 	return true;
1712145e9363SMing Qian }
1713145e9363SMing Qian 
vpu_malone_pre_cmd(struct vpu_shared_addr * shared,u32 instance)1714145e9363SMing Qian int vpu_malone_pre_cmd(struct vpu_shared_addr *shared, u32 instance)
1715145e9363SMing Qian {
1716145e9363SMing Qian 	if (!vpu_malone_is_ready(shared, instance))
1717145e9363SMing Qian 		return -EINVAL;
1718145e9363SMing Qian 
1719145e9363SMing Qian 	return 0;
1720145e9363SMing Qian }
1721145e9363SMing Qian 
vpu_malone_post_cmd(struct vpu_shared_addr * shared,u32 instance)1722145e9363SMing Qian int vpu_malone_post_cmd(struct vpu_shared_addr *shared, u32 instance)
1723145e9363SMing Qian {
1724145e9363SMing Qian 	struct malone_iface *iface = shared->iface;
1725145e9363SMing Qian 	struct vpu_rpc_buffer_desc *desc = &iface->api_cmd_buffer_desc[instance];
1726145e9363SMing Qian 
1727145e9363SMing Qian 	desc->wptr++;
1728145e9363SMing Qian 	if (desc->wptr == desc->end)
1729145e9363SMing Qian 		desc->wptr = desc->start;
1730145e9363SMing Qian 
1731145e9363SMing Qian 	return 0;
1732145e9363SMing Qian }
1733145e9363SMing Qian 
vpu_malone_init_instance(struct vpu_shared_addr * shared,u32 instance)1734145e9363SMing Qian int vpu_malone_init_instance(struct vpu_shared_addr *shared, u32 instance)
1735145e9363SMing Qian {
1736145e9363SMing Qian 	struct malone_iface *iface = shared->iface;
1737145e9363SMing Qian 	struct vpu_rpc_buffer_desc *desc = &iface->api_cmd_buffer_desc[instance];
1738145e9363SMing Qian 
1739145e9363SMing Qian 	desc->wptr = desc->rptr;
1740145e9363SMing Qian 	if (desc->wptr == desc->end)
1741145e9363SMing Qian 		desc->wptr = desc->start;
1742145e9363SMing Qian 
1743145e9363SMing Qian 	return 0;
1744145e9363SMing Qian }
1745145e9363SMing Qian 
vpu_malone_get_max_instance_count(struct vpu_shared_addr * shared)1746145e9363SMing Qian u32 vpu_malone_get_max_instance_count(struct vpu_shared_addr *shared)
1747145e9363SMing Qian {
1748145e9363SMing Qian 	struct malone_iface *iface = shared->iface;
1749 
1750 	return iface->max_streams;
1751 }
1752