189ee7f4fSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */ 2dae52d00SMatthias Benesch /* 3dae52d00SMatthias Benesch * ngene.h: nGene PCIe bridge driver 4dae52d00SMatthias Benesch * 5dae52d00SMatthias Benesch * Copyright (C) 2005-2007 Micronas 6dae52d00SMatthias Benesch */ 7dae52d00SMatthias Benesch 8dae52d00SMatthias Benesch #ifndef _NGENE_H_ 9dae52d00SMatthias Benesch #define _NGENE_H_ 10dae52d00SMatthias Benesch 11dae52d00SMatthias Benesch #include <linux/types.h> 12dae52d00SMatthias Benesch #include <linux/sched.h> 13dae52d00SMatthias Benesch #include <linux/interrupt.h> 14dae52d00SMatthias Benesch #include <linux/i2c.h> 15dae52d00SMatthias Benesch #include <asm/dma.h> 16684688d8SOliver Endriss #include <linux/scatterlist.h> 17dae52d00SMatthias Benesch 18dae52d00SMatthias Benesch #include <linux/dvb/frontend.h> 19*1021dd01SAllen Pais #include <linux/workqueue.h> 20dae52d00SMatthias Benesch 21fada1935SMauro Carvalho Chehab #include <media/dmxdev.h> 22fada1935SMauro Carvalho Chehab #include <media/dvbdev.h> 23fada1935SMauro Carvalho Chehab #include <media/dvb_demux.h> 24fada1935SMauro Carvalho Chehab #include <media/dvb_ca_en50221.h> 25fada1935SMauro Carvalho Chehab #include <media/dvb_frontend.h> 26fada1935SMauro Carvalho Chehab #include <media/dvb_ringbuffer.h> 27fada1935SMauro Carvalho Chehab #include <media/dvb_net.h> 280f0b270fSRalph Metzler #include "cxd2099.h" 29dae52d00SMatthias Benesch 30cbddcba6SDevin Heitmueller #define DEVICE_NAME "ngene" 31cbddcba6SDevin Heitmueller 32dae52d00SMatthias Benesch #define NGENE_VID 0x18c3 33dae52d00SMatthias Benesch #define NGENE_PID 0x0720 34dae52d00SMatthias Benesch 35dae52d00SMatthias Benesch #ifndef VIDEO_CAP_VC1 36dae52d00SMatthias Benesch #define VIDEO_CAP_AVC 128 37dae52d00SMatthias Benesch #define VIDEO_CAP_H264 128 38dae52d00SMatthias Benesch #define VIDEO_CAP_VC1 256 39dae52d00SMatthias Benesch #define VIDEO_CAP_WMV9 256 40dae52d00SMatthias Benesch #define VIDEO_CAP_MPEG4 512 41dae52d00SMatthias Benesch #endif 42dae52d00SMatthias Benesch 4366a4c0c7SDaniel Scheller #define DEMOD_TYPE_STV090X 0 4466a4c0c7SDaniel Scheller #define DEMOD_TYPE_DRXK 1 451c2ad82eSDaniel Scheller #define DEMOD_TYPE_STV0367 2 4666a4c0c7SDaniel Scheller 477d5397d4SDaniel Scheller #define DEMOD_TYPE_XO2 32 487d5397d4SDaniel Scheller #define DEMOD_TYPE_STV0910 (DEMOD_TYPE_XO2 + 0) 497d5397d4SDaniel Scheller #define DEMOD_TYPE_SONY_CT2 (DEMOD_TYPE_XO2 + 1) 507d5397d4SDaniel Scheller #define DEMOD_TYPE_SONY_ISDBT (DEMOD_TYPE_XO2 + 2) 517d5397d4SDaniel Scheller #define DEMOD_TYPE_SONY_C2T2 (DEMOD_TYPE_XO2 + 3) 527d5397d4SDaniel Scheller #define DEMOD_TYPE_ST_ATSC (DEMOD_TYPE_XO2 + 4) 537d5397d4SDaniel Scheller #define DEMOD_TYPE_SONY_C2T2I (DEMOD_TYPE_XO2 + 5) 547d5397d4SDaniel Scheller 557d5397d4SDaniel Scheller #define NGENE_XO2_TYPE_NONE 0 567d5397d4SDaniel Scheller #define NGENE_XO2_TYPE_DUOFLEX 1 577d5397d4SDaniel Scheller #define NGENE_XO2_TYPE_CI 2 587d5397d4SDaniel Scheller 59dae52d00SMatthias Benesch enum STREAM { 60dae52d00SMatthias Benesch STREAM_VIDEOIN1 = 0, /* ITU656 or TS Input */ 61dae52d00SMatthias Benesch STREAM_VIDEOIN2, 62dae52d00SMatthias Benesch STREAM_AUDIOIN1, /* I2S or SPI Input */ 63dae52d00SMatthias Benesch STREAM_AUDIOIN2, 64dae52d00SMatthias Benesch STREAM_AUDIOOUT, 65dae52d00SMatthias Benesch MAX_STREAM 66dae52d00SMatthias Benesch }; 67dae52d00SMatthias Benesch 68dae52d00SMatthias Benesch enum SMODE_BITS { 69dae52d00SMatthias Benesch SMODE_AUDIO_SPDIF = 0x20, 70dae52d00SMatthias Benesch SMODE_AVSYNC = 0x10, 71dae52d00SMatthias Benesch SMODE_TRANSPORT_STREAM = 0x08, 72dae52d00SMatthias Benesch SMODE_AUDIO_CAPTURE = 0x04, 73dae52d00SMatthias Benesch SMODE_VBI_CAPTURE = 0x02, 74dae52d00SMatthias Benesch SMODE_VIDEO_CAPTURE = 0x01 75dae52d00SMatthias Benesch }; 76dae52d00SMatthias Benesch 77dae52d00SMatthias Benesch enum STREAM_FLAG_BITS { 78dae52d00SMatthias Benesch SFLAG_CHROMA_FORMAT_2COMP = 0x01, /* Chroma Format : 2's complement */ 79dae52d00SMatthias Benesch SFLAG_CHROMA_FORMAT_OFFSET = 0x00, /* Chroma Format : Binary offset */ 80dae52d00SMatthias Benesch SFLAG_ORDER_LUMA_CHROMA = 0x02, /* Byte order: Y,Cb,Y,Cr */ 81dae52d00SMatthias Benesch SFLAG_ORDER_CHROMA_LUMA = 0x00, /* Byte order: Cb,Y,Cr,Y */ 82dae52d00SMatthias Benesch SFLAG_COLORBAR = 0x04, /* Select colorbar */ 83dae52d00SMatthias Benesch }; 84dae52d00SMatthias Benesch 85dae52d00SMatthias Benesch #define PROGRAM_ROM 0x0000 86dae52d00SMatthias Benesch #define PROGRAM_SRAM 0x1000 87dae52d00SMatthias Benesch #define PERIPHERALS0 0x8000 88dae52d00SMatthias Benesch #define PERIPHERALS1 0x9000 89dae52d00SMatthias Benesch #define SHARED_BUFFER 0xC000 90dae52d00SMatthias Benesch 91dae52d00SMatthias Benesch #define HOST_TO_NGENE (SHARED_BUFFER+0x0000) 92dae52d00SMatthias Benesch #define NGENE_TO_HOST (SHARED_BUFFER+0x0100) 93dae52d00SMatthias Benesch #define NGENE_COMMAND (SHARED_BUFFER+0x0200) 94dae52d00SMatthias Benesch #define NGENE_COMMAND_HI (SHARED_BUFFER+0x0204) 95dae52d00SMatthias Benesch #define NGENE_STATUS (SHARED_BUFFER+0x0208) 96dae52d00SMatthias Benesch #define NGENE_STATUS_HI (SHARED_BUFFER+0x020C) 97dae52d00SMatthias Benesch #define NGENE_EVENT (SHARED_BUFFER+0x0210) 98dae52d00SMatthias Benesch #define NGENE_EVENT_HI (SHARED_BUFFER+0x0214) 99dae52d00SMatthias Benesch #define VARIABLES (SHARED_BUFFER+0x0210) 100dae52d00SMatthias Benesch 101dae52d00SMatthias Benesch #define NGENE_INT_COUNTS (SHARED_BUFFER+0x0260) 102dae52d00SMatthias Benesch #define NGENE_INT_ENABLE (SHARED_BUFFER+0x0264) 103dae52d00SMatthias Benesch #define NGENE_VBI_LINE_COUNT (SHARED_BUFFER+0x0268) 104dae52d00SMatthias Benesch 105dae52d00SMatthias Benesch #define BUFFER_GP_XMIT (SHARED_BUFFER+0x0800) 106dae52d00SMatthias Benesch #define BUFFER_GP_RECV (SHARED_BUFFER+0x0900) 107dae52d00SMatthias Benesch #define EEPROM_AREA (SHARED_BUFFER+0x0A00) 108dae52d00SMatthias Benesch 109dae52d00SMatthias Benesch #define SG_V_IN_1 (SHARED_BUFFER+0x0A80) 110dae52d00SMatthias Benesch #define SG_VBI_1 (SHARED_BUFFER+0x0B00) 111dae52d00SMatthias Benesch #define SG_A_IN_1 (SHARED_BUFFER+0x0B80) 112dae52d00SMatthias Benesch #define SG_V_IN_2 (SHARED_BUFFER+0x0C00) 113dae52d00SMatthias Benesch #define SG_VBI_2 (SHARED_BUFFER+0x0C80) 114dae52d00SMatthias Benesch #define SG_A_IN_2 (SHARED_BUFFER+0x0D00) 115dae52d00SMatthias Benesch #define SG_V_OUT (SHARED_BUFFER+0x0D80) 116dae52d00SMatthias Benesch #define SG_A_OUT2 (SHARED_BUFFER+0x0E00) 117dae52d00SMatthias Benesch 118dae52d00SMatthias Benesch #define DATA_A_IN_1 (SHARED_BUFFER+0x0E80) 119dae52d00SMatthias Benesch #define DATA_A_IN_2 (SHARED_BUFFER+0x0F00) 120dae52d00SMatthias Benesch #define DATA_A_OUT (SHARED_BUFFER+0x0F80) 121dae52d00SMatthias Benesch #define DATA_V_IN_1 (SHARED_BUFFER+0x1000) 122dae52d00SMatthias Benesch #define DATA_V_IN_2 (SHARED_BUFFER+0x2000) 123dae52d00SMatthias Benesch #define DATA_V_OUT (SHARED_BUFFER+0x3000) 124dae52d00SMatthias Benesch 125dae52d00SMatthias Benesch #define DATA_FIFO_AREA (SHARED_BUFFER+0x1000) 126dae52d00SMatthias Benesch 127dae52d00SMatthias Benesch #define TIMESTAMPS 0xA000 128dae52d00SMatthias Benesch #define SCRATCHPAD 0xA080 129dae52d00SMatthias Benesch #define FORCE_INT 0xA088 130dae52d00SMatthias Benesch #define FORCE_NMI 0xA090 131dae52d00SMatthias Benesch #define INT_STATUS 0xA0A0 132dae52d00SMatthias Benesch 133dae52d00SMatthias Benesch #define DEV_VER 0x9004 134dae52d00SMatthias Benesch 135dae52d00SMatthias Benesch #define FW_DEBUG_DEFAULT (PROGRAM_SRAM+0x00FF) 136dae52d00SMatthias Benesch 137dae52d00SMatthias Benesch struct SG_ADDR { 138dae52d00SMatthias Benesch u64 start; 139dae52d00SMatthias Benesch u64 curr; 140dae52d00SMatthias Benesch u16 curr_ptr; 141dae52d00SMatthias Benesch u16 elements; 142dae52d00SMatthias Benesch u32 pad[3]; 143dae52d00SMatthias Benesch } __attribute__ ((__packed__)); 144dae52d00SMatthias Benesch 145dae52d00SMatthias Benesch struct SHARED_MEMORY { 146dae52d00SMatthias Benesch /* C000 */ 147dae52d00SMatthias Benesch u32 HostToNgene[64]; 148dae52d00SMatthias Benesch 149dae52d00SMatthias Benesch /* C100 */ 150dae52d00SMatthias Benesch u32 NgeneToHost[64]; 151dae52d00SMatthias Benesch 152dae52d00SMatthias Benesch /* C200 */ 153dae52d00SMatthias Benesch u64 NgeneCommand; 154dae52d00SMatthias Benesch u64 NgeneStatus; 155dae52d00SMatthias Benesch u64 NgeneEvent; 156dae52d00SMatthias Benesch 157dae52d00SMatthias Benesch /* C210 */ 158dae52d00SMatthias Benesch u8 pad1[0xc260 - 0xc218]; 159dae52d00SMatthias Benesch 160dae52d00SMatthias Benesch /* C260 */ 161dae52d00SMatthias Benesch u32 IntCounts; 162dae52d00SMatthias Benesch u32 IntEnable; 163dae52d00SMatthias Benesch 164dae52d00SMatthias Benesch /* C268 */ 165dae52d00SMatthias Benesch u8 pad2[0xd000 - 0xc268]; 166dae52d00SMatthias Benesch 167dae52d00SMatthias Benesch } __attribute__ ((__packed__)); 168dae52d00SMatthias Benesch 169dae52d00SMatthias Benesch struct BUFFER_STREAM_RESULTS { 170dae52d00SMatthias Benesch u32 Clock; /* Stream time in 100ns units */ 171dae52d00SMatthias Benesch u16 RemainingLines; /* Remaining lines in this field. 172dae52d00SMatthias Benesch 0 for complete field */ 173dae52d00SMatthias Benesch u8 FieldCount; /* Video field number */ 174dae52d00SMatthias Benesch u8 Flags; /* Bit 7 = Done, Bit 6 = seen, Bit 5 = overflow, 175dae52d00SMatthias Benesch Bit 0 = FieldID */ 176dae52d00SMatthias Benesch u16 BlockCount; /* Audio block count (unused) */ 177dae52d00SMatthias Benesch u8 Reserved[2]; 178dae52d00SMatthias Benesch u32 DTOUpdate; 179dae52d00SMatthias Benesch } __attribute__ ((__packed__)); 180dae52d00SMatthias Benesch 181dae52d00SMatthias Benesch struct HW_SCATTER_GATHER_ELEMENT { 182dae52d00SMatthias Benesch u64 Address; 183dae52d00SMatthias Benesch u32 Length; 184dae52d00SMatthias Benesch u32 Reserved; 185dae52d00SMatthias Benesch } __attribute__ ((__packed__)); 186dae52d00SMatthias Benesch 187dae52d00SMatthias Benesch struct BUFFER_HEADER { 188dae52d00SMatthias Benesch u64 Next; 189dae52d00SMatthias Benesch struct BUFFER_STREAM_RESULTS SR; 190dae52d00SMatthias Benesch 191dae52d00SMatthias Benesch u32 Number_of_entries_1; 192dae52d00SMatthias Benesch u32 Reserved5; 193dae52d00SMatthias Benesch u64 Address_of_first_entry_1; 194dae52d00SMatthias Benesch 195dae52d00SMatthias Benesch u32 Number_of_entries_2; 196dae52d00SMatthias Benesch u32 Reserved7; 197dae52d00SMatthias Benesch u64 Address_of_first_entry_2; 198dae52d00SMatthias Benesch } __attribute__ ((__packed__)); 199dae52d00SMatthias Benesch 200dae52d00SMatthias Benesch struct EVENT_BUFFER { 201dae52d00SMatthias Benesch u32 TimeStamp; 202dae52d00SMatthias Benesch u8 GPIOStatus; 203dae52d00SMatthias Benesch u8 UARTStatus; 204dae52d00SMatthias Benesch u8 RXCharacter; 205dae52d00SMatthias Benesch u8 EventStatus; 206dae52d00SMatthias Benesch u32 Reserved[2]; 207dae52d00SMatthias Benesch } __attribute__ ((__packed__)); 208dae52d00SMatthias Benesch 209dae52d00SMatthias Benesch /* Firmware commands. */ 210dae52d00SMatthias Benesch 211dae52d00SMatthias Benesch enum OPCODES { 212dae52d00SMatthias Benesch CMD_NOP = 0, 213dae52d00SMatthias Benesch CMD_FWLOAD_PREPARE = 0x01, 214dae52d00SMatthias Benesch CMD_FWLOAD_FINISH = 0x02, 215dae52d00SMatthias Benesch CMD_I2C_READ = 0x03, 216dae52d00SMatthias Benesch CMD_I2C_WRITE = 0x04, 217dae52d00SMatthias Benesch 218dae52d00SMatthias Benesch CMD_I2C_WRITE_NOSTOP = 0x05, 219dae52d00SMatthias Benesch CMD_I2C_CONTINUE_WRITE = 0x06, 220dae52d00SMatthias Benesch CMD_I2C_CONTINUE_WRITE_NOSTOP = 0x07, 221dae52d00SMatthias Benesch 222dae52d00SMatthias Benesch CMD_DEBUG_OUTPUT = 0x09, 223dae52d00SMatthias Benesch 224dae52d00SMatthias Benesch CMD_CONTROL = 0x10, 225dae52d00SMatthias Benesch CMD_CONFIGURE_BUFFER = 0x11, 226dae52d00SMatthias Benesch CMD_CONFIGURE_FREE_BUFFER = 0x12, 227dae52d00SMatthias Benesch 228dae52d00SMatthias Benesch CMD_SPI_READ = 0x13, 229dae52d00SMatthias Benesch CMD_SPI_WRITE = 0x14, 230dae52d00SMatthias Benesch 231dae52d00SMatthias Benesch CMD_MEM_READ = 0x20, 232dae52d00SMatthias Benesch CMD_MEM_WRITE = 0x21, 233dae52d00SMatthias Benesch CMD_SFR_READ = 0x22, 234dae52d00SMatthias Benesch CMD_SFR_WRITE = 0x23, 235dae52d00SMatthias Benesch CMD_IRAM_READ = 0x24, 236dae52d00SMatthias Benesch CMD_IRAM_WRITE = 0x25, 237dae52d00SMatthias Benesch CMD_SET_GPIO_PIN = 0x26, 238dae52d00SMatthias Benesch CMD_SET_GPIO_INT = 0x27, 239dae52d00SMatthias Benesch CMD_CONFIGURE_UART = 0x28, 240dae52d00SMatthias Benesch CMD_WRITE_UART = 0x29, 241dae52d00SMatthias Benesch MAX_CMD 242dae52d00SMatthias Benesch }; 243dae52d00SMatthias Benesch 244dae52d00SMatthias Benesch enum RESPONSES { 245dae52d00SMatthias Benesch OK = 0, 246dae52d00SMatthias Benesch ERROR = 1 247dae52d00SMatthias Benesch }; 248dae52d00SMatthias Benesch 249dae52d00SMatthias Benesch struct FW_HEADER { 250dae52d00SMatthias Benesch u8 Opcode; 251dae52d00SMatthias Benesch u8 Length; 252dae52d00SMatthias Benesch } __attribute__ ((__packed__)); 253dae52d00SMatthias Benesch 254dae52d00SMatthias Benesch struct FW_I2C_WRITE { 255dae52d00SMatthias Benesch struct FW_HEADER hdr; 256dae52d00SMatthias Benesch u8 Device; 257dae52d00SMatthias Benesch u8 Data[250]; 258dae52d00SMatthias Benesch } __attribute__ ((__packed__)); 259dae52d00SMatthias Benesch 260dae52d00SMatthias Benesch struct FW_I2C_CONTINUE_WRITE { 261dae52d00SMatthias Benesch struct FW_HEADER hdr; 262dae52d00SMatthias Benesch u8 Data[250]; 263dae52d00SMatthias Benesch } __attribute__ ((__packed__)); 264dae52d00SMatthias Benesch 265dae52d00SMatthias Benesch struct FW_I2C_READ { 266dae52d00SMatthias Benesch struct FW_HEADER hdr; 267dae52d00SMatthias Benesch u8 Device; 268dae52d00SMatthias Benesch u8 Data[252]; /* followed by two bytes of read data count */ 269dae52d00SMatthias Benesch } __attribute__ ((__packed__)); 270dae52d00SMatthias Benesch 271dae52d00SMatthias Benesch struct FW_SPI_WRITE { 272dae52d00SMatthias Benesch struct FW_HEADER hdr; 273dae52d00SMatthias Benesch u8 ModeSelect; 274dae52d00SMatthias Benesch u8 Data[250]; 275dae52d00SMatthias Benesch } __attribute__ ((__packed__)); 276dae52d00SMatthias Benesch 277dae52d00SMatthias Benesch struct FW_SPI_READ { 278dae52d00SMatthias Benesch struct FW_HEADER hdr; 279dae52d00SMatthias Benesch u8 ModeSelect; 280dae52d00SMatthias Benesch u8 Data[252]; /* followed by two bytes of read data count */ 281dae52d00SMatthias Benesch } __attribute__ ((__packed__)); 282dae52d00SMatthias Benesch 283dae52d00SMatthias Benesch struct FW_FWLOAD_PREPARE { 284dae52d00SMatthias Benesch struct FW_HEADER hdr; 285dae52d00SMatthias Benesch } __attribute__ ((__packed__)); 286dae52d00SMatthias Benesch 287dae52d00SMatthias Benesch struct FW_FWLOAD_FINISH { 288dae52d00SMatthias Benesch struct FW_HEADER hdr; 289dae52d00SMatthias Benesch u16 Address; /* address of final block */ 290dae52d00SMatthias Benesch u16 Length; 291dae52d00SMatthias Benesch } __attribute__ ((__packed__)); 292dae52d00SMatthias Benesch 293dae52d00SMatthias Benesch /* 294dae52d00SMatthias Benesch * Meaning of FW_STREAM_CONTROL::Mode bits: 295dae52d00SMatthias Benesch * Bit 7: Loopback PEXin to PEXout using TVOut channel 296dae52d00SMatthias Benesch * Bit 6: AVLOOP 297dae52d00SMatthias Benesch * Bit 5: Audio select; 0=I2S, 1=SPDIF 298dae52d00SMatthias Benesch * Bit 4: AVSYNC 299dae52d00SMatthias Benesch * Bit 3: Enable transport stream 300dae52d00SMatthias Benesch * Bit 2: Enable audio capture 301dae52d00SMatthias Benesch * Bit 1: Enable ITU-Video VBI capture 302dae52d00SMatthias Benesch * Bit 0: Enable ITU-Video capture 303dae52d00SMatthias Benesch * 304dae52d00SMatthias Benesch * Meaning of FW_STREAM_CONTROL::Control bits (see UVI1_CTL) 305dae52d00SMatthias Benesch * Bit 7: continuous capture 306dae52d00SMatthias Benesch * Bit 6: capture one field 307dae52d00SMatthias Benesch * Bit 5: capture one frame 308dae52d00SMatthias Benesch * Bit 4: unused 309dae52d00SMatthias Benesch * Bit 3: starting field; 0=odd, 1=even 310dae52d00SMatthias Benesch * Bit 2: sample size; 0=8-bit, 1=10-bit 311dae52d00SMatthias Benesch * Bit 1: data format; 0=UYVY, 1=YUY2 312dae52d00SMatthias Benesch * Bit 0: resets buffer pointers 313dae52d00SMatthias Benesch */ 314dae52d00SMatthias Benesch 315dae52d00SMatthias Benesch enum FSC_MODE_BITS { 316dae52d00SMatthias Benesch SMODE_LOOPBACK = 0x80, 317dae52d00SMatthias Benesch SMODE_AVLOOP = 0x40, 318dae52d00SMatthias Benesch _SMODE_AUDIO_SPDIF = 0x20, 319dae52d00SMatthias Benesch _SMODE_AVSYNC = 0x10, 320dae52d00SMatthias Benesch _SMODE_TRANSPORT_STREAM = 0x08, 321dae52d00SMatthias Benesch _SMODE_AUDIO_CAPTURE = 0x04, 322dae52d00SMatthias Benesch _SMODE_VBI_CAPTURE = 0x02, 323dae52d00SMatthias Benesch _SMODE_VIDEO_CAPTURE = 0x01 324dae52d00SMatthias Benesch }; 325dae52d00SMatthias Benesch 326dae52d00SMatthias Benesch 327dae52d00SMatthias Benesch /* Meaning of FW_STREAM_CONTROL::Stream bits: 328dae52d00SMatthias Benesch * Bit 3: Audio sample count: 0 = relative, 1 = absolute 329dae52d00SMatthias Benesch * Bit 2: color bar select; 1=color bars, 0=CV3 decoder 330dae52d00SMatthias Benesch * Bits 1-0: stream select, UVI1, UVI2, TVOUT 331dae52d00SMatthias Benesch */ 332dae52d00SMatthias Benesch 333dae52d00SMatthias Benesch struct FW_STREAM_CONTROL { 334dae52d00SMatthias Benesch struct FW_HEADER hdr; 335dae52d00SMatthias Benesch u8 Stream; /* Stream number (UVI1, UVI2, TVOUT) */ 336dae52d00SMatthias Benesch u8 Control; /* Value written to UVI1_CTL */ 337dae52d00SMatthias Benesch u8 Mode; /* Controls clock source */ 338dae52d00SMatthias Benesch u8 SetupDataLen; /* Length of setup data, MSB=1 write 339dae52d00SMatthias Benesch backwards */ 340dae52d00SMatthias Benesch u16 CaptureBlockCount; /* Blocks (a 256 Bytes) to capture per buffer 341dae52d00SMatthias Benesch for TS and Audio */ 342dae52d00SMatthias Benesch u64 Buffer_Address; /* Address of first buffer header */ 343dae52d00SMatthias Benesch u16 BytesPerVideoLine; 344dae52d00SMatthias Benesch u16 MaxLinesPerField; 345dae52d00SMatthias Benesch u16 MinLinesPerField; 346dae52d00SMatthias Benesch u16 Reserved_1; 347dae52d00SMatthias Benesch u16 BytesPerVBILine; 348dae52d00SMatthias Benesch u16 MaxVBILinesPerField; 349dae52d00SMatthias Benesch u16 MinVBILinesPerField; 350dae52d00SMatthias Benesch u16 SetupDataAddr; /* ngene relative address of setup data */ 351dae52d00SMatthias Benesch u8 SetupData[32]; /* setup data */ 352dae52d00SMatthias Benesch } __attribute__((__packed__)); 353dae52d00SMatthias Benesch 354dae52d00SMatthias Benesch #define AUDIO_BLOCK_SIZE 256 355dae52d00SMatthias Benesch #define TS_BLOCK_SIZE 256 356dae52d00SMatthias Benesch 357dae52d00SMatthias Benesch struct FW_MEM_READ { 358dae52d00SMatthias Benesch struct FW_HEADER hdr; 359dae52d00SMatthias Benesch u16 address; 360dae52d00SMatthias Benesch } __attribute__ ((__packed__)); 361dae52d00SMatthias Benesch 362dae52d00SMatthias Benesch struct FW_MEM_WRITE { 363dae52d00SMatthias Benesch struct FW_HEADER hdr; 364dae52d00SMatthias Benesch u16 address; 365dae52d00SMatthias Benesch u8 data; 366dae52d00SMatthias Benesch } __attribute__ ((__packed__)); 367dae52d00SMatthias Benesch 368dae52d00SMatthias Benesch struct FW_SFR_IRAM_READ { 369dae52d00SMatthias Benesch struct FW_HEADER hdr; 370dae52d00SMatthias Benesch u8 address; 371dae52d00SMatthias Benesch } __attribute__ ((__packed__)); 372dae52d00SMatthias Benesch 373dae52d00SMatthias Benesch struct FW_SFR_IRAM_WRITE { 374dae52d00SMatthias Benesch struct FW_HEADER hdr; 375dae52d00SMatthias Benesch u8 address; 376dae52d00SMatthias Benesch u8 data; 377dae52d00SMatthias Benesch } __attribute__ ((__packed__)); 378dae52d00SMatthias Benesch 379dae52d00SMatthias Benesch struct FW_SET_GPIO_PIN { 380dae52d00SMatthias Benesch struct FW_HEADER hdr; 381dae52d00SMatthias Benesch u8 select; 382dae52d00SMatthias Benesch } __attribute__ ((__packed__)); 383dae52d00SMatthias Benesch 384dae52d00SMatthias Benesch struct FW_SET_GPIO_INT { 385dae52d00SMatthias Benesch struct FW_HEADER hdr; 386dae52d00SMatthias Benesch u8 select; 387dae52d00SMatthias Benesch } __attribute__ ((__packed__)); 388dae52d00SMatthias Benesch 389dae52d00SMatthias Benesch struct FW_SET_DEBUGMODE { 390dae52d00SMatthias Benesch struct FW_HEADER hdr; 391dae52d00SMatthias Benesch u8 debug_flags; 392dae52d00SMatthias Benesch } __attribute__ ((__packed__)); 393dae52d00SMatthias Benesch 394dae52d00SMatthias Benesch struct FW_CONFIGURE_BUFFERS { 395dae52d00SMatthias Benesch struct FW_HEADER hdr; 396dae52d00SMatthias Benesch u8 config; 397dae52d00SMatthias Benesch } __attribute__ ((__packed__)); 398dae52d00SMatthias Benesch 399dae52d00SMatthias Benesch enum _BUFFER_CONFIGS { 400dae52d00SMatthias Benesch /* 4k UVI1, 4k UVI2, 2k AUD1, 2k AUD2 (standard usage) */ 401dae52d00SMatthias Benesch BUFFER_CONFIG_4422 = 0, 402dae52d00SMatthias Benesch /* 3k UVI1, 3k UVI2, 3k AUD1, 3k AUD2 (4x TS input usage) */ 403dae52d00SMatthias Benesch BUFFER_CONFIG_3333 = 1, 404dae52d00SMatthias Benesch /* 8k UVI1, 0k UVI2, 2k AUD1, 2k I2SOut (HDTV decoder usage) */ 405dae52d00SMatthias Benesch BUFFER_CONFIG_8022 = 2, 406dae52d00SMatthias Benesch BUFFER_CONFIG_FW17 = 255, /* Use new FW 17 command */ 407dae52d00SMatthias Benesch }; 408dae52d00SMatthias Benesch 409dae52d00SMatthias Benesch struct FW_CONFIGURE_FREE_BUFFERS { 410dae52d00SMatthias Benesch struct FW_HEADER hdr; 4118d4abca9SGustavo A. R. Silva struct { 412dae52d00SMatthias Benesch u8 UVI1_BufferLength; 413dae52d00SMatthias Benesch u8 UVI2_BufferLength; 414dae52d00SMatthias Benesch u8 TVO_BufferLength; 415dae52d00SMatthias Benesch u8 AUD1_BufferLength; 416dae52d00SMatthias Benesch u8 AUD2_BufferLength; 417dae52d00SMatthias Benesch u8 TVA_BufferLength; 4188d4abca9SGustavo A. R. Silva } __packed config; 419dae52d00SMatthias Benesch } __attribute__ ((__packed__)); 420dae52d00SMatthias Benesch 421dae52d00SMatthias Benesch struct FW_CONFIGURE_UART { 422dae52d00SMatthias Benesch struct FW_HEADER hdr; 423dae52d00SMatthias Benesch u8 UartControl; 424dae52d00SMatthias Benesch } __attribute__ ((__packed__)); 425dae52d00SMatthias Benesch 426dae52d00SMatthias Benesch enum _UART_CONFIG { 427dae52d00SMatthias Benesch _UART_BAUDRATE_19200 = 0, 428dae52d00SMatthias Benesch _UART_BAUDRATE_9600 = 1, 429dae52d00SMatthias Benesch _UART_BAUDRATE_4800 = 2, 430dae52d00SMatthias Benesch _UART_BAUDRATE_2400 = 3, 431dae52d00SMatthias Benesch _UART_RX_ENABLE = 0x40, 432dae52d00SMatthias Benesch _UART_TX_ENABLE = 0x80, 433dae52d00SMatthias Benesch }; 434dae52d00SMatthias Benesch 435dae52d00SMatthias Benesch struct FW_WRITE_UART { 436dae52d00SMatthias Benesch struct FW_HEADER hdr; 437dae52d00SMatthias Benesch u8 Data[252]; 438dae52d00SMatthias Benesch } __attribute__ ((__packed__)); 439dae52d00SMatthias Benesch 440dae52d00SMatthias Benesch 441dae52d00SMatthias Benesch struct ngene_command { 442dae52d00SMatthias Benesch u32 in_len; 443dae52d00SMatthias Benesch u32 out_len; 444dae52d00SMatthias Benesch union { 445dae52d00SMatthias Benesch u32 raw[64]; 446dae52d00SMatthias Benesch u8 raw8[256]; 447dae52d00SMatthias Benesch struct FW_HEADER hdr; 448dae52d00SMatthias Benesch struct FW_I2C_WRITE I2CWrite; 449dae52d00SMatthias Benesch struct FW_I2C_CONTINUE_WRITE I2CContinueWrite; 450dae52d00SMatthias Benesch struct FW_I2C_READ I2CRead; 451dae52d00SMatthias Benesch struct FW_STREAM_CONTROL StreamControl; 452dae52d00SMatthias Benesch struct FW_FWLOAD_PREPARE FWLoadPrepare; 453dae52d00SMatthias Benesch struct FW_FWLOAD_FINISH FWLoadFinish; 454dae52d00SMatthias Benesch struct FW_MEM_READ MemoryRead; 455dae52d00SMatthias Benesch struct FW_MEM_WRITE MemoryWrite; 456dae52d00SMatthias Benesch struct FW_SFR_IRAM_READ SfrIramRead; 457dae52d00SMatthias Benesch struct FW_SFR_IRAM_WRITE SfrIramWrite; 458dae52d00SMatthias Benesch struct FW_SPI_WRITE SPIWrite; 459dae52d00SMatthias Benesch struct FW_SPI_READ SPIRead; 460dae52d00SMatthias Benesch struct FW_SET_GPIO_PIN SetGpioPin; 461dae52d00SMatthias Benesch struct FW_SET_GPIO_INT SetGpioInt; 462dae52d00SMatthias Benesch struct FW_SET_DEBUGMODE SetDebugMode; 463dae52d00SMatthias Benesch struct FW_CONFIGURE_BUFFERS ConfigureBuffers; 464dae52d00SMatthias Benesch struct FW_CONFIGURE_FREE_BUFFERS ConfigureFreeBuffers; 465dae52d00SMatthias Benesch struct FW_CONFIGURE_UART ConfigureUart; 466dae52d00SMatthias Benesch struct FW_WRITE_UART WriteUart; 467dae52d00SMatthias Benesch } cmd; 468dae52d00SMatthias Benesch } __attribute__ ((__packed__)); 469dae52d00SMatthias Benesch 470dae52d00SMatthias Benesch #define NGENE_INTERFACE_VERSION 0x103 471dae52d00SMatthias Benesch #define MAX_VIDEO_BUFFER_SIZE (417792) /* 288*1440 rounded up to next page */ 472dae52d00SMatthias Benesch #define MAX_AUDIO_BUFFER_SIZE (8192) /* Gives room for about 23msec@48KHz */ 473dae52d00SMatthias Benesch #define MAX_VBI_BUFFER_SIZE (28672) /* 1144*18 rounded up to next page */ 474dae52d00SMatthias Benesch #define MAX_TS_BUFFER_SIZE (98304) /* 512*188 rounded up to next page */ 475dae52d00SMatthias Benesch #define MAX_HDTV_BUFFER_SIZE (2080768) /* 541*1920*2 rounded up to next page 476dae52d00SMatthias Benesch Max: (1920x1080i60) */ 477dae52d00SMatthias Benesch 478dae52d00SMatthias Benesch #define OVERFLOW_BUFFER_SIZE (8192) 479dae52d00SMatthias Benesch 480dae52d00SMatthias Benesch #define RING_SIZE_VIDEO 4 481dae52d00SMatthias Benesch #define RING_SIZE_AUDIO 8 482dae52d00SMatthias Benesch #define RING_SIZE_TS 8 483dae52d00SMatthias Benesch 484dae52d00SMatthias Benesch #define NUM_SCATTER_GATHER_ENTRIES 8 485dae52d00SMatthias Benesch 486dae52d00SMatthias Benesch #define MAX_DMA_LENGTH (((MAX_VIDEO_BUFFER_SIZE + MAX_VBI_BUFFER_SIZE) * \ 487dae52d00SMatthias Benesch RING_SIZE_VIDEO * 2) + \ 488dae52d00SMatthias Benesch (MAX_AUDIO_BUFFER_SIZE * RING_SIZE_AUDIO * 2) + \ 489dae52d00SMatthias Benesch (MAX_TS_BUFFER_SIZE * RING_SIZE_TS * 4) + \ 490dae52d00SMatthias Benesch (RING_SIZE_VIDEO * PAGE_SIZE * 2) + \ 491dae52d00SMatthias Benesch (RING_SIZE_AUDIO * PAGE_SIZE * 2) + \ 492dae52d00SMatthias Benesch (RING_SIZE_TS * PAGE_SIZE * 4) + \ 493dae52d00SMatthias Benesch 8 * PAGE_SIZE + OVERFLOW_BUFFER_SIZE + PAGE_SIZE) 494dae52d00SMatthias Benesch 495dae52d00SMatthias Benesch #define EVENT_QUEUE_SIZE 16 496dae52d00SMatthias Benesch 497dae52d00SMatthias Benesch /* Gathers the current state of a single channel. */ 498dae52d00SMatthias Benesch 499dae52d00SMatthias Benesch struct SBufferHeader { 500dae52d00SMatthias Benesch struct BUFFER_HEADER ngeneBuffer; /* Physical descriptor */ 501dae52d00SMatthias Benesch struct SBufferHeader *Next; 502dae52d00SMatthias Benesch void *Buffer1; 503684688d8SOliver Endriss struct HW_SCATTER_GATHER_ELEMENT *scList1; 504dae52d00SMatthias Benesch void *Buffer2; 505684688d8SOliver Endriss struct HW_SCATTER_GATHER_ELEMENT *scList2; 506dae52d00SMatthias Benesch }; 507dae52d00SMatthias Benesch 508dae52d00SMatthias Benesch /* Sizeof SBufferHeader aligned to next 64 Bit boundary (hw restriction) */ 509dae52d00SMatthias Benesch #define SIZEOF_SBufferHeader ((sizeof(struct SBufferHeader) + 63) & ~63) 510dae52d00SMatthias Benesch 511dae52d00SMatthias Benesch enum HWSTATE { 512dae52d00SMatthias Benesch HWSTATE_STOP, 513dae52d00SMatthias Benesch HWSTATE_STARTUP, 514dae52d00SMatthias Benesch HWSTATE_RUN, 515dae52d00SMatthias Benesch HWSTATE_PAUSE, 516dae52d00SMatthias Benesch }; 517dae52d00SMatthias Benesch 518dae52d00SMatthias Benesch enum KSSTATE { 519dae52d00SMatthias Benesch KSSTATE_STOP, 520dae52d00SMatthias Benesch KSSTATE_ACQUIRE, 521dae52d00SMatthias Benesch KSSTATE_PAUSE, 522dae52d00SMatthias Benesch KSSTATE_RUN, 523dae52d00SMatthias Benesch }; 524dae52d00SMatthias Benesch 525dae52d00SMatthias Benesch struct SRingBufferDescriptor { 526dae52d00SMatthias Benesch struct SBufferHeader *Head; /* Points to first buffer in ring buffer 527dae52d00SMatthias Benesch structure*/ 528dae52d00SMatthias Benesch u64 PAHead; /* Physical address of first buffer */ 529dae52d00SMatthias Benesch u32 MemSize; /* Memory size of allocated ring buffers 530dae52d00SMatthias Benesch (needed for freeing) */ 531dae52d00SMatthias Benesch u32 NumBuffers; /* Number of buffers in the ring */ 532dae52d00SMatthias Benesch u32 Buffer1Length; /* Allocated length of Buffer 1 */ 533dae52d00SMatthias Benesch u32 Buffer2Length; /* Allocated length of Buffer 2 */ 534dae52d00SMatthias Benesch void *SCListMem; /* Memory to hold scatter gather lists for this 535dae52d00SMatthias Benesch ring */ 536dae52d00SMatthias Benesch u64 PASCListMem; /* Physical address .. */ 537dae52d00SMatthias Benesch u32 SCListMemSize; /* Size of this memory */ 538dae52d00SMatthias Benesch }; 539dae52d00SMatthias Benesch 540dae52d00SMatthias Benesch enum STREAMMODEFLAGS { 541dae52d00SMatthias Benesch StreamMode_NONE = 0, /* Stream not used */ 542dae52d00SMatthias Benesch StreamMode_ANALOG = 1, /* Analog: Stream 0,1 = Video, 2,3 = Audio */ 543dae52d00SMatthias Benesch StreamMode_TSIN = 2, /* Transport stream input (all) */ 544dae52d00SMatthias Benesch StreamMode_HDTV = 4, /* HDTV: Maximum 1920x1080p30,1920x1080i60 545dae52d00SMatthias Benesch (only stream 0) */ 546dae52d00SMatthias Benesch StreamMode_TSOUT = 8, /* Transport stream output (only stream 3) */ 547dae52d00SMatthias Benesch }; 548dae52d00SMatthias Benesch 549dae52d00SMatthias Benesch 550dae52d00SMatthias Benesch enum BufferExchangeFlags { 551dae52d00SMatthias Benesch BEF_EVEN_FIELD = 0x00000001, 552dae52d00SMatthias Benesch BEF_CONTINUATION = 0x00000002, 553dae52d00SMatthias Benesch BEF_MORE_DATA = 0x00000004, 554dae52d00SMatthias Benesch BEF_OVERFLOW = 0x00000008, 555dae52d00SMatthias Benesch DF_SWAP32 = 0x00010000, 556dae52d00SMatthias Benesch }; 557dae52d00SMatthias Benesch 558dae52d00SMatthias Benesch typedef void *(IBufferExchange)(void *, void *, u32, u32, u32); 559dae52d00SMatthias Benesch 560684688d8SOliver Endriss struct MICI_STREAMINFO { 561dae52d00SMatthias Benesch IBufferExchange *pExchange; 562dae52d00SMatthias Benesch IBufferExchange *pExchangeVBI; /* Secondary (VBI, ancillary) */ 563dae52d00SMatthias Benesch u8 Stream; 564dae52d00SMatthias Benesch u8 Flags; 565dae52d00SMatthias Benesch u8 Mode; 566dae52d00SMatthias Benesch u8 Reserved; 567dae52d00SMatthias Benesch u16 nLinesVideo; 568dae52d00SMatthias Benesch u16 nBytesPerLineVideo; 569dae52d00SMatthias Benesch u16 nLinesVBI; 570dae52d00SMatthias Benesch u16 nBytesPerLineVBI; 571dae52d00SMatthias Benesch u32 CaptureLength; /* Used for audio and transport stream */ 572684688d8SOliver Endriss }; 573dae52d00SMatthias Benesch 574dae52d00SMatthias Benesch /****************************************************************************/ 575dae52d00SMatthias Benesch /* STRUCTS ******************************************************************/ 576dae52d00SMatthias Benesch /****************************************************************************/ 577dae52d00SMatthias Benesch 578dae52d00SMatthias Benesch /* sound hardware definition */ 579dae52d00SMatthias Benesch #define MIXER_ADDR_TVTUNER 0 580dae52d00SMatthias Benesch #define MIXER_ADDR_LAST 0 581dae52d00SMatthias Benesch 582dae52d00SMatthias Benesch struct ngene_channel; 583dae52d00SMatthias Benesch 584dae52d00SMatthias Benesch /*struct sound chip*/ 585dae52d00SMatthias Benesch 586dae52d00SMatthias Benesch struct mychip { 587dae52d00SMatthias Benesch struct ngene_channel *chan; 588dae52d00SMatthias Benesch struct snd_card *card; 589dae52d00SMatthias Benesch struct pci_dev *pci; 590dae52d00SMatthias Benesch struct snd_pcm_substream *substream; 591dae52d00SMatthias Benesch struct snd_pcm *pcm; 592dae52d00SMatthias Benesch unsigned long port; 593dae52d00SMatthias Benesch int irq; 594dae52d00SMatthias Benesch spinlock_t mixer_lock; 595dae52d00SMatthias Benesch spinlock_t lock; 596dae52d00SMatthias Benesch int mixer_volume[MIXER_ADDR_LAST + 1][2]; 597dae52d00SMatthias Benesch int capture_source[MIXER_ADDR_LAST + 1][2]; 598dae52d00SMatthias Benesch }; 599dae52d00SMatthias Benesch 600dae52d00SMatthias Benesch struct ngene_channel { 601dae52d00SMatthias Benesch struct device device; 602dae52d00SMatthias Benesch struct i2c_adapter i2c_adapter; 603d19e3a72SDaniel Scheller struct i2c_client *i2c_client[1]; 6041c2ad82eSDaniel Scheller int i2c_client_fe; 605dae52d00SMatthias Benesch 606dae52d00SMatthias Benesch struct ngene *dev; 607dae52d00SMatthias Benesch int number; 608dae52d00SMatthias Benesch int type; 609dae52d00SMatthias Benesch int mode; 6103d0cef2cSOliver Endriss bool has_adapter; 6113d0cef2cSOliver Endriss bool has_demux; 6129ca9efb0SRalph Metzler int demod_type; 6139ca9efb0SRalph Metzler int (*gate_ctrl)(struct dvb_frontend *, int); 614dae52d00SMatthias Benesch 615dae52d00SMatthias Benesch struct dvb_frontend *fe; 6169ca9efb0SRalph Metzler struct dvb_frontend *fe2; 617dae52d00SMatthias Benesch struct dmxdev dmxdev; 618dae52d00SMatthias Benesch struct dvb_demux demux; 619cce33c34SRalph Metzler struct dvb_net dvbnet; 620dae52d00SMatthias Benesch struct dmx_frontend hw_frontend; 621dae52d00SMatthias Benesch struct dmx_frontend mem_frontend; 622dae52d00SMatthias Benesch int users; 623dae52d00SMatthias Benesch struct video_device *v4l_dev; 6240f0b270fSRalph Metzler struct dvb_device *ci_dev; 625*1021dd01SAllen Pais struct work_struct demux_bh_work; 626dae52d00SMatthias Benesch 627dae52d00SMatthias Benesch struct SBufferHeader *nextBuffer; 628dae52d00SMatthias Benesch enum KSSTATE State; 629dae52d00SMatthias Benesch enum HWSTATE HWState; 630dae52d00SMatthias Benesch u8 Stream; 631dae52d00SMatthias Benesch u8 Flags; 632dae52d00SMatthias Benesch u8 Mode; 633dae52d00SMatthias Benesch IBufferExchange *pBufferExchange; 634dae52d00SMatthias Benesch IBufferExchange *pBufferExchange2; 635dae52d00SMatthias Benesch 636dae52d00SMatthias Benesch spinlock_t state_lock; 637dae52d00SMatthias Benesch u16 nLines; 638dae52d00SMatthias Benesch u16 nBytesPerLine; 639dae52d00SMatthias Benesch u16 nVBILines; 640dae52d00SMatthias Benesch u16 nBytesPerVBILine; 641dae52d00SMatthias Benesch u16 itumode; 642dae52d00SMatthias Benesch u32 Capture1Length; 643dae52d00SMatthias Benesch u32 Capture2Length; 644dae52d00SMatthias Benesch struct SRingBufferDescriptor RingBuffer; 645dae52d00SMatthias Benesch struct SRingBufferDescriptor TSRingBuffer; 646dae52d00SMatthias Benesch struct SRingBufferDescriptor TSIdleBuffer; 647dae52d00SMatthias Benesch 648dae52d00SMatthias Benesch u32 DataFormatFlags; 649dae52d00SMatthias Benesch 650dae52d00SMatthias Benesch int AudioDTOUpdated; 651dae52d00SMatthias Benesch u32 AudioDTOValue; 652dae52d00SMatthias Benesch 6530df289a2SMauro Carvalho Chehab int (*set_tone)(struct dvb_frontend *, enum fe_sec_tone_mode); 654dae52d00SMatthias Benesch u8 lnbh; 655dae52d00SMatthias Benesch 656dae52d00SMatthias Benesch /* stuff from analog driver */ 657dae52d00SMatthias Benesch 658dae52d00SMatthias Benesch int minor; 659dae52d00SMatthias Benesch struct mychip *mychip; 660dae52d00SMatthias Benesch struct snd_card *soundcard; 661dae52d00SMatthias Benesch u8 *evenbuffer; 662dae52d00SMatthias Benesch u8 dma_on; 663dae52d00SMatthias Benesch int soundstreamon; 664dae52d00SMatthias Benesch int audiomute; 665dae52d00SMatthias Benesch int soundbuffisallocated; 666dae52d00SMatthias Benesch int sndbuffflag; 667dae52d00SMatthias Benesch int tun_rdy; 668dae52d00SMatthias Benesch int dec_rdy; 669dae52d00SMatthias Benesch int tun_dec_rdy; 670dae52d00SMatthias Benesch int lastbufferflag; 671dae52d00SMatthias Benesch 672dae52d00SMatthias Benesch struct ngene_tvnorm *tvnorms; 673dae52d00SMatthias Benesch int tvnorm_num; 674dae52d00SMatthias Benesch int tvnorm; 675dae52d00SMatthias Benesch 676dae52d00SMatthias Benesch int running; 67760d0bbecSDaniel Scheller 67860d0bbecSDaniel Scheller int tsin_offset; 67960d0bbecSDaniel Scheller u8 tsin_buffer[188]; 680dae52d00SMatthias Benesch }; 681dae52d00SMatthias Benesch 6820f0b270fSRalph Metzler 6830f0b270fSRalph Metzler struct ngene_ci { 6840f0b270fSRalph Metzler struct device device; 6850f0b270fSRalph Metzler struct i2c_adapter i2c_adapter; 6860f0b270fSRalph Metzler 6870f0b270fSRalph Metzler struct ngene *dev; 6880f0b270fSRalph Metzler struct dvb_ca_en50221 *en; 6890f0b270fSRalph Metzler }; 6900f0b270fSRalph Metzler 691dae52d00SMatthias Benesch struct ngene; 692dae52d00SMatthias Benesch 693dae52d00SMatthias Benesch typedef void (rx_cb_t)(struct ngene *, u32, u8); 694dae52d00SMatthias Benesch typedef void (tx_cb_t)(struct ngene *, u32); 695dae52d00SMatthias Benesch 696dae52d00SMatthias Benesch struct ngene { 697dae52d00SMatthias Benesch int nr; 698dae52d00SMatthias Benesch struct pci_dev *pci_dev; 699c463c979SHans Verkuil unsigned char __iomem *iomem; 700dae52d00SMatthias Benesch 701dae52d00SMatthias Benesch /*struct i2c_adapter i2c_adapter;*/ 702dae52d00SMatthias Benesch 703dae52d00SMatthias Benesch u32 device_version; 704dae52d00SMatthias Benesch u32 fw_interface_version; 705dae52d00SMatthias Benesch u32 icounts; 70643874181SOliver Endriss bool msi_enabled; 7075a2a1848SOliver Endriss bool cmd_timeout_workaround; 708dae52d00SMatthias Benesch 709dae52d00SMatthias Benesch u8 *CmdDoneByte; 710dae52d00SMatthias Benesch int BootFirmware; 711dae52d00SMatthias Benesch void *OverflowBuffer; 712dae52d00SMatthias Benesch dma_addr_t PAOverflowBuffer; 713dae52d00SMatthias Benesch void *FWInterfaceBuffer; 714dae52d00SMatthias Benesch dma_addr_t PAFWInterfaceBuffer; 715dae52d00SMatthias Benesch u8 *ngenetohost; 716dae52d00SMatthias Benesch u8 *hosttongene; 717dae52d00SMatthias Benesch 718dae52d00SMatthias Benesch struct EVENT_BUFFER EventQueue[EVENT_QUEUE_SIZE]; 719dae52d00SMatthias Benesch int EventQueueOverflowCount; 720dae52d00SMatthias Benesch int EventQueueOverflowFlag; 721*1021dd01SAllen Pais struct work_struct event_bh_work; 722dae52d00SMatthias Benesch struct EVENT_BUFFER *EventBuffer; 723dae52d00SMatthias Benesch int EventQueueWriteIndex; 724dae52d00SMatthias Benesch int EventQueueReadIndex; 725dae52d00SMatthias Benesch 726dae52d00SMatthias Benesch wait_queue_head_t cmd_wq; 727dae52d00SMatthias Benesch int cmd_done; 7281439cdb0SBinoy Jayan struct mutex cmd_mutex; 72990979f04SBinoy Jayan struct mutex stream_mutex; 730dae52d00SMatthias Benesch struct semaphore pll_mutex; 731bd7a85d3SBinoy Jayan struct mutex i2c_switch_mutex; 732dae52d00SMatthias Benesch int i2c_current_channel; 733dae52d00SMatthias Benesch int i2c_current_bus; 734dae52d00SMatthias Benesch spinlock_t cmd_lock; 735dae52d00SMatthias Benesch 736cf1b12f2SMatthias Benesch struct dvb_adapter adapter[MAX_STREAM]; 737fdafc96cSDevin Heitmueller struct dvb_adapter *first_adapter; /* "one_adapter" modprobe opt */ 738dae52d00SMatthias Benesch struct ngene_channel channel[MAX_STREAM]; 739dae52d00SMatthias Benesch 740dae52d00SMatthias Benesch struct ngene_info *card_info; 741dae52d00SMatthias Benesch 742dae52d00SMatthias Benesch tx_cb_t *TxEventNotify; 743dae52d00SMatthias Benesch rx_cb_t *RxEventNotify; 744dae52d00SMatthias Benesch int tx_busy; 745dae52d00SMatthias Benesch wait_queue_head_t tx_wq; 746dae52d00SMatthias Benesch wait_queue_head_t rx_wq; 747dae52d00SMatthias Benesch #define UART_RBUF_LEN 4096 748dae52d00SMatthias Benesch u8 uart_rbuf[UART_RBUF_LEN]; 749dae52d00SMatthias Benesch int uart_rp, uart_wp; 750dae52d00SMatthias Benesch 75136e3fc89SOliver Endriss #define TS_FILLER 0x6f 75236e3fc89SOliver Endriss 753dae52d00SMatthias Benesch u8 *tsout_buf; 754dae52d00SMatthias Benesch #define TSOUT_BUF_SIZE (512*188*8) 755dae52d00SMatthias Benesch struct dvb_ringbuffer tsout_rbuf; 756dae52d00SMatthias Benesch 7570f0b270fSRalph Metzler u8 *tsin_buf; 7580f0b270fSRalph Metzler #define TSIN_BUF_SIZE (512*188*8) 7590f0b270fSRalph Metzler struct dvb_ringbuffer tsin_rbuf; 7600f0b270fSRalph Metzler 761dae52d00SMatthias Benesch u8 *ain_buf; 762dae52d00SMatthias Benesch #define AIN_BUF_SIZE (128*1024) 763dae52d00SMatthias Benesch struct dvb_ringbuffer ain_rbuf; 764dae52d00SMatthias Benesch 765dae52d00SMatthias Benesch 766dae52d00SMatthias Benesch u8 *vin_buf; 767dae52d00SMatthias Benesch #define VIN_BUF_SIZE (4*1920*1080) 768dae52d00SMatthias Benesch struct dvb_ringbuffer vin_rbuf; 769dae52d00SMatthias Benesch 770dae52d00SMatthias Benesch unsigned long exp_val; 771dae52d00SMatthias Benesch int prev_cmd; 7720f0b270fSRalph Metzler 7730f0b270fSRalph Metzler struct ngene_ci ci; 774dae52d00SMatthias Benesch }; 775dae52d00SMatthias Benesch 776dae52d00SMatthias Benesch struct ngene_info { 777dae52d00SMatthias Benesch int type; 778dae52d00SMatthias Benesch #define NGENE_APP 0 779dae52d00SMatthias Benesch #define NGENE_TERRATEC 1 780dae52d00SMatthias Benesch #define NGENE_SIDEWINDER 2 781dae52d00SMatthias Benesch #define NGENE_RACER 3 782dae52d00SMatthias Benesch #define NGENE_VIPER 4 783dae52d00SMatthias Benesch #define NGENE_PYTHON 5 784dae52d00SMatthias Benesch #define NGENE_VBOX_V1 6 785dae52d00SMatthias Benesch #define NGENE_VBOX_V2 7 786dae52d00SMatthias Benesch 787dae52d00SMatthias Benesch int fw_version; 78843874181SOliver Endriss bool msi_supported; 789dae52d00SMatthias Benesch char *name; 790dae52d00SMatthias Benesch 791dae52d00SMatthias Benesch int io_type[MAX_STREAM]; 792dae52d00SMatthias Benesch #define NGENE_IO_NONE 0 793dae52d00SMatthias Benesch #define NGENE_IO_TV 1 794dae52d00SMatthias Benesch #define NGENE_IO_HDTV 2 795dae52d00SMatthias Benesch #define NGENE_IO_TSIN 4 796dae52d00SMatthias Benesch #define NGENE_IO_TSOUT 8 797dae52d00SMatthias Benesch #define NGENE_IO_AIN 16 798dae52d00SMatthias Benesch 799dae52d00SMatthias Benesch void *fe_config[4]; 800dae52d00SMatthias Benesch void *tuner_config[4]; 801dae52d00SMatthias Benesch 802dae52d00SMatthias Benesch int (*demod_attach[4])(struct ngene_channel *); 803dae52d00SMatthias Benesch int (*tuner_attach[4])(struct ngene_channel *); 804dae52d00SMatthias Benesch 805dae52d00SMatthias Benesch u8 avf[4]; 806dae52d00SMatthias Benesch u8 msp[4]; 807dae52d00SMatthias Benesch u8 demoda[4]; 808dae52d00SMatthias Benesch u8 lnb[4]; 809dae52d00SMatthias Benesch int i2c_access; 810dae52d00SMatthias Benesch u8 ntsc; 811dae52d00SMatthias Benesch u8 tsf[4]; 812dae52d00SMatthias Benesch u8 i2s[4]; 813dae52d00SMatthias Benesch 814dae52d00SMatthias Benesch int (*gate_ctrl)(struct dvb_frontend *, int); 815dae52d00SMatthias Benesch int (*switch_ctrl)(struct ngene_channel *, int, int); 816dae52d00SMatthias Benesch }; 817dae52d00SMatthias Benesch 818dae52d00SMatthias Benesch 819cb1c0f8eSDevin Heitmueller /* Provided by ngene-core.c */ 8204c62e976SGreg Kroah-Hartman int ngene_probe(struct pci_dev *pci_dev, const struct pci_device_id *id); 8214c62e976SGreg Kroah-Hartman void ngene_remove(struct pci_dev *pdev); 8221b7c41efSRalph Metzler void ngene_shutdown(struct pci_dev *pdev); 823cb1c0f8eSDevin Heitmueller int ngene_command(struct ngene *dev, struct ngene_command *com); 824cb1c0f8eSDevin Heitmueller int ngene_command_gpio_set(struct ngene *dev, u8 select, u8 level); 8251899e97cSDevin Heitmueller void set_transfer(struct ngene_channel *chan, int state); 8261899e97cSDevin Heitmueller void FillTSBuffer(void *Buffer, int Length, u32 Flags); 827cb1c0f8eSDevin Heitmueller 828e39b8e94SDaniel Scheller /* Provided by ngene-cards.c */ 829e39b8e94SDaniel Scheller int ngene_port_has_cxd2099(struct i2c_adapter *i2c, u8 *type); 830e39b8e94SDaniel Scheller 831cb1c0f8eSDevin Heitmueller /* Provided by ngene-i2c.c */ 832cb1c0f8eSDevin Heitmueller int ngene_i2c_init(struct ngene *dev, int dev_nr); 833cb1c0f8eSDevin Heitmueller 8341899e97cSDevin Heitmueller /* Provided by ngene-dvb.c */ 8350f0b270fSRalph Metzler extern struct dvb_device ngene_dvbdev_ci; 8361899e97cSDevin Heitmueller void *tsout_exchange(void *priv, void *buf, u32 len, u32 clock, u32 flags); 8371899e97cSDevin Heitmueller void *tsin_exchange(void *priv, void *buf, u32 len, u32 clock, u32 flags); 8381899e97cSDevin Heitmueller int ngene_start_feed(struct dvb_demux_feed *dvbdmxfeed); 8391899e97cSDevin Heitmueller int ngene_stop_feed(struct dvb_demux_feed *dvbdmxfeed); 8401899e97cSDevin Heitmueller int my_dvb_dmx_ts_card_init(struct dvb_demux *dvbdemux, char *id, 8411899e97cSDevin Heitmueller int (*start_feed)(struct dvb_demux_feed *), 8421899e97cSDevin Heitmueller int (*stop_feed)(struct dvb_demux_feed *), 8431899e97cSDevin Heitmueller void *priv); 8441899e97cSDevin Heitmueller int my_dvb_dmxdev_ts_card_init(struct dmxdev *dmxdev, 8451899e97cSDevin Heitmueller struct dvb_demux *dvbdemux, 8461899e97cSDevin Heitmueller struct dmx_frontend *hw_frontend, 8471899e97cSDevin Heitmueller struct dmx_frontend *mem_frontend, 8481899e97cSDevin Heitmueller struct dvb_adapter *dvb_adapter); 8491899e97cSDevin Heitmueller 850dae52d00SMatthias Benesch #endif 851dae52d00SMatthias Benesch 852dae52d00SMatthias Benesch /* LocalWords: Endif 853dae52d00SMatthias Benesch */ 854