xref: /linux/drivers/media/i2c/alvium-csi2.c (revision c34e9ab9a612ee8b18273398ef75c207b01f516d)
10a7af872STommaso Merciai // SPDX-License-Identifier: GPL-2.0
20a7af872STommaso Merciai /*
30a7af872STommaso Merciai  * Allied Vision Technologies GmbH Alvium camera driver
40a7af872STommaso Merciai  *
50a7af872STommaso Merciai  * Copyright (C) 2023 Tommaso Merciai
60a7af872STommaso Merciai  * Copyright (C) 2023 Martin Hecht
70a7af872STommaso Merciai  * Copyright (C) 2023 Avnet EMG GmbH
80a7af872STommaso Merciai  */
90a7af872STommaso Merciai 
100a7af872STommaso Merciai #include <linux/i2c.h>
110a7af872STommaso Merciai #include <linux/module.h>
120a7af872STommaso Merciai #include <linux/pm_runtime.h>
130a7af872STommaso Merciai #include <linux/regmap.h>
140a7af872STommaso Merciai #include <linux/regulator/consumer.h>
150a7af872STommaso Merciai #include <media/mipi-csi2.h>
160a7af872STommaso Merciai #include <media/v4l2-async.h>
170a7af872STommaso Merciai #include <media/v4l2-ctrls.h>
180a7af872STommaso Merciai #include <media/v4l2-device.h>
190a7af872STommaso Merciai #include <media/v4l2-fwnode.h>
200a7af872STommaso Merciai #include <media/v4l2-subdev.h>
210a7af872STommaso Merciai 
220a7af872STommaso Merciai #include "alvium-csi2.h"
230a7af872STommaso Merciai 
240a7af872STommaso Merciai static const struct v4l2_mbus_framefmt alvium_csi2_default_fmt = {
250a7af872STommaso Merciai 	.code = MEDIA_BUS_FMT_UYVY8_1X16,
260a7af872STommaso Merciai 	.width = 640,
270a7af872STommaso Merciai 	.height = 480,
280a7af872STommaso Merciai 	.colorspace = V4L2_COLORSPACE_SRGB,
290a7af872STommaso Merciai 	.ycbcr_enc = V4L2_MAP_YCBCR_ENC_DEFAULT(V4L2_COLORSPACE_SRGB),
300a7af872STommaso Merciai 	.quantization = V4L2_QUANTIZATION_FULL_RANGE,
310a7af872STommaso Merciai 	.xfer_func = V4L2_MAP_XFER_FUNC_DEFAULT(V4L2_COLORSPACE_SRGB),
320a7af872STommaso Merciai 	.field = V4L2_FIELD_NONE,
330a7af872STommaso Merciai };
340a7af872STommaso Merciai 
350a7af872STommaso Merciai static const struct alvium_pixfmt alvium_csi2_fmts[] = {
360a7af872STommaso Merciai 	{
370a7af872STommaso Merciai 		/* UYVY8_2X8 */
380a7af872STommaso Merciai 		.id = ALVIUM_FMT_UYVY8_2X8,
390a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_UYVY8_2X8,
400a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_SRGB,
410a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_YUV422_8,
420a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_NONE,
430a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_YUV422_8B,
440a7af872STommaso Merciai 		.bay_fmt_regval = -1,
450a7af872STommaso Merciai 		.is_raw = 0,
460a7af872STommaso Merciai 	}, {
470a7af872STommaso Merciai 		/* UYVY8_1X16 */
480a7af872STommaso Merciai 		.id = ALVIUM_FMT_UYVY8_1X16,
490a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_UYVY8_1X16,
500a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_SRGB,
510a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_YUV422_8,
520a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_NONE,
530a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_YUV422_8B,
540a7af872STommaso Merciai 		.bay_fmt_regval = -1,
550a7af872STommaso Merciai 		.is_raw = 0,
560a7af872STommaso Merciai 	}, {
570a7af872STommaso Merciai 		/* YUYV8_1X16 */
580a7af872STommaso Merciai 		.id = ALVIUM_FMT_YUYV8_1X16,
590a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_YUYV8_1X16,
600a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_SRGB,
610a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_YUV422_8,
620a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_NONE,
630a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_YUV422_8B,
640a7af872STommaso Merciai 		.bay_fmt_regval = -1,
650a7af872STommaso Merciai 		.is_raw = 0,
660a7af872STommaso Merciai 	}, {
670a7af872STommaso Merciai 		/* YUYV8_2X8 */
680a7af872STommaso Merciai 		.id = ALVIUM_FMT_YUYV8_2X8,
690a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_YUYV8_2X8,
700a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_SRGB,
710a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_YUV422_8,
720a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_NONE,
730a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_YUV422_8B,
740a7af872STommaso Merciai 		.bay_fmt_regval = -1,
750a7af872STommaso Merciai 		.is_raw = 0,
760a7af872STommaso Merciai 	}, {
770a7af872STommaso Merciai 		/* YUYV10_1X20 */
780a7af872STommaso Merciai 		.id = ALVIUM_FMT_YUYV10_1X20,
790a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_YUYV10_1X20,
800a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_SRGB,
810a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_YUV422_10,
820a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_NONE,
830a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_YUV422_10B,
840a7af872STommaso Merciai 		.bay_fmt_regval = -1,
850a7af872STommaso Merciai 		.is_raw = 0,
860a7af872STommaso Merciai 	}, {
870a7af872STommaso Merciai 		/* RGB888_1X24 */
880a7af872STommaso Merciai 		.id = ALVIUM_FMT_RGB888_1X24,
890a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_RGB888_1X24,
900a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_SRGB,
910a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_RGB888,
920a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_NONE,
930a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_RGB888,
940a7af872STommaso Merciai 		.bay_fmt_regval = -1,
950a7af872STommaso Merciai 		.is_raw = 0,
960a7af872STommaso Merciai 	}, {
970a7af872STommaso Merciai 		/* RBG888_1X24 */
980a7af872STommaso Merciai 		.id = ALVIUM_FMT_RBG888_1X24,
990a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_RBG888_1X24,
1000a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_SRGB,
1010a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_RGB888,
1020a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_NONE,
1030a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_RGB888,
1040a7af872STommaso Merciai 		.bay_fmt_regval = -1,
1050a7af872STommaso Merciai 		.is_raw = 0,
1060a7af872STommaso Merciai 	}, {
1070a7af872STommaso Merciai 		/* BGR888_1X24 */
1080a7af872STommaso Merciai 		.id = ALVIUM_FMT_BGR888_1X24,
1090a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_BGR888_1X24,
1100a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_SRGB,
1110a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_RGB888,
1120a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_NONE,
1130a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_RGB888,
1140a7af872STommaso Merciai 		.bay_fmt_regval = -1,
1150a7af872STommaso Merciai 		.is_raw = 0,
1160a7af872STommaso Merciai 	}, {
1170a7af872STommaso Merciai 		/* RGB888_3X8 */
1180a7af872STommaso Merciai 		.id = ALVIUM_FMT_RGB888_3X8,
1190a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_RGB888_3X8,
1200a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_SRGB,
1210a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_RGB888,
1220a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_NONE,
1230a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_RGB888,
1240a7af872STommaso Merciai 		.bay_fmt_regval = -1,
1250a7af872STommaso Merciai 		.is_raw = 0,
1260a7af872STommaso Merciai 	}, {
1270a7af872STommaso Merciai 		/* Y8_1X8 */
1280a7af872STommaso Merciai 		.id = ALVIUM_FMT_Y8_1X8,
1290a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_Y8_1X8,
1300a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_RAW,
1310a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_RAW8,
1320a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_MONO,
1330a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_RAW8,
1340a7af872STommaso Merciai 		.bay_fmt_regval = 0x00,
1350a7af872STommaso Merciai 		.is_raw = 1,
1360a7af872STommaso Merciai 	}, {
1370a7af872STommaso Merciai 		/* SGRBG8_1X8 */
1380a7af872STommaso Merciai 		.id = ALVIUM_FMT_SGRBG8_1X8,
1390a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_SGRBG8_1X8,
1400a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_RAW,
1410a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_RAW8,
1420a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_GR,
1430a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_RAW8,
1440a7af872STommaso Merciai 		.bay_fmt_regval = 0x01,
1450a7af872STommaso Merciai 		.is_raw = 1,
1460a7af872STommaso Merciai 	}, {
1470a7af872STommaso Merciai 		/* SRGGB8_1X8 */
1480a7af872STommaso Merciai 		.id = ALVIUM_FMT_SRGGB8_1X8,
1490a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_SRGGB8_1X8,
1500a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_RAW,
1510a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_RAW8,
1520a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_RG,
1530a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_RAW8,
1540a7af872STommaso Merciai 		.bay_fmt_regval = 0x02,
1550a7af872STommaso Merciai 		.is_raw = 1,
1560a7af872STommaso Merciai 	}, {
1570a7af872STommaso Merciai 		/* SGBRG8_1X8 */
1580a7af872STommaso Merciai 		.id = ALVIUM_FMT_SGBRG8_1X8,
1590a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_SGBRG8_1X8,
1600a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_RAW,
1610a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_RAW8,
1620a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_GB,
1630a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_RAW8,
1640a7af872STommaso Merciai 		.bay_fmt_regval = 0x03,
1650a7af872STommaso Merciai 		.is_raw = 1,
1660a7af872STommaso Merciai 	}, {
1670a7af872STommaso Merciai 		/* SBGGR8_1X8 */
1680a7af872STommaso Merciai 		.id = ALVIUM_FMT_SBGGR8_1X8,
1690a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_SBGGR8_1X8,
1700a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_RAW,
1710a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_RAW8,
1720a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_BG,
1730a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_RAW8,
1740a7af872STommaso Merciai 		.bay_fmt_regval = 0x04,
1750a7af872STommaso Merciai 		.is_raw = 1,
1760a7af872STommaso Merciai 	}, {
1770a7af872STommaso Merciai 		/* Y10_1X10 */
1780a7af872STommaso Merciai 		.id = ALVIUM_FMT_Y10_1X10,
1790a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_Y10_1X10,
1800a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_RAW,
1810a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_RAW10,
1820a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_MONO,
1830a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_RAW10,
1840a7af872STommaso Merciai 		.bay_fmt_regval = 0x00,
1850a7af872STommaso Merciai 		.is_raw = 1,
1860a7af872STommaso Merciai 	}, {
1870a7af872STommaso Merciai 		/* SGRBG10_1X10 */
1880a7af872STommaso Merciai 		.id = ALVIUM_FMT_SGRBG10_1X10,
1890a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_SGRBG10_1X10,
1900a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_RAW,
1910a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_RAW10,
1920a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_GR,
1930a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_RAW10,
1940a7af872STommaso Merciai 		.bay_fmt_regval = 0x01,
1950a7af872STommaso Merciai 		.is_raw = 1,
1960a7af872STommaso Merciai 	}, {
1970a7af872STommaso Merciai 		/* SRGGB10_1X10 */
1980a7af872STommaso Merciai 		.id = ALVIUM_FMT_SRGGB10_1X10,
1990a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_SRGGB10_1X10,
2000a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_RAW,
2010a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_RAW10,
2020a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_RG,
2030a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_RAW10,
2040a7af872STommaso Merciai 		.bay_fmt_regval = 0x02,
2050a7af872STommaso Merciai 		.is_raw = 1,
2060a7af872STommaso Merciai 	}, {
2070a7af872STommaso Merciai 		/* SGBRG10_1X10 */
2080a7af872STommaso Merciai 		.id = ALVIUM_FMT_SGBRG10_1X10,
2090a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_SGBRG10_1X10,
2100a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_RAW,
2110a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_RAW10,
2120a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_GB,
2130a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_RAW10,
2140a7af872STommaso Merciai 		.bay_fmt_regval = 0x03,
2150a7af872STommaso Merciai 		.is_raw = 1,
2160a7af872STommaso Merciai 	}, {
2170a7af872STommaso Merciai 		/* SBGGR10_1X10 */
2180a7af872STommaso Merciai 		.id = ALVIUM_FMT_SBGGR10_1X10,
2190a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_SBGGR10_1X10,
2200a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_RAW,
2210a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_RAW10,
2220a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_BG,
2230a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_RAW10,
2240a7af872STommaso Merciai 		.bay_fmt_regval = 0x04,
2250a7af872STommaso Merciai 		.is_raw = 1,
2260a7af872STommaso Merciai 	}, {
2270a7af872STommaso Merciai 		/* Y12_1X12 */
2280a7af872STommaso Merciai 		.id = ALVIUM_FMT_Y12_1X12,
2290a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_Y12_1X12,
2300a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_RAW,
2310a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_RAW12,
2320a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_MONO,
2330a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_RAW12,
2340a7af872STommaso Merciai 		.bay_fmt_regval = 0x00,
2350a7af872STommaso Merciai 		.is_raw = 1,
2360a7af872STommaso Merciai 	}, {
2370a7af872STommaso Merciai 		/* SGRBG12_1X12 */
2380a7af872STommaso Merciai 		.id = ALVIUM_FMT_SGRBG12_1X12,
2390a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_SGRBG12_1X12,
2400a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_RAW,
2410a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_RAW12,
2420a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_GR,
2430a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_RAW12,
2440a7af872STommaso Merciai 		.bay_fmt_regval = 0x01,
2450a7af872STommaso Merciai 		.is_raw = 1,
2460a7af872STommaso Merciai 	}, {
2470a7af872STommaso Merciai 		/* SRGGB12_1X12 */
2480a7af872STommaso Merciai 		.id = ALVIUM_FMT_SRGGB12_1X12,
2490a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_SRGGB12_1X12,
2500a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_RAW,
2510a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_RAW12,
2520a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_RG,
2530a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_RAW12,
2540a7af872STommaso Merciai 		.bay_fmt_regval = 0x02,
2550a7af872STommaso Merciai 		.is_raw = 1,
2560a7af872STommaso Merciai 	}, {
2570a7af872STommaso Merciai 		/* SGBRG12_1X12 */
2580a7af872STommaso Merciai 		.id = ALVIUM_FMT_SGBRG12_1X12,
2590a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_SGBRG12_1X12,
2600a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_RAW,
2610a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_RAW12,
2620a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_GB,
2630a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_RAW12,
2640a7af872STommaso Merciai 		.bay_fmt_regval = 0x03,
2650a7af872STommaso Merciai 		.is_raw = 1,
2660a7af872STommaso Merciai 	}, {
2670a7af872STommaso Merciai 		/* SBGGR12_1X12 */
2680a7af872STommaso Merciai 		.id = ALVIUM_FMT_SBGGR12_1X12,
2690a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_SBGGR12_1X12,
2700a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_RAW,
2710a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_RAW12,
2720a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_BG,
2730a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_RAW12,
2740a7af872STommaso Merciai 		.bay_fmt_regval = 0x04,
2750a7af872STommaso Merciai 		.is_raw = 1,
2760a7af872STommaso Merciai 	}, {
2770a7af872STommaso Merciai 		/* SBGGR14_1X14 */
2780a7af872STommaso Merciai 		.id = ALVIUM_FMT_SBGGR14_1X14,
2790a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_SBGGR14_1X14,
2800a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_RAW,
2810a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_RAW14,
2820a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_GR,
2830a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_RAW14,
2840a7af872STommaso Merciai 		.bay_fmt_regval = 0x01,
2850a7af872STommaso Merciai 		.is_raw = 1,
2860a7af872STommaso Merciai 	}, {
2870a7af872STommaso Merciai 		/* SGBRG14_1X14 */
2880a7af872STommaso Merciai 		.id = ALVIUM_FMT_SGBRG14_1X14,
2890a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_SGBRG14_1X14,
2900a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_RAW,
2910a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_RAW14,
2920a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_RG,
2930a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_RAW14,
2940a7af872STommaso Merciai 		.bay_fmt_regval = 0x02,
2950a7af872STommaso Merciai 		.is_raw = 1,
2960a7af872STommaso Merciai 	}, {
2970a7af872STommaso Merciai 		/* SRGGB14_1X14 */
2980a7af872STommaso Merciai 		.id = ALVIUM_FMT_SRGGB14_1X14,
2990a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_SRGGB14_1X14,
3000a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_RAW,
3010a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_RAW14,
3020a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_GB,
3030a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_RAW14,
3040a7af872STommaso Merciai 		.bay_fmt_regval = 0x03,
3050a7af872STommaso Merciai 		.is_raw = 1,
3060a7af872STommaso Merciai 	}, {
3070a7af872STommaso Merciai 		/* SGRBG14_1X14 */
3080a7af872STommaso Merciai 		.id = ALVIUM_FMT_SGRBG14_1X14,
3090a7af872STommaso Merciai 		.code = MEDIA_BUS_FMT_SGRBG14_1X14,
3100a7af872STommaso Merciai 		.colorspace = V4L2_COLORSPACE_RAW,
3110a7af872STommaso Merciai 		.fmt_av_bit = ALVIUM_BIT_RAW14,
3120a7af872STommaso Merciai 		.bay_av_bit = ALVIUM_BIT_BAY_BG,
3130a7af872STommaso Merciai 		.mipi_fmt_regval = MIPI_CSI2_DT_RAW14,
3140a7af872STommaso Merciai 		.bay_fmt_regval = 0x04,
3150a7af872STommaso Merciai 		.is_raw = 1,
3160a7af872STommaso Merciai 	},
3170a7af872STommaso Merciai 	{ /* sentinel */ }
3180a7af872STommaso Merciai };
3190a7af872STommaso Merciai 
alvium_read(struct alvium_dev * alvium,u32 reg,u64 * val,int * err)3200a7af872STommaso Merciai static int alvium_read(struct alvium_dev *alvium, u32 reg, u64 *val, int *err)
3210a7af872STommaso Merciai {
3220a7af872STommaso Merciai 	if (reg & REG_BCRM_V4L2) {
3230a7af872STommaso Merciai 		reg &= ~REG_BCRM_V4L2;
3240a7af872STommaso Merciai 		reg += alvium->bcrm_addr;
3250a7af872STommaso Merciai 	}
3260a7af872STommaso Merciai 
3270a7af872STommaso Merciai 	return cci_read(alvium->regmap, reg, val, err);
3280a7af872STommaso Merciai }
3290a7af872STommaso Merciai 
alvium_write(struct alvium_dev * alvium,u32 reg,u64 val,int * err)3300a7af872STommaso Merciai static int alvium_write(struct alvium_dev *alvium, u32 reg, u64 val, int *err)
3310a7af872STommaso Merciai {
3320a7af872STommaso Merciai 	if (reg & REG_BCRM_V4L2) {
3330a7af872STommaso Merciai 		reg &= ~REG_BCRM_V4L2;
3340a7af872STommaso Merciai 		reg += alvium->bcrm_addr;
3350a7af872STommaso Merciai 	}
3360a7af872STommaso Merciai 
3370a7af872STommaso Merciai 	return cci_write(alvium->regmap, reg, val, err);
3380a7af872STommaso Merciai }
3390a7af872STommaso Merciai 
alvium_write_hshake(struct alvium_dev * alvium,u32 reg,u64 val)3400a7af872STommaso Merciai static int alvium_write_hshake(struct alvium_dev *alvium, u32 reg, u64 val)
3410a7af872STommaso Merciai {
3420a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
3430a7af872STommaso Merciai 	u64 hshake_bit;
3440a7af872STommaso Merciai 	int ret = 0;
3450a7af872STommaso Merciai 
3460a7af872STommaso Merciai 	/* reset handshake bit and write alvium reg */
3470a7af872STommaso Merciai 	alvium_write(alvium, REG_BCRM_WRITE_HANDSHAKE_RW, 0, &ret);
3480a7af872STommaso Merciai 	alvium_write(alvium, reg, val, &ret);
3490a7af872STommaso Merciai 	if (ret) {
3500a7af872STommaso Merciai 		dev_err(dev, "Fail to write reg\n");
3510a7af872STommaso Merciai 		return ret;
3520a7af872STommaso Merciai 	}
3530a7af872STommaso Merciai 
3540a7af872STommaso Merciai 	/* poll handshake bit since bit0 = 1 */
3550a7af872STommaso Merciai 	read_poll_timeout(alvium_read, hshake_bit,
3560a7af872STommaso Merciai 			  ((hshake_bit & BCRM_HANDSHAKE_W_DONE_EN_BIT) == 1),
3570a7af872STommaso Merciai 			  15000, 45000, true,
3580a7af872STommaso Merciai 			  alvium, REG_BCRM_WRITE_HANDSHAKE_RW,
3590a7af872STommaso Merciai 			  &hshake_bit, &ret);
3600a7af872STommaso Merciai 	if (ret) {
3610a7af872STommaso Merciai 		dev_err(dev, "poll bit[0] = 1, hshake reg fail\n");
3620a7af872STommaso Merciai 		return ret;
3630a7af872STommaso Merciai 	}
3640a7af872STommaso Merciai 
3650a7af872STommaso Merciai 	/* reset handshake bit, write 0 to bit0 */
3660a7af872STommaso Merciai 	alvium_write(alvium, REG_BCRM_WRITE_HANDSHAKE_RW, 0, &ret);
3670a7af872STommaso Merciai 	if (ret) {
3680a7af872STommaso Merciai 		dev_err(dev, "Fail to reset hshake reg\n");
3690a7af872STommaso Merciai 		return ret;
3700a7af872STommaso Merciai 	}
3710a7af872STommaso Merciai 
3720a7af872STommaso Merciai 	/* poll handshake bit since bit0 = 0 */
3730a7af872STommaso Merciai 	read_poll_timeout(alvium_read, hshake_bit,
3740a7af872STommaso Merciai 			  ((hshake_bit & BCRM_HANDSHAKE_W_DONE_EN_BIT) == 0),
3750a7af872STommaso Merciai 			  15000, 45000, true,
3760a7af872STommaso Merciai 			  alvium, REG_BCRM_WRITE_HANDSHAKE_RW,
3770a7af872STommaso Merciai 			  &hshake_bit, &ret);
3780a7af872STommaso Merciai 	if (ret) {
3790a7af872STommaso Merciai 		dev_err(dev, "poll bit[0] = 0, hshake reg fail\n");
3800a7af872STommaso Merciai 		return ret;
3810a7af872STommaso Merciai 	}
3820a7af872STommaso Merciai 
3830a7af872STommaso Merciai 	return 0;
3840a7af872STommaso Merciai }
3850a7af872STommaso Merciai 
alvium_get_bcrm_vers(struct alvium_dev * alvium)3860a7af872STommaso Merciai static int alvium_get_bcrm_vers(struct alvium_dev *alvium)
3870a7af872STommaso Merciai {
3880a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
3890a7af872STommaso Merciai 	u64 min, maj;
3900a7af872STommaso Merciai 	int ret = 0;
3910a7af872STommaso Merciai 
3920a7af872STommaso Merciai 	ret = alvium_read(alvium, REG_BCRM_MINOR_VERSION_R, &min, &ret);
3930a7af872STommaso Merciai 	ret = alvium_read(alvium, REG_BCRM_MAJOR_VERSION_R, &maj, &ret);
3940a7af872STommaso Merciai 	if (ret)
3950a7af872STommaso Merciai 		return ret;
3960a7af872STommaso Merciai 
3970a7af872STommaso Merciai 	dev_info(dev, "bcrm version: %llu.%llu\n", min, maj);
3980a7af872STommaso Merciai 
3990a7af872STommaso Merciai 	return 0;
4000a7af872STommaso Merciai }
4010a7af872STommaso Merciai 
alvium_get_fw_version(struct alvium_dev * alvium)4020a7af872STommaso Merciai static int alvium_get_fw_version(struct alvium_dev *alvium)
4030a7af872STommaso Merciai {
4040a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
40544d0ed23STommaso Merciai 	u64 val;
40644d0ed23STommaso Merciai 	int ret;
4070a7af872STommaso Merciai 
40844d0ed23STommaso Merciai 	ret = alvium_read(alvium, REG_BCRM_DEVICE_FW, &val, NULL);
4090a7af872STommaso Merciai 	if (ret)
4100a7af872STommaso Merciai 		return ret;
4110a7af872STommaso Merciai 
41244d0ed23STommaso Merciai 	dev_info(dev, "fw version: %02u.%02u.%04u.%08x\n",
41344d0ed23STommaso Merciai 		 (u8)((val & BCRM_DEVICE_FW_SPEC_MASK) >>
41444d0ed23STommaso Merciai 		       BCRM_DEVICE_FW_SPEC_SHIFT),
41544d0ed23STommaso Merciai 		 (u8)((val & BCRM_DEVICE_FW_MAJOR_MASK) >>
41644d0ed23STommaso Merciai 		       BCRM_DEVICE_FW_MAJOR_SHIFT),
41744d0ed23STommaso Merciai 		 (u16)((val & BCRM_DEVICE_FW_MINOR_MASK) >>
41844d0ed23STommaso Merciai 			BCRM_DEVICE_FW_MINOR_SHIFT),
41944d0ed23STommaso Merciai 		 (u32)((val & BCRM_DEVICE_FW_PATCH_MASK) >>
42044d0ed23STommaso Merciai 			BCRM_DEVICE_FW_PATCH_SHIFT));
4210a7af872STommaso Merciai 
4220a7af872STommaso Merciai 	return 0;
4230a7af872STommaso Merciai }
4240a7af872STommaso Merciai 
alvium_get_bcrm_addr(struct alvium_dev * alvium)4250a7af872STommaso Merciai static int alvium_get_bcrm_addr(struct alvium_dev *alvium)
4260a7af872STommaso Merciai {
4270a7af872STommaso Merciai 	u64 val;
4280a7af872STommaso Merciai 	int ret;
4290a7af872STommaso Merciai 
4300a7af872STommaso Merciai 	ret = alvium_read(alvium, REG_BCRM_REG_ADDR_R, &val, NULL);
4310a7af872STommaso Merciai 	if (ret)
4320a7af872STommaso Merciai 		return ret;
4330a7af872STommaso Merciai 
4340a7af872STommaso Merciai 	alvium->bcrm_addr = val;
4350a7af872STommaso Merciai 
4360a7af872STommaso Merciai 	return 0;
4370a7af872STommaso Merciai }
4380a7af872STommaso Merciai 
alvium_is_alive(struct alvium_dev * alvium)4390a7af872STommaso Merciai static int alvium_is_alive(struct alvium_dev *alvium)
4400a7af872STommaso Merciai {
4410a7af872STommaso Merciai 	u64 bcrm, hbeat;
4420a7af872STommaso Merciai 	int ret = 0;
4430a7af872STommaso Merciai 
4440a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_MINOR_VERSION_R, &bcrm, &ret);
4450a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_HEARTBEAT_RW, &hbeat, &ret);
4460a7af872STommaso Merciai 	if (ret)
4470a7af872STommaso Merciai 		return ret;
4480a7af872STommaso Merciai 
4490a7af872STommaso Merciai 	return hbeat;
4500a7af872STommaso Merciai }
4510a7af872STommaso Merciai 
alvium_print_avail_mipi_fmt(struct alvium_dev * alvium)4520a7af872STommaso Merciai static void alvium_print_avail_mipi_fmt(struct alvium_dev *alvium)
4530a7af872STommaso Merciai {
4540a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
4550a7af872STommaso Merciai 
4560a7af872STommaso Merciai 	dev_dbg(dev, "avail mipi_fmt yuv420_8_leg: %u\n",
4570a7af872STommaso Merciai 		alvium->is_mipi_fmt_avail[ALVIUM_BIT_YUV420_8_LEG]);
4580a7af872STommaso Merciai 	dev_dbg(dev, "avail mipi_fmt yuv420_8: %u\n",
4590a7af872STommaso Merciai 		alvium->is_mipi_fmt_avail[ALVIUM_BIT_YUV420_8]);
4600a7af872STommaso Merciai 	dev_dbg(dev, "avail mipi_fmt yuv420_10: %u\n",
4610a7af872STommaso Merciai 		alvium->is_mipi_fmt_avail[ALVIUM_BIT_YUV420_10]);
4620a7af872STommaso Merciai 	dev_dbg(dev, "avail mipi_fmt yuv420_8_csps: %u\n",
4630a7af872STommaso Merciai 		alvium->is_mipi_fmt_avail[ALVIUM_BIT_YUV420_8_CSPS]);
4640a7af872STommaso Merciai 	dev_dbg(dev, "avail mipi_fmt yuv420_10_csps: %u\n",
4650a7af872STommaso Merciai 		alvium->is_mipi_fmt_avail[ALVIUM_BIT_YUV420_10_CSPS]);
4660a7af872STommaso Merciai 	dev_dbg(dev, "avail mipi_fmt yuv422_8: %u\n",
4670a7af872STommaso Merciai 		alvium->is_mipi_fmt_avail[ALVIUM_BIT_YUV422_8]);
4680a7af872STommaso Merciai 	dev_dbg(dev, "avail mipi_fmt yuv422_10: %u\n",
4690a7af872STommaso Merciai 		alvium->is_mipi_fmt_avail[ALVIUM_BIT_YUV422_10]);
4700a7af872STommaso Merciai 	dev_dbg(dev, "avail mipi_fmt rgb888: %u\n",
4710a7af872STommaso Merciai 		alvium->is_mipi_fmt_avail[ALVIUM_BIT_RGB888]);
4720a7af872STommaso Merciai 	dev_dbg(dev, "avail mipi_fmt rgb666: %u\n",
4730a7af872STommaso Merciai 		alvium->is_mipi_fmt_avail[ALVIUM_BIT_RGB666]);
4740a7af872STommaso Merciai 	dev_dbg(dev, "avail mipi_fmt rgb565: %u\n",
4750a7af872STommaso Merciai 		alvium->is_mipi_fmt_avail[ALVIUM_BIT_RGB565]);
4760a7af872STommaso Merciai 	dev_dbg(dev, "avail mipi_fmt rgb555: %u\n",
4770a7af872STommaso Merciai 		alvium->is_mipi_fmt_avail[ALVIUM_BIT_RGB555]);
4780a7af872STommaso Merciai 	dev_dbg(dev, "avail mipi_fmt rgb444: %u\n",
4790a7af872STommaso Merciai 		alvium->is_mipi_fmt_avail[ALVIUM_BIT_RGB444]);
4800a7af872STommaso Merciai 	dev_dbg(dev, "avail mipi_fmt raw6: %u\n",
4810a7af872STommaso Merciai 		alvium->is_mipi_fmt_avail[ALVIUM_BIT_RAW6]);
4820a7af872STommaso Merciai 	dev_dbg(dev, "avail mipi_fmt raw7: %u\n",
4830a7af872STommaso Merciai 		alvium->is_mipi_fmt_avail[ALVIUM_BIT_RAW7]);
4840a7af872STommaso Merciai 	dev_dbg(dev, "avail mipi_fmt raw8: %u\n",
4850a7af872STommaso Merciai 		alvium->is_mipi_fmt_avail[ALVIUM_BIT_RAW8]);
4860a7af872STommaso Merciai 	dev_dbg(dev, "avail mipi_fmt raw10: %u\n",
4870a7af872STommaso Merciai 		alvium->is_mipi_fmt_avail[ALVIUM_BIT_RAW10]);
4880a7af872STommaso Merciai 	dev_dbg(dev, "avail mipi_fmt raw12: %u\n",
4890a7af872STommaso Merciai 		alvium->is_mipi_fmt_avail[ALVIUM_BIT_RAW12]);
4900a7af872STommaso Merciai 	dev_dbg(dev, "avail mipi_fmt raw14: %u\n",
4910a7af872STommaso Merciai 		alvium->is_mipi_fmt_avail[ALVIUM_BIT_RAW14]);
4920a7af872STommaso Merciai 	dev_dbg(dev, "avail mipi_fmt jpeg: %u\n",
4930a7af872STommaso Merciai 		alvium->is_mipi_fmt_avail[ALVIUM_BIT_JPEG]);
4940a7af872STommaso Merciai }
4950a7af872STommaso Merciai 
alvium_print_avail_feat(struct alvium_dev * alvium)4960a7af872STommaso Merciai static void alvium_print_avail_feat(struct alvium_dev *alvium)
4970a7af872STommaso Merciai {
4980a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
4990a7af872STommaso Merciai 
5000a7af872STommaso Merciai 	dev_dbg(dev, "feature rev_x: %u\n", alvium->avail_ft.rev_x);
5010a7af872STommaso Merciai 	dev_dbg(dev, "feature rev_y: %u\n", alvium->avail_ft.rev_y);
5020a7af872STommaso Merciai 	dev_dbg(dev, "feature int_autop: %u\n", alvium->avail_ft.int_autop);
5030a7af872STommaso Merciai 	dev_dbg(dev, "feature black_lvl: %u\n", alvium->avail_ft.black_lvl);
5040a7af872STommaso Merciai 	dev_dbg(dev, "feature gain: %u\n", alvium->avail_ft.gain);
5050a7af872STommaso Merciai 	dev_dbg(dev, "feature gamma: %u\n", alvium->avail_ft.gamma);
5060a7af872STommaso Merciai 	dev_dbg(dev, "feature contrast: %u\n", alvium->avail_ft.contrast);
5070a7af872STommaso Merciai 	dev_dbg(dev, "feature sat: %u\n", alvium->avail_ft.sat);
5080a7af872STommaso Merciai 	dev_dbg(dev, "feature hue: %u\n", alvium->avail_ft.hue);
5090a7af872STommaso Merciai 	dev_dbg(dev, "feature whiteb: %u\n", alvium->avail_ft.whiteb);
5100a7af872STommaso Merciai 	dev_dbg(dev, "feature sharp: %u\n", alvium->avail_ft.sharp);
5110a7af872STommaso Merciai 	dev_dbg(dev, "feature auto_exp: %u\n", alvium->avail_ft.auto_exp);
5120a7af872STommaso Merciai 	dev_dbg(dev, "feature auto_gain: %u\n", alvium->avail_ft.auto_gain);
5130a7af872STommaso Merciai 	dev_dbg(dev, "feature auto_whiteb: %u\n", alvium->avail_ft.auto_whiteb);
5140a7af872STommaso Merciai 	dev_dbg(dev, "feature dev_temp: %u\n", alvium->avail_ft.dev_temp);
5150a7af872STommaso Merciai 	dev_dbg(dev, "feature acq_abort: %u\n", alvium->avail_ft.acq_abort);
5160a7af872STommaso Merciai 	dev_dbg(dev, "feature acq_fr: %u\n", alvium->avail_ft.acq_fr);
5170a7af872STommaso Merciai 	dev_dbg(dev, "feature fr_trigger: %u\n", alvium->avail_ft.fr_trigger);
5180a7af872STommaso Merciai 	dev_dbg(dev, "feature exp_acq_line: %u\n",
5190a7af872STommaso Merciai 		alvium->avail_ft.exp_acq_line);
5200a7af872STommaso Merciai }
5210a7af872STommaso Merciai 
alvium_print_avail_bayer(struct alvium_dev * alvium)5220a7af872STommaso Merciai static void alvium_print_avail_bayer(struct alvium_dev *alvium)
5230a7af872STommaso Merciai {
5240a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
5250a7af872STommaso Merciai 
5260a7af872STommaso Merciai 	dev_dbg(dev, "avail bayer mono: %u\n",
5270a7af872STommaso Merciai 		alvium->is_bay_avail[ALVIUM_BIT_BAY_MONO]);
5280a7af872STommaso Merciai 	dev_dbg(dev, "avail bayer gr: %u\n",
5290a7af872STommaso Merciai 		alvium->is_bay_avail[ALVIUM_BIT_BAY_GR]);
5300a7af872STommaso Merciai 	dev_dbg(dev, "avail bayer rg: %u\n",
5310a7af872STommaso Merciai 		alvium->is_bay_avail[ALVIUM_BIT_BAY_RG]);
5320a7af872STommaso Merciai 	dev_dbg(dev, "avail bayer gb: %u\n",
5330a7af872STommaso Merciai 		alvium->is_bay_avail[ALVIUM_BIT_BAY_GB]);
5340a7af872STommaso Merciai 	dev_dbg(dev, "avail bayer bg: %u\n",
5350a7af872STommaso Merciai 		alvium->is_bay_avail[ALVIUM_BIT_BAY_BG]);
5360a7af872STommaso Merciai }
5370a7af872STommaso Merciai 
alvium_get_feat_inq(struct alvium_dev * alvium)5380a7af872STommaso Merciai static int alvium_get_feat_inq(struct alvium_dev *alvium)
5390a7af872STommaso Merciai {
5400a7af872STommaso Merciai 	struct alvium_avail_feat *f;
5410a7af872STommaso Merciai 	u64 val;
5420a7af872STommaso Merciai 	int ret;
5430a7af872STommaso Merciai 
5440a7af872STommaso Merciai 	ret = alvium_read(alvium, REG_BCRM_FEATURE_INQUIRY_R, &val, NULL);
5450a7af872STommaso Merciai 	if (ret)
5460a7af872STommaso Merciai 		return ret;
5470a7af872STommaso Merciai 
5480a7af872STommaso Merciai 	f = (struct alvium_avail_feat *)&val;
5490a7af872STommaso Merciai 	alvium->avail_ft = *f;
5500a7af872STommaso Merciai 	alvium_print_avail_feat(alvium);
5510a7af872STommaso Merciai 
5520a7af872STommaso Merciai 	return 0;
5530a7af872STommaso Merciai }
5540a7af872STommaso Merciai 
alvium_get_host_supp_csi_lanes(struct alvium_dev * alvium)5550a7af872STommaso Merciai static int alvium_get_host_supp_csi_lanes(struct alvium_dev *alvium)
5560a7af872STommaso Merciai {
5570a7af872STommaso Merciai 	u64 val;
5580a7af872STommaso Merciai 	int ret;
5590a7af872STommaso Merciai 
5600a7af872STommaso Merciai 	ret = alvium_read(alvium, REG_BCRM_CSI2_LANE_COUNT_RW, &val, NULL);
5610a7af872STommaso Merciai 	if (ret)
5620a7af872STommaso Merciai 		return ret;
5630a7af872STommaso Merciai 
5640a7af872STommaso Merciai 	alvium->h_sup_csi_lanes = val;
5650a7af872STommaso Merciai 
5660a7af872STommaso Merciai 	return 0;
5670a7af872STommaso Merciai }
5680a7af872STommaso Merciai 
alvium_set_csi_lanes(struct alvium_dev * alvium)5690a7af872STommaso Merciai static int alvium_set_csi_lanes(struct alvium_dev *alvium)
5700a7af872STommaso Merciai {
5710a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
5720a7af872STommaso Merciai 	u64 num_lanes;
5730a7af872STommaso Merciai 	int ret;
5740a7af872STommaso Merciai 
5750a7af872STommaso Merciai 	num_lanes = alvium->ep.bus.mipi_csi2.num_data_lanes;
5760a7af872STommaso Merciai 
5770a7af872STommaso Merciai 	if (num_lanes > alvium->h_sup_csi_lanes)
5780a7af872STommaso Merciai 		return -EINVAL;
5790a7af872STommaso Merciai 
5800a7af872STommaso Merciai 	ret = alvium_write_hshake(alvium, REG_BCRM_CSI2_LANE_COUNT_RW,
5810a7af872STommaso Merciai 				  num_lanes);
5820a7af872STommaso Merciai 	if (ret) {
5830a7af872STommaso Merciai 		dev_err(dev, "Fail to set csi lanes reg\n");
5840a7af872STommaso Merciai 		return ret;
5850a7af872STommaso Merciai 	}
5860a7af872STommaso Merciai 
5870a7af872STommaso Merciai 	return 0;
5880a7af872STommaso Merciai }
5890a7af872STommaso Merciai 
alvium_set_lp2hs_delay(struct alvium_dev * alvium)5900a7af872STommaso Merciai static int alvium_set_lp2hs_delay(struct alvium_dev *alvium)
5910a7af872STommaso Merciai {
5920a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
5930a7af872STommaso Merciai 	int ret = 0;
5940a7af872STommaso Merciai 
5950a7af872STommaso Merciai 	/*
5960a7af872STommaso Merciai 	 * The purpose of this reg is force a DPhy reset
5970a7af872STommaso Merciai 	 * for the period described by the millisecond on
5980a7af872STommaso Merciai 	 * the reg, before it starts streaming.
5990a7af872STommaso Merciai 	 *
6000a7af872STommaso Merciai 	 * To be clear, with that value bigger than 0 the
6010a7af872STommaso Merciai 	 * Alvium forces a dphy-reset on all lanes for that period.
6020a7af872STommaso Merciai 	 * That means all lanes go up into low power state.
6030a7af872STommaso Merciai 	 *
6040a7af872STommaso Merciai 	 */
6050a7af872STommaso Merciai 	alvium_write(alvium, REG_BCRM_LP2HS_DELAY_RW,
6060a7af872STommaso Merciai 		     ALVIUM_LP2HS_DELAY_MS, &ret);
6070a7af872STommaso Merciai 	if (ret) {
6080a7af872STommaso Merciai 		dev_err(dev, "Fail to set lp2hs delay reg\n");
6090a7af872STommaso Merciai 		return ret;
6100a7af872STommaso Merciai 	}
6110a7af872STommaso Merciai 
6120a7af872STommaso Merciai 	return 0;
6130a7af872STommaso Merciai }
6140a7af872STommaso Merciai 
alvium_get_csi_clk_params(struct alvium_dev * alvium)6150a7af872STommaso Merciai static int alvium_get_csi_clk_params(struct alvium_dev *alvium)
6160a7af872STommaso Merciai {
6170a7af872STommaso Merciai 	u64 min_csi_clk, max_csi_clk;
6180a7af872STommaso Merciai 	int ret = 0;
6190a7af872STommaso Merciai 
6200a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_CSI2_CLOCK_MIN_R, &min_csi_clk, &ret);
6210a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_CSI2_CLOCK_MAX_R, &max_csi_clk, &ret);
6220a7af872STommaso Merciai 	if (ret)
6230a7af872STommaso Merciai 		return ret;
6240a7af872STommaso Merciai 
6250a7af872STommaso Merciai 	alvium->min_csi_clk = min_csi_clk;
6260a7af872STommaso Merciai 	alvium->max_csi_clk = max_csi_clk;
6270a7af872STommaso Merciai 
6280a7af872STommaso Merciai 	return 0;
6290a7af872STommaso Merciai }
6300a7af872STommaso Merciai 
alvium_set_csi_clk(struct alvium_dev * alvium)6310a7af872STommaso Merciai static int alvium_set_csi_clk(struct alvium_dev *alvium)
6320a7af872STommaso Merciai {
6330a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
6340a7af872STommaso Merciai 	u64 csi_clk;
6350a7af872STommaso Merciai 	int ret;
6360a7af872STommaso Merciai 
6370a7af872STommaso Merciai 	csi_clk = clamp(alvium->ep.link_frequencies[0],
6380a7af872STommaso Merciai 			(u64)alvium->min_csi_clk, (u64)alvium->max_csi_clk);
6390a7af872STommaso Merciai 
6400a7af872STommaso Merciai 	if (alvium->ep.link_frequencies[0] != (u64)csi_clk) {
6410a7af872STommaso Merciai 		dev_warn(dev,
6420a7af872STommaso Merciai 			 "requested csi clock (%llu MHz) out of range [%u, %u] Adjusted to %llu\n",
6430a7af872STommaso Merciai 			 alvium->ep.link_frequencies[0],
6440a7af872STommaso Merciai 			 alvium->min_csi_clk, alvium->max_csi_clk, csi_clk);
6450a7af872STommaso Merciai 	}
6460a7af872STommaso Merciai 
6470a7af872STommaso Merciai 	ret = alvium_write_hshake(alvium, REG_BCRM_CSI2_CLOCK_RW, csi_clk);
6480a7af872STommaso Merciai 	if (ret) {
6490a7af872STommaso Merciai 		dev_err(dev, "Fail to set csi clock reg\n");
6500a7af872STommaso Merciai 		return ret;
6510a7af872STommaso Merciai 	}
6520a7af872STommaso Merciai 
6530a7af872STommaso Merciai 	alvium->link_freq = csi_clk;
6540a7af872STommaso Merciai 
6550a7af872STommaso Merciai 	return 0;
6560a7af872STommaso Merciai }
6570a7af872STommaso Merciai 
alvium_get_img_width_params(struct alvium_dev * alvium)6580a7af872STommaso Merciai static int alvium_get_img_width_params(struct alvium_dev *alvium)
6590a7af872STommaso Merciai {
6600a7af872STommaso Merciai 	u64 imgw, imgw_min, imgw_max, imgw_inc;
6610a7af872STommaso Merciai 	int ret = 0;
6620a7af872STommaso Merciai 
6630a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_IMG_WIDTH_RW, &imgw, &ret);
6640a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_IMG_WIDTH_MIN_R, &imgw_min, &ret);
6650a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_IMG_WIDTH_MAX_R, &imgw_max, &ret);
6660a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_IMG_WIDTH_INC_R, &imgw_inc, &ret);
6670a7af872STommaso Merciai 	if (ret)
6680a7af872STommaso Merciai 		return ret;
6690a7af872STommaso Merciai 
6700a7af872STommaso Merciai 	alvium->dft_img_width = imgw;
6710a7af872STommaso Merciai 	alvium->img_min_width = imgw_min;
6720a7af872STommaso Merciai 	alvium->img_max_width = imgw_max;
6730a7af872STommaso Merciai 	alvium->img_inc_width = imgw_inc;
6740a7af872STommaso Merciai 
6750a7af872STommaso Merciai 	return 0;
6760a7af872STommaso Merciai }
6770a7af872STommaso Merciai 
alvium_get_img_height_params(struct alvium_dev * alvium)6780a7af872STommaso Merciai static int alvium_get_img_height_params(struct alvium_dev *alvium)
6790a7af872STommaso Merciai {
6800a7af872STommaso Merciai 	u64 imgh, imgh_min, imgh_max, imgh_inc;
6810a7af872STommaso Merciai 	int ret = 0;
6820a7af872STommaso Merciai 
6830a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_IMG_HEIGHT_RW, &imgh, &ret);
6840a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_IMG_HEIGHT_MIN_R, &imgh_min, &ret);
6850a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_IMG_HEIGHT_MAX_R, &imgh_max, &ret);
6860a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_IMG_HEIGHT_INC_R, &imgh_inc, &ret);
6870a7af872STommaso Merciai 	if (ret)
6880a7af872STommaso Merciai 		return ret;
6890a7af872STommaso Merciai 
6900a7af872STommaso Merciai 	alvium->dft_img_height = imgh;
6910a7af872STommaso Merciai 	alvium->img_min_height = imgh_min;
6920a7af872STommaso Merciai 	alvium->img_max_height = imgh_max;
6930a7af872STommaso Merciai 	alvium->img_inc_height = imgh_inc;
6940a7af872STommaso Merciai 
6950a7af872STommaso Merciai 	return 0;
6960a7af872STommaso Merciai }
6970a7af872STommaso Merciai 
alvium_set_img_width(struct alvium_dev * alvium,u32 width)6980a7af872STommaso Merciai static int alvium_set_img_width(struct alvium_dev *alvium, u32 width)
6990a7af872STommaso Merciai {
7000a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
7010a7af872STommaso Merciai 	int ret;
7020a7af872STommaso Merciai 
7030a7af872STommaso Merciai 	ret = alvium_write_hshake(alvium, REG_BCRM_IMG_WIDTH_RW, width);
7040a7af872STommaso Merciai 	if (ret) {
7050a7af872STommaso Merciai 		dev_err(dev, "Fail to set img width\n");
7060a7af872STommaso Merciai 		return ret;
7070a7af872STommaso Merciai 	}
7080a7af872STommaso Merciai 
7090a7af872STommaso Merciai 	return 0;
7100a7af872STommaso Merciai }
7110a7af872STommaso Merciai 
alvium_set_img_height(struct alvium_dev * alvium,u32 height)7120a7af872STommaso Merciai static int alvium_set_img_height(struct alvium_dev *alvium, u32 height)
7130a7af872STommaso Merciai {
7140a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
7150a7af872STommaso Merciai 	int ret;
7160a7af872STommaso Merciai 
7170a7af872STommaso Merciai 	ret = alvium_write_hshake(alvium, REG_BCRM_IMG_HEIGHT_RW, height);
7180a7af872STommaso Merciai 	if (ret) {
7190a7af872STommaso Merciai 		dev_err(dev, "Fail to set img height\n");
7200a7af872STommaso Merciai 		return ret;
7210a7af872STommaso Merciai 	}
7220a7af872STommaso Merciai 
7230a7af872STommaso Merciai 	return 0;
7240a7af872STommaso Merciai }
7250a7af872STommaso Merciai 
alvium_set_img_offx(struct alvium_dev * alvium,u32 offx)7260a7af872STommaso Merciai static int alvium_set_img_offx(struct alvium_dev *alvium, u32 offx)
7270a7af872STommaso Merciai {
7280a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
7290a7af872STommaso Merciai 	int ret;
7300a7af872STommaso Merciai 
7310a7af872STommaso Merciai 	ret = alvium_write_hshake(alvium, REG_BCRM_IMG_OFFSET_X_RW, offx);
7320a7af872STommaso Merciai 	if (ret) {
7330a7af872STommaso Merciai 		dev_err(dev, "Fail to set img offx\n");
7340a7af872STommaso Merciai 		return ret;
7350a7af872STommaso Merciai 	}
7360a7af872STommaso Merciai 
7370a7af872STommaso Merciai 	return 0;
7380a7af872STommaso Merciai }
7390a7af872STommaso Merciai 
alvium_set_img_offy(struct alvium_dev * alvium,u32 offy)7400a7af872STommaso Merciai static int alvium_set_img_offy(struct alvium_dev *alvium, u32 offy)
7410a7af872STommaso Merciai {
7420a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
7430a7af872STommaso Merciai 	int ret;
7440a7af872STommaso Merciai 
7450a7af872STommaso Merciai 	ret = alvium_write_hshake(alvium, REG_BCRM_IMG_OFFSET_Y_RW, offy);
7460a7af872STommaso Merciai 	if (ret) {
7470a7af872STommaso Merciai 		dev_err(dev, "Fail to set img offy\n");
7480a7af872STommaso Merciai 		return ret;
7490a7af872STommaso Merciai 	}
7500a7af872STommaso Merciai 
7510a7af872STommaso Merciai 	return 0;
7520a7af872STommaso Merciai }
7530a7af872STommaso Merciai 
alvium_get_offx_params(struct alvium_dev * alvium)7540a7af872STommaso Merciai static int alvium_get_offx_params(struct alvium_dev *alvium)
7550a7af872STommaso Merciai {
7560a7af872STommaso Merciai 	u64 min_offx, max_offx, inc_offx;
7570a7af872STommaso Merciai 	int ret = 0;
7580a7af872STommaso Merciai 
7590a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_IMG_OFFSET_X_MIN_R, &min_offx, &ret);
7600a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_IMG_OFFSET_X_MAX_R, &max_offx, &ret);
7610a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_IMG_OFFSET_X_INC_R, &inc_offx, &ret);
7620a7af872STommaso Merciai 	if (ret)
7630a7af872STommaso Merciai 		return ret;
7640a7af872STommaso Merciai 
7650a7af872STommaso Merciai 	alvium->min_offx = min_offx;
7660a7af872STommaso Merciai 	alvium->max_offx = max_offx;
7670a7af872STommaso Merciai 	alvium->inc_offx = inc_offx;
7680a7af872STommaso Merciai 
7690a7af872STommaso Merciai 	return 0;
7700a7af872STommaso Merciai }
7710a7af872STommaso Merciai 
alvium_get_offy_params(struct alvium_dev * alvium)7720a7af872STommaso Merciai static int alvium_get_offy_params(struct alvium_dev *alvium)
7730a7af872STommaso Merciai {
7740a7af872STommaso Merciai 	u64 min_offy, max_offy, inc_offy;
7750a7af872STommaso Merciai 	int ret = 0;
7760a7af872STommaso Merciai 
7770a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_IMG_OFFSET_Y_MIN_R, &min_offy, &ret);
7780a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_IMG_OFFSET_Y_MAX_R, &max_offy, &ret);
7790a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_IMG_OFFSET_Y_INC_R, &inc_offy, &ret);
7800a7af872STommaso Merciai 	if (ret)
7810a7af872STommaso Merciai 		return ret;
7820a7af872STommaso Merciai 
7830a7af872STommaso Merciai 	alvium->min_offy = min_offy;
7840a7af872STommaso Merciai 	alvium->max_offy = max_offy;
7850a7af872STommaso Merciai 	alvium->inc_offy = inc_offy;
7860a7af872STommaso Merciai 
7870a7af872STommaso Merciai 	return 0;
7880a7af872STommaso Merciai }
7890a7af872STommaso Merciai 
alvium_get_gain_params(struct alvium_dev * alvium)7900a7af872STommaso Merciai static int alvium_get_gain_params(struct alvium_dev *alvium)
7910a7af872STommaso Merciai {
7920a7af872STommaso Merciai 	u64 dft_gain, min_gain, max_gain, inc_gain;
7930a7af872STommaso Merciai 	int ret = 0;
7940a7af872STommaso Merciai 
7950a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_GAIN_RW, &dft_gain, &ret);
7960a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_GAIN_MIN_R, &min_gain, &ret);
7970a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_GAIN_MAX_R, &max_gain, &ret);
7980a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_GAIN_INC_R, &inc_gain, &ret);
7990a7af872STommaso Merciai 	if (ret)
8000a7af872STommaso Merciai 		return ret;
8010a7af872STommaso Merciai 
8020a7af872STommaso Merciai 	alvium->dft_gain = dft_gain;
8030a7af872STommaso Merciai 	alvium->min_gain = min_gain;
8040a7af872STommaso Merciai 	alvium->max_gain = max_gain;
8050a7af872STommaso Merciai 	alvium->inc_gain = inc_gain;
8060a7af872STommaso Merciai 
8070a7af872STommaso Merciai 	return 0;
8080a7af872STommaso Merciai }
8090a7af872STommaso Merciai 
alvium_get_exposure_params(struct alvium_dev * alvium)8100a7af872STommaso Merciai static int alvium_get_exposure_params(struct alvium_dev *alvium)
8110a7af872STommaso Merciai {
8120a7af872STommaso Merciai 	u64 dft_exp, min_exp, max_exp, inc_exp;
8130a7af872STommaso Merciai 	int ret = 0;
8140a7af872STommaso Merciai 
8150a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_EXPOSURE_TIME_RW, &dft_exp, &ret);
8160a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_EXPOSURE_TIME_MIN_R, &min_exp, &ret);
8170a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_EXPOSURE_TIME_MAX_R, &max_exp, &ret);
8180a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_EXPOSURE_TIME_INC_R, &inc_exp, &ret);
8190a7af872STommaso Merciai 	if (ret)
8200a7af872STommaso Merciai 		return ret;
8210a7af872STommaso Merciai 
8220a7af872STommaso Merciai 	alvium->dft_exp = dft_exp;
8230a7af872STommaso Merciai 	alvium->min_exp = min_exp;
8240a7af872STommaso Merciai 	alvium->max_exp = max_exp;
8250a7af872STommaso Merciai 	alvium->inc_exp = inc_exp;
8260a7af872STommaso Merciai 
8270a7af872STommaso Merciai 	return 0;
8280a7af872STommaso Merciai }
8290a7af872STommaso Merciai 
alvium_get_red_balance_ratio_params(struct alvium_dev * alvium)8300a7af872STommaso Merciai static int alvium_get_red_balance_ratio_params(struct alvium_dev *alvium)
8310a7af872STommaso Merciai {
8320a7af872STommaso Merciai 	u64 dft_rb, min_rb, max_rb, inc_rb;
8330a7af872STommaso Merciai 	int ret = 0;
8340a7af872STommaso Merciai 
8350a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_RED_BALANCE_RATIO_RW, &dft_rb, &ret);
8360a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_RED_BALANCE_RATIO_MIN_R, &min_rb, &ret);
8370a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_RED_BALANCE_RATIO_MAX_R, &max_rb, &ret);
8380a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_RED_BALANCE_RATIO_INC_R, &inc_rb, &ret);
8390a7af872STommaso Merciai 	if (ret)
8400a7af872STommaso Merciai 		return ret;
8410a7af872STommaso Merciai 
8420a7af872STommaso Merciai 	alvium->dft_rbalance = dft_rb;
8430a7af872STommaso Merciai 	alvium->min_rbalance = min_rb;
8440a7af872STommaso Merciai 	alvium->max_rbalance = max_rb;
8450a7af872STommaso Merciai 	alvium->inc_rbalance = inc_rb;
8460a7af872STommaso Merciai 
8470a7af872STommaso Merciai 	return 0;
8480a7af872STommaso Merciai }
8490a7af872STommaso Merciai 
alvium_get_blue_balance_ratio_params(struct alvium_dev * alvium)8500a7af872STommaso Merciai static int alvium_get_blue_balance_ratio_params(struct alvium_dev *alvium)
8510a7af872STommaso Merciai {
8520a7af872STommaso Merciai 	u64 dft_bb, min_bb, max_bb, inc_bb;
8530a7af872STommaso Merciai 	int ret = 0;
8540a7af872STommaso Merciai 
8550a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_BLUE_BALANCE_RATIO_RW, &dft_bb, &ret);
8560a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_BLUE_BALANCE_RATIO_MIN_R, &min_bb, &ret);
8570a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_BLUE_BALANCE_RATIO_MAX_R, &max_bb, &ret);
8580a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_BLUE_BALANCE_RATIO_INC_R, &inc_bb, &ret);
8590a7af872STommaso Merciai 	if (ret)
8600a7af872STommaso Merciai 		return ret;
8610a7af872STommaso Merciai 
8620a7af872STommaso Merciai 	alvium->dft_bbalance = dft_bb;
8630a7af872STommaso Merciai 	alvium->min_bbalance = min_bb;
8640a7af872STommaso Merciai 	alvium->max_bbalance = max_bb;
8650a7af872STommaso Merciai 	alvium->inc_bbalance = inc_bb;
8660a7af872STommaso Merciai 
8670a7af872STommaso Merciai 	return 0;
8680a7af872STommaso Merciai }
8690a7af872STommaso Merciai 
alvium_get_hue_params(struct alvium_dev * alvium)8700a7af872STommaso Merciai static int alvium_get_hue_params(struct alvium_dev *alvium)
8710a7af872STommaso Merciai {
8720a7af872STommaso Merciai 	u64 dft_hue, min_hue, max_hue, inc_hue;
8730a7af872STommaso Merciai 	int ret = 0;
8740a7af872STommaso Merciai 
8750a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_HUE_RW, &dft_hue, &ret);
8760a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_HUE_MIN_R, &min_hue, &ret);
8770a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_HUE_MAX_R, &max_hue, &ret);
8780a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_HUE_INC_R, &inc_hue, &ret);
8790a7af872STommaso Merciai 	if (ret)
8800a7af872STommaso Merciai 		return ret;
8810a7af872STommaso Merciai 
8820a7af872STommaso Merciai 	alvium->dft_hue = (s32)dft_hue;
8830a7af872STommaso Merciai 	alvium->min_hue = (s32)min_hue;
8840a7af872STommaso Merciai 	alvium->max_hue = (s32)max_hue;
8850a7af872STommaso Merciai 	alvium->inc_hue = (s32)inc_hue;
8860a7af872STommaso Merciai 
8870a7af872STommaso Merciai 	return 0;
8880a7af872STommaso Merciai }
8890a7af872STommaso Merciai 
alvium_get_black_lvl_params(struct alvium_dev * alvium)8900a7af872STommaso Merciai static int alvium_get_black_lvl_params(struct alvium_dev *alvium)
8910a7af872STommaso Merciai {
8920a7af872STommaso Merciai 	u64 dft_blvl, min_blvl, max_blvl, inc_blvl;
8930a7af872STommaso Merciai 	int ret = 0;
8940a7af872STommaso Merciai 
8950a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_BLACK_LEVEL_RW, &dft_blvl, &ret);
8960a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_BLACK_LEVEL_MIN_R, &min_blvl, &ret);
8970a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_BLACK_LEVEL_MAX_R, &max_blvl, &ret);
8980a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_BLACK_LEVEL_INC_R, &inc_blvl, &ret);
8990a7af872STommaso Merciai 	if (ret)
9000a7af872STommaso Merciai 		return ret;
9010a7af872STommaso Merciai 
9020a7af872STommaso Merciai 	alvium->dft_black_lvl = (s32)dft_blvl;
9030a7af872STommaso Merciai 	alvium->min_black_lvl = (s32)min_blvl;
9040a7af872STommaso Merciai 	alvium->max_black_lvl = (s32)max_blvl;
9050a7af872STommaso Merciai 	alvium->inc_black_lvl = (s32)inc_blvl;
9060a7af872STommaso Merciai 
9070a7af872STommaso Merciai 	return 0;
9080a7af872STommaso Merciai }
9090a7af872STommaso Merciai 
alvium_get_gamma_params(struct alvium_dev * alvium)9100a7af872STommaso Merciai static int alvium_get_gamma_params(struct alvium_dev *alvium)
9110a7af872STommaso Merciai {
9120a7af872STommaso Merciai 	u64 dft_g, min_g, max_g, inc_g;
9130a7af872STommaso Merciai 	int ret = 0;
9140a7af872STommaso Merciai 
9150a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_GAMMA_RW, &dft_g, &ret);
9160a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_GAMMA_MIN_R, &min_g, &ret);
9170a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_GAMMA_MAX_R, &max_g, &ret);
9180a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_GAMMA_INC_R, &inc_g, &ret);
9190a7af872STommaso Merciai 	if (ret)
9200a7af872STommaso Merciai 		return ret;
9210a7af872STommaso Merciai 
9220a7af872STommaso Merciai 	alvium->dft_gamma = dft_g;
9230a7af872STommaso Merciai 	alvium->min_gamma = min_g;
9240a7af872STommaso Merciai 	alvium->max_gamma = max_g;
9250a7af872STommaso Merciai 	alvium->inc_gamma = inc_g;
9260a7af872STommaso Merciai 
9270a7af872STommaso Merciai 	return 0;
9280a7af872STommaso Merciai }
9290a7af872STommaso Merciai 
alvium_get_sharpness_params(struct alvium_dev * alvium)9300a7af872STommaso Merciai static int alvium_get_sharpness_params(struct alvium_dev *alvium)
9310a7af872STommaso Merciai {
9320a7af872STommaso Merciai 	u64 dft_sh, min_sh, max_sh, inc_sh;
9330a7af872STommaso Merciai 	int ret = 0;
9340a7af872STommaso Merciai 
9350a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_SHARPNESS_RW, &dft_sh, &ret);
9360a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_SHARPNESS_MIN_R, &min_sh, &ret);
9370a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_BLACK_LEVEL_MAX_R, &max_sh, &ret);
9380a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_SHARPNESS_INC_R, &inc_sh, &ret);
9390a7af872STommaso Merciai 	if (ret)
9400a7af872STommaso Merciai 		return ret;
9410a7af872STommaso Merciai 
9420a7af872STommaso Merciai 	alvium->dft_sharp = (s32)dft_sh;
9430a7af872STommaso Merciai 	alvium->min_sharp = (s32)min_sh;
9440a7af872STommaso Merciai 	alvium->max_sharp = (s32)max_sh;
9450a7af872STommaso Merciai 	alvium->inc_sharp = (s32)inc_sh;
9460a7af872STommaso Merciai 
9470a7af872STommaso Merciai 	return 0;
9480a7af872STommaso Merciai }
9490a7af872STommaso Merciai 
alvium_get_contrast_params(struct alvium_dev * alvium)9500a7af872STommaso Merciai static int alvium_get_contrast_params(struct alvium_dev *alvium)
9510a7af872STommaso Merciai {
9520a7af872STommaso Merciai 	u64 dft_c, min_c, max_c, inc_c;
9530a7af872STommaso Merciai 	int ret = 0;
9540a7af872STommaso Merciai 
9550a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_CONTRAST_VALUE_RW, &dft_c, &ret);
9560a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_CONTRAST_VALUE_MIN_R, &min_c, &ret);
9570a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_CONTRAST_VALUE_MAX_R, &max_c, &ret);
9580a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_CONTRAST_VALUE_INC_R, &inc_c, &ret);
9590a7af872STommaso Merciai 	if (ret)
9600a7af872STommaso Merciai 		return ret;
9610a7af872STommaso Merciai 
9620a7af872STommaso Merciai 	alvium->dft_contrast = dft_c;
9630a7af872STommaso Merciai 	alvium->min_contrast = min_c;
9640a7af872STommaso Merciai 	alvium->max_contrast = max_c;
9650a7af872STommaso Merciai 	alvium->inc_contrast = inc_c;
9660a7af872STommaso Merciai 
9670a7af872STommaso Merciai 	return 0;
9680a7af872STommaso Merciai }
9690a7af872STommaso Merciai 
alvium_get_saturation_params(struct alvium_dev * alvium)9700a7af872STommaso Merciai static int alvium_get_saturation_params(struct alvium_dev *alvium)
9710a7af872STommaso Merciai {
9720a7af872STommaso Merciai 	u64 dft_sat, min_sat, max_sat, inc_sat;
9730a7af872STommaso Merciai 	int ret = 0;
9740a7af872STommaso Merciai 
9750a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_SATURATION_RW, &dft_sat, &ret);
9760a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_SATURATION_MIN_R, &min_sat, &ret);
9770a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_SATURATION_MAX_R, &max_sat, &ret);
9780a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_SATURATION_INC_R, &inc_sat, &ret);
9790a7af872STommaso Merciai 	if (ret)
9800a7af872STommaso Merciai 		return ret;
9810a7af872STommaso Merciai 
9820a7af872STommaso Merciai 	alvium->dft_sat = dft_sat;
9830a7af872STommaso Merciai 	alvium->min_sat = min_sat;
9840a7af872STommaso Merciai 	alvium->max_sat = max_sat;
9850a7af872STommaso Merciai 	alvium->inc_sat = inc_sat;
9860a7af872STommaso Merciai 
9870a7af872STommaso Merciai 	return 0;
9880a7af872STommaso Merciai }
9890a7af872STommaso Merciai 
alvium_set_bcm_mode(struct alvium_dev * alvium)9900a7af872STommaso Merciai static int alvium_set_bcm_mode(struct alvium_dev *alvium)
9910a7af872STommaso Merciai {
9920a7af872STommaso Merciai 	int ret = 0;
9930a7af872STommaso Merciai 
9940a7af872STommaso Merciai 	alvium_write(alvium, REG_GENCP_CHANGEMODE_W, ALVIUM_BCM_MODE, &ret);
9950a7af872STommaso Merciai 	alvium->bcrm_mode = ALVIUM_BCM_MODE;
9960a7af872STommaso Merciai 
9970a7af872STommaso Merciai 	return ret;
9980a7af872STommaso Merciai }
9990a7af872STommaso Merciai 
alvium_get_mode(struct alvium_dev * alvium)10000a7af872STommaso Merciai static int alvium_get_mode(struct alvium_dev *alvium)
10010a7af872STommaso Merciai {
10020a7af872STommaso Merciai 	u64 bcrm_mode;
10030a7af872STommaso Merciai 	int ret;
10040a7af872STommaso Merciai 
10050a7af872STommaso Merciai 	ret = alvium_read(alvium, REG_GENCP_CURRENTMODE_R, &bcrm_mode, NULL);
10060a7af872STommaso Merciai 	if (ret)
10070a7af872STommaso Merciai 		return ret;
10080a7af872STommaso Merciai 
10090a7af872STommaso Merciai 	switch (bcrm_mode) {
10100a7af872STommaso Merciai 	case ALVIUM_BCM_MODE:
10110a7af872STommaso Merciai 		alvium->bcrm_mode = ALVIUM_BCM_MODE;
10120a7af872STommaso Merciai 		break;
10130a7af872STommaso Merciai 	case ALVIUM_GENCP_MODE:
10140a7af872STommaso Merciai 		alvium->bcrm_mode = ALVIUM_GENCP_MODE;
10150a7af872STommaso Merciai 		break;
10160a7af872STommaso Merciai 	}
10170a7af872STommaso Merciai 
10180a7af872STommaso Merciai 	return 0;
10190a7af872STommaso Merciai }
10200a7af872STommaso Merciai 
alvium_get_avail_mipi_data_format(struct alvium_dev * alvium)10210a7af872STommaso Merciai static int alvium_get_avail_mipi_data_format(struct alvium_dev *alvium)
10220a7af872STommaso Merciai {
10230a7af872STommaso Merciai 	struct alvium_avail_mipi_fmt *avail_fmt;
10240a7af872STommaso Merciai 	u64 val;
10250a7af872STommaso Merciai 	int ret;
10260a7af872STommaso Merciai 
10270a7af872STommaso Merciai 	ret = alvium_read(alvium, REG_BCRM_IMG_AVAILABLE_MIPI_DATA_FORMATS_R,
10280a7af872STommaso Merciai 			  &val, NULL);
10290a7af872STommaso Merciai 	if (ret)
10300a7af872STommaso Merciai 		return ret;
10310a7af872STommaso Merciai 
10320a7af872STommaso Merciai 	avail_fmt = (struct alvium_avail_mipi_fmt *)&val;
10330a7af872STommaso Merciai 
10340a7af872STommaso Merciai 	alvium->is_mipi_fmt_avail[ALVIUM_BIT_YUV420_8_LEG] =
10350a7af872STommaso Merciai 				  avail_fmt->yuv420_8_leg;
10360a7af872STommaso Merciai 	alvium->is_mipi_fmt_avail[ALVIUM_BIT_YUV420_8] =
10370a7af872STommaso Merciai 				  avail_fmt->yuv420_8;
10380a7af872STommaso Merciai 	alvium->is_mipi_fmt_avail[ALVIUM_BIT_YUV420_10] =
10390a7af872STommaso Merciai 				  avail_fmt->yuv420_10;
10400a7af872STommaso Merciai 	alvium->is_mipi_fmt_avail[ALVIUM_BIT_YUV420_8_CSPS] =
10410a7af872STommaso Merciai 				  avail_fmt->yuv420_8_csps;
10420a7af872STommaso Merciai 	alvium->is_mipi_fmt_avail[ALVIUM_BIT_YUV420_10_CSPS] =
10430a7af872STommaso Merciai 				  avail_fmt->yuv420_10_csps;
10440a7af872STommaso Merciai 	alvium->is_mipi_fmt_avail[ALVIUM_BIT_YUV422_8] =
10450a7af872STommaso Merciai 				  avail_fmt->yuv422_8;
10460a7af872STommaso Merciai 	alvium->is_mipi_fmt_avail[ALVIUM_BIT_YUV422_10] =
10470a7af872STommaso Merciai 				  avail_fmt->yuv422_10;
10480a7af872STommaso Merciai 	alvium->is_mipi_fmt_avail[ALVIUM_BIT_RGB888] =
10490a7af872STommaso Merciai 				  avail_fmt->rgb888;
10500a7af872STommaso Merciai 	alvium->is_mipi_fmt_avail[ALVIUM_BIT_RGB666] =
10510a7af872STommaso Merciai 				  avail_fmt->rgb666;
10520a7af872STommaso Merciai 	alvium->is_mipi_fmt_avail[ALVIUM_BIT_RGB565] =
10530a7af872STommaso Merciai 				  avail_fmt->rgb565;
10540a7af872STommaso Merciai 	alvium->is_mipi_fmt_avail[ALVIUM_BIT_RGB555] =
10550a7af872STommaso Merciai 				  avail_fmt->rgb555;
10560a7af872STommaso Merciai 	alvium->is_mipi_fmt_avail[ALVIUM_BIT_RGB444] =
10570a7af872STommaso Merciai 				  avail_fmt->rgb444;
10580a7af872STommaso Merciai 	alvium->is_mipi_fmt_avail[ALVIUM_BIT_RAW6] =
10590a7af872STommaso Merciai 				  avail_fmt->raw6;
10600a7af872STommaso Merciai 	alvium->is_mipi_fmt_avail[ALVIUM_BIT_RAW7] =
10610a7af872STommaso Merciai 				  avail_fmt->raw7;
10620a7af872STommaso Merciai 	alvium->is_mipi_fmt_avail[ALVIUM_BIT_RAW8] =
10630a7af872STommaso Merciai 				  avail_fmt->raw8;
10640a7af872STommaso Merciai 	alvium->is_mipi_fmt_avail[ALVIUM_BIT_RAW10] =
10650a7af872STommaso Merciai 				  avail_fmt->raw10;
10660a7af872STommaso Merciai 	alvium->is_mipi_fmt_avail[ALVIUM_BIT_RAW12] =
10670a7af872STommaso Merciai 				  avail_fmt->raw12;
10680a7af872STommaso Merciai 	alvium->is_mipi_fmt_avail[ALVIUM_BIT_RAW14] =
10690a7af872STommaso Merciai 				  avail_fmt->raw14;
10700a7af872STommaso Merciai 	alvium->is_mipi_fmt_avail[ALVIUM_BIT_JPEG] =
10710a7af872STommaso Merciai 				  avail_fmt->jpeg;
10720a7af872STommaso Merciai 
10730a7af872STommaso Merciai 	alvium_print_avail_mipi_fmt(alvium);
10740a7af872STommaso Merciai 
10750a7af872STommaso Merciai 	return 0;
10760a7af872STommaso Merciai }
10770a7af872STommaso Merciai 
alvium_setup_mipi_fmt(struct alvium_dev * alvium)10780a7af872STommaso Merciai static int alvium_setup_mipi_fmt(struct alvium_dev *alvium)
10790a7af872STommaso Merciai {
10800a7af872STommaso Merciai 	unsigned int avail_fmt_cnt = 0;
10810a7af872STommaso Merciai 	unsigned int fmt = 0;
10820a7af872STommaso Merciai 	size_t sz = 0;
10830a7af872STommaso Merciai 
10840a7af872STommaso Merciai 	/* calculate fmt array size */
10850a7af872STommaso Merciai 	for (fmt = 0; fmt < ALVIUM_NUM_SUPP_MIPI_DATA_FMT; fmt++) {
10860a7af872STommaso Merciai 		if (!alvium->is_mipi_fmt_avail[alvium_csi2_fmts[fmt].fmt_av_bit])
10870a7af872STommaso Merciai 			continue;
10880a7af872STommaso Merciai 
10890a7af872STommaso Merciai 		if (!alvium_csi2_fmts[fmt].is_raw ||
10900a7af872STommaso Merciai 		    alvium->is_bay_avail[alvium_csi2_fmts[fmt].bay_av_bit])
10910a7af872STommaso Merciai 			sz++;
10920a7af872STommaso Merciai 	}
10930a7af872STommaso Merciai 
10940a7af872STommaso Merciai 	/* init alvium_csi2_fmt array */
10950a7af872STommaso Merciai 	alvium->alvium_csi2_fmt_n = sz;
10960a7af872STommaso Merciai 	alvium->alvium_csi2_fmt =
10970a7af872STommaso Merciai 		kmalloc_array(sz, sizeof(struct alvium_pixfmt), GFP_KERNEL);
10980a7af872STommaso Merciai 	if (!alvium->alvium_csi2_fmt)
10990a7af872STommaso Merciai 		return -ENOMEM;
11000a7af872STommaso Merciai 
11010a7af872STommaso Merciai 	/* Create the alvium_csi2 fmt array from formats available */
11020a7af872STommaso Merciai 	for (fmt = 0; fmt < ALVIUM_NUM_SUPP_MIPI_DATA_FMT; fmt++) {
11030a7af872STommaso Merciai 		if (!alvium->is_mipi_fmt_avail[alvium_csi2_fmts[fmt].fmt_av_bit])
11040a7af872STommaso Merciai 			continue;
11050a7af872STommaso Merciai 
11060a7af872STommaso Merciai 		if (!alvium_csi2_fmts[fmt].is_raw ||
11070a7af872STommaso Merciai 		    alvium->is_bay_avail[alvium_csi2_fmts[fmt].bay_av_bit]) {
11080a7af872STommaso Merciai 			alvium->alvium_csi2_fmt[avail_fmt_cnt] =
11090a7af872STommaso Merciai 				alvium_csi2_fmts[fmt];
11100a7af872STommaso Merciai 			avail_fmt_cnt++;
11110a7af872STommaso Merciai 		}
11120a7af872STommaso Merciai 	}
11130a7af872STommaso Merciai 
11140a7af872STommaso Merciai 	return 0;
11150a7af872STommaso Merciai }
11160a7af872STommaso Merciai 
alvium_set_mipi_fmt(struct alvium_dev * alvium,const struct alvium_pixfmt * pixfmt)11170a7af872STommaso Merciai static int alvium_set_mipi_fmt(struct alvium_dev *alvium,
11180a7af872STommaso Merciai 			       const struct alvium_pixfmt *pixfmt)
11190a7af872STommaso Merciai {
11200a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
11210a7af872STommaso Merciai 	int ret;
11220a7af872STommaso Merciai 
11230a7af872STommaso Merciai 	ret = alvium_write_hshake(alvium, REG_BCRM_IMG_MIPI_DATA_FORMAT_RW,
11240a7af872STommaso Merciai 				  pixfmt->mipi_fmt_regval);
11250a7af872STommaso Merciai 	if (ret) {
11260a7af872STommaso Merciai 		dev_err(dev, "Fail to set mipi fmt\n");
11270a7af872STommaso Merciai 		return ret;
11280a7af872STommaso Merciai 	}
11290a7af872STommaso Merciai 
11300a7af872STommaso Merciai 	return 0;
11310a7af872STommaso Merciai }
11320a7af872STommaso Merciai 
alvium_get_avail_bayer(struct alvium_dev * alvium)11330a7af872STommaso Merciai static int alvium_get_avail_bayer(struct alvium_dev *alvium)
11340a7af872STommaso Merciai {
11350a7af872STommaso Merciai 	struct alvium_avail_bayer *avail_bay;
11360a7af872STommaso Merciai 	u64 val;
11370a7af872STommaso Merciai 	int ret;
11380a7af872STommaso Merciai 
11390a7af872STommaso Merciai 	ret = alvium_read(alvium, REG_BCRM_IMG_BAYER_PATTERN_INQUIRY_R,
11400a7af872STommaso Merciai 			  &val, NULL);
11410a7af872STommaso Merciai 	if (ret)
11420a7af872STommaso Merciai 		return ret;
11430a7af872STommaso Merciai 
11440a7af872STommaso Merciai 	avail_bay = (struct alvium_avail_bayer *)&val;
11450a7af872STommaso Merciai 
11460a7af872STommaso Merciai 	alvium->is_bay_avail[ALVIUM_BIT_BAY_MONO] = avail_bay->mono;
11470a7af872STommaso Merciai 	alvium->is_bay_avail[ALVIUM_BIT_BAY_GR] = avail_bay->gr;
11480a7af872STommaso Merciai 	alvium->is_bay_avail[ALVIUM_BIT_BAY_RG] = avail_bay->rg;
11490a7af872STommaso Merciai 	alvium->is_bay_avail[ALVIUM_BIT_BAY_GB] = avail_bay->gb;
11500a7af872STommaso Merciai 	alvium->is_bay_avail[ALVIUM_BIT_BAY_BG] = avail_bay->bg;
11510a7af872STommaso Merciai 
11520a7af872STommaso Merciai 	alvium_print_avail_bayer(alvium);
11530a7af872STommaso Merciai 
11540a7af872STommaso Merciai 	return 0;
11550a7af872STommaso Merciai }
11560a7af872STommaso Merciai 
alvium_set_bayer_pattern(struct alvium_dev * alvium,const struct alvium_pixfmt * pixfmt)11570a7af872STommaso Merciai static int alvium_set_bayer_pattern(struct alvium_dev *alvium,
11580a7af872STommaso Merciai 				    const struct alvium_pixfmt *pixfmt)
11590a7af872STommaso Merciai {
11600a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
11610a7af872STommaso Merciai 	int ret;
11620a7af872STommaso Merciai 
11630a7af872STommaso Merciai 	ret = alvium_write_hshake(alvium, REG_BCRM_IMG_BAYER_PATTERN_RW,
11640a7af872STommaso Merciai 				  pixfmt->bay_fmt_regval);
11650a7af872STommaso Merciai 	if (ret) {
11660a7af872STommaso Merciai 		dev_err(dev, "Fail to set bayer pattern\n");
11670a7af872STommaso Merciai 		return ret;
11680a7af872STommaso Merciai 	}
11690a7af872STommaso Merciai 
11700a7af872STommaso Merciai 	return 0;
11710a7af872STommaso Merciai }
11720a7af872STommaso Merciai 
alvium_get_frame_interval(struct alvium_dev * alvium,u64 * min_fr,u64 * max_fr)1173b5c5a02bSTommaso Merciai static int alvium_get_frame_interval(struct alvium_dev *alvium,
1174188d2ff3STommaso Merciai 				     u64 *min_fr, u64 *max_fr)
11750a7af872STommaso Merciai {
11760a7af872STommaso Merciai 	int ret = 0;
11770a7af872STommaso Merciai 
11780a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_ACQUISITION_FRAME_RATE_MIN_R,
1179b5c5a02bSTommaso Merciai 		    min_fr, &ret);
11800a7af872STommaso Merciai 	alvium_read(alvium, REG_BCRM_ACQUISITION_FRAME_RATE_MAX_R,
1181b5c5a02bSTommaso Merciai 		    max_fr, &ret);
1182b5c5a02bSTommaso Merciai 
11830a7af872STommaso Merciai 	return ret;
11840a7af872STommaso Merciai }
11850a7af872STommaso Merciai 
alvium_set_frame_rate(struct alvium_dev * alvium,u64 fr)1186d7f686d8STommaso Merciai static int alvium_set_frame_rate(struct alvium_dev *alvium, u64 fr)
11870a7af872STommaso Merciai {
11880a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
11890a7af872STommaso Merciai 	int ret;
11900a7af872STommaso Merciai 
119150b631c6STommaso Merciai 	ret = alvium_write_hshake(alvium, REG_BCRM_ACQUISITION_FRAME_RATE_EN_RW,
119250b631c6STommaso Merciai 				  1);
119350b631c6STommaso Merciai 	if (ret) {
119450b631c6STommaso Merciai 		dev_err(dev, "Fail to set acquisition frame rate enable reg\n");
119550b631c6STommaso Merciai 		return ret;
119650b631c6STommaso Merciai 	}
119750b631c6STommaso Merciai 
119850b631c6STommaso Merciai 	ret = alvium_write_hshake(alvium, REG_BCRM_FRAME_START_TRIGGER_MODE_RW,
119950b631c6STommaso Merciai 				  0);
120050b631c6STommaso Merciai 	if (ret) {
120150b631c6STommaso Merciai 		dev_err(dev, "Fail to set frame start trigger mode reg\n");
120250b631c6STommaso Merciai 		return ret;
120350b631c6STommaso Merciai 	}
120450b631c6STommaso Merciai 
12050a7af872STommaso Merciai 	ret = alvium_write_hshake(alvium, REG_BCRM_ACQUISITION_FRAME_RATE_RW,
1206d7f686d8STommaso Merciai 				  fr);
12070a7af872STommaso Merciai 	if (ret) {
12080a7af872STommaso Merciai 		dev_err(dev, "Fail to set frame rate lanes reg\n");
12090a7af872STommaso Merciai 		return ret;
12100a7af872STommaso Merciai 	}
12110a7af872STommaso Merciai 
1212d7f686d8STommaso Merciai 	dev_dbg(dev, "set frame rate: %llu us\n", fr);
12130a7af872STommaso Merciai 
12140a7af872STommaso Merciai 	return 0;
12150a7af872STommaso Merciai }
12160a7af872STommaso Merciai 
alvium_set_stream_mipi(struct alvium_dev * alvium,bool on)12170a7af872STommaso Merciai static int alvium_set_stream_mipi(struct alvium_dev *alvium, bool on)
12180a7af872STommaso Merciai {
12190a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
12200a7af872STommaso Merciai 	int ret;
12210a7af872STommaso Merciai 
12220a7af872STommaso Merciai 	ret = alvium_write_hshake(alvium, on ? REG_BCRM_ACQUISITION_START_RW :
12230a7af872STommaso Merciai 				  REG_BCRM_ACQUISITION_STOP_RW, 0x01);
12240a7af872STommaso Merciai 	if (ret) {
12250a7af872STommaso Merciai 		dev_err(dev, "Fail set_stream_mipi\n");
12260a7af872STommaso Merciai 		return ret;
12270a7af872STommaso Merciai 	}
12280a7af872STommaso Merciai 
12290a7af872STommaso Merciai 	return 0;
12300a7af872STommaso Merciai }
12310a7af872STommaso Merciai 
alvium_get_gain(struct alvium_dev * alvium)12320a7af872STommaso Merciai static int alvium_get_gain(struct alvium_dev *alvium)
12330a7af872STommaso Merciai {
12340a7af872STommaso Merciai 	u64 gain;
12350a7af872STommaso Merciai 	int ret;
12360a7af872STommaso Merciai 
12370a7af872STommaso Merciai 	/* The unit is millibel (1 mB = 0.01 dB) */
12380a7af872STommaso Merciai 	ret = alvium_read(alvium, REG_BCRM_GAIN_RW, &gain, NULL);
12390a7af872STommaso Merciai 	if (ret)
12400a7af872STommaso Merciai 		return ret;
12410a7af872STommaso Merciai 
12420a7af872STommaso Merciai 	return gain;
12430a7af872STommaso Merciai }
12440a7af872STommaso Merciai 
alvium_set_ctrl_gain(struct alvium_dev * alvium,int gain)12450a7af872STommaso Merciai static int alvium_set_ctrl_gain(struct alvium_dev *alvium, int gain)
12460a7af872STommaso Merciai {
12470a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
12480a7af872STommaso Merciai 	int ret;
12490a7af872STommaso Merciai 
12500a7af872STommaso Merciai 	/* The unit is millibel (1 mB = 0.01 dB) */
12510a7af872STommaso Merciai 	ret = alvium_write_hshake(alvium, REG_BCRM_GAIN_RW, (u64)gain);
12520a7af872STommaso Merciai 	if (ret) {
12530a7af872STommaso Merciai 		dev_err(dev, "Fail to set gain value reg\n");
12540a7af872STommaso Merciai 		return ret;
12550a7af872STommaso Merciai 	}
12560a7af872STommaso Merciai 
12570a7af872STommaso Merciai 	return 0;
12580a7af872STommaso Merciai }
12590a7af872STommaso Merciai 
alvium_set_ctrl_auto_gain(struct alvium_dev * alvium,bool on)12600a7af872STommaso Merciai static int alvium_set_ctrl_auto_gain(struct alvium_dev *alvium, bool on)
12610a7af872STommaso Merciai {
12620a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
12630a7af872STommaso Merciai 	int ret;
12640a7af872STommaso Merciai 
12650a7af872STommaso Merciai 	ret = alvium_write_hshake(alvium, REG_BCRM_GAIN_AUTO_RW,
12660a7af872STommaso Merciai 				  on ? 0x02 : 0x00);
12670a7af872STommaso Merciai 	if (ret) {
12680a7af872STommaso Merciai 		dev_err(dev, "Fail to set autogain reg\n");
12690a7af872STommaso Merciai 		return ret;
12700a7af872STommaso Merciai 	}
12710a7af872STommaso Merciai 
12720a7af872STommaso Merciai 	return 0;
12730a7af872STommaso Merciai }
12740a7af872STommaso Merciai 
alvium_get_exposure(struct alvium_dev * alvium)12750a7af872STommaso Merciai static int alvium_get_exposure(struct alvium_dev *alvium)
12760a7af872STommaso Merciai {
12770a7af872STommaso Merciai 	u64 exp;
12780a7af872STommaso Merciai 	int ret;
12790a7af872STommaso Merciai 
12800a7af872STommaso Merciai 	/* Exposure time in ns */
12810a7af872STommaso Merciai 	ret = alvium_read(alvium, REG_BCRM_EXPOSURE_TIME_RW, &exp, NULL);
12820a7af872STommaso Merciai 	if (ret)
12830a7af872STommaso Merciai 		return ret;
12840a7af872STommaso Merciai 
12850a7af872STommaso Merciai 	return exp;
12860a7af872STommaso Merciai }
12870a7af872STommaso Merciai 
alvium_set_ctrl_auto_exposure(struct alvium_dev * alvium,bool on)12880a7af872STommaso Merciai static int alvium_set_ctrl_auto_exposure(struct alvium_dev *alvium, bool on)
12890a7af872STommaso Merciai {
12900a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
12910a7af872STommaso Merciai 	int ret;
12920a7af872STommaso Merciai 
12930a7af872STommaso Merciai 	ret = alvium_write_hshake(alvium, REG_BCRM_WHITE_BALANCE_AUTO_RW,
12940a7af872STommaso Merciai 				  on ? 0x02 : 0x00);
12950a7af872STommaso Merciai 	if (ret) {
12960a7af872STommaso Merciai 		dev_err(dev, "Fail to set autoexposure reg\n");
12970a7af872STommaso Merciai 		return ret;
12980a7af872STommaso Merciai 	}
12990a7af872STommaso Merciai 
13000a7af872STommaso Merciai 	return 0;
13010a7af872STommaso Merciai }
13020a7af872STommaso Merciai 
alvium_set_ctrl_exposure(struct alvium_dev * alvium,int exposure_ns)13030a7af872STommaso Merciai static int alvium_set_ctrl_exposure(struct alvium_dev *alvium, int exposure_ns)
13040a7af872STommaso Merciai {
13050a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
13060a7af872STommaso Merciai 	int ret;
13070a7af872STommaso Merciai 
13080a7af872STommaso Merciai 	ret = alvium_write_hshake(alvium, REG_BCRM_EXPOSURE_TIME_RW,
13090a7af872STommaso Merciai 				  (u64)exposure_ns);
13100a7af872STommaso Merciai 	if (ret) {
13110a7af872STommaso Merciai 		dev_err(dev, "Fail to set exposure value reg\n");
13120a7af872STommaso Merciai 		return ret;
13130a7af872STommaso Merciai 	}
13140a7af872STommaso Merciai 
13150a7af872STommaso Merciai 	return 0;
13160a7af872STommaso Merciai }
13170a7af872STommaso Merciai 
alvium_set_ctrl_blue_balance_ratio(struct alvium_dev * alvium,int blue)13180a7af872STommaso Merciai static int alvium_set_ctrl_blue_balance_ratio(struct alvium_dev *alvium,
13190a7af872STommaso Merciai 					      int blue)
13200a7af872STommaso Merciai {
13210a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
13220a7af872STommaso Merciai 	int ret;
13230a7af872STommaso Merciai 
13240a7af872STommaso Merciai 	ret = alvium_write_hshake(alvium, REG_BCRM_BLUE_BALANCE_RATIO_RW,
13250a7af872STommaso Merciai 				  (u64)blue);
13260a7af872STommaso Merciai 	if (ret) {
13270a7af872STommaso Merciai 		dev_err(dev, "Fail to set blue ratio value reg\n");
13280a7af872STommaso Merciai 		return ret;
13290a7af872STommaso Merciai 	}
13300a7af872STommaso Merciai 
13310a7af872STommaso Merciai 	return 0;
13320a7af872STommaso Merciai }
13330a7af872STommaso Merciai 
alvium_set_ctrl_red_balance_ratio(struct alvium_dev * alvium,int red)13340a7af872STommaso Merciai static int alvium_set_ctrl_red_balance_ratio(struct alvium_dev *alvium, int red)
13350a7af872STommaso Merciai {
13360a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
13370a7af872STommaso Merciai 	int ret;
13380a7af872STommaso Merciai 
13390a7af872STommaso Merciai 	ret = alvium_write_hshake(alvium, REG_BCRM_RED_BALANCE_RATIO_RW,
13400a7af872STommaso Merciai 				  (u64)red);
13410a7af872STommaso Merciai 	if (ret) {
13420a7af872STommaso Merciai 		dev_err(dev, "Fail to set red ratio value reg\n");
13430a7af872STommaso Merciai 		return ret;
13440a7af872STommaso Merciai 	}
13450a7af872STommaso Merciai 
13460a7af872STommaso Merciai 	return 0;
13470a7af872STommaso Merciai }
13480a7af872STommaso Merciai 
alvium_set_ctrl_awb(struct alvium_dev * alvium,bool on)13490a7af872STommaso Merciai static int alvium_set_ctrl_awb(struct alvium_dev *alvium, bool on)
13500a7af872STommaso Merciai {
13510a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
13520a7af872STommaso Merciai 	int ret;
13530a7af872STommaso Merciai 
13540a7af872STommaso Merciai 	ret = alvium_write_hshake(alvium, REG_BCRM_WHITE_BALANCE_AUTO_RW,
13550a7af872STommaso Merciai 				  on ? 0x02 : 0x00);
13560a7af872STommaso Merciai 	if (ret) {
13570a7af872STommaso Merciai 		dev_err(dev, "Fail to set awb reg\n");
13580a7af872STommaso Merciai 		return ret;
13590a7af872STommaso Merciai 	}
13600a7af872STommaso Merciai 
13610a7af872STommaso Merciai 	return 0;
13620a7af872STommaso Merciai }
13630a7af872STommaso Merciai 
alvium_set_ctrl_hue(struct alvium_dev * alvium,int val)13640a7af872STommaso Merciai static int alvium_set_ctrl_hue(struct alvium_dev *alvium, int val)
13650a7af872STommaso Merciai {
13660a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
13670a7af872STommaso Merciai 	int ret;
13680a7af872STommaso Merciai 
13690a7af872STommaso Merciai 	ret = alvium_write_hshake(alvium, REG_BCRM_HUE_RW, (u64)val);
13700a7af872STommaso Merciai 	if (ret) {
13710a7af872STommaso Merciai 		dev_err(dev, "Fail to set hue value reg\n");
13720a7af872STommaso Merciai 		return ret;
13730a7af872STommaso Merciai 	}
13740a7af872STommaso Merciai 
13750a7af872STommaso Merciai 	return 0;
13760a7af872STommaso Merciai }
13770a7af872STommaso Merciai 
alvium_set_ctrl_contrast(struct alvium_dev * alvium,int val)13780a7af872STommaso Merciai static int alvium_set_ctrl_contrast(struct alvium_dev *alvium, int val)
13790a7af872STommaso Merciai {
13800a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
13810a7af872STommaso Merciai 	int ret;
13820a7af872STommaso Merciai 
13830a7af872STommaso Merciai 	ret = alvium_write_hshake(alvium, REG_BCRM_CONTRAST_VALUE_RW, (u64)val);
13840a7af872STommaso Merciai 	if (ret) {
13850a7af872STommaso Merciai 		dev_err(dev, "Fail to set contrast value reg\n");
13860a7af872STommaso Merciai 		return ret;
13870a7af872STommaso Merciai 	}
13880a7af872STommaso Merciai 
13890a7af872STommaso Merciai 	return 0;
13900a7af872STommaso Merciai }
13910a7af872STommaso Merciai 
alvium_set_ctrl_saturation(struct alvium_dev * alvium,int val)13920a7af872STommaso Merciai static int alvium_set_ctrl_saturation(struct alvium_dev *alvium, int val)
13930a7af872STommaso Merciai {
13940a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
13950a7af872STommaso Merciai 	int ret;
13960a7af872STommaso Merciai 
13970a7af872STommaso Merciai 	ret = alvium_write_hshake(alvium, REG_BCRM_SATURATION_RW, (u64)val);
13980a7af872STommaso Merciai 	if (ret) {
13990a7af872STommaso Merciai 		dev_err(dev, "Fail to set contrast value reg\n");
14000a7af872STommaso Merciai 		return ret;
14010a7af872STommaso Merciai 	}
14020a7af872STommaso Merciai 
14030a7af872STommaso Merciai 	return 0;
14040a7af872STommaso Merciai }
14050a7af872STommaso Merciai 
alvium_set_ctrl_gamma(struct alvium_dev * alvium,int val)14060a7af872STommaso Merciai static int alvium_set_ctrl_gamma(struct alvium_dev *alvium, int val)
14070a7af872STommaso Merciai {
14080a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
14090a7af872STommaso Merciai 	int ret;
14100a7af872STommaso Merciai 
14110a7af872STommaso Merciai 	ret = alvium_write_hshake(alvium, REG_BCRM_GAMMA_RW, (u64)val);
14120a7af872STommaso Merciai 	if (ret) {
14130a7af872STommaso Merciai 		dev_err(dev, "Fail to set gamma value reg\n");
14140a7af872STommaso Merciai 		return ret;
14150a7af872STommaso Merciai 	}
14160a7af872STommaso Merciai 
14170a7af872STommaso Merciai 	return 0;
14180a7af872STommaso Merciai }
14190a7af872STommaso Merciai 
alvium_set_ctrl_sharpness(struct alvium_dev * alvium,int val)14200a7af872STommaso Merciai static int alvium_set_ctrl_sharpness(struct alvium_dev *alvium, int val)
14210a7af872STommaso Merciai {
14220a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
14230a7af872STommaso Merciai 	int ret;
14240a7af872STommaso Merciai 
14250a7af872STommaso Merciai 	ret = alvium_write_hshake(alvium, REG_BCRM_SHARPNESS_RW, (u64)val);
14260a7af872STommaso Merciai 	if (ret) {
14270a7af872STommaso Merciai 		dev_err(dev, "Fail to set sharpness value reg\n");
14280a7af872STommaso Merciai 		return ret;
14290a7af872STommaso Merciai 	}
14300a7af872STommaso Merciai 
14310a7af872STommaso Merciai 	return 0;
14320a7af872STommaso Merciai }
14330a7af872STommaso Merciai 
alvium_set_ctrl_hflip(struct alvium_dev * alvium,int val)14340a7af872STommaso Merciai static int alvium_set_ctrl_hflip(struct alvium_dev *alvium, int val)
14350a7af872STommaso Merciai {
14360a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
14370a7af872STommaso Merciai 	int ret;
14380a7af872STommaso Merciai 
14390a7af872STommaso Merciai 	ret = alvium_write_hshake(alvium, REG_BCRM_IMG_REVERSE_X_RW, (u64)val);
14400a7af872STommaso Merciai 	if (ret) {
14410a7af872STommaso Merciai 		dev_err(dev, "Fail to set reverse_x value reg\n");
14420a7af872STommaso Merciai 		return ret;
14430a7af872STommaso Merciai 	}
14440a7af872STommaso Merciai 
14450a7af872STommaso Merciai 	return 0;
14460a7af872STommaso Merciai }
14470a7af872STommaso Merciai 
alvium_set_ctrl_vflip(struct alvium_dev * alvium,int val)14480a7af872STommaso Merciai static int alvium_set_ctrl_vflip(struct alvium_dev *alvium, int val)
14490a7af872STommaso Merciai {
14500a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
14510a7af872STommaso Merciai 	int ret;
14520a7af872STommaso Merciai 
14530a7af872STommaso Merciai 	ret = alvium_write_hshake(alvium, REG_BCRM_IMG_REVERSE_Y_RW, (u64)val);
14540a7af872STommaso Merciai 	if (ret) {
14550a7af872STommaso Merciai 		dev_err(dev, "Fail to set reverse_y value reg\n");
14560a7af872STommaso Merciai 		return ret;
14570a7af872STommaso Merciai 	}
14580a7af872STommaso Merciai 
14590a7af872STommaso Merciai 	return 0;
14600a7af872STommaso Merciai }
14610a7af872STommaso Merciai 
alvium_get_hw_features_params(struct alvium_dev * alvium)14620a7af872STommaso Merciai static int alvium_get_hw_features_params(struct alvium_dev *alvium)
14630a7af872STommaso Merciai {
14640a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
14650a7af872STommaso Merciai 	int ret;
14660a7af872STommaso Merciai 
14670a7af872STommaso Merciai 	ret = alvium_get_csi_clk_params(alvium);
14680a7af872STommaso Merciai 	if (ret) {
14690a7af872STommaso Merciai 		dev_err(dev, "Fail to read min/max csi clock regs\n");
14700a7af872STommaso Merciai 		return ret;
14710a7af872STommaso Merciai 	}
14720a7af872STommaso Merciai 
14730a7af872STommaso Merciai 	ret = alvium_get_img_width_params(alvium);
14740a7af872STommaso Merciai 	if (ret) {
14750a7af872STommaso Merciai 		dev_err(dev, "Fail to read img width regs\n");
14760a7af872STommaso Merciai 		return ret;
14770a7af872STommaso Merciai 	}
14780a7af872STommaso Merciai 
14790a7af872STommaso Merciai 	ret = alvium_get_img_height_params(alvium);
14800a7af872STommaso Merciai 	if (ret) {
1481fc999dd9SColin Ian King 		dev_err(dev, "Fail to read img height regs\n");
14820a7af872STommaso Merciai 		return ret;
14830a7af872STommaso Merciai 	}
14840a7af872STommaso Merciai 
14850a7af872STommaso Merciai 	ret = alvium_get_offx_params(alvium);
14860a7af872STommaso Merciai 	if (ret) {
14870a7af872STommaso Merciai 		dev_err(dev, "Fail to read offx regs\n");
14880a7af872STommaso Merciai 		return ret;
14890a7af872STommaso Merciai 	}
14900a7af872STommaso Merciai 
14910a7af872STommaso Merciai 	ret = alvium_get_offy_params(alvium);
14920a7af872STommaso Merciai 	if (ret) {
14930a7af872STommaso Merciai 		dev_err(dev, "Fail to read offy regs\n");
14940a7af872STommaso Merciai 		return ret;
14950a7af872STommaso Merciai 	}
14960a7af872STommaso Merciai 
14970a7af872STommaso Merciai 	ret = alvium_get_gain_params(alvium);
14980a7af872STommaso Merciai 	if (ret) {
14990a7af872STommaso Merciai 		dev_err(dev, "Fail to read gain regs\n");
15000a7af872STommaso Merciai 		return ret;
15010a7af872STommaso Merciai 	}
15020a7af872STommaso Merciai 
15030a7af872STommaso Merciai 	ret = alvium_get_exposure_params(alvium);
15040a7af872STommaso Merciai 	if (ret) {
15050a7af872STommaso Merciai 		dev_err(dev, "Fail to read min/max exp regs\n");
15060a7af872STommaso Merciai 		return ret;
15070a7af872STommaso Merciai 	}
15080a7af872STommaso Merciai 
15090a7af872STommaso Merciai 	ret = alvium_get_red_balance_ratio_params(alvium);
15100a7af872STommaso Merciai 	if (ret) {
15110a7af872STommaso Merciai 		dev_err(dev, "Fail to read red balance ratio regs\n");
15120a7af872STommaso Merciai 		return ret;
15130a7af872STommaso Merciai 	}
15140a7af872STommaso Merciai 
15150a7af872STommaso Merciai 	ret = alvium_get_blue_balance_ratio_params(alvium);
15160a7af872STommaso Merciai 	if (ret) {
15170a7af872STommaso Merciai 		dev_err(dev, "Fail to read blue balance ratio regs\n");
15180a7af872STommaso Merciai 		return ret;
15190a7af872STommaso Merciai 	}
15200a7af872STommaso Merciai 
15210a7af872STommaso Merciai 	ret = alvium_get_hue_params(alvium);
15220a7af872STommaso Merciai 	if (ret) {
15230a7af872STommaso Merciai 		dev_err(dev, "Fail to read hue regs\n");
15240a7af872STommaso Merciai 		return ret;
15250a7af872STommaso Merciai 	}
15260a7af872STommaso Merciai 
15270a7af872STommaso Merciai 	ret = alvium_get_contrast_params(alvium);
15280a7af872STommaso Merciai 	if (ret) {
15290a7af872STommaso Merciai 		dev_err(dev, "Fail to read contrast regs\n");
15300a7af872STommaso Merciai 		return ret;
15310a7af872STommaso Merciai 	}
15320a7af872STommaso Merciai 
15330a7af872STommaso Merciai 	ret = alvium_get_saturation_params(alvium);
15340a7af872STommaso Merciai 	if (ret) {
15350a7af872STommaso Merciai 		dev_err(dev, "Fail to read saturation regs\n");
15360a7af872STommaso Merciai 		return ret;
15370a7af872STommaso Merciai 	}
15380a7af872STommaso Merciai 
15390a7af872STommaso Merciai 	ret = alvium_get_black_lvl_params(alvium);
15400a7af872STommaso Merciai 	if (ret) {
15410a7af872STommaso Merciai 		dev_err(dev, "Fail to read black lvl regs\n");
15420a7af872STommaso Merciai 		return ret;
15430a7af872STommaso Merciai 	}
15440a7af872STommaso Merciai 
15450a7af872STommaso Merciai 	ret = alvium_get_gamma_params(alvium);
15460a7af872STommaso Merciai 	if (ret) {
15470a7af872STommaso Merciai 		dev_err(dev, "Fail to read gamma regs\n");
15480a7af872STommaso Merciai 		return ret;
15490a7af872STommaso Merciai 	}
15500a7af872STommaso Merciai 
15510a7af872STommaso Merciai 	ret = alvium_get_sharpness_params(alvium);
15520a7af872STommaso Merciai 	if (ret) {
15530a7af872STommaso Merciai 		dev_err(dev, "Fail to read sharpness regs\n");
15540a7af872STommaso Merciai 		return ret;
15550a7af872STommaso Merciai 	}
15560a7af872STommaso Merciai 
15570a7af872STommaso Merciai 	return 0;
15580a7af872STommaso Merciai }
15590a7af872STommaso Merciai 
alvium_get_hw_info(struct alvium_dev * alvium)15600a7af872STommaso Merciai static int alvium_get_hw_info(struct alvium_dev *alvium)
15610a7af872STommaso Merciai {
15620a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
15630a7af872STommaso Merciai 	int ret;
15640a7af872STommaso Merciai 
15650a7af872STommaso Merciai 	ret = alvium_get_bcrm_vers(alvium);
15660a7af872STommaso Merciai 	if (ret) {
15670a7af872STommaso Merciai 		dev_err(dev, "Fail to read bcrm version reg\n");
15680a7af872STommaso Merciai 		return ret;
15690a7af872STommaso Merciai 	}
15700a7af872STommaso Merciai 
15710a7af872STommaso Merciai 	ret = alvium_get_bcrm_addr(alvium);
15720a7af872STommaso Merciai 	if (ret) {
15730a7af872STommaso Merciai 		dev_err(dev, "Fail to bcrm address reg\n");
15740a7af872STommaso Merciai 		return ret;
15750a7af872STommaso Merciai 	}
15760a7af872STommaso Merciai 
15770a7af872STommaso Merciai 	ret = alvium_get_fw_version(alvium);
15780a7af872STommaso Merciai 	if (ret) {
15790a7af872STommaso Merciai 		dev_err(dev, "Fail to read fw version reg\n");
15800a7af872STommaso Merciai 		return ret;
15810a7af872STommaso Merciai 	}
15820a7af872STommaso Merciai 
15830a7af872STommaso Merciai 	ret = alvium_get_host_supp_csi_lanes(alvium);
15840a7af872STommaso Merciai 	if (ret) {
15850a7af872STommaso Merciai 		dev_err(dev, "Fail to read host supported csi lanes reg\n");
15860a7af872STommaso Merciai 		return ret;
15870a7af872STommaso Merciai 	}
15880a7af872STommaso Merciai 
15890a7af872STommaso Merciai 	ret = alvium_get_feat_inq(alvium);
15900a7af872STommaso Merciai 	if (ret) {
15910a7af872STommaso Merciai 		dev_err(dev, "Fail to read bcrm feature inquiry reg\n");
15920a7af872STommaso Merciai 		return ret;
15930a7af872STommaso Merciai 	}
15940a7af872STommaso Merciai 
15950a7af872STommaso Merciai 	ret = alvium_get_hw_features_params(alvium);
15960a7af872STommaso Merciai 	if (ret) {
15970a7af872STommaso Merciai 		dev_err(dev, "Fail to read features params regs\n");
15980a7af872STommaso Merciai 		return ret;
15990a7af872STommaso Merciai 	}
16000a7af872STommaso Merciai 
16010a7af872STommaso Merciai 	ret = alvium_get_avail_mipi_data_format(alvium);
16020a7af872STommaso Merciai 	if (ret) {
16030a7af872STommaso Merciai 		dev_err(dev, "Fail to read available mipi data formats reg\n");
16040a7af872STommaso Merciai 		return ret;
16050a7af872STommaso Merciai 	}
16060a7af872STommaso Merciai 
16070a7af872STommaso Merciai 	ret = alvium_get_avail_bayer(alvium);
16080a7af872STommaso Merciai 	if (ret) {
16090a7af872STommaso Merciai 		dev_err(dev, "Fail to read available Bayer patterns reg\n");
16100a7af872STommaso Merciai 		return ret;
16110a7af872STommaso Merciai 	}
16120a7af872STommaso Merciai 
16130a7af872STommaso Merciai 	ret = alvium_get_mode(alvium);
16140a7af872STommaso Merciai 	if (ret) {
16150a7af872STommaso Merciai 		dev_err(dev, "Fail to get current mode reg\n");
16160a7af872STommaso Merciai 		return ret;
16170a7af872STommaso Merciai 	}
16180a7af872STommaso Merciai 
16190a7af872STommaso Merciai 	return 0;
16200a7af872STommaso Merciai }
16210a7af872STommaso Merciai 
alvium_hw_init(struct alvium_dev * alvium)16220a7af872STommaso Merciai static int alvium_hw_init(struct alvium_dev *alvium)
16230a7af872STommaso Merciai {
16240a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
16250a7af872STommaso Merciai 	int ret;
16260a7af872STommaso Merciai 
16270a7af872STommaso Merciai 	/* Set Alvium BCM mode*/
16280a7af872STommaso Merciai 	ret = alvium_set_bcm_mode(alvium);
16290a7af872STommaso Merciai 	if (ret) {
16300a7af872STommaso Merciai 		dev_err(dev, "Fail to set BCM mode\n");
16310a7af872STommaso Merciai 		return ret;
16320a7af872STommaso Merciai 	}
16330a7af872STommaso Merciai 
16340a7af872STommaso Merciai 	ret = alvium_set_csi_lanes(alvium);
16350a7af872STommaso Merciai 	if (ret) {
16360a7af872STommaso Merciai 		dev_err(dev, "Fail to set csi lanes\n");
16370a7af872STommaso Merciai 		return ret;
16380a7af872STommaso Merciai 	}
16390a7af872STommaso Merciai 
16400a7af872STommaso Merciai 	ret = alvium_set_csi_clk(alvium);
16410a7af872STommaso Merciai 	if (ret) {
16420a7af872STommaso Merciai 		dev_err(dev, "Fail to set csi clk\n");
16430a7af872STommaso Merciai 		return ret;
16440a7af872STommaso Merciai 	}
16450a7af872STommaso Merciai 
16460a7af872STommaso Merciai 	ret = alvium_set_lp2hs_delay(alvium);
16470a7af872STommaso Merciai 	if (ret) {
16480a7af872STommaso Merciai 		dev_err(dev, "Fail to set lp2hs reg\n");
16490a7af872STommaso Merciai 		return ret;
16500a7af872STommaso Merciai 	}
16510a7af872STommaso Merciai 
16520a7af872STommaso Merciai 	return 0;
16530a7af872STommaso Merciai }
16540a7af872STommaso Merciai 
16550a7af872STommaso Merciai /* --------------- Subdev Operations --------------- */
alvium_s_frame_interval(struct v4l2_subdev * sd,struct v4l2_subdev_state * sd_state,struct v4l2_subdev_frame_interval * fi)1656d0d48758STommaso Merciai static int alvium_s_frame_interval(struct v4l2_subdev *sd,
1657d0d48758STommaso Merciai 				   struct v4l2_subdev_state *sd_state,
1658d0d48758STommaso Merciai 				   struct v4l2_subdev_frame_interval *fi)
16590a7af872STommaso Merciai {
1660d0d48758STommaso Merciai 	struct alvium_dev *alvium = sd_to_alvium(sd);
16610a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
1662188d2ff3STommaso Merciai 	u64 req_fr, min_fr, max_fr;
1663d95d9c2cSTommaso Merciai 	struct v4l2_fract *interval;
16640a7af872STommaso Merciai 	int ret;
16650a7af872STommaso Merciai 
1666d0d48758STommaso Merciai 	if (alvium->streaming)
1667d0d48758STommaso Merciai 		return -EBUSY;
1668d0d48758STommaso Merciai 
16690a7af872STommaso Merciai 	if (fi->interval.denominator == 0)
16700a7af872STommaso Merciai 		return -EINVAL;
16710a7af872STommaso Merciai 
1672188d2ff3STommaso Merciai 	ret = alvium_get_frame_interval(alvium, &min_fr, &max_fr);
16730a7af872STommaso Merciai 	if (ret) {
16740a7af872STommaso Merciai 		dev_err(dev, "Fail to get frame interval\n");
16750a7af872STommaso Merciai 		return ret;
16760a7af872STommaso Merciai 	}
16770a7af872STommaso Merciai 
16780a7af872STommaso Merciai 	dev_dbg(dev, "fi->interval.numerator = %d\n",
16790a7af872STommaso Merciai 		fi->interval.numerator);
16800a7af872STommaso Merciai 	dev_dbg(dev, "fi->interval.denominator = %d\n",
16810a7af872STommaso Merciai 		fi->interval.denominator);
16820a7af872STommaso Merciai 
1683d0d48758STommaso Merciai 	req_fr = (u64)((fi->interval.denominator * USEC_PER_SEC) /
16840a7af872STommaso Merciai 		       fi->interval.numerator);
1685188d2ff3STommaso Merciai 	req_fr = clamp(req_fr, min_fr, max_fr);
16860a7af872STommaso Merciai 
1687d95d9c2cSTommaso Merciai 	interval = v4l2_subdev_state_get_interval(sd_state, 0);
1688d95d9c2cSTommaso Merciai 
1689d95d9c2cSTommaso Merciai 	interval->numerator = fi->interval.numerator;
1690d95d9c2cSTommaso Merciai 	interval->denominator = fi->interval.denominator;
1691d95d9c2cSTommaso Merciai 
1692d95d9c2cSTommaso Merciai 	if (fi->which != V4L2_SUBDEV_FORMAT_ACTIVE)
1693d95d9c2cSTommaso Merciai 		return 0;
16940a7af872STommaso Merciai 
1695d0d48758STommaso Merciai 	return alvium_set_frame_rate(alvium, req_fr);
16960a7af872STommaso Merciai }
16970a7af872STommaso Merciai 
alvium_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_state * sd_state,struct v4l2_subdev_mbus_code_enum * code)16980a7af872STommaso Merciai static int alvium_enum_mbus_code(struct v4l2_subdev *sd,
16990a7af872STommaso Merciai 				 struct v4l2_subdev_state *sd_state,
17000a7af872STommaso Merciai 				 struct v4l2_subdev_mbus_code_enum *code)
17010a7af872STommaso Merciai {
17020a7af872STommaso Merciai 	struct alvium_dev *alvium = sd_to_alvium(sd);
17030a7af872STommaso Merciai 
17040a7af872STommaso Merciai 	if (code->index >= alvium->alvium_csi2_fmt_n)
17050a7af872STommaso Merciai 		return -EINVAL;
17060a7af872STommaso Merciai 
17070a7af872STommaso Merciai 	code->code = alvium->alvium_csi2_fmt[code->index].code;
17080a7af872STommaso Merciai 
17090a7af872STommaso Merciai 	return 0;
17100a7af872STommaso Merciai }
17110a7af872STommaso Merciai 
17120a7af872STommaso Merciai static const struct alvium_pixfmt *
alvium_code_to_pixfmt(struct alvium_dev * alvium,u32 code)17130a7af872STommaso Merciai alvium_code_to_pixfmt(struct alvium_dev *alvium, u32 code)
17140a7af872STommaso Merciai {
17150a7af872STommaso Merciai 	unsigned int i;
17160a7af872STommaso Merciai 
17170a7af872STommaso Merciai 	for (i = 0; alvium->alvium_csi2_fmt[i].code; ++i)
17180a7af872STommaso Merciai 		if (alvium->alvium_csi2_fmt[i].code == code)
17190a7af872STommaso Merciai 			return &alvium->alvium_csi2_fmt[i];
17200a7af872STommaso Merciai 
17210a7af872STommaso Merciai 	return &alvium->alvium_csi2_fmt[0];
17220a7af872STommaso Merciai }
17230a7af872STommaso Merciai 
alvium_enum_frame_size(struct v4l2_subdev * sd,struct v4l2_subdev_state * state,struct v4l2_subdev_frame_size_enum * fse)1724b6167cceSTommaso Merciai static int alvium_enum_frame_size(struct v4l2_subdev *sd,
1725b6167cceSTommaso Merciai 				  struct v4l2_subdev_state *state,
1726b6167cceSTommaso Merciai 				  struct v4l2_subdev_frame_size_enum *fse)
1727b6167cceSTommaso Merciai {
1728b6167cceSTommaso Merciai 	struct alvium_dev *alvium = sd_to_alvium(sd);
1729b6167cceSTommaso Merciai 	const struct alvium_pixfmt *alvium_csi2_fmt;
1730b6167cceSTommaso Merciai 
1731b6167cceSTommaso Merciai 	if (fse->index)
1732b6167cceSTommaso Merciai 		return -EINVAL;
1733b6167cceSTommaso Merciai 
1734b6167cceSTommaso Merciai 	alvium_csi2_fmt = alvium_code_to_pixfmt(alvium, fse->code);
1735b6167cceSTommaso Merciai 	if (fse->code != alvium_csi2_fmt->code)
1736b6167cceSTommaso Merciai 		return -EINVAL;
1737b6167cceSTommaso Merciai 
1738b6167cceSTommaso Merciai 	fse->min_width = alvium->img_min_width;
1739b6167cceSTommaso Merciai 	fse->max_width = alvium->img_max_width;
1740b6167cceSTommaso Merciai 	fse->min_height = alvium->img_min_height;
1741b6167cceSTommaso Merciai 	fse->max_height = alvium->img_max_height;
1742b6167cceSTommaso Merciai 	return 0;
1743b6167cceSTommaso Merciai }
1744b6167cceSTommaso Merciai 
alvium_set_mode(struct alvium_dev * alvium,struct v4l2_subdev_state * state)17450a7af872STommaso Merciai static int alvium_set_mode(struct alvium_dev *alvium,
17460a7af872STommaso Merciai 			   struct v4l2_subdev_state *state)
17470a7af872STommaso Merciai {
17480a7af872STommaso Merciai 	struct v4l2_mbus_framefmt *fmt;
17490a7af872STommaso Merciai 	struct v4l2_rect *crop;
17500a7af872STommaso Merciai 	int ret;
17510a7af872STommaso Merciai 
17520a7af872STommaso Merciai 	crop = v4l2_subdev_state_get_crop(state, 0);
17530a7af872STommaso Merciai 	fmt = v4l2_subdev_state_get_format(state, 0);
17540a7af872STommaso Merciai 
17550a7af872STommaso Merciai 	v4l_bound_align_image(&fmt->width, alvium->img_min_width,
17560a7af872STommaso Merciai 			      alvium->img_max_width, 0,
17570a7af872STommaso Merciai 			      &fmt->height, alvium->img_min_height,
17580a7af872STommaso Merciai 			      alvium->img_max_height, 0, 0);
17590a7af872STommaso Merciai 
17600a7af872STommaso Merciai 	/* alvium don't accept negative crop left/top */
17610a7af872STommaso Merciai 	crop->left = clamp((u32)max(0, crop->left), alvium->min_offx,
17620a7af872STommaso Merciai 			   (u32)(alvium->img_max_width - fmt->width));
17630a7af872STommaso Merciai 	crop->top = clamp((u32)max(0, crop->top), alvium->min_offy,
17640a7af872STommaso Merciai 			  (u32)(alvium->img_max_height - fmt->height));
17650a7af872STommaso Merciai 
17660a7af872STommaso Merciai 	ret = alvium_set_img_width(alvium, fmt->width);
17670a7af872STommaso Merciai 	if (ret)
17680a7af872STommaso Merciai 		return ret;
17690a7af872STommaso Merciai 
17700a7af872STommaso Merciai 	ret = alvium_set_img_height(alvium, fmt->height);
17710a7af872STommaso Merciai 	if (ret)
17720a7af872STommaso Merciai 		return ret;
17730a7af872STommaso Merciai 
17740a7af872STommaso Merciai 	ret = alvium_set_img_offx(alvium, crop->left);
17750a7af872STommaso Merciai 	if (ret)
17760a7af872STommaso Merciai 		return ret;
17770a7af872STommaso Merciai 
17780a7af872STommaso Merciai 	ret = alvium_set_img_offy(alvium, crop->top);
17790a7af872STommaso Merciai 	if (ret)
17800a7af872STommaso Merciai 		return ret;
17810a7af872STommaso Merciai 
17820a7af872STommaso Merciai 	return 0;
17830a7af872STommaso Merciai }
17840a7af872STommaso Merciai 
alvium_set_framefmt(struct alvium_dev * alvium,struct v4l2_mbus_framefmt * format)17850a7af872STommaso Merciai static int alvium_set_framefmt(struct alvium_dev *alvium,
17860a7af872STommaso Merciai 			       struct v4l2_mbus_framefmt *format)
17870a7af872STommaso Merciai {
17880a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
17890a7af872STommaso Merciai 	const struct alvium_pixfmt *alvium_csi2_fmt;
17900a7af872STommaso Merciai 	int ret = 0;
17910a7af872STommaso Merciai 
17920a7af872STommaso Merciai 	alvium_csi2_fmt = alvium_code_to_pixfmt(alvium, format->code);
17930a7af872STommaso Merciai 
17940a7af872STommaso Merciai 	ret = alvium_set_mipi_fmt(alvium, alvium_csi2_fmt);
17950a7af872STommaso Merciai 	if (ret)
17960a7af872STommaso Merciai 		return ret;
17970a7af872STommaso Merciai 
17980a7af872STommaso Merciai 	if (alvium_csi2_fmt->is_raw) {
17990a7af872STommaso Merciai 		ret = alvium_set_bayer_pattern(alvium, alvium_csi2_fmt);
18000a7af872STommaso Merciai 		if (ret)
18010a7af872STommaso Merciai 			return ret;
18020a7af872STommaso Merciai 	}
18030a7af872STommaso Merciai 
18040a7af872STommaso Merciai 	dev_dbg(dev, "start: %s, mipi_fmt_regval regval = 0x%llx",
18050a7af872STommaso Merciai 		__func__, alvium_csi2_fmt->mipi_fmt_regval);
18060a7af872STommaso Merciai 
18070a7af872STommaso Merciai 	return ret;
18080a7af872STommaso Merciai }
18090a7af872STommaso Merciai 
alvium_s_stream(struct v4l2_subdev * sd,int enable)18100a7af872STommaso Merciai static int alvium_s_stream(struct v4l2_subdev *sd, int enable)
18110a7af872STommaso Merciai {
18120a7af872STommaso Merciai 	struct alvium_dev *alvium = sd_to_alvium(sd);
18130a7af872STommaso Merciai 	struct i2c_client *client = v4l2_get_subdevdata(&alvium->sd);
18140a7af872STommaso Merciai 	struct v4l2_mbus_framefmt *fmt;
18150a7af872STommaso Merciai 	struct v4l2_subdev_state *state;
18160a7af872STommaso Merciai 	int ret = 0;
18170a7af872STommaso Merciai 
18180a7af872STommaso Merciai 	state = v4l2_subdev_lock_and_get_active_state(sd);
18190a7af872STommaso Merciai 
18200a7af872STommaso Merciai 	if (enable) {
18210a7af872STommaso Merciai 		ret = pm_runtime_resume_and_get(&client->dev);
18220a7af872STommaso Merciai 		if (ret < 0)
18230a7af872STommaso Merciai 			goto out;
18240a7af872STommaso Merciai 
18250a7af872STommaso Merciai 		ret = __v4l2_ctrl_handler_setup(&alvium->ctrls.handler);
18260a7af872STommaso Merciai 		if (ret)
18270a7af872STommaso Merciai 			goto out;
18280a7af872STommaso Merciai 
18290a7af872STommaso Merciai 		ret = alvium_set_mode(alvium, state);
18300a7af872STommaso Merciai 		if (ret)
18310a7af872STommaso Merciai 			goto out;
18320a7af872STommaso Merciai 
18330a7af872STommaso Merciai 		fmt = v4l2_subdev_state_get_format(state, 0);
18340a7af872STommaso Merciai 		ret = alvium_set_framefmt(alvium, fmt);
18350a7af872STommaso Merciai 		if (ret)
18360a7af872STommaso Merciai 			goto out;
18370a7af872STommaso Merciai 
18380a7af872STommaso Merciai 		ret = alvium_set_stream_mipi(alvium, enable);
18390a7af872STommaso Merciai 		if (ret)
18400a7af872STommaso Merciai 			goto out;
18410a7af872STommaso Merciai 
18420a7af872STommaso Merciai 	} else {
18430a7af872STommaso Merciai 		alvium_set_stream_mipi(alvium, enable);
18440a7af872STommaso Merciai 		pm_runtime_put_autosuspend(&client->dev);
18450a7af872STommaso Merciai 	}
18460a7af872STommaso Merciai 
18470a7af872STommaso Merciai 	alvium->streaming = !!enable;
18480a7af872STommaso Merciai 	v4l2_subdev_unlock_state(state);
18490a7af872STommaso Merciai 
18500a7af872STommaso Merciai 	return 0;
18510a7af872STommaso Merciai 
18520a7af872STommaso Merciai out:
18530a7af872STommaso Merciai 	pm_runtime_put(&client->dev);
18540a7af872STommaso Merciai 	v4l2_subdev_unlock_state(state);
18550a7af872STommaso Merciai 	return ret;
18560a7af872STommaso Merciai }
18570a7af872STommaso Merciai 
alvium_init_state(struct v4l2_subdev * sd,struct v4l2_subdev_state * state)18580a7af872STommaso Merciai static int alvium_init_state(struct v4l2_subdev *sd,
18590a7af872STommaso Merciai 			     struct v4l2_subdev_state *state)
18600a7af872STommaso Merciai {
18610a7af872STommaso Merciai 	struct alvium_dev *alvium = sd_to_alvium(sd);
18620a7af872STommaso Merciai 	struct alvium_mode *mode = &alvium->mode;
18630a7af872STommaso Merciai 	struct v4l2_fract *interval;
1864d95d9c2cSTommaso Merciai 	struct v4l2_subdev_format sd_fmt = {
18650a7af872STommaso Merciai 		.which = V4L2_SUBDEV_FORMAT_TRY,
18660a7af872STommaso Merciai 		.format = alvium_csi2_default_fmt,
18670a7af872STommaso Merciai 	};
18680a7af872STommaso Merciai 	struct v4l2_subdev_crop sd_crop = {
18690a7af872STommaso Merciai 		.which = V4L2_SUBDEV_FORMAT_TRY,
18700a7af872STommaso Merciai 		.rect = {
18710a7af872STommaso Merciai 			.left = mode->crop.left,
18720a7af872STommaso Merciai 			.top = mode->crop.top,
18730a7af872STommaso Merciai 			.width = mode->crop.width,
18740a7af872STommaso Merciai 			.height = mode->crop.height,
18750a7af872STommaso Merciai 		},
18760a7af872STommaso Merciai 	};
18770a7af872STommaso Merciai 
18780a7af872STommaso Merciai 	*v4l2_subdev_state_get_crop(state, 0) = sd_crop.rect;
18790a7af872STommaso Merciai 	*v4l2_subdev_state_get_format(state, 0) = sd_fmt.format;
18800a7af872STommaso Merciai 
18810a7af872STommaso Merciai 	/* Setup initial frame interval*/
1882d95d9c2cSTommaso Merciai 	interval = v4l2_subdev_state_get_interval(state, 0);
1883d95d9c2cSTommaso Merciai 	interval->numerator = 1;
1884d95d9c2cSTommaso Merciai 	interval->denominator = ALVIUM_DEFAULT_FR_HZ;
1885d95d9c2cSTommaso Merciai 
1886d95d9c2cSTommaso Merciai 	return 0;
18870a7af872STommaso Merciai }
18880a7af872STommaso Merciai 
alvium_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_state * sd_state,struct v4l2_subdev_format * format)18890a7af872STommaso Merciai static int alvium_set_fmt(struct v4l2_subdev *sd,
18900a7af872STommaso Merciai 			  struct v4l2_subdev_state *sd_state,
18910a7af872STommaso Merciai 			  struct v4l2_subdev_format *format)
18920a7af872STommaso Merciai {
18930a7af872STommaso Merciai 	struct alvium_dev *alvium = sd_to_alvium(sd);
18940a7af872STommaso Merciai 	const struct alvium_pixfmt *alvium_csi2_fmt;
18950a7af872STommaso Merciai 	struct v4l2_mbus_framefmt *fmt;
18960a7af872STommaso Merciai 	struct v4l2_rect *crop;
18970a7af872STommaso Merciai 
18980a7af872STommaso Merciai 	fmt = v4l2_subdev_state_get_format(sd_state, 0);
18990a7af872STommaso Merciai 	crop = v4l2_subdev_state_get_crop(sd_state, 0);
19000a7af872STommaso Merciai 
19010a7af872STommaso Merciai 	v4l_bound_align_image(&format->format.width, alvium->img_min_width,
19020a7af872STommaso Merciai 			      alvium->img_max_width, 0,
19030a7af872STommaso Merciai 			      &format->format.height, alvium->img_min_height,
19040a7af872STommaso Merciai 			      alvium->img_max_height, 0, 0);
19050a7af872STommaso Merciai 
19060a7af872STommaso Merciai 	/* Adjust left and top to prevent roll over sensor area */
19070a7af872STommaso Merciai 	crop->left = clamp((u32)crop->left, (u32)0,
19080a7af872STommaso Merciai 			   (alvium->img_max_width - fmt->width));
19090a7af872STommaso Merciai 	crop->top = clamp((u32)crop->top, (u32)0,
19100a7af872STommaso Merciai 			  (alvium->img_max_height - fmt->height));
19110a7af872STommaso Merciai 
19120a7af872STommaso Merciai 	/* Set also the crop width and height when set a new fmt */
19130a7af872STommaso Merciai 	crop->width = fmt->width;
19140a7af872STommaso Merciai 	crop->height = fmt->height;
19150a7af872STommaso Merciai 
19160a7af872STommaso Merciai 	alvium_csi2_fmt = alvium_code_to_pixfmt(alvium, format->format.code);
19170a7af872STommaso Merciai 	fmt->code = alvium_csi2_fmt->code;
19180a7af872STommaso Merciai 
19190a7af872STommaso Merciai 	*fmt = format->format;
19200a7af872STommaso Merciai 
19210a7af872STommaso Merciai 	return 0;
19220a7af872STommaso Merciai }
19230a7af872STommaso Merciai 
alvium_set_selection(struct v4l2_subdev * sd,struct v4l2_subdev_state * sd_state,struct v4l2_subdev_selection * sel)19240a7af872STommaso Merciai static int alvium_set_selection(struct v4l2_subdev *sd,
19250a7af872STommaso Merciai 				struct v4l2_subdev_state *sd_state,
19260a7af872STommaso Merciai 				struct v4l2_subdev_selection *sel)
19270a7af872STommaso Merciai {
19280a7af872STommaso Merciai 	struct alvium_dev *alvium = sd_to_alvium(sd);
19290a7af872STommaso Merciai 	struct v4l2_mbus_framefmt *fmt;
19300a7af872STommaso Merciai 	struct v4l2_rect *crop;
19310a7af872STommaso Merciai 
19320a7af872STommaso Merciai 	if (sel->target != V4L2_SEL_TGT_CROP)
19330a7af872STommaso Merciai 		return -EINVAL;
19340a7af872STommaso Merciai 
19350a7af872STommaso Merciai 	crop = v4l2_subdev_state_get_crop(sd_state, 0);
19360a7af872STommaso Merciai 	fmt = v4l2_subdev_state_get_format(sd_state, 0);
19370a7af872STommaso Merciai 
19380a7af872STommaso Merciai 	/*
19390a7af872STommaso Merciai 	 * Alvium can only shift the origin of the img
19400a7af872STommaso Merciai 	 * then we accept only value with the same value of the actual fmt
19410a7af872STommaso Merciai 	 */
19420a7af872STommaso Merciai 	if (sel->r.width != fmt->width)
19430a7af872STommaso Merciai 		sel->r.width = fmt->width;
19440a7af872STommaso Merciai 
19450a7af872STommaso Merciai 	if (sel->r.height != fmt->height)
19460a7af872STommaso Merciai 		sel->r.height = fmt->height;
19470a7af872STommaso Merciai 
19480a7af872STommaso Merciai 	/* alvium don't accept negative crop left/top */
19490a7af872STommaso Merciai 	crop->left = clamp((u32)max(0, sel->r.left), alvium->min_offx,
19500a7af872STommaso Merciai 			   alvium->img_max_width - sel->r.width);
19510a7af872STommaso Merciai 	crop->top = clamp((u32)max(0, sel->r.top), alvium->min_offy,
19520a7af872STommaso Merciai 			  alvium->img_max_height - sel->r.height);
19530a7af872STommaso Merciai 
19540a7af872STommaso Merciai 	sel->r = *crop;
19550a7af872STommaso Merciai 
19560a7af872STommaso Merciai 	return 0;
19570a7af872STommaso Merciai }
19580a7af872STommaso Merciai 
alvium_get_selection(struct v4l2_subdev * sd,struct v4l2_subdev_state * sd_state,struct v4l2_subdev_selection * sel)19590a7af872STommaso Merciai static int alvium_get_selection(struct v4l2_subdev *sd,
19600a7af872STommaso Merciai 				struct v4l2_subdev_state *sd_state,
19610a7af872STommaso Merciai 				struct v4l2_subdev_selection *sel)
19620a7af872STommaso Merciai {
19630a7af872STommaso Merciai 	struct alvium_dev *alvium = sd_to_alvium(sd);
19640a7af872STommaso Merciai 
19650a7af872STommaso Merciai 	switch (sel->target) {
19660a7af872STommaso Merciai 	/* Current cropping area */
19670a7af872STommaso Merciai 	case V4L2_SEL_TGT_CROP:
19680a7af872STommaso Merciai 		sel->r = *v4l2_subdev_state_get_crop(sd_state, 0);
19690a7af872STommaso Merciai 		break;
19700a7af872STommaso Merciai 	/* Cropping bounds */
19710a7af872STommaso Merciai 	case V4L2_SEL_TGT_NATIVE_SIZE:
19720a7af872STommaso Merciai 		sel->r.top = 0;
19730a7af872STommaso Merciai 		sel->r.left = 0;
19740a7af872STommaso Merciai 		sel->r.width = alvium->img_max_width;
19750a7af872STommaso Merciai 		sel->r.height = alvium->img_max_height;
19760a7af872STommaso Merciai 		break;
19770a7af872STommaso Merciai 	/* Default cropping area */
19780a7af872STommaso Merciai 	case V4L2_SEL_TGT_CROP_BOUNDS:
19790a7af872STommaso Merciai 	case V4L2_SEL_TGT_CROP_DEFAULT:
19800a7af872STommaso Merciai 		sel->r.top = alvium->min_offy;
19810a7af872STommaso Merciai 		sel->r.left = alvium->min_offx;
19820a7af872STommaso Merciai 		sel->r.width = alvium->img_max_width;
19830a7af872STommaso Merciai 		sel->r.height = alvium->img_max_height;
19840a7af872STommaso Merciai 		break;
19850a7af872STommaso Merciai 	default:
19860a7af872STommaso Merciai 		return -EINVAL;
19870a7af872STommaso Merciai 	}
19880a7af872STommaso Merciai 
19890a7af872STommaso Merciai 	return 0;
19900a7af872STommaso Merciai }
19910a7af872STommaso Merciai 
alvium_g_volatile_ctrl(struct v4l2_ctrl * ctrl)19920a7af872STommaso Merciai static int alvium_g_volatile_ctrl(struct v4l2_ctrl *ctrl)
19930a7af872STommaso Merciai {
19940a7af872STommaso Merciai 	struct v4l2_subdev *sd = ctrl_to_sd(ctrl);
19950a7af872STommaso Merciai 	struct alvium_dev *alvium = sd_to_alvium(sd);
19960a7af872STommaso Merciai 	int val;
19970a7af872STommaso Merciai 
19980a7af872STommaso Merciai 	switch (ctrl->id) {
19990a7af872STommaso Merciai 	case V4L2_CID_ANALOGUE_GAIN:
2000a50a2a32STommaso Merciai 		val = alvium_get_gain(alvium);
20010a7af872STommaso Merciai 		if (val < 0)
20020a7af872STommaso Merciai 			return val;
20030a7af872STommaso Merciai 		alvium->ctrls.gain->val = val;
20040a7af872STommaso Merciai 		break;
20050a7af872STommaso Merciai 	case V4L2_CID_EXPOSURE:
20060a7af872STommaso Merciai 		val = alvium_get_exposure(alvium);
20070a7af872STommaso Merciai 		if (val < 0)
20080a7af872STommaso Merciai 			return val;
20090a7af872STommaso Merciai 		alvium->ctrls.exposure->val = val;
20100a7af872STommaso Merciai 		break;
20110a7af872STommaso Merciai 	}
20120a7af872STommaso Merciai 
20130a7af872STommaso Merciai 	return 0;
20140a7af872STommaso Merciai }
20150a7af872STommaso Merciai 
alvium_s_ctrl(struct v4l2_ctrl * ctrl)20160a7af872STommaso Merciai static int alvium_s_ctrl(struct v4l2_ctrl *ctrl)
20170a7af872STommaso Merciai {
20180a7af872STommaso Merciai 	struct v4l2_subdev *sd = ctrl_to_sd(ctrl);
20190a7af872STommaso Merciai 	struct alvium_dev *alvium = sd_to_alvium(sd);
20200a7af872STommaso Merciai 	struct i2c_client *client = v4l2_get_subdevdata(&alvium->sd);
20210a7af872STommaso Merciai 	int ret;
20220a7af872STommaso Merciai 
20230a7af872STommaso Merciai 	/*
20240a7af872STommaso Merciai 	 * Applying V4L2 control value only happens
20250a7af872STommaso Merciai 	 * when power is up for streaming
20260a7af872STommaso Merciai 	 */
20270a7af872STommaso Merciai 	if (!pm_runtime_get_if_in_use(&client->dev))
20280a7af872STommaso Merciai 		return 0;
20290a7af872STommaso Merciai 
20300a7af872STommaso Merciai 	switch (ctrl->id) {
20310a7af872STommaso Merciai 	case V4L2_CID_ANALOGUE_GAIN:
2032a50a2a32STommaso Merciai 		ret = alvium_set_ctrl_gain(alvium, ctrl->val);
20330a7af872STommaso Merciai 		break;
20340a7af872STommaso Merciai 	case V4L2_CID_AUTOGAIN:
20350a7af872STommaso Merciai 		ret = alvium_set_ctrl_auto_gain(alvium, ctrl->val);
20360a7af872STommaso Merciai 		break;
20370a7af872STommaso Merciai 	case V4L2_CID_EXPOSURE:
20380a7af872STommaso Merciai 		ret = alvium_set_ctrl_exposure(alvium, ctrl->val);
20390a7af872STommaso Merciai 		break;
20400a7af872STommaso Merciai 	case V4L2_CID_EXPOSURE_AUTO:
20410a7af872STommaso Merciai 		ret = alvium_set_ctrl_auto_exposure(alvium, ctrl->val);
20420a7af872STommaso Merciai 		break;
20430a7af872STommaso Merciai 	case V4L2_CID_RED_BALANCE:
20440a7af872STommaso Merciai 		ret = alvium_set_ctrl_red_balance_ratio(alvium, ctrl->val);
20450a7af872STommaso Merciai 		break;
20460a7af872STommaso Merciai 	case V4L2_CID_BLUE_BALANCE:
20470a7af872STommaso Merciai 		ret = alvium_set_ctrl_blue_balance_ratio(alvium, ctrl->val);
20480a7af872STommaso Merciai 		break;
20490a7af872STommaso Merciai 	case V4L2_CID_AUTO_WHITE_BALANCE:
20500a7af872STommaso Merciai 		ret = alvium_set_ctrl_awb(alvium, ctrl->val);
20510a7af872STommaso Merciai 		break;
20520a7af872STommaso Merciai 	case V4L2_CID_HUE:
20530a7af872STommaso Merciai 		ret = alvium_set_ctrl_hue(alvium, ctrl->val);
20540a7af872STommaso Merciai 		break;
20550a7af872STommaso Merciai 	case V4L2_CID_CONTRAST:
20560a7af872STommaso Merciai 		ret = alvium_set_ctrl_contrast(alvium, ctrl->val);
20570a7af872STommaso Merciai 		break;
20580a7af872STommaso Merciai 	case V4L2_CID_SATURATION:
20590a7af872STommaso Merciai 		ret = alvium_set_ctrl_saturation(alvium, ctrl->val);
20600a7af872STommaso Merciai 		break;
20610a7af872STommaso Merciai 	case V4L2_CID_GAMMA:
20620a7af872STommaso Merciai 		ret = alvium_set_ctrl_gamma(alvium, ctrl->val);
20630a7af872STommaso Merciai 		break;
20640a7af872STommaso Merciai 	case V4L2_CID_SHARPNESS:
20650a7af872STommaso Merciai 		ret = alvium_set_ctrl_sharpness(alvium, ctrl->val);
20660a7af872STommaso Merciai 		break;
20670a7af872STommaso Merciai 	case V4L2_CID_HFLIP:
20680a7af872STommaso Merciai 		ret = alvium_set_ctrl_hflip(alvium, ctrl->val);
20690a7af872STommaso Merciai 		break;
20700a7af872STommaso Merciai 	case V4L2_CID_VFLIP:
20710a7af872STommaso Merciai 		ret = alvium_set_ctrl_vflip(alvium, ctrl->val);
20720a7af872STommaso Merciai 		break;
20730a7af872STommaso Merciai 	default:
20740a7af872STommaso Merciai 		ret = -EINVAL;
20750a7af872STommaso Merciai 		break;
20760a7af872STommaso Merciai 	}
20770a7af872STommaso Merciai 
20780a7af872STommaso Merciai 	pm_runtime_put(&client->dev);
20790a7af872STommaso Merciai 
20800a7af872STommaso Merciai 	return ret;
20810a7af872STommaso Merciai }
20820a7af872STommaso Merciai 
20830a7af872STommaso Merciai static const struct v4l2_ctrl_ops alvium_ctrl_ops = {
20840a7af872STommaso Merciai 	.g_volatile_ctrl = alvium_g_volatile_ctrl,
20850a7af872STommaso Merciai 	.s_ctrl = alvium_s_ctrl,
20860a7af872STommaso Merciai };
20870a7af872STommaso Merciai 
alvium_ctrl_init(struct alvium_dev * alvium)20880a7af872STommaso Merciai static int alvium_ctrl_init(struct alvium_dev *alvium)
20890a7af872STommaso Merciai {
20900a7af872STommaso Merciai 	const struct v4l2_ctrl_ops *ops = &alvium_ctrl_ops;
20910a7af872STommaso Merciai 	struct alvium_ctrls *ctrls = &alvium->ctrls;
20920a7af872STommaso Merciai 	struct v4l2_ctrl_handler *hdl = &ctrls->handler;
20930a7af872STommaso Merciai 	struct v4l2_fwnode_device_properties props;
20940a7af872STommaso Merciai 	int ret;
20950a7af872STommaso Merciai 
20960a7af872STommaso Merciai 	v4l2_ctrl_handler_init(hdl, 32);
20970a7af872STommaso Merciai 
20980a7af872STommaso Merciai 	/* Pixel rate is fixed */
20990a7af872STommaso Merciai 	ctrls->pixel_rate = v4l2_ctrl_new_std(hdl, ops,
21000a7af872STommaso Merciai 					      V4L2_CID_PIXEL_RATE, 0,
21010a7af872STommaso Merciai 					      ALVIUM_DEFAULT_PIXEL_RATE_MHZ, 1,
21020a7af872STommaso Merciai 					      ALVIUM_DEFAULT_PIXEL_RATE_MHZ);
21030a7af872STommaso Merciai 	ctrls->pixel_rate->flags |= V4L2_CTRL_FLAG_READ_ONLY;
21040a7af872STommaso Merciai 
21050a7af872STommaso Merciai 	/* Link freq is fixed */
21060a7af872STommaso Merciai 	ctrls->link_freq = v4l2_ctrl_new_int_menu(hdl, ops,
21070a7af872STommaso Merciai 						  V4L2_CID_LINK_FREQ,
21080a7af872STommaso Merciai 						  0, 0, &alvium->link_freq);
21090a7af872STommaso Merciai 	ctrls->link_freq->flags |= V4L2_CTRL_FLAG_READ_ONLY;
21100a7af872STommaso Merciai 
21110a7af872STommaso Merciai 	/* Auto/manual white balance */
21120a7af872STommaso Merciai 	if (alvium->avail_ft.auto_whiteb) {
21130a7af872STommaso Merciai 		ctrls->auto_wb = v4l2_ctrl_new_std(hdl, ops,
21140a7af872STommaso Merciai 						   V4L2_CID_AUTO_WHITE_BALANCE,
21150a7af872STommaso Merciai 						   0, 1, 1, 1);
21160a7af872STommaso Merciai 		v4l2_ctrl_auto_cluster(3, &ctrls->auto_wb, 0, false);
21170a7af872STommaso Merciai 	}
21180a7af872STommaso Merciai 
21190a7af872STommaso Merciai 	ctrls->blue_balance = v4l2_ctrl_new_std(hdl, ops,
21200a7af872STommaso Merciai 						V4L2_CID_BLUE_BALANCE,
21210a7af872STommaso Merciai 						alvium->min_bbalance,
21220a7af872STommaso Merciai 						alvium->max_bbalance,
21230a7af872STommaso Merciai 						alvium->inc_bbalance,
21240a7af872STommaso Merciai 						alvium->dft_bbalance);
21250a7af872STommaso Merciai 	ctrls->red_balance = v4l2_ctrl_new_std(hdl, ops,
21260a7af872STommaso Merciai 					       V4L2_CID_RED_BALANCE,
21270a7af872STommaso Merciai 					       alvium->min_rbalance,
21280a7af872STommaso Merciai 					       alvium->max_rbalance,
21290a7af872STommaso Merciai 					       alvium->inc_rbalance,
21300a7af872STommaso Merciai 					       alvium->dft_rbalance);
21310a7af872STommaso Merciai 
21320a7af872STommaso Merciai 	/* Auto/manual exposure */
21330a7af872STommaso Merciai 	if (alvium->avail_ft.auto_exp) {
21340a7af872STommaso Merciai 		ctrls->auto_exp =
21350a7af872STommaso Merciai 			v4l2_ctrl_new_std_menu(hdl, ops,
21360a7af872STommaso Merciai 					       V4L2_CID_EXPOSURE_AUTO,
21370a7af872STommaso Merciai 					       V4L2_EXPOSURE_MANUAL, 0,
21380a7af872STommaso Merciai 					       V4L2_EXPOSURE_AUTO);
21390a7af872STommaso Merciai 		v4l2_ctrl_auto_cluster(2, &ctrls->auto_exp, 1, true);
21400a7af872STommaso Merciai 	}
21410a7af872STommaso Merciai 
21420a7af872STommaso Merciai 	ctrls->exposure = v4l2_ctrl_new_std(hdl, ops,
21430a7af872STommaso Merciai 					    V4L2_CID_EXPOSURE,
21440a7af872STommaso Merciai 					    alvium->min_exp,
21450a7af872STommaso Merciai 					    alvium->max_exp,
21460a7af872STommaso Merciai 					    alvium->inc_exp,
21470a7af872STommaso Merciai 					    alvium->dft_exp);
21480a7af872STommaso Merciai 	ctrls->exposure->flags |= V4L2_CTRL_FLAG_VOLATILE;
21490a7af872STommaso Merciai 
21500a7af872STommaso Merciai 	/* Auto/manual gain */
21510a7af872STommaso Merciai 	if (alvium->avail_ft.auto_gain) {
21520a7af872STommaso Merciai 		ctrls->auto_gain = v4l2_ctrl_new_std(hdl, ops,
21530a7af872STommaso Merciai 						     V4L2_CID_AUTOGAIN,
21540a7af872STommaso Merciai 						     0, 1, 1, 1);
21550a7af872STommaso Merciai 		v4l2_ctrl_auto_cluster(2, &ctrls->auto_gain, 0, true);
21560a7af872STommaso Merciai 	}
21570a7af872STommaso Merciai 
21580a7af872STommaso Merciai 	if (alvium->avail_ft.gain) {
21590a7af872STommaso Merciai 		ctrls->gain = v4l2_ctrl_new_std(hdl, ops,
21600a7af872STommaso Merciai 						V4L2_CID_ANALOGUE_GAIN,
2161a50a2a32STommaso Merciai 						alvium->min_gain,
21620a7af872STommaso Merciai 						alvium->max_gain,
21630a7af872STommaso Merciai 						alvium->inc_gain,
21640a7af872STommaso Merciai 						alvium->dft_gain);
21650a7af872STommaso Merciai 		ctrls->gain->flags |= V4L2_CTRL_FLAG_VOLATILE;
21660a7af872STommaso Merciai 	}
21670a7af872STommaso Merciai 
21680a7af872STommaso Merciai 	if (alvium->avail_ft.sat)
21690a7af872STommaso Merciai 		ctrls->saturation = v4l2_ctrl_new_std(hdl, ops,
21700a7af872STommaso Merciai 						      V4L2_CID_SATURATION,
21710a7af872STommaso Merciai 						      alvium->min_sat,
21720a7af872STommaso Merciai 						      alvium->max_sat,
21730a7af872STommaso Merciai 						      alvium->inc_sat,
21740a7af872STommaso Merciai 						      alvium->dft_sat);
21750a7af872STommaso Merciai 
21760a7af872STommaso Merciai 	if (alvium->avail_ft.hue)
21770a7af872STommaso Merciai 		ctrls->hue = v4l2_ctrl_new_std(hdl, ops,
21780a7af872STommaso Merciai 					       V4L2_CID_HUE,
21790a7af872STommaso Merciai 					       alvium->min_hue,
21800a7af872STommaso Merciai 					       alvium->max_hue,
21810a7af872STommaso Merciai 					       alvium->inc_hue,
21820a7af872STommaso Merciai 					       alvium->dft_hue);
21830a7af872STommaso Merciai 
21840a7af872STommaso Merciai 	if (alvium->avail_ft.contrast)
21850a7af872STommaso Merciai 		ctrls->contrast = v4l2_ctrl_new_std(hdl, ops,
21860a7af872STommaso Merciai 						    V4L2_CID_CONTRAST,
21870a7af872STommaso Merciai 						    alvium->min_contrast,
21880a7af872STommaso Merciai 						    alvium->max_contrast,
21890a7af872STommaso Merciai 						    alvium->inc_contrast,
21900a7af872STommaso Merciai 						    alvium->dft_contrast);
21910a7af872STommaso Merciai 
21920a7af872STommaso Merciai 	if (alvium->avail_ft.gamma)
21930a7af872STommaso Merciai 		ctrls->gamma = v4l2_ctrl_new_std(hdl, ops,
21940a7af872STommaso Merciai 						 V4L2_CID_GAMMA,
21950a7af872STommaso Merciai 						 alvium->min_gamma,
21960a7af872STommaso Merciai 						 alvium->max_gamma,
21970a7af872STommaso Merciai 						 alvium->inc_gamma,
21980a7af872STommaso Merciai 						 alvium->dft_gamma);
21990a7af872STommaso Merciai 
22000a7af872STommaso Merciai 	if (alvium->avail_ft.sharp)
22010a7af872STommaso Merciai 		ctrls->sharpness = v4l2_ctrl_new_std(hdl, ops,
22020a7af872STommaso Merciai 						     V4L2_CID_SHARPNESS,
22030a7af872STommaso Merciai 						     alvium->min_sharp,
22040a7af872STommaso Merciai 						     alvium->max_sharp,
22050a7af872STommaso Merciai 						     alvium->inc_sharp,
22060a7af872STommaso Merciai 						     alvium->dft_sharp);
22070a7af872STommaso Merciai 
22080a7af872STommaso Merciai 	if (alvium->avail_ft.rev_x)
22090a7af872STommaso Merciai 		ctrls->hflip = v4l2_ctrl_new_std(hdl, ops,
22100a7af872STommaso Merciai 						 V4L2_CID_HFLIP,
22110a7af872STommaso Merciai 						 0, 1, 1, 0);
22120a7af872STommaso Merciai 
22130a7af872STommaso Merciai 	if (alvium->avail_ft.rev_y)
22140a7af872STommaso Merciai 		ctrls->vflip = v4l2_ctrl_new_std(hdl, ops,
22150a7af872STommaso Merciai 						 V4L2_CID_VFLIP,
22160a7af872STommaso Merciai 						 0, 1, 1, 0);
22170a7af872STommaso Merciai 
22180a7af872STommaso Merciai 	if (hdl->error) {
22190a7af872STommaso Merciai 		ret = hdl->error;
22200a7af872STommaso Merciai 		goto free_ctrls;
22210a7af872STommaso Merciai 	}
22220a7af872STommaso Merciai 
22230a7af872STommaso Merciai 	ret = v4l2_fwnode_device_parse(&alvium->i2c_client->dev, &props);
22240a7af872STommaso Merciai 	if (ret)
22250a7af872STommaso Merciai 		goto free_ctrls;
22260a7af872STommaso Merciai 
22270a7af872STommaso Merciai 	ret = v4l2_ctrl_new_fwnode_properties(hdl, ops, &props);
22280a7af872STommaso Merciai 	if (ret)
22290a7af872STommaso Merciai 		goto free_ctrls;
22300a7af872STommaso Merciai 
22310a7af872STommaso Merciai 	alvium->sd.ctrl_handler = hdl;
22320a7af872STommaso Merciai 	return 0;
22330a7af872STommaso Merciai 
22340a7af872STommaso Merciai free_ctrls:
22350a7af872STommaso Merciai 	v4l2_ctrl_handler_free(hdl);
22360a7af872STommaso Merciai 	return ret;
22370a7af872STommaso Merciai }
22380a7af872STommaso Merciai 
22390a7af872STommaso Merciai static const struct v4l2_subdev_core_ops alvium_core_ops = {
22400a7af872STommaso Merciai 	.log_status = v4l2_ctrl_subdev_log_status,
22410a7af872STommaso Merciai };
22420a7af872STommaso Merciai 
22430a7af872STommaso Merciai static const struct v4l2_subdev_video_ops alvium_video_ops = {
22440a7af872STommaso Merciai 	.s_stream		= alvium_s_stream,
22450a7af872STommaso Merciai };
22460a7af872STommaso Merciai 
22470a7af872STommaso Merciai static const struct v4l2_subdev_pad_ops alvium_pad_ops = {
22480a7af872STommaso Merciai 	.enum_mbus_code = alvium_enum_mbus_code,
22490a7af872STommaso Merciai 	.enum_frame_size = alvium_enum_frame_size,
2250b6167cceSTommaso Merciai 	.get_fmt = v4l2_subdev_get_fmt,
22510a7af872STommaso Merciai 	.set_fmt = alvium_set_fmt,
22520a7af872STommaso Merciai 	.get_selection = alvium_get_selection,
22530a7af872STommaso Merciai 	.set_selection = alvium_set_selection,
22540a7af872STommaso Merciai 	.get_frame_interval = v4l2_subdev_get_frame_interval,
2255d95d9c2cSTommaso Merciai 	.set_frame_interval = alvium_s_frame_interval,
2256287fe160SLaurent Pinchart };
22570a7af872STommaso Merciai 
22580a7af872STommaso Merciai static const struct v4l2_subdev_internal_ops alvium_internal_ops = {
22590a7af872STommaso Merciai 	.init_state = alvium_init_state,
22600a7af872STommaso Merciai };
22610a7af872STommaso Merciai 
22620a7af872STommaso Merciai static const struct v4l2_subdev_ops alvium_subdev_ops = {
22630a7af872STommaso Merciai 	.core	= &alvium_core_ops,
22640a7af872STommaso Merciai 	.pad	= &alvium_pad_ops,
22650a7af872STommaso Merciai 	.video	= &alvium_video_ops,
22660a7af872STommaso Merciai };
22670a7af872STommaso Merciai 
alvium_subdev_init(struct alvium_dev * alvium)22680a7af872STommaso Merciai static int alvium_subdev_init(struct alvium_dev *alvium)
22690a7af872STommaso Merciai {
22700a7af872STommaso Merciai 	struct i2c_client *client = alvium->i2c_client;
22710a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
22720a7af872STommaso Merciai 	struct v4l2_subdev *sd = &alvium->sd;
22730a7af872STommaso Merciai 	int ret;
22740a7af872STommaso Merciai 
22750a7af872STommaso Merciai 	/* Setup the initial mode */
22760a7af872STommaso Merciai 	alvium->mode.fmt = alvium_csi2_default_fmt;
22770a7af872STommaso Merciai 	alvium->mode.width = alvium_csi2_default_fmt.width;
22780a7af872STommaso Merciai 	alvium->mode.height = alvium_csi2_default_fmt.height;
22790a7af872STommaso Merciai 	alvium->mode.crop.left = alvium->min_offx;
22800a7af872STommaso Merciai 	alvium->mode.crop.top = alvium->min_offy;
22810a7af872STommaso Merciai 	alvium->mode.crop.width = alvium_csi2_default_fmt.width;
22820a7af872STommaso Merciai 	alvium->mode.crop.height = alvium_csi2_default_fmt.height;
22830a7af872STommaso Merciai 
22840a7af872STommaso Merciai 	/* init alvium sd */
22850a7af872STommaso Merciai 	v4l2_i2c_subdev_init(sd, client, &alvium_subdev_ops);
22860a7af872STommaso Merciai 
22870a7af872STommaso Merciai 	sd->internal_ops = &alvium_internal_ops;
22880a7af872STommaso Merciai 	sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
2289*17971a43STommaso Merciai 	alvium->pad.flags = MEDIA_PAD_FL_SOURCE;
22900a7af872STommaso Merciai 	sd->entity.function = MEDIA_ENT_F_CAM_SENSOR;
22910a7af872STommaso Merciai 
22920a7af872STommaso Merciai 	ret = media_entity_pads_init(&sd->entity, 1, &alvium->pad);
22930a7af872STommaso Merciai 	if (ret) {
22940a7af872STommaso Merciai 		dev_err(dev, "Could not register media entity\n");
22950a7af872STommaso Merciai 		return ret;
22960a7af872STommaso Merciai 	}
22970a7af872STommaso Merciai 
22980a7af872STommaso Merciai 	ret = alvium_ctrl_init(alvium);
22990a7af872STommaso Merciai 	if (ret) {
23000a7af872STommaso Merciai 		dev_err(dev, "Control initialization error %d\n", ret);
23010a7af872STommaso Merciai 		goto entity_cleanup;
23020a7af872STommaso Merciai 	}
23030a7af872STommaso Merciai 
23040a7af872STommaso Merciai 	alvium->sd.state_lock = alvium->ctrls.handler.lock;
23050a7af872STommaso Merciai 
23060a7af872STommaso Merciai 	ret = v4l2_subdev_init_finalize(sd);
23070a7af872STommaso Merciai 	if (ret < 0) {
23080a7af872STommaso Merciai 		dev_err(dev, "subdev initialization error %d\n", ret);
23090a7af872STommaso Merciai 		goto err_ctrls;
23100a7af872STommaso Merciai 	}
23110a7af872STommaso Merciai 
23120a7af872STommaso Merciai 	return 0;
23130a7af872STommaso Merciai 
23140a7af872STommaso Merciai err_ctrls:
23150a7af872STommaso Merciai 	v4l2_ctrl_handler_free(&alvium->ctrls.handler);
23160a7af872STommaso Merciai entity_cleanup:
23170a7af872STommaso Merciai 	media_entity_cleanup(&alvium->sd.entity);
23180a7af872STommaso Merciai 	return ret;
23190a7af872STommaso Merciai }
23200a7af872STommaso Merciai 
alvium_subdev_cleanup(struct alvium_dev * alvium)23210a7af872STommaso Merciai static void alvium_subdev_cleanup(struct alvium_dev *alvium)
23220a7af872STommaso Merciai {
23230a7af872STommaso Merciai 	v4l2_fwnode_endpoint_free(&alvium->ep);
23240a7af872STommaso Merciai 	v4l2_subdev_cleanup(&alvium->sd);
23250a7af872STommaso Merciai 	media_entity_cleanup(&alvium->sd.entity);
23260a7af872STommaso Merciai 	v4l2_ctrl_handler_free(&alvium->ctrls.handler);
23270a7af872STommaso Merciai }
23280a7af872STommaso Merciai 
alvium_get_dt_data(struct alvium_dev * alvium)23290a7af872STommaso Merciai static int alvium_get_dt_data(struct alvium_dev *alvium)
23300a7af872STommaso Merciai {
23310a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
23320a7af872STommaso Merciai 	struct fwnode_handle *fwnode = dev_fwnode(dev);
23330a7af872STommaso Merciai 	struct fwnode_handle *endpoint;
23340a7af872STommaso Merciai 
23350a7af872STommaso Merciai 	if (!fwnode)
23360a7af872STommaso Merciai 		return -EINVAL;
23370a7af872STommaso Merciai 
23380a7af872STommaso Merciai 	/* Only CSI2 is supported for now: */
23390a7af872STommaso Merciai 	alvium->ep.bus_type = V4L2_MBUS_CSI2_DPHY;
23400a7af872STommaso Merciai 
23410a7af872STommaso Merciai 	endpoint = fwnode_graph_get_endpoint_by_id(fwnode, 0, 0, 0);
23420a7af872STommaso Merciai 	if (!endpoint) {
23430a7af872STommaso Merciai 		dev_err(dev, "endpoint node not found\n");
23440a7af872STommaso Merciai 		return -EINVAL;
23450a7af872STommaso Merciai 	}
23460a7af872STommaso Merciai 
23470a7af872STommaso Merciai 	if (v4l2_fwnode_endpoint_alloc_parse(endpoint, &alvium->ep)) {
23480a7af872STommaso Merciai 		dev_err(dev, "could not parse endpoint\n");
23490a7af872STommaso Merciai 		goto error_out;
23500a7af872STommaso Merciai 	}
23510a7af872STommaso Merciai 
23520a7af872STommaso Merciai 	if (!alvium->ep.nr_of_link_frequencies) {
23530a7af872STommaso Merciai 		dev_err(dev, "no link frequencies defined");
23540a7af872STommaso Merciai 		goto error_out;
23550a7af872STommaso Merciai 	}
23560a7af872STommaso Merciai 
23570a7af872STommaso Merciai 	return 0;
23580a7af872STommaso Merciai 
23590a7af872STommaso Merciai error_out:
23600a7af872STommaso Merciai 	v4l2_fwnode_endpoint_free(&alvium->ep);
23610a7af872STommaso Merciai 	fwnode_handle_put(endpoint);
23620a7af872STommaso Merciai 
23630a7af872STommaso Merciai 	return -EINVAL;
23640a7af872STommaso Merciai }
23650a7af872STommaso Merciai 
alvium_set_power(struct alvium_dev * alvium,bool on)23660a7af872STommaso Merciai static int alvium_set_power(struct alvium_dev *alvium, bool on)
23670a7af872STommaso Merciai {
23680a7af872STommaso Merciai 	int ret;
23690a7af872STommaso Merciai 
23700a7af872STommaso Merciai 	if (!on)
23710a7af872STommaso Merciai 		return regulator_disable(alvium->reg_vcc);
23720a7af872STommaso Merciai 
23730a7af872STommaso Merciai 	ret = regulator_enable(alvium->reg_vcc);
23740a7af872STommaso Merciai 	if (ret)
23750a7af872STommaso Merciai 		return ret;
23760a7af872STommaso Merciai 
23770a7af872STommaso Merciai 	/* alvium boot time 7s */
23780a7af872STommaso Merciai 	msleep(7000);
23790a7af872STommaso Merciai 	return 0;
23800a7af872STommaso Merciai }
23810a7af872STommaso Merciai 
alvium_runtime_resume(struct device * dev)23820a7af872STommaso Merciai static int alvium_runtime_resume(struct device *dev)
23830a7af872STommaso Merciai {
23840a7af872STommaso Merciai 	struct v4l2_subdev *sd = dev_get_drvdata(dev);
23850a7af872STommaso Merciai 	struct alvium_dev *alvium = sd_to_alvium(sd);
23860a7af872STommaso Merciai 	int ret;
23870a7af872STommaso Merciai 
23880a7af872STommaso Merciai 	ret = alvium_set_power(alvium, true);
23890a7af872STommaso Merciai 	if (ret)
23900a7af872STommaso Merciai 		return ret;
23910a7af872STommaso Merciai 
23920a7af872STommaso Merciai 	ret = alvium_hw_init(alvium);
23930a7af872STommaso Merciai 	if (ret) {
23940a7af872STommaso Merciai 		alvium_set_power(alvium, false);
23950a7af872STommaso Merciai 		return ret;
23960a7af872STommaso Merciai 	}
23970a7af872STommaso Merciai 
23980a7af872STommaso Merciai 	return 0;
23990a7af872STommaso Merciai }
24000a7af872STommaso Merciai 
alvium_runtime_suspend(struct device * dev)24010a7af872STommaso Merciai static int alvium_runtime_suspend(struct device *dev)
24020a7af872STommaso Merciai {
24030a7af872STommaso Merciai 	struct v4l2_subdev *sd = dev_get_drvdata(dev);
24040a7af872STommaso Merciai 	struct alvium_dev *alvium = sd_to_alvium(sd);
24050a7af872STommaso Merciai 
24060a7af872STommaso Merciai 	alvium_set_power(alvium, false);
24070a7af872STommaso Merciai 
24080a7af872STommaso Merciai 	return 0;
24090a7af872STommaso Merciai }
24100a7af872STommaso Merciai 
24110a7af872STommaso Merciai static const struct dev_pm_ops alvium_pm_ops = {
24120a7af872STommaso Merciai 	RUNTIME_PM_OPS(alvium_runtime_suspend, alvium_runtime_resume, NULL)
24130a7af872STommaso Merciai };
24140a7af872STommaso Merciai 
alvium_probe(struct i2c_client * client)24150a7af872STommaso Merciai static int alvium_probe(struct i2c_client *client)
24160a7af872STommaso Merciai {
24170a7af872STommaso Merciai 	struct device *dev = &client->dev;
24180a7af872STommaso Merciai 	struct alvium_dev *alvium;
24190a7af872STommaso Merciai 	int ret;
24200a7af872STommaso Merciai 
24210a7af872STommaso Merciai 	alvium = devm_kzalloc(dev, sizeof(*alvium), GFP_KERNEL);
24220a7af872STommaso Merciai 	if (!alvium)
24230a7af872STommaso Merciai 		return -ENOMEM;
24240a7af872STommaso Merciai 
24250a7af872STommaso Merciai 	alvium->i2c_client = client;
24260a7af872STommaso Merciai 
24270a7af872STommaso Merciai 	alvium->regmap = devm_cci_regmap_init_i2c(client, 16);
24280a7af872STommaso Merciai 	if (IS_ERR(alvium->regmap))
24290a7af872STommaso Merciai 		return PTR_ERR(alvium->regmap);
24300a7af872STommaso Merciai 
24310a7af872STommaso Merciai 	ret = alvium_get_dt_data(alvium);
24320a7af872STommaso Merciai 	if (ret)
24330a7af872STommaso Merciai 		return ret;
24340a7af872STommaso Merciai 
24350a7af872STommaso Merciai 	alvium->reg_vcc = devm_regulator_get_optional(dev, "vcc-ext-in");
24360a7af872STommaso Merciai 	if (IS_ERR(alvium->reg_vcc))
24370a7af872STommaso Merciai 		return dev_err_probe(dev, PTR_ERR(alvium->reg_vcc),
24380a7af872STommaso Merciai 				     "no vcc-ext-in regulator provided\n");
24390a7af872STommaso Merciai 
24400a7af872STommaso Merciai 	ret = alvium_set_power(alvium, true);
24410a7af872STommaso Merciai 	if (ret)
24420a7af872STommaso Merciai 		goto err_powerdown;
24430a7af872STommaso Merciai 
24440a7af872STommaso Merciai 	if (!alvium_is_alive(alvium)) {
24450a7af872STommaso Merciai 		ret = -ENODEV;
24460a7af872STommaso Merciai 		dev_err_probe(dev, ret, "Device detection failed\n");
24470a7af872STommaso Merciai 		goto err_powerdown;
24480a7af872STommaso Merciai 	}
24490a7af872STommaso Merciai 
24500a7af872STommaso Merciai 	ret = alvium_get_hw_info(alvium);
24510a7af872STommaso Merciai 	if (ret) {
24520a7af872STommaso Merciai 		dev_err_probe(dev, ret, "get_hw_info fail\n");
24530a7af872STommaso Merciai 		goto err_powerdown;
24540a7af872STommaso Merciai 	}
24550a7af872STommaso Merciai 
24560a7af872STommaso Merciai 	ret = alvium_hw_init(alvium);
24570a7af872STommaso Merciai 	if (ret) {
24580a7af872STommaso Merciai 		dev_err_probe(dev, ret, "hw_init fail\n");
24590a7af872STommaso Merciai 		goto err_powerdown;
24600a7af872STommaso Merciai 	}
24610a7af872STommaso Merciai 
24620a7af872STommaso Merciai 	ret = alvium_setup_mipi_fmt(alvium);
24630a7af872STommaso Merciai 	if (ret) {
24640a7af872STommaso Merciai 		dev_err_probe(dev, ret, "setup_mipi_fmt fail\n");
24650a7af872STommaso Merciai 		goto err_powerdown;
24660a7af872STommaso Merciai 	}
24670a7af872STommaso Merciai 
24680a7af872STommaso Merciai 	/*
24690a7af872STommaso Merciai 	 * Enable runtime PM without autosuspend:
24700a7af872STommaso Merciai 	 *
24710a7af872STommaso Merciai 	 * Don't use pm autosuspend (alvium have ~7s boot time).
24720a7af872STommaso Merciai 	 * Alvium has been powered manually:
24730a7af872STommaso Merciai 	 *  - mark it as active
24740a7af872STommaso Merciai 	 *  - increase the usage count without resuming the device.
24750a7af872STommaso Merciai 	 */
24760a7af872STommaso Merciai 	pm_runtime_set_active(dev);
24770a7af872STommaso Merciai 	pm_runtime_get_noresume(dev);
24780a7af872STommaso Merciai 	pm_runtime_enable(dev);
24790a7af872STommaso Merciai 
24800a7af872STommaso Merciai 	/* Initialize the V4L2 subdev. */
24810a7af872STommaso Merciai 	ret = alvium_subdev_init(alvium);
24820a7af872STommaso Merciai 	if (ret)
24830a7af872STommaso Merciai 		goto err_pm;
24840a7af872STommaso Merciai 
24850a7af872STommaso Merciai 	ret = v4l2_async_register_subdev(&alvium->sd);
24860a7af872STommaso Merciai 	if (ret < 0) {
24870a7af872STommaso Merciai 		dev_err_probe(dev, ret, "Could not register v4l2 device\n");
24880a7af872STommaso Merciai 		goto err_subdev;
24890a7af872STommaso Merciai 	}
24900a7af872STommaso Merciai 
24910a7af872STommaso Merciai 	return 0;
24920a7af872STommaso Merciai 
24930a7af872STommaso Merciai err_subdev:
24940a7af872STommaso Merciai 	alvium_subdev_cleanup(alvium);
24950a7af872STommaso Merciai err_pm:
24960a7af872STommaso Merciai 	pm_runtime_disable(dev);
24970a7af872STommaso Merciai 	pm_runtime_put_noidle(dev);
24980a7af872STommaso Merciai 	kfree(alvium->alvium_csi2_fmt);
24990a7af872STommaso Merciai err_powerdown:
25000a7af872STommaso Merciai 	alvium_set_power(alvium, false);
25010a7af872STommaso Merciai 
25020a7af872STommaso Merciai 	return ret;
25030a7af872STommaso Merciai }
25040a7af872STommaso Merciai 
alvium_remove(struct i2c_client * client)25050a7af872STommaso Merciai static void alvium_remove(struct i2c_client *client)
25060a7af872STommaso Merciai {
25070a7af872STommaso Merciai 	struct v4l2_subdev *sd = i2c_get_clientdata(client);
25080a7af872STommaso Merciai 	struct alvium_dev *alvium = sd_to_alvium(sd);
25090a7af872STommaso Merciai 	struct device *dev = &alvium->i2c_client->dev;
25100a7af872STommaso Merciai 
25110a7af872STommaso Merciai 	v4l2_async_unregister_subdev(sd);
25120a7af872STommaso Merciai 	alvium_subdev_cleanup(alvium);
25130a7af872STommaso Merciai 	kfree(alvium->alvium_csi2_fmt);
25140a7af872STommaso Merciai 	/*
25150a7af872STommaso Merciai 	 * Disable runtime PM. In case runtime PM is disabled in the kernel,
25160a7af872STommaso Merciai 	 * make sure to turn power off manually.
25170a7af872STommaso Merciai 	 */
25180a7af872STommaso Merciai 	pm_runtime_disable(dev);
25190a7af872STommaso Merciai 	if (!pm_runtime_status_suspended(dev))
25200a7af872STommaso Merciai 		alvium_set_power(alvium, false);
25210a7af872STommaso Merciai 	pm_runtime_set_suspended(dev);
25220a7af872STommaso Merciai }
25230a7af872STommaso Merciai 
25240a7af872STommaso Merciai static const struct of_device_id alvium_of_ids[] = {
25250a7af872STommaso Merciai 	{ .compatible = "alliedvision,alvium-csi2", },
25260a7af872STommaso Merciai 	{ }
25270a7af872STommaso Merciai };
25280a7af872STommaso Merciai MODULE_DEVICE_TABLE(of, alvium_of_ids);
25290a7af872STommaso Merciai 
25300a7af872STommaso Merciai static struct i2c_driver alvium_i2c_driver = {
25310a7af872STommaso Merciai 	.driver = {
25320a7af872STommaso Merciai 		.name = "alvium-csi2",
25330a7af872STommaso Merciai 		.pm = pm_ptr(&alvium_pm_ops),
25340a7af872STommaso Merciai 		.of_match_table = alvium_of_ids,
25350a7af872STommaso Merciai 	},
25360a7af872STommaso Merciai 	.probe = alvium_probe,
25370a7af872STommaso Merciai 	.remove = alvium_remove,
25380a7af872STommaso Merciai };
25390a7af872STommaso Merciai 
25400a7af872STommaso Merciai module_i2c_driver(alvium_i2c_driver);
25410a7af872STommaso Merciai 
25420a7af872STommaso Merciai MODULE_DESCRIPTION("Allied Vision's Alvium Camera Driver");
25430a7af872STommaso Merciai MODULE_AUTHOR("Tommaso Merciai <tomm.merciai@gmail.com>");
25440a7af872STommaso Merciai MODULE_AUTHOR("Martin Hecht <martin.hecht@avnet.eu>");
25450a7af872STommaso Merciai MODULE_AUTHOR("Avnet Silica Software & Services EMEA");
25460a7af872STommaso Merciai MODULE_LICENSE("GPL");
25470a7af872STommaso Merciai