xref: /linux/drivers/media/dvb-frontends/m88rs2000.c (revision d0034a7a4ac7fae708146ac0059b9c47a1543f0d)
174ba9207SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2ae8dc8eeSMalcolm Priestley /*
3ae8dc8eeSMalcolm Priestley 	Driver for M88RS2000 demodulator and tuner
4ae8dc8eeSMalcolm Priestley 
5ae8dc8eeSMalcolm Priestley 	Copyright (C) 2012 Malcolm Priestley (tvboxspy@gmail.com)
6ae8dc8eeSMalcolm Priestley 	Beta Driver
7ae8dc8eeSMalcolm Priestley 
8ae8dc8eeSMalcolm Priestley 	Include various calculation code from DS3000 driver.
9ae8dc8eeSMalcolm Priestley 	Copyright (C) 2009 Konstantin Dimitrov.
10ae8dc8eeSMalcolm Priestley 
11ae8dc8eeSMalcolm Priestley 
12ae8dc8eeSMalcolm Priestley */
13ae8dc8eeSMalcolm Priestley #include <linux/init.h>
14ae8dc8eeSMalcolm Priestley #include <linux/module.h>
15ae8dc8eeSMalcolm Priestley #include <linux/device.h>
16ae8dc8eeSMalcolm Priestley #include <linux/jiffies.h>
17ae8dc8eeSMalcolm Priestley #include <linux/string.h>
18ae8dc8eeSMalcolm Priestley #include <linux/slab.h>
19ae8dc8eeSMalcolm Priestley #include <linux/types.h>
20ae8dc8eeSMalcolm Priestley 
21ae8dc8eeSMalcolm Priestley 
22fada1935SMauro Carvalho Chehab #include <media/dvb_frontend.h>
23ae8dc8eeSMalcolm Priestley #include "m88rs2000.h"
24ae8dc8eeSMalcolm Priestley 
25ae8dc8eeSMalcolm Priestley struct m88rs2000_state {
26ae8dc8eeSMalcolm Priestley 	struct i2c_adapter *i2c;
27ae8dc8eeSMalcolm Priestley 	const struct m88rs2000_config *config;
28ae8dc8eeSMalcolm Priestley 	struct dvb_frontend frontend;
29ae8dc8eeSMalcolm Priestley 	u8 no_lock_count;
30ae8dc8eeSMalcolm Priestley 	u32 tuner_frequency;
31ae8dc8eeSMalcolm Priestley 	u32 symbol_rate;
320df289a2SMauro Carvalho Chehab 	enum fe_code_rate fec_inner;
33ae8dc8eeSMalcolm Priestley 	u8 tuner_level;
34ae8dc8eeSMalcolm Priestley 	int errmode;
35ae8dc8eeSMalcolm Priestley };
36ae8dc8eeSMalcolm Priestley 
37ae8dc8eeSMalcolm Priestley static int m88rs2000_debug;
38ae8dc8eeSMalcolm Priestley 
39ae8dc8eeSMalcolm Priestley module_param_named(debug, m88rs2000_debug, int, 0644);
40ae8dc8eeSMalcolm Priestley MODULE_PARM_DESC(debug, "set debugging level (1=info (or-able)).");
41ae8dc8eeSMalcolm Priestley 
42ae8dc8eeSMalcolm Priestley #define dprintk(level, args...) do { \
43ae8dc8eeSMalcolm Priestley 	if (level & m88rs2000_debug) \
44ae8dc8eeSMalcolm Priestley 		printk(KERN_DEBUG "m88rs2000-fe: " args); \
45ae8dc8eeSMalcolm Priestley } while (0)
46ae8dc8eeSMalcolm Priestley 
47ae8dc8eeSMalcolm Priestley #define deb_info(args...)  dprintk(0x01, args)
48ae8dc8eeSMalcolm Priestley #define info(format, arg...) \
49ae8dc8eeSMalcolm Priestley 	printk(KERN_INFO "m88rs2000-fe: " format "\n" , ## arg)
50ae8dc8eeSMalcolm Priestley 
51b858c331SIgor M. Liplianin static int m88rs2000_writereg(struct m88rs2000_state *state,
52ae8dc8eeSMalcolm Priestley 	u8 reg, u8 data)
53ae8dc8eeSMalcolm Priestley {
54ae8dc8eeSMalcolm Priestley 	int ret;
55ae8dc8eeSMalcolm Priestley 	u8 buf[] = { reg, data };
56ae8dc8eeSMalcolm Priestley 	struct i2c_msg msg = {
57b858c331SIgor M. Liplianin 		.addr = state->config->demod_addr,
58ae8dc8eeSMalcolm Priestley 		.flags = 0,
59ae8dc8eeSMalcolm Priestley 		.buf = buf,
60ae8dc8eeSMalcolm Priestley 		.len = 2
61ae8dc8eeSMalcolm Priestley 	};
62ae8dc8eeSMalcolm Priestley 
63ae8dc8eeSMalcolm Priestley 	ret = i2c_transfer(state->i2c, &msg, 1);
64ae8dc8eeSMalcolm Priestley 
65ae8dc8eeSMalcolm Priestley 	if (ret != 1)
664bd69e7bSMauro Carvalho Chehab 		deb_info("%s: writereg error (reg == 0x%02x, val == 0x%02x, ret == %i)\n",
674bd69e7bSMauro Carvalho Chehab 			 __func__, reg, data, ret);
68ae8dc8eeSMalcolm Priestley 
69ae8dc8eeSMalcolm Priestley 	return (ret != 1) ? -EREMOTEIO : 0;
70ae8dc8eeSMalcolm Priestley }
71ae8dc8eeSMalcolm Priestley 
72b858c331SIgor M. Liplianin static u8 m88rs2000_readreg(struct m88rs2000_state *state, u8 reg)
73ae8dc8eeSMalcolm Priestley {
74ae8dc8eeSMalcolm Priestley 	int ret;
75ae8dc8eeSMalcolm Priestley 	u8 b0[] = { reg };
76ae8dc8eeSMalcolm Priestley 	u8 b1[] = { 0 };
77b858c331SIgor M. Liplianin 
78ae8dc8eeSMalcolm Priestley 	struct i2c_msg msg[] = {
79ae8dc8eeSMalcolm Priestley 		{
80b858c331SIgor M. Liplianin 			.addr = state->config->demod_addr,
81ae8dc8eeSMalcolm Priestley 			.flags = 0,
82ae8dc8eeSMalcolm Priestley 			.buf = b0,
83ae8dc8eeSMalcolm Priestley 			.len = 1
84ae8dc8eeSMalcolm Priestley 		}, {
85b858c331SIgor M. Liplianin 			.addr = state->config->demod_addr,
86ae8dc8eeSMalcolm Priestley 			.flags = I2C_M_RD,
87ae8dc8eeSMalcolm Priestley 			.buf = b1,
88ae8dc8eeSMalcolm Priestley 			.len = 1
89ae8dc8eeSMalcolm Priestley 		}
90ae8dc8eeSMalcolm Priestley 	};
91ae8dc8eeSMalcolm Priestley 
92ae8dc8eeSMalcolm Priestley 	ret = i2c_transfer(state->i2c, msg, 2);
93ae8dc8eeSMalcolm Priestley 
94ae8dc8eeSMalcolm Priestley 	if (ret != 2)
95ae8dc8eeSMalcolm Priestley 		deb_info("%s: readreg error (reg == 0x%02x, ret == %i)\n",
96ae8dc8eeSMalcolm Priestley 				__func__, reg, ret);
97ae8dc8eeSMalcolm Priestley 
98ae8dc8eeSMalcolm Priestley 	return b1[0];
99ae8dc8eeSMalcolm Priestley }
100ae8dc8eeSMalcolm Priestley 
10106af15d1SMalcolm Priestley static u32 m88rs2000_get_mclk(struct dvb_frontend *fe)
10206af15d1SMalcolm Priestley {
10306af15d1SMalcolm Priestley 	struct m88rs2000_state *state = fe->demodulator_priv;
10406af15d1SMalcolm Priestley 	u32 mclk;
10506af15d1SMalcolm Priestley 	u8 reg;
10606af15d1SMalcolm Priestley 	/* Must not be 0x00 or 0xff */
10706af15d1SMalcolm Priestley 	reg = m88rs2000_readreg(state, 0x86);
10806af15d1SMalcolm Priestley 	if (!reg || reg == 0xff)
10906af15d1SMalcolm Priestley 		return 0;
11006af15d1SMalcolm Priestley 
11106af15d1SMalcolm Priestley 	reg /= 2;
11206af15d1SMalcolm Priestley 	reg += 1;
11306af15d1SMalcolm Priestley 
11406af15d1SMalcolm Priestley 	mclk = (u32)(reg * RS2000_FE_CRYSTAL_KHZ + 28 / 2) / 28;
11506af15d1SMalcolm Priestley 
11606af15d1SMalcolm Priestley 	return mclk;
11706af15d1SMalcolm Priestley }
11806af15d1SMalcolm Priestley 
11906af15d1SMalcolm Priestley static int m88rs2000_set_carrieroffset(struct dvb_frontend *fe, s16 offset)
12006af15d1SMalcolm Priestley {
12106af15d1SMalcolm Priestley 	struct m88rs2000_state *state = fe->demodulator_priv;
12206af15d1SMalcolm Priestley 	u32 mclk;
12306af15d1SMalcolm Priestley 	s32 tmp;
12406af15d1SMalcolm Priestley 	u8 reg;
12506af15d1SMalcolm Priestley 	int ret;
12606af15d1SMalcolm Priestley 
12706af15d1SMalcolm Priestley 	mclk = m88rs2000_get_mclk(fe);
12806af15d1SMalcolm Priestley 	if (!mclk)
12906af15d1SMalcolm Priestley 		return -EINVAL;
13006af15d1SMalcolm Priestley 
13106af15d1SMalcolm Priestley 	tmp = (offset * 4096 + (s32)mclk / 2) / (s32)mclk;
13206af15d1SMalcolm Priestley 	if (tmp < 0)
13306af15d1SMalcolm Priestley 		tmp += 4096;
13406af15d1SMalcolm Priestley 
13506af15d1SMalcolm Priestley 	/* Carrier Offset */
13606af15d1SMalcolm Priestley 	ret = m88rs2000_writereg(state, 0x9c, (u8)(tmp >> 4));
13706af15d1SMalcolm Priestley 
13806af15d1SMalcolm Priestley 	reg = m88rs2000_readreg(state, 0x9d);
13906af15d1SMalcolm Priestley 	reg &= 0xf;
14006af15d1SMalcolm Priestley 	reg |= (u8)(tmp & 0xf) << 4;
14106af15d1SMalcolm Priestley 
14206af15d1SMalcolm Priestley 	ret |= m88rs2000_writereg(state, 0x9d, reg);
14306af15d1SMalcolm Priestley 
14406af15d1SMalcolm Priestley 	return ret;
14506af15d1SMalcolm Priestley }
14606af15d1SMalcolm Priestley 
147ae8dc8eeSMalcolm Priestley static int m88rs2000_set_symbolrate(struct dvb_frontend *fe, u32 srate)
148ae8dc8eeSMalcolm Priestley {
149ae8dc8eeSMalcolm Priestley 	struct m88rs2000_state *state = fe->demodulator_priv;
150ae8dc8eeSMalcolm Priestley 	int ret;
151dd4491dfSMalcolm Priestley 	u64 temp;
152dd4491dfSMalcolm Priestley 	u32 mclk;
153ae8dc8eeSMalcolm Priestley 	u8 b[3];
154ae8dc8eeSMalcolm Priestley 
155ae8dc8eeSMalcolm Priestley 	if ((srate < 1000000) || (srate > 45000000))
156ae8dc8eeSMalcolm Priestley 		return -EINVAL;
157ae8dc8eeSMalcolm Priestley 
158dd4491dfSMalcolm Priestley 	mclk = m88rs2000_get_mclk(fe);
159dd4491dfSMalcolm Priestley 	if (!mclk)
160dd4491dfSMalcolm Priestley 		return -EINVAL;
161dd4491dfSMalcolm Priestley 
162ae8dc8eeSMalcolm Priestley 	temp = srate / 1000;
163dd4491dfSMalcolm Priestley 	temp *= 1 << 24;
164dd4491dfSMalcolm Priestley 
165dd4491dfSMalcolm Priestley 	do_div(temp, mclk);
166ae8dc8eeSMalcolm Priestley 
167ae8dc8eeSMalcolm Priestley 	b[0] = (u8) (temp >> 16) & 0xff;
168ae8dc8eeSMalcolm Priestley 	b[1] = (u8) (temp >> 8) & 0xff;
169ae8dc8eeSMalcolm Priestley 	b[2] = (u8) temp & 0xff;
170dd4491dfSMalcolm Priestley 
171b858c331SIgor M. Liplianin 	ret = m88rs2000_writereg(state, 0x93, b[2]);
172b858c331SIgor M. Liplianin 	ret |= m88rs2000_writereg(state, 0x94, b[1]);
173b858c331SIgor M. Liplianin 	ret |= m88rs2000_writereg(state, 0x95, b[0]);
174ae8dc8eeSMalcolm Priestley 
175dd4491dfSMalcolm Priestley 	if (srate > 10000000)
176dd4491dfSMalcolm Priestley 		ret |= m88rs2000_writereg(state, 0xa0, 0x20);
177dd4491dfSMalcolm Priestley 	else
178dd4491dfSMalcolm Priestley 		ret |= m88rs2000_writereg(state, 0xa0, 0x60);
179dd4491dfSMalcolm Priestley 
180dd4491dfSMalcolm Priestley 	ret |= m88rs2000_writereg(state, 0xa1, 0xe0);
181dd4491dfSMalcolm Priestley 
182dd4491dfSMalcolm Priestley 	if (srate > 12000000)
183dd4491dfSMalcolm Priestley 		ret |= m88rs2000_writereg(state, 0xa3, 0x20);
184dd4491dfSMalcolm Priestley 	else if (srate > 2800000)
185dd4491dfSMalcolm Priestley 		ret |= m88rs2000_writereg(state, 0xa3, 0x98);
186dd4491dfSMalcolm Priestley 	else
187dd4491dfSMalcolm Priestley 		ret |= m88rs2000_writereg(state, 0xa3, 0x90);
188dd4491dfSMalcolm Priestley 
189ae8dc8eeSMalcolm Priestley 	deb_info("m88rs2000: m88rs2000_set_symbolrate\n");
190ae8dc8eeSMalcolm Priestley 	return ret;
191ae8dc8eeSMalcolm Priestley }
192ae8dc8eeSMalcolm Priestley 
193ae8dc8eeSMalcolm Priestley static int m88rs2000_send_diseqc_msg(struct dvb_frontend *fe,
194ae8dc8eeSMalcolm Priestley 				    struct dvb_diseqc_master_cmd *m)
195ae8dc8eeSMalcolm Priestley {
196ae8dc8eeSMalcolm Priestley 	struct m88rs2000_state *state = fe->demodulator_priv;
197ae8dc8eeSMalcolm Priestley 
198ae8dc8eeSMalcolm Priestley 	int i;
199ae8dc8eeSMalcolm Priestley 	u8 reg;
200ae8dc8eeSMalcolm Priestley 	deb_info("%s\n", __func__);
201b858c331SIgor M. Liplianin 	m88rs2000_writereg(state, 0x9a, 0x30);
202b858c331SIgor M. Liplianin 	reg = m88rs2000_readreg(state, 0xb2);
203ae8dc8eeSMalcolm Priestley 	reg &= 0x3f;
204b858c331SIgor M. Liplianin 	m88rs2000_writereg(state, 0xb2, reg);
205ae8dc8eeSMalcolm Priestley 	for (i = 0; i <  m->msg_len; i++)
206b858c331SIgor M. Liplianin 		m88rs2000_writereg(state, 0xb3 + i, m->msg[i]);
207ae8dc8eeSMalcolm Priestley 
208b858c331SIgor M. Liplianin 	reg = m88rs2000_readreg(state, 0xb1);
209ae8dc8eeSMalcolm Priestley 	reg &= 0x87;
210ae8dc8eeSMalcolm Priestley 	reg |= ((m->msg_len - 1) << 3) | 0x07;
211ae8dc8eeSMalcolm Priestley 	reg &= 0x7f;
212b858c331SIgor M. Liplianin 	m88rs2000_writereg(state, 0xb1, reg);
213ae8dc8eeSMalcolm Priestley 
214ae8dc8eeSMalcolm Priestley 	for (i = 0; i < 15; i++) {
215b858c331SIgor M. Liplianin 		if ((m88rs2000_readreg(state, 0xb1) & 0x40) == 0x0)
216ae8dc8eeSMalcolm Priestley 			break;
217ae8dc8eeSMalcolm Priestley 		msleep(20);
218ae8dc8eeSMalcolm Priestley 	}
219ae8dc8eeSMalcolm Priestley 
220b858c331SIgor M. Liplianin 	reg = m88rs2000_readreg(state, 0xb1);
221ae8dc8eeSMalcolm Priestley 	if ((reg & 0x40) > 0x0) {
222ae8dc8eeSMalcolm Priestley 		reg &= 0x7f;
223ae8dc8eeSMalcolm Priestley 		reg |= 0x40;
224b858c331SIgor M. Liplianin 		m88rs2000_writereg(state, 0xb1, reg);
225ae8dc8eeSMalcolm Priestley 	}
226ae8dc8eeSMalcolm Priestley 
227b858c331SIgor M. Liplianin 	reg = m88rs2000_readreg(state, 0xb2);
228ae8dc8eeSMalcolm Priestley 	reg &= 0x3f;
229ae8dc8eeSMalcolm Priestley 	reg |= 0x80;
230b858c331SIgor M. Liplianin 	m88rs2000_writereg(state, 0xb2, reg);
231b858c331SIgor M. Liplianin 	m88rs2000_writereg(state, 0x9a, 0xb0);
232ae8dc8eeSMalcolm Priestley 
233ae8dc8eeSMalcolm Priestley 
234ae8dc8eeSMalcolm Priestley 	return 0;
235ae8dc8eeSMalcolm Priestley }
236ae8dc8eeSMalcolm Priestley 
237ae8dc8eeSMalcolm Priestley static int m88rs2000_send_diseqc_burst(struct dvb_frontend *fe,
2380df289a2SMauro Carvalho Chehab 				       enum fe_sec_mini_cmd burst)
239ae8dc8eeSMalcolm Priestley {
240ae8dc8eeSMalcolm Priestley 	struct m88rs2000_state *state = fe->demodulator_priv;
241ae8dc8eeSMalcolm Priestley 	u8 reg0, reg1;
242ae8dc8eeSMalcolm Priestley 	deb_info("%s\n", __func__);
243b858c331SIgor M. Liplianin 	m88rs2000_writereg(state, 0x9a, 0x30);
244ae8dc8eeSMalcolm Priestley 	msleep(50);
245b858c331SIgor M. Liplianin 	reg0 = m88rs2000_readreg(state, 0xb1);
246b858c331SIgor M. Liplianin 	reg1 = m88rs2000_readreg(state, 0xb2);
247593a2ce0SMalcolm Priestley 	/* TODO complete this section */
248b858c331SIgor M. Liplianin 	m88rs2000_writereg(state, 0xb2, reg1);
249b858c331SIgor M. Liplianin 	m88rs2000_writereg(state, 0xb1, reg0);
250b858c331SIgor M. Liplianin 	m88rs2000_writereg(state, 0x9a, 0xb0);
251ae8dc8eeSMalcolm Priestley 
252ae8dc8eeSMalcolm Priestley 	return 0;
253ae8dc8eeSMalcolm Priestley }
254ae8dc8eeSMalcolm Priestley 
2550df289a2SMauro Carvalho Chehab static int m88rs2000_set_tone(struct dvb_frontend *fe,
2560df289a2SMauro Carvalho Chehab 			      enum fe_sec_tone_mode tone)
257ae8dc8eeSMalcolm Priestley {
258ae8dc8eeSMalcolm Priestley 	struct m88rs2000_state *state = fe->demodulator_priv;
259ae8dc8eeSMalcolm Priestley 	u8 reg0, reg1;
260b858c331SIgor M. Liplianin 	m88rs2000_writereg(state, 0x9a, 0x30);
261b858c331SIgor M. Liplianin 	reg0 = m88rs2000_readreg(state, 0xb1);
262b858c331SIgor M. Liplianin 	reg1 = m88rs2000_readreg(state, 0xb2);
263ae8dc8eeSMalcolm Priestley 
264ae8dc8eeSMalcolm Priestley 	reg1 &= 0x3f;
265ae8dc8eeSMalcolm Priestley 
266ae8dc8eeSMalcolm Priestley 	switch (tone) {
267ae8dc8eeSMalcolm Priestley 	case SEC_TONE_ON:
268ae8dc8eeSMalcolm Priestley 		reg0 |= 0x4;
269ae8dc8eeSMalcolm Priestley 		reg0 &= 0xbc;
270ae8dc8eeSMalcolm Priestley 		break;
271ae8dc8eeSMalcolm Priestley 	case SEC_TONE_OFF:
272ae8dc8eeSMalcolm Priestley 		reg1 |= 0x80;
273ae8dc8eeSMalcolm Priestley 		break;
274ae8dc8eeSMalcolm Priestley 	default:
275593a2ce0SMalcolm Priestley 		break;
276ae8dc8eeSMalcolm Priestley 	}
277b858c331SIgor M. Liplianin 	m88rs2000_writereg(state, 0xb2, reg1);
278b858c331SIgor M. Liplianin 	m88rs2000_writereg(state, 0xb1, reg0);
279b858c331SIgor M. Liplianin 	m88rs2000_writereg(state, 0x9a, 0xb0);
280ae8dc8eeSMalcolm Priestley 	return 0;
281ae8dc8eeSMalcolm Priestley }
282ae8dc8eeSMalcolm Priestley 
283ae8dc8eeSMalcolm Priestley struct inittab {
284ae8dc8eeSMalcolm Priestley 	u8 cmd;
285ae8dc8eeSMalcolm Priestley 	u8 reg;
286ae8dc8eeSMalcolm Priestley 	u8 val;
287ae8dc8eeSMalcolm Priestley };
288ae8dc8eeSMalcolm Priestley 
2897d3c8e8fSMalcolm Priestley static struct inittab m88rs2000_setup[] = {
290ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x9a, 0x30},
291ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x00, 0x01},
292ae8dc8eeSMalcolm Priestley 	{WRITE_DELAY, 0x19, 0x00},
293ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x00, 0x00},
294ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x9a, 0xb0},
295ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x81, 0xc1},
296ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x81, 0x81},
297ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x86, 0xc6},
298ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x9a, 0x30},
299ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0xf0, 0x22},
300ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0xf1, 0xbf},
301ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0xb0, 0x45},
302593a2ce0SMalcolm Priestley 	{DEMOD_WRITE, 0xb2, 0x01}, /* set voltage pin always set 1*/
303ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x9a, 0xb0},
304ae8dc8eeSMalcolm Priestley 	{0xff, 0xaa, 0xff}
305ae8dc8eeSMalcolm Priestley };
306ae8dc8eeSMalcolm Priestley 
3077d3c8e8fSMalcolm Priestley static struct inittab m88rs2000_shutdown[] = {
308ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x9a, 0x30},
309ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0xb0, 0x00},
310ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0xf1, 0x89},
311ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x00, 0x01},
312ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x9a, 0xb0},
313ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x81, 0x81},
314ae8dc8eeSMalcolm Priestley 	{0xff, 0xaa, 0xff}
315ae8dc8eeSMalcolm Priestley };
316ae8dc8eeSMalcolm Priestley 
3177d3c8e8fSMalcolm Priestley static struct inittab fe_reset[] = {
318ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x00, 0x01},
319ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x20, 0x81},
320ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x21, 0x80},
321ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x10, 0x33},
322ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x11, 0x44},
323ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x12, 0x07},
324ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x18, 0x20},
325ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x28, 0x04},
326ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x29, 0x8e},
327ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x3b, 0xff},
328ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x32, 0x10},
329ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x33, 0x02},
330ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x34, 0x30},
331ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x35, 0xff},
332ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x38, 0x50},
333ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x39, 0x68},
334ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x3c, 0x7f},
335ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x3d, 0x0f},
336ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x45, 0x20},
337ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x46, 0x24},
338ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x47, 0x7c},
339ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x48, 0x16},
340ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x49, 0x04},
341ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x4a, 0x01},
342ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x4b, 0x78},
343ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0X4d, 0xd2},
344ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x4e, 0x6d},
345ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x50, 0x30},
346ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x51, 0x30},
347ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x54, 0x7b},
348ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x56, 0x09},
349ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x58, 0x59},
350ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x59, 0x37},
351ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x63, 0xfa},
352ae8dc8eeSMalcolm Priestley 	{0xff, 0xaa, 0xff}
353ae8dc8eeSMalcolm Priestley };
354ae8dc8eeSMalcolm Priestley 
3557d3c8e8fSMalcolm Priestley static struct inittab fe_trigger[] = {
356ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x97, 0x04},
357ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x99, 0x77},
358ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x9b, 0x64},
359ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x9e, 0x00},
360ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x9f, 0xf8},
361ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x98, 0xff},
362ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0xc0, 0x0f},
363ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x89, 0x01},
364ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x00, 0x00},
365ae8dc8eeSMalcolm Priestley 	{WRITE_DELAY, 0x0a, 0x00},
366ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x00, 0x01},
367ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x00, 0x00},
368ae8dc8eeSMalcolm Priestley 	{DEMOD_WRITE, 0x9a, 0xb0},
369ae8dc8eeSMalcolm Priestley 	{0xff, 0xaa, 0xff}
370ae8dc8eeSMalcolm Priestley };
371ae8dc8eeSMalcolm Priestley 
372ae8dc8eeSMalcolm Priestley static int m88rs2000_tab_set(struct m88rs2000_state *state,
373ae8dc8eeSMalcolm Priestley 		struct inittab *tab)
374ae8dc8eeSMalcolm Priestley {
375ae8dc8eeSMalcolm Priestley 	int ret = 0;
376ae8dc8eeSMalcolm Priestley 	u8 i;
377ae8dc8eeSMalcolm Priestley 	if (tab == NULL)
378ae8dc8eeSMalcolm Priestley 		return -EINVAL;
379ae8dc8eeSMalcolm Priestley 
380ae8dc8eeSMalcolm Priestley 	for (i = 0; i < 255; i++) {
381ae8dc8eeSMalcolm Priestley 		switch (tab[i].cmd) {
382ae8dc8eeSMalcolm Priestley 		case 0x01:
383b858c331SIgor M. Liplianin 			ret = m88rs2000_writereg(state, tab[i].reg,
384ae8dc8eeSMalcolm Priestley 				tab[i].val);
385ae8dc8eeSMalcolm Priestley 			break;
386ae8dc8eeSMalcolm Priestley 		case 0x10:
387ae8dc8eeSMalcolm Priestley 			if (tab[i].reg > 0)
388ae8dc8eeSMalcolm Priestley 				mdelay(tab[i].reg);
389ae8dc8eeSMalcolm Priestley 			break;
390ae8dc8eeSMalcolm Priestley 		case 0xff:
391ae8dc8eeSMalcolm Priestley 			if (tab[i].reg == 0xaa && tab[i].val == 0xff)
392ae8dc8eeSMalcolm Priestley 				return 0;
393*af7ab662SGustavo A. R. Silva 			break;
394ae8dc8eeSMalcolm Priestley 		case 0x00:
395ae8dc8eeSMalcolm Priestley 			break;
396ae8dc8eeSMalcolm Priestley 		default:
397ae8dc8eeSMalcolm Priestley 			return -EINVAL;
398ae8dc8eeSMalcolm Priestley 		}
399ae8dc8eeSMalcolm Priestley 		if (ret < 0)
400ae8dc8eeSMalcolm Priestley 			return -ENODEV;
401ae8dc8eeSMalcolm Priestley 	}
402ae8dc8eeSMalcolm Priestley 	return 0;
403ae8dc8eeSMalcolm Priestley }
404ae8dc8eeSMalcolm Priestley 
4050df289a2SMauro Carvalho Chehab static int m88rs2000_set_voltage(struct dvb_frontend *fe,
4060df289a2SMauro Carvalho Chehab 				 enum fe_sec_voltage volt)
407ae8dc8eeSMalcolm Priestley {
40838431a98SIgor M. Liplianin 	struct m88rs2000_state *state = fe->demodulator_priv;
40938431a98SIgor M. Liplianin 	u8 data;
41038431a98SIgor M. Liplianin 
411b858c331SIgor M. Liplianin 	data = m88rs2000_readreg(state, 0xb2);
41238431a98SIgor M. Liplianin 	data |= 0x03; /* bit0 V/H, bit1 off/on */
41338431a98SIgor M. Liplianin 
41438431a98SIgor M. Liplianin 	switch (volt) {
41538431a98SIgor M. Liplianin 	case SEC_VOLTAGE_18:
41638431a98SIgor M. Liplianin 		data &= ~0x03;
41738431a98SIgor M. Liplianin 		break;
41838431a98SIgor M. Liplianin 	case SEC_VOLTAGE_13:
41938431a98SIgor M. Liplianin 		data &= ~0x03;
42038431a98SIgor M. Liplianin 		data |= 0x01;
42138431a98SIgor M. Liplianin 		break;
42238431a98SIgor M. Liplianin 	case SEC_VOLTAGE_OFF:
42338431a98SIgor M. Liplianin 		break;
42438431a98SIgor M. Liplianin 	}
42538431a98SIgor M. Liplianin 
426b858c331SIgor M. Liplianin 	m88rs2000_writereg(state, 0xb2, data);
427ae8dc8eeSMalcolm Priestley 
428ae8dc8eeSMalcolm Priestley 	return 0;
429ae8dc8eeSMalcolm Priestley }
430ae8dc8eeSMalcolm Priestley 
431ae8dc8eeSMalcolm Priestley static int m88rs2000_init(struct dvb_frontend *fe)
432ae8dc8eeSMalcolm Priestley {
433ae8dc8eeSMalcolm Priestley 	struct m88rs2000_state *state = fe->demodulator_priv;
434ae8dc8eeSMalcolm Priestley 	int ret;
435ae8dc8eeSMalcolm Priestley 
436ae8dc8eeSMalcolm Priestley 	deb_info("m88rs2000: init chip\n");
437ae8dc8eeSMalcolm Priestley 	/* Setup frontend from shutdown/cold */
438081416e6SIgor M. Liplianin 	if (state->config->inittab)
439081416e6SIgor M. Liplianin 		ret = m88rs2000_tab_set(state,
440081416e6SIgor M. Liplianin 				(struct inittab *)state->config->inittab);
441081416e6SIgor M. Liplianin 	else
442ae8dc8eeSMalcolm Priestley 		ret = m88rs2000_tab_set(state, m88rs2000_setup);
443ae8dc8eeSMalcolm Priestley 
444ae8dc8eeSMalcolm Priestley 	return ret;
445ae8dc8eeSMalcolm Priestley }
446ae8dc8eeSMalcolm Priestley 
447ae8dc8eeSMalcolm Priestley static int m88rs2000_sleep(struct dvb_frontend *fe)
448ae8dc8eeSMalcolm Priestley {
449ae8dc8eeSMalcolm Priestley 	struct m88rs2000_state *state = fe->demodulator_priv;
450ae8dc8eeSMalcolm Priestley 	int ret;
451ae8dc8eeSMalcolm Priestley 	/* Shutdown the frondend */
452ae8dc8eeSMalcolm Priestley 	ret = m88rs2000_tab_set(state, m88rs2000_shutdown);
453ae8dc8eeSMalcolm Priestley 	return ret;
454ae8dc8eeSMalcolm Priestley }
455ae8dc8eeSMalcolm Priestley 
4560df289a2SMauro Carvalho Chehab static int m88rs2000_read_status(struct dvb_frontend *fe,
4570df289a2SMauro Carvalho Chehab 				 enum fe_status *status)
458ae8dc8eeSMalcolm Priestley {
459ae8dc8eeSMalcolm Priestley 	struct m88rs2000_state *state = fe->demodulator_priv;
460b858c331SIgor M. Liplianin 	u8 reg = m88rs2000_readreg(state, 0x8c);
461ae8dc8eeSMalcolm Priestley 
462ae8dc8eeSMalcolm Priestley 	*status = 0;
463ae8dc8eeSMalcolm Priestley 
4647a9d6b43SMalcolm Priestley 	if ((reg & 0xee) == 0xee) {
465ae8dc8eeSMalcolm Priestley 		*status = FE_HAS_CARRIER | FE_HAS_SIGNAL | FE_HAS_VITERBI
466ff54298bSAntti Palosaari 			| FE_HAS_SYNC | FE_HAS_LOCK;
467ae8dc8eeSMalcolm Priestley 		if (state->config->set_ts_params)
468ae8dc8eeSMalcolm Priestley 			state->config->set_ts_params(fe, CALL_IS_READ);
469ae8dc8eeSMalcolm Priestley 	}
470ae8dc8eeSMalcolm Priestley 	return 0;
471ae8dc8eeSMalcolm Priestley }
472ae8dc8eeSMalcolm Priestley 
473ae8dc8eeSMalcolm Priestley static int m88rs2000_read_ber(struct dvb_frontend *fe, u32 *ber)
474ae8dc8eeSMalcolm Priestley {
47538f7889cSIgor M. Liplianin 	struct m88rs2000_state *state = fe->demodulator_priv;
47638f7889cSIgor M. Liplianin 	u8 tmp0, tmp1;
47738f7889cSIgor M. Liplianin 
478b858c331SIgor M. Liplianin 	m88rs2000_writereg(state, 0x9a, 0x30);
479b858c331SIgor M. Liplianin 	tmp0 = m88rs2000_readreg(state, 0xd8);
48038f7889cSIgor M. Liplianin 	if ((tmp0 & 0x10) != 0) {
481b858c331SIgor M. Liplianin 		m88rs2000_writereg(state, 0x9a, 0xb0);
48238f7889cSIgor M. Liplianin 		*ber = 0xffffffff;
48338f7889cSIgor M. Liplianin 		return 0;
48438f7889cSIgor M. Liplianin 	}
48538f7889cSIgor M. Liplianin 
486b858c331SIgor M. Liplianin 	*ber = (m88rs2000_readreg(state, 0xd7) << 8) |
487b858c331SIgor M. Liplianin 		m88rs2000_readreg(state, 0xd6);
48838f7889cSIgor M. Liplianin 
489b858c331SIgor M. Liplianin 	tmp1 = m88rs2000_readreg(state, 0xd9);
490b858c331SIgor M. Liplianin 	m88rs2000_writereg(state, 0xd9, (tmp1 & ~7) | 4);
49138f7889cSIgor M. Liplianin 	/* needs twice */
492b858c331SIgor M. Liplianin 	m88rs2000_writereg(state, 0xd8, (tmp0 & ~8) | 0x30);
493b858c331SIgor M. Liplianin 	m88rs2000_writereg(state, 0xd8, (tmp0 & ~8) | 0x30);
494b858c331SIgor M. Liplianin 	m88rs2000_writereg(state, 0x9a, 0xb0);
49538f7889cSIgor M. Liplianin 
496ae8dc8eeSMalcolm Priestley 	return 0;
497ae8dc8eeSMalcolm Priestley }
498ae8dc8eeSMalcolm Priestley 
499ae8dc8eeSMalcolm Priestley static int m88rs2000_read_signal_strength(struct dvb_frontend *fe,
500ae8dc8eeSMalcolm Priestley 	u16 *strength)
501ae8dc8eeSMalcolm Priestley {
502a0a030bdSMalcolm Priestley 	if (fe->ops.tuner_ops.get_rf_strength)
503a0a030bdSMalcolm Priestley 		fe->ops.tuner_ops.get_rf_strength(fe, strength);
504a0a030bdSMalcolm Priestley 
505ae8dc8eeSMalcolm Priestley 	return 0;
506ae8dc8eeSMalcolm Priestley }
507ae8dc8eeSMalcolm Priestley 
508ae8dc8eeSMalcolm Priestley static int m88rs2000_read_snr(struct dvb_frontend *fe, u16 *snr)
509ae8dc8eeSMalcolm Priestley {
51038f7889cSIgor M. Liplianin 	struct m88rs2000_state *state = fe->demodulator_priv;
51138f7889cSIgor M. Liplianin 
512b858c331SIgor M. Liplianin 	*snr = 512 * m88rs2000_readreg(state, 0x65);
51338f7889cSIgor M. Liplianin 
514ae8dc8eeSMalcolm Priestley 	return 0;
515ae8dc8eeSMalcolm Priestley }
516ae8dc8eeSMalcolm Priestley 
517ae8dc8eeSMalcolm Priestley static int m88rs2000_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
518ae8dc8eeSMalcolm Priestley {
51938f7889cSIgor M. Liplianin 	struct m88rs2000_state *state = fe->demodulator_priv;
52038f7889cSIgor M. Liplianin 	u8 tmp;
52138f7889cSIgor M. Liplianin 
522b858c331SIgor M. Liplianin 	*ucblocks = (m88rs2000_readreg(state, 0xd5) << 8) |
523b858c331SIgor M. Liplianin 			m88rs2000_readreg(state, 0xd4);
524b858c331SIgor M. Liplianin 	tmp = m88rs2000_readreg(state, 0xd8);
525b858c331SIgor M. Liplianin 	m88rs2000_writereg(state, 0xd8, tmp & ~0x20);
52638f7889cSIgor M. Liplianin 	/* needs two times */
527b858c331SIgor M. Liplianin 	m88rs2000_writereg(state, 0xd8, tmp | 0x20);
528b858c331SIgor M. Liplianin 	m88rs2000_writereg(state, 0xd8, tmp | 0x20);
52938f7889cSIgor M. Liplianin 
530ae8dc8eeSMalcolm Priestley 	return 0;
531ae8dc8eeSMalcolm Priestley }
532ae8dc8eeSMalcolm Priestley 
533ae8dc8eeSMalcolm Priestley static int m88rs2000_set_fec(struct m88rs2000_state *state,
5340df289a2SMauro Carvalho Chehab 			     enum fe_code_rate fec)
535ae8dc8eeSMalcolm Priestley {
53649c44802SMalcolm Priestley 	u8 fec_set, reg;
53749c44802SMalcolm Priestley 	int ret;
53849c44802SMalcolm Priestley 
539ae8dc8eeSMalcolm Priestley 	switch (fec) {
54049c44802SMalcolm Priestley 	case FEC_1_2:
54149c44802SMalcolm Priestley 		fec_set = 0x8;
542ae8dc8eeSMalcolm Priestley 		break;
543ae8dc8eeSMalcolm Priestley 	case FEC_2_3:
54449c44802SMalcolm Priestley 		fec_set = 0x10;
545ae8dc8eeSMalcolm Priestley 		break;
546ae8dc8eeSMalcolm Priestley 	case FEC_3_4:
54749c44802SMalcolm Priestley 		fec_set = 0x20;
548ae8dc8eeSMalcolm Priestley 		break;
549ae8dc8eeSMalcolm Priestley 	case FEC_5_6:
55049c44802SMalcolm Priestley 		fec_set = 0x40;
551ae8dc8eeSMalcolm Priestley 		break;
552ae8dc8eeSMalcolm Priestley 	case FEC_7_8:
55349c44802SMalcolm Priestley 		fec_set = 0x80;
55449c44802SMalcolm Priestley 		break;
555ae8dc8eeSMalcolm Priestley 	case FEC_AUTO:
556ae8dc8eeSMalcolm Priestley 	default:
55749c44802SMalcolm Priestley 		fec_set = 0x0;
558ae8dc8eeSMalcolm Priestley 	}
559ae8dc8eeSMalcolm Priestley 
56049c44802SMalcolm Priestley 	reg = m88rs2000_readreg(state, 0x70);
56149c44802SMalcolm Priestley 	reg &= 0x7;
56249c44802SMalcolm Priestley 	ret = m88rs2000_writereg(state, 0x70, reg | fec_set);
56349c44802SMalcolm Priestley 
56449c44802SMalcolm Priestley 	ret |= m88rs2000_writereg(state, 0x76, 0x8);
56549c44802SMalcolm Priestley 
56649c44802SMalcolm Priestley 	return ret;
56749c44802SMalcolm Priestley }
568ae8dc8eeSMalcolm Priestley 
5690df289a2SMauro Carvalho Chehab static enum fe_code_rate m88rs2000_get_fec(struct m88rs2000_state *state)
570ae8dc8eeSMalcolm Priestley {
571ae8dc8eeSMalcolm Priestley 	u8 reg;
572b858c331SIgor M. Liplianin 	m88rs2000_writereg(state, 0x9a, 0x30);
573b858c331SIgor M. Liplianin 	reg = m88rs2000_readreg(state, 0x76);
574b858c331SIgor M. Liplianin 	m88rs2000_writereg(state, 0x9a, 0xb0);
575ae8dc8eeSMalcolm Priestley 
576a6d8e68bSMalcolm Priestley 	reg &= 0xf0;
577a6d8e68bSMalcolm Priestley 	reg >>= 5;
578a6d8e68bSMalcolm Priestley 
579ae8dc8eeSMalcolm Priestley 	switch (reg) {
580a6d8e68bSMalcolm Priestley 	case 0x4:
581ae8dc8eeSMalcolm Priestley 		return FEC_1_2;
582a6d8e68bSMalcolm Priestley 	case 0x3:
583ae8dc8eeSMalcolm Priestley 		return FEC_2_3;
584a6d8e68bSMalcolm Priestley 	case 0x2:
585ae8dc8eeSMalcolm Priestley 		return FEC_3_4;
586a6d8e68bSMalcolm Priestley 	case 0x1:
587ae8dc8eeSMalcolm Priestley 		return FEC_5_6;
588a6d8e68bSMalcolm Priestley 	case 0x0:
589ae8dc8eeSMalcolm Priestley 		return FEC_7_8;
590ae8dc8eeSMalcolm Priestley 	default:
591ae8dc8eeSMalcolm Priestley 		break;
592ae8dc8eeSMalcolm Priestley 	}
593ae8dc8eeSMalcolm Priestley 
594ae8dc8eeSMalcolm Priestley 	return FEC_AUTO;
595ae8dc8eeSMalcolm Priestley }
596ae8dc8eeSMalcolm Priestley 
597ae8dc8eeSMalcolm Priestley static int m88rs2000_set_frontend(struct dvb_frontend *fe)
598ae8dc8eeSMalcolm Priestley {
599ae8dc8eeSMalcolm Priestley 	struct m88rs2000_state *state = fe->demodulator_priv;
600ae8dc8eeSMalcolm Priestley 	struct dtv_frontend_properties *c = &fe->dtv_property_cache;
601cac1c639SColin Ian King 	enum fe_status status = 0;
602b858c331SIgor M. Liplianin 	int i, ret = 0;
603b858c331SIgor M. Liplianin 	u32 tuner_freq;
60406af15d1SMalcolm Priestley 	s16 offset = 0;
605ae8dc8eeSMalcolm Priestley 	u8 reg;
606ae8dc8eeSMalcolm Priestley 
607ae8dc8eeSMalcolm Priestley 	state->no_lock_count = 0;
608ae8dc8eeSMalcolm Priestley 
609ae8dc8eeSMalcolm Priestley 	if (c->delivery_system != SYS_DVBS) {
6104bd69e7bSMauro Carvalho Chehab 		deb_info("%s: unsupported delivery system selected (%d)\n",
611ae8dc8eeSMalcolm Priestley 			 __func__, c->delivery_system);
612ae8dc8eeSMalcolm Priestley 		return -EOPNOTSUPP;
613ae8dc8eeSMalcolm Priestley 	}
614ae8dc8eeSMalcolm Priestley 
615ae8dc8eeSMalcolm Priestley 	/* Set Tuner */
616b858c331SIgor M. Liplianin 	if (fe->ops.tuner_ops.set_params)
617b858c331SIgor M. Liplianin 		ret = fe->ops.tuner_ops.set_params(fe);
618b858c331SIgor M. Liplianin 
619ae8dc8eeSMalcolm Priestley 	if (ret < 0)
620ae8dc8eeSMalcolm Priestley 		return -ENODEV;
621ae8dc8eeSMalcolm Priestley 
62274a6799cSMauro Carvalho Chehab 	if (fe->ops.tuner_ops.get_frequency) {
623b858c331SIgor M. Liplianin 		ret = fe->ops.tuner_ops.get_frequency(fe, &tuner_freq);
624b858c331SIgor M. Liplianin 
625b858c331SIgor M. Liplianin 		if (ret < 0)
626b858c331SIgor M. Liplianin 			return -ENODEV;
627b858c331SIgor M. Liplianin 
62806af15d1SMalcolm Priestley 		offset = (s16)((s32)tuner_freq - c->frequency);
62974a6799cSMauro Carvalho Chehab 	} else {
63074a6799cSMauro Carvalho Chehab 		offset = 0;
63174a6799cSMauro Carvalho Chehab 	}
632b858c331SIgor M. Liplianin 
63306af15d1SMalcolm Priestley 	/* default mclk value 96.4285 * 2 * 1000 = 192857 */
63406af15d1SMalcolm Priestley 	if (((c->frequency % 192857) >= (192857 - 3000)) ||
63506af15d1SMalcolm Priestley 				(c->frequency % 192857) <= 3000)
63606af15d1SMalcolm Priestley 		ret = m88rs2000_writereg(state, 0x86, 0xc2);
63706af15d1SMalcolm Priestley 	else
63806af15d1SMalcolm Priestley 		ret = m88rs2000_writereg(state, 0x86, 0xc6);
639b858c331SIgor M. Liplianin 
64006af15d1SMalcolm Priestley 	ret |= m88rs2000_set_carrieroffset(fe, offset);
64106af15d1SMalcolm Priestley 	if (ret < 0)
64206af15d1SMalcolm Priestley 		return -ENODEV;
643ae8dc8eeSMalcolm Priestley 
644dd4491dfSMalcolm Priestley 	/* Reset demod by symbol rate */
645dd4491dfSMalcolm Priestley 	if (c->symbol_rate > 27500000)
646dd4491dfSMalcolm Priestley 		ret = m88rs2000_writereg(state, 0xf1, 0xa4);
647dd4491dfSMalcolm Priestley 	else
648dd4491dfSMalcolm Priestley 		ret = m88rs2000_writereg(state, 0xf1, 0xbf);
649dd4491dfSMalcolm Priestley 
650dd4491dfSMalcolm Priestley 	ret |= m88rs2000_tab_set(state, fe_reset);
651ae8dc8eeSMalcolm Priestley 	if (ret < 0)
652ae8dc8eeSMalcolm Priestley 		return -ENODEV;
653ae8dc8eeSMalcolm Priestley 
654ae8dc8eeSMalcolm Priestley 	/* Set FEC */
65549c44802SMalcolm Priestley 	ret = m88rs2000_set_fec(state, c->fec_inner);
656b858c331SIgor M. Liplianin 	ret |= m88rs2000_writereg(state, 0x85, 0x1);
657b858c331SIgor M. Liplianin 	ret |= m88rs2000_writereg(state, 0x8a, 0xbf);
658b858c331SIgor M. Liplianin 	ret |= m88rs2000_writereg(state, 0x8d, 0x1e);
659b858c331SIgor M. Liplianin 	ret |= m88rs2000_writereg(state, 0x90, 0xf1);
660b858c331SIgor M. Liplianin 	ret |= m88rs2000_writereg(state, 0x91, 0x08);
661ae8dc8eeSMalcolm Priestley 
662ae8dc8eeSMalcolm Priestley 	if (ret < 0)
663ae8dc8eeSMalcolm Priestley 		return -ENODEV;
664ae8dc8eeSMalcolm Priestley 
665ae8dc8eeSMalcolm Priestley 	/* Set Symbol Rate */
666ae8dc8eeSMalcolm Priestley 	ret = m88rs2000_set_symbolrate(fe, c->symbol_rate);
667ae8dc8eeSMalcolm Priestley 	if (ret < 0)
668ae8dc8eeSMalcolm Priestley 		return -ENODEV;
669ae8dc8eeSMalcolm Priestley 
670ae8dc8eeSMalcolm Priestley 	/* Set up Demod */
671ae8dc8eeSMalcolm Priestley 	ret = m88rs2000_tab_set(state, fe_trigger);
672ae8dc8eeSMalcolm Priestley 	if (ret < 0)
673ae8dc8eeSMalcolm Priestley 		return -ENODEV;
674ae8dc8eeSMalcolm Priestley 
675ae8dc8eeSMalcolm Priestley 	for (i = 0; i < 25; i++) {
676b858c331SIgor M. Liplianin 		reg = m88rs2000_readreg(state, 0x8c);
6777a9d6b43SMalcolm Priestley 		if ((reg & 0xee) == 0xee) {
678ae8dc8eeSMalcolm Priestley 			status = FE_HAS_LOCK;
679ae8dc8eeSMalcolm Priestley 			break;
680ae8dc8eeSMalcolm Priestley 		}
681ae8dc8eeSMalcolm Priestley 		state->no_lock_count++;
682e58c11f2SMalcolm Priestley 		if (state->no_lock_count == 15) {
683b858c331SIgor M. Liplianin 			reg = m88rs2000_readreg(state, 0x70);
684ae8dc8eeSMalcolm Priestley 			reg ^= 0x4;
685b858c331SIgor M. Liplianin 			m88rs2000_writereg(state, 0x70, reg);
686ae8dc8eeSMalcolm Priestley 			state->no_lock_count = 0;
687ae8dc8eeSMalcolm Priestley 		}
688ae8dc8eeSMalcolm Priestley 		msleep(20);
689ae8dc8eeSMalcolm Priestley 	}
690ae8dc8eeSMalcolm Priestley 
691ae8dc8eeSMalcolm Priestley 	if (status & FE_HAS_LOCK) {
692ae8dc8eeSMalcolm Priestley 		state->fec_inner = m88rs2000_get_fec(state);
693868c9a17SMauro Carvalho Chehab 		/* Unknown suspect SNR level */
694b858c331SIgor M. Liplianin 		reg = m88rs2000_readreg(state, 0x65);
695ae8dc8eeSMalcolm Priestley 	}
696ae8dc8eeSMalcolm Priestley 
697ae8dc8eeSMalcolm Priestley 	state->tuner_frequency = c->frequency;
698ae8dc8eeSMalcolm Priestley 	state->symbol_rate = c->symbol_rate;
699ae8dc8eeSMalcolm Priestley 	return 0;
700ae8dc8eeSMalcolm Priestley }
701ae8dc8eeSMalcolm Priestley 
7027e3e68bcSMauro Carvalho Chehab static int m88rs2000_get_frontend(struct dvb_frontend *fe,
7037e3e68bcSMauro Carvalho Chehab 				  struct dtv_frontend_properties *c)
704ae8dc8eeSMalcolm Priestley {
705ae8dc8eeSMalcolm Priestley 	struct m88rs2000_state *state = fe->demodulator_priv;
7067e3e68bcSMauro Carvalho Chehab 
707ae8dc8eeSMalcolm Priestley 	c->fec_inner = state->fec_inner;
708ae8dc8eeSMalcolm Priestley 	c->frequency = state->tuner_frequency;
709ae8dc8eeSMalcolm Priestley 	c->symbol_rate = state->symbol_rate;
710ae8dc8eeSMalcolm Priestley 	return 0;
711ae8dc8eeSMalcolm Priestley }
712ae8dc8eeSMalcolm Priestley 
7138272d0a0SMalcolm Priestley static int m88rs2000_get_tune_settings(struct dvb_frontend *fe,
7148272d0a0SMalcolm Priestley 	struct dvb_frontend_tune_settings *tune)
7158272d0a0SMalcolm Priestley {
7168272d0a0SMalcolm Priestley 	struct dtv_frontend_properties *c = &fe->dtv_property_cache;
7178272d0a0SMalcolm Priestley 
7188272d0a0SMalcolm Priestley 	if (c->symbol_rate > 3000000)
7198272d0a0SMalcolm Priestley 		tune->min_delay_ms = 2000;
7208272d0a0SMalcolm Priestley 	else
7218272d0a0SMalcolm Priestley 		tune->min_delay_ms = 3000;
7228272d0a0SMalcolm Priestley 
7238272d0a0SMalcolm Priestley 	tune->step_size = c->symbol_rate / 16000;
7248272d0a0SMalcolm Priestley 	tune->max_drift = c->symbol_rate / 2000;
7258272d0a0SMalcolm Priestley 
7268272d0a0SMalcolm Priestley 	return 0;
7278272d0a0SMalcolm Priestley }
7288272d0a0SMalcolm Priestley 
729ae8dc8eeSMalcolm Priestley static int m88rs2000_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
730ae8dc8eeSMalcolm Priestley {
731ae8dc8eeSMalcolm Priestley 	struct m88rs2000_state *state = fe->demodulator_priv;
732ae8dc8eeSMalcolm Priestley 
733ae8dc8eeSMalcolm Priestley 	if (enable)
734b858c331SIgor M. Liplianin 		m88rs2000_writereg(state, 0x81, 0x84);
735ae8dc8eeSMalcolm Priestley 	else
736b858c331SIgor M. Liplianin 		m88rs2000_writereg(state, 0x81, 0x81);
737ae8dc8eeSMalcolm Priestley 	udelay(10);
738ae8dc8eeSMalcolm Priestley 	return 0;
739ae8dc8eeSMalcolm Priestley }
740ae8dc8eeSMalcolm Priestley 
741ae8dc8eeSMalcolm Priestley static void m88rs2000_release(struct dvb_frontend *fe)
742ae8dc8eeSMalcolm Priestley {
743ae8dc8eeSMalcolm Priestley 	struct m88rs2000_state *state = fe->demodulator_priv;
744ae8dc8eeSMalcolm Priestley 	kfree(state);
745ae8dc8eeSMalcolm Priestley }
746ae8dc8eeSMalcolm Priestley 
747bd336e63SMax Kellermann static const struct dvb_frontend_ops m88rs2000_ops = {
748ae8dc8eeSMalcolm Priestley 	.delsys = { SYS_DVBS },
749ae8dc8eeSMalcolm Priestley 	.info = {
750ae8dc8eeSMalcolm Priestley 		.name			= "M88RS2000 DVB-S",
751f1b1eabfSMauro Carvalho Chehab 		.frequency_min_hz	=  950 * MHz,
752f1b1eabfSMauro Carvalho Chehab 		.frequency_max_hz	= 2150 * MHz,
753f1b1eabfSMauro Carvalho Chehab 		.frequency_stepsize_hz	= 1 * MHz,
754f1b1eabfSMauro Carvalho Chehab 		.frequency_tolerance_hz	= 5 * MHz,
755ae8dc8eeSMalcolm Priestley 		.symbol_rate_min	= 1000000,
756ae8dc8eeSMalcolm Priestley 		.symbol_rate_max	= 45000000,
757ae8dc8eeSMalcolm Priestley 		.symbol_rate_tolerance	= 500,	/* ppm */
758ae8dc8eeSMalcolm Priestley 		.caps = FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
759ae8dc8eeSMalcolm Priestley 		      FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 |
7603c8023a7SMalcolm Priestley 		      FE_CAN_QPSK | FE_CAN_INVERSION_AUTO |
761ae8dc8eeSMalcolm Priestley 		      FE_CAN_FEC_AUTO
762ae8dc8eeSMalcolm Priestley 	},
763ae8dc8eeSMalcolm Priestley 
764ae8dc8eeSMalcolm Priestley 	.release = m88rs2000_release,
765ae8dc8eeSMalcolm Priestley 	.init = m88rs2000_init,
766ae8dc8eeSMalcolm Priestley 	.sleep = m88rs2000_sleep,
767ae8dc8eeSMalcolm Priestley 	.i2c_gate_ctrl = m88rs2000_i2c_gate_ctrl,
768ae8dc8eeSMalcolm Priestley 	.read_status = m88rs2000_read_status,
769ae8dc8eeSMalcolm Priestley 	.read_ber = m88rs2000_read_ber,
770ae8dc8eeSMalcolm Priestley 	.read_signal_strength = m88rs2000_read_signal_strength,
771ae8dc8eeSMalcolm Priestley 	.read_snr = m88rs2000_read_snr,
772ae8dc8eeSMalcolm Priestley 	.read_ucblocks = m88rs2000_read_ucblocks,
773ae8dc8eeSMalcolm Priestley 	.diseqc_send_master_cmd = m88rs2000_send_diseqc_msg,
774ae8dc8eeSMalcolm Priestley 	.diseqc_send_burst = m88rs2000_send_diseqc_burst,
775ae8dc8eeSMalcolm Priestley 	.set_tone = m88rs2000_set_tone,
776ae8dc8eeSMalcolm Priestley 	.set_voltage = m88rs2000_set_voltage,
777ae8dc8eeSMalcolm Priestley 
778ae8dc8eeSMalcolm Priestley 	.set_frontend = m88rs2000_set_frontend,
779ae8dc8eeSMalcolm Priestley 	.get_frontend = m88rs2000_get_frontend,
7808272d0a0SMalcolm Priestley 	.get_tune_settings = m88rs2000_get_tune_settings,
781ae8dc8eeSMalcolm Priestley };
782ae8dc8eeSMalcolm Priestley 
783ae8dc8eeSMalcolm Priestley struct dvb_frontend *m88rs2000_attach(const struct m88rs2000_config *config,
784ae8dc8eeSMalcolm Priestley 				    struct i2c_adapter *i2c)
785ae8dc8eeSMalcolm Priestley {
786ae8dc8eeSMalcolm Priestley 	struct m88rs2000_state *state = NULL;
787ae8dc8eeSMalcolm Priestley 
788ae8dc8eeSMalcolm Priestley 	/* allocate memory for the internal state */
789ae8dc8eeSMalcolm Priestley 	state = kzalloc(sizeof(struct m88rs2000_state), GFP_KERNEL);
790ae8dc8eeSMalcolm Priestley 	if (state == NULL)
791ae8dc8eeSMalcolm Priestley 		goto error;
792ae8dc8eeSMalcolm Priestley 
793ae8dc8eeSMalcolm Priestley 	/* setup the state */
794ae8dc8eeSMalcolm Priestley 	state->config = config;
795ae8dc8eeSMalcolm Priestley 	state->i2c = i2c;
796ae8dc8eeSMalcolm Priestley 	state->tuner_frequency = 0;
797ae8dc8eeSMalcolm Priestley 	state->symbol_rate = 0;
798ae8dc8eeSMalcolm Priestley 	state->fec_inner = 0;
799ae8dc8eeSMalcolm Priestley 
800ae8dc8eeSMalcolm Priestley 	/* create dvb_frontend */
801ae8dc8eeSMalcolm Priestley 	memcpy(&state->frontend.ops, &m88rs2000_ops,
802ae8dc8eeSMalcolm Priestley 			sizeof(struct dvb_frontend_ops));
803ae8dc8eeSMalcolm Priestley 	state->frontend.demodulator_priv = state;
804ae8dc8eeSMalcolm Priestley 	return &state->frontend;
805ae8dc8eeSMalcolm Priestley 
806ae8dc8eeSMalcolm Priestley error:
807ae8dc8eeSMalcolm Priestley 	kfree(state);
808ae8dc8eeSMalcolm Priestley 
809ae8dc8eeSMalcolm Priestley 	return NULL;
810ae8dc8eeSMalcolm Priestley }
811ae8dc8eeSMalcolm Priestley EXPORT_SYMBOL(m88rs2000_attach);
812ae8dc8eeSMalcolm Priestley 
813ae8dc8eeSMalcolm Priestley MODULE_DESCRIPTION("M88RS2000 DVB-S Demodulator driver");
814ae8dc8eeSMalcolm Priestley MODULE_AUTHOR("Malcolm Priestley tvboxspy@gmail.com");
815ae8dc8eeSMalcolm Priestley MODULE_LICENSE("GPL");
816593a2ce0SMalcolm Priestley MODULE_VERSION("1.13");
817ae8dc8eeSMalcolm Priestley 
818