xref: /linux/drivers/media/dvb-frontends/drxk_hard.h (revision 498495dba268b20e8eadd7fe93c140c68b6cc9d2)
1*b2441318SGreg Kroah-Hartman /* SPDX-License-Identifier: GPL-2.0 */
243dd07f7SRalph Metzler #include "drxk_map.h"
343dd07f7SRalph Metzler 
443dd07f7SRalph Metzler #define DRXK_VERSION_MAJOR 0
543dd07f7SRalph Metzler #define DRXK_VERSION_MINOR 9
643dd07f7SRalph Metzler #define DRXK_VERSION_PATCH 4300
743dd07f7SRalph Metzler 
843dd07f7SRalph Metzler #define HI_I2C_DELAY        42
943dd07f7SRalph Metzler #define HI_I2C_BRIDGE_DELAY 350
1043dd07f7SRalph Metzler #define DRXK_MAX_RETRIES    100
1143dd07f7SRalph Metzler 
1243dd07f7SRalph Metzler #define DRIVER_4400 1
1343dd07f7SRalph Metzler 
1443dd07f7SRalph Metzler #define DRXX_JTAGID   0x039210D9
1543dd07f7SRalph Metzler #define DRXX_J_JTAGID 0x239310D9
1643dd07f7SRalph Metzler #define DRXX_K_JTAGID 0x039210D9
1743dd07f7SRalph Metzler 
1843dd07f7SRalph Metzler #define DRX_UNKNOWN     254
1943dd07f7SRalph Metzler #define DRX_AUTO        255
2043dd07f7SRalph Metzler 
2143dd07f7SRalph Metzler #define DRX_SCU_READY   0
2243dd07f7SRalph Metzler #define DRXK_MAX_WAITTIME (200)
2343dd07f7SRalph Metzler #define SCU_RESULT_OK      0
247558977aSMauro Carvalho Chehab #define SCU_RESULT_SIZE   -4
257558977aSMauro Carvalho Chehab #define SCU_RESULT_INVPAR -3
2643dd07f7SRalph Metzler #define SCU_RESULT_UNKSTD -2
2743dd07f7SRalph Metzler #define SCU_RESULT_UNKCMD -1
2843dd07f7SRalph Metzler 
2943dd07f7SRalph Metzler #ifndef DRXK_OFDM_TR_SHUTDOWN_TIMEOUT
3043dd07f7SRalph Metzler #define DRXK_OFDM_TR_SHUTDOWN_TIMEOUT (200)
3143dd07f7SRalph Metzler #endif
3243dd07f7SRalph Metzler 
3343dd07f7SRalph Metzler #define DRXK_8VSB_MPEG_BIT_RATE     19392658UL  /*bps*/
3443dd07f7SRalph Metzler #define DRXK_DVBT_MPEG_BIT_RATE     32000000UL  /*bps*/
3543dd07f7SRalph Metzler #define DRXK_QAM16_MPEG_BIT_RATE    27000000UL  /*bps*/
3643dd07f7SRalph Metzler #define DRXK_QAM32_MPEG_BIT_RATE    33000000UL  /*bps*/
3743dd07f7SRalph Metzler #define DRXK_QAM64_MPEG_BIT_RATE    40000000UL  /*bps*/
3843dd07f7SRalph Metzler #define DRXK_QAM128_MPEG_BIT_RATE   46000000UL  /*bps*/
3943dd07f7SRalph Metzler #define DRXK_QAM256_MPEG_BIT_RATE   52000000UL  /*bps*/
4043dd07f7SRalph Metzler #define DRXK_MAX_MPEG_BIT_RATE      52000000UL  /*bps*/
4143dd07f7SRalph Metzler 
4243dd07f7SRalph Metzler #define   IQM_CF_OUT_ENA_OFDM__M                                            0x4
4343dd07f7SRalph Metzler #define     IQM_FS_ADJ_SEL_B_QAM                                            0x1
4443dd07f7SRalph Metzler #define     IQM_FS_ADJ_SEL_B_OFF                                            0x0
4543dd07f7SRalph Metzler #define     IQM_FS_ADJ_SEL_B_VSB                                            0x2
4643dd07f7SRalph Metzler #define     IQM_RC_ADJ_SEL_B_OFF                                            0x0
4743dd07f7SRalph Metzler #define     IQM_RC_ADJ_SEL_B_QAM                                            0x1
4843dd07f7SRalph Metzler #define     IQM_RC_ADJ_SEL_B_VSB                                            0x2
4943dd07f7SRalph Metzler 
50cd7a67a4SMauro Carvalho Chehab enum operation_mode {
5143dd07f7SRalph Metzler 	OM_NONE,
5243dd07f7SRalph Metzler 	OM_QAM_ITU_A,
5343dd07f7SRalph Metzler 	OM_QAM_ITU_B,
5443dd07f7SRalph Metzler 	OM_QAM_ITU_C,
5543dd07f7SRalph Metzler 	OM_DVBT
5643dd07f7SRalph Metzler };
5743dd07f7SRalph Metzler 
58cd7a67a4SMauro Carvalho Chehab enum drx_power_mode {
5943dd07f7SRalph Metzler 	DRX_POWER_UP = 0,
6043dd07f7SRalph Metzler 	DRX_POWER_MODE_1,
6143dd07f7SRalph Metzler 	DRX_POWER_MODE_2,
6243dd07f7SRalph Metzler 	DRX_POWER_MODE_3,
6343dd07f7SRalph Metzler 	DRX_POWER_MODE_4,
6443dd07f7SRalph Metzler 	DRX_POWER_MODE_5,
6543dd07f7SRalph Metzler 	DRX_POWER_MODE_6,
6643dd07f7SRalph Metzler 	DRX_POWER_MODE_7,
6743dd07f7SRalph Metzler 	DRX_POWER_MODE_8,
6843dd07f7SRalph Metzler 
6943dd07f7SRalph Metzler 	DRX_POWER_MODE_9,
7043dd07f7SRalph Metzler 	DRX_POWER_MODE_10,
7143dd07f7SRalph Metzler 	DRX_POWER_MODE_11,
7243dd07f7SRalph Metzler 	DRX_POWER_MODE_12,
7343dd07f7SRalph Metzler 	DRX_POWER_MODE_13,
7443dd07f7SRalph Metzler 	DRX_POWER_MODE_14,
7543dd07f7SRalph Metzler 	DRX_POWER_MODE_15,
7643dd07f7SRalph Metzler 	DRX_POWER_MODE_16,
7743dd07f7SRalph Metzler 	DRX_POWER_DOWN = 255
78ebc7de22SOliver Endriss };
7943dd07f7SRalph Metzler 
8043dd07f7SRalph Metzler 
8157b8b003SMauro Carvalho Chehab /* Intermediate power mode for DRXK, power down OFDM clock domain */
8243dd07f7SRalph Metzler #ifndef DRXK_POWER_DOWN_OFDM
8343dd07f7SRalph Metzler #define DRXK_POWER_DOWN_OFDM        DRX_POWER_MODE_1
8443dd07f7SRalph Metzler #endif
8543dd07f7SRalph Metzler 
8657b8b003SMauro Carvalho Chehab /* Intermediate power mode for DRXK, power down core (sysclk) */
8743dd07f7SRalph Metzler #ifndef DRXK_POWER_DOWN_CORE
8843dd07f7SRalph Metzler #define DRXK_POWER_DOWN_CORE        DRX_POWER_MODE_9
8943dd07f7SRalph Metzler #endif
9043dd07f7SRalph Metzler 
9157b8b003SMauro Carvalho Chehab /* Intermediate power mode for DRXK, power down pll (only osc runs) */
9243dd07f7SRalph Metzler #ifndef DRXK_POWER_DOWN_PLL
9343dd07f7SRalph Metzler #define DRXK_POWER_DOWN_PLL         DRX_POWER_MODE_10
9443dd07f7SRalph Metzler #endif
9543dd07f7SRalph Metzler 
9643dd07f7SRalph Metzler 
97d5687ab5SMauro Carvalho Chehab enum agc_ctrl_mode {
98d5687ab5SMauro Carvalho Chehab 	DRXK_AGC_CTRL_AUTO = 0,
99d5687ab5SMauro Carvalho Chehab 	DRXK_AGC_CTRL_USER,
100d5687ab5SMauro Carvalho Chehab 	DRXK_AGC_CTRL_OFF
101d5687ab5SMauro Carvalho Chehab };
102d5687ab5SMauro Carvalho Chehab 
103cd7a67a4SMauro Carvalho Chehab enum e_drxk_state {
104704a28e8SMauro Carvalho Chehab 	DRXK_UNINITIALIZED = 0,
105704a28e8SMauro Carvalho Chehab 	DRXK_STOPPED,
106704a28e8SMauro Carvalho Chehab 	DRXK_DTV_STARTED,
107704a28e8SMauro Carvalho Chehab 	DRXK_ATV_STARTED,
108704a28e8SMauro Carvalho Chehab 	DRXK_POWERED_DOWN,
109704a28e8SMauro Carvalho Chehab 	DRXK_NO_DEV			/* If drxk init failed */
110704a28e8SMauro Carvalho Chehab };
111704a28e8SMauro Carvalho Chehab 
112cd7a67a4SMauro Carvalho Chehab enum e_drxk_coef_array_index {
11343dd07f7SRalph Metzler 	DRXK_COEF_IDX_MN = 0,
11443dd07f7SRalph Metzler 	DRXK_COEF_IDX_FM    ,
11543dd07f7SRalph Metzler 	DRXK_COEF_IDX_L     ,
11643dd07f7SRalph Metzler 	DRXK_COEF_IDX_LP    ,
11743dd07f7SRalph Metzler 	DRXK_COEF_IDX_BG    ,
11843dd07f7SRalph Metzler 	DRXK_COEF_IDX_DK    ,
11943dd07f7SRalph Metzler 	DRXK_COEF_IDX_I     ,
12043dd07f7SRalph Metzler 	DRXK_COEF_IDX_MAX
12143dd07f7SRalph Metzler };
122cd7a67a4SMauro Carvalho Chehab enum e_drxk_sif_attenuation {
12343dd07f7SRalph Metzler 	DRXK_SIF_ATTENUATION_0DB,
12443dd07f7SRalph Metzler 	DRXK_SIF_ATTENUATION_3DB,
12543dd07f7SRalph Metzler 	DRXK_SIF_ATTENUATION_6DB,
12643dd07f7SRalph Metzler 	DRXK_SIF_ATTENUATION_9DB
12743dd07f7SRalph Metzler };
128cd7a67a4SMauro Carvalho Chehab enum e_drxk_constellation {
12943dd07f7SRalph Metzler 	DRX_CONSTELLATION_BPSK = 0,
13043dd07f7SRalph Metzler 	DRX_CONSTELLATION_QPSK,
13143dd07f7SRalph Metzler 	DRX_CONSTELLATION_PSK8,
13243dd07f7SRalph Metzler 	DRX_CONSTELLATION_QAM16,
13343dd07f7SRalph Metzler 	DRX_CONSTELLATION_QAM32,
13443dd07f7SRalph Metzler 	DRX_CONSTELLATION_QAM64,
13543dd07f7SRalph Metzler 	DRX_CONSTELLATION_QAM128,
13643dd07f7SRalph Metzler 	DRX_CONSTELLATION_QAM256,
13743dd07f7SRalph Metzler 	DRX_CONSTELLATION_QAM512,
13843dd07f7SRalph Metzler 	DRX_CONSTELLATION_QAM1024,
13943dd07f7SRalph Metzler 	DRX_CONSTELLATION_UNKNOWN = DRX_UNKNOWN,
14043dd07f7SRalph Metzler 	DRX_CONSTELLATION_AUTO    = DRX_AUTO
14143dd07f7SRalph Metzler };
142cd7a67a4SMauro Carvalho Chehab enum e_drxk_interleave_mode {
14343dd07f7SRalph Metzler 	DRXK_QAM_I12_J17    = 16,
14443dd07f7SRalph Metzler 	DRXK_QAM_I_UNKNOWN  = DRX_UNKNOWN
14543dd07f7SRalph Metzler };
14643dd07f7SRalph Metzler enum {
14743dd07f7SRalph Metzler 	DRXK_SPIN_A1 = 0,
14843dd07f7SRalph Metzler 	DRXK_SPIN_A2,
14943dd07f7SRalph Metzler 	DRXK_SPIN_A3,
15043dd07f7SRalph Metzler 	DRXK_SPIN_UNKNOWN
15143dd07f7SRalph Metzler };
15243dd07f7SRalph Metzler 
153cd7a67a4SMauro Carvalho Chehab enum drxk_cfg_dvbt_sqi_speed {
15443dd07f7SRalph Metzler 	DRXK_DVBT_SQI_SPEED_FAST = 0,
15543dd07f7SRalph Metzler 	DRXK_DVBT_SQI_SPEED_MEDIUM,
15643dd07f7SRalph Metzler 	DRXK_DVBT_SQI_SPEED_SLOW,
15743dd07f7SRalph Metzler 	DRXK_DVBT_SQI_SPEED_UNKNOWN = DRX_UNKNOWN
15843dd07f7SRalph Metzler } ;
15943dd07f7SRalph Metzler 
160cd7a67a4SMauro Carvalho Chehab enum drx_fftmode_t {
16143dd07f7SRalph Metzler 	DRX_FFTMODE_2K = 0,
16243dd07f7SRalph Metzler 	DRX_FFTMODE_4K,
16343dd07f7SRalph Metzler 	DRX_FFTMODE_8K,
16443dd07f7SRalph Metzler 	DRX_FFTMODE_UNKNOWN = DRX_UNKNOWN,
16543dd07f7SRalph Metzler 	DRX_FFTMODE_AUTO    = DRX_AUTO
16643dd07f7SRalph Metzler };
16743dd07f7SRalph Metzler 
168cd7a67a4SMauro Carvalho Chehab enum drxmpeg_str_width_t {
16943dd07f7SRalph Metzler 	DRX_MPEG_STR_WIDTH_1,
17043dd07f7SRalph Metzler 	DRX_MPEG_STR_WIDTH_8
17143dd07f7SRalph Metzler };
17243dd07f7SRalph Metzler 
173cd7a67a4SMauro Carvalho Chehab enum drx_qam_lock_range_t {
17443dd07f7SRalph Metzler 	DRX_QAM_LOCKRANGE_NORMAL,
17543dd07f7SRalph Metzler 	DRX_QAM_LOCKRANGE_EXTENDED
17643dd07f7SRalph Metzler };
17743dd07f7SRalph Metzler 
178cd7a67a4SMauro Carvalho Chehab struct drxk_cfg_dvbt_echo_thres_t {
17943dd07f7SRalph Metzler 	u16             threshold;
180cd7a67a4SMauro Carvalho Chehab 	enum drx_fftmode_t      fft_mode;
18143dd07f7SRalph Metzler } ;
18243dd07f7SRalph Metzler 
183cd7a67a4SMauro Carvalho Chehab struct s_cfg_agc {
184cd7a67a4SMauro Carvalho Chehab 	enum agc_ctrl_mode     ctrl_mode;        /* off, user, auto */
185cd7a67a4SMauro Carvalho Chehab 	u16            output_level;     /* range dependent on AGC */
186cd7a67a4SMauro Carvalho Chehab 	u16            min_output_level;  /* range dependent on AGC */
187cd7a67a4SMauro Carvalho Chehab 	u16            max_output_level;  /* range dependent on AGC */
18843dd07f7SRalph Metzler 	u16            speed;           /* range dependent on AGC */
18943dd07f7SRalph Metzler 	u16            top;             /* rf-agc take over point */
190cd7a67a4SMauro Carvalho Chehab 	u16            cut_off_current;   /* rf-agc is accelerated if output current
19143dd07f7SRalph Metzler 					   is below cut-off current */
192cd7a67a4SMauro Carvalho Chehab 	u16            ingain_tgt_max;
193cd7a67a4SMauro Carvalho Chehab 	u16            fast_clip_ctrl_delay;
19443dd07f7SRalph Metzler };
19543dd07f7SRalph Metzler 
196cd7a67a4SMauro Carvalho Chehab struct s_cfg_pre_saw {
19743dd07f7SRalph Metzler 	u16        reference; /* pre SAW reference value, range 0 .. 31 */
198cd7a67a4SMauro Carvalho Chehab 	bool          use_pre_saw; /* TRUE algorithms must use pre SAW sense */
19943dd07f7SRalph Metzler };
20043dd07f7SRalph Metzler 
201cd7a67a4SMauro Carvalho Chehab struct drxk_ofdm_sc_cmd_t {
20257b8b003SMauro Carvalho Chehab 	u16 cmd;        /* Command number */
20357b8b003SMauro Carvalho Chehab 	u16 subcmd;     /* Sub-command parameter*/
20457b8b003SMauro Carvalho Chehab 	u16 param0;     /* General purpous param */
20557b8b003SMauro Carvalho Chehab 	u16 param1;     /* General purpous param */
20657b8b003SMauro Carvalho Chehab 	u16 param2;     /* General purpous param */
20757b8b003SMauro Carvalho Chehab 	u16 param3;     /* General purpous param */
20857b8b003SMauro Carvalho Chehab 	u16 param4;     /* General purpous param */
20943dd07f7SRalph Metzler };
21043dd07f7SRalph Metzler 
21143dd07f7SRalph Metzler struct drxk_state {
212fa4b2a17SMauro Carvalho Chehab 	struct dvb_frontend frontend;
213ed5452a2SMauro Carvalho Chehab 	struct dtv_frontend_properties props;
21443dd07f7SRalph Metzler 	struct device *dev;
21543dd07f7SRalph Metzler 
21643dd07f7SRalph Metzler 	struct i2c_adapter *i2c;
21743dd07f7SRalph Metzler 	u8     demod_address;
21843dd07f7SRalph Metzler 	void  *priv;
21943dd07f7SRalph Metzler 
22043dd07f7SRalph Metzler 	struct mutex mutex;
22143dd07f7SRalph Metzler 
22257b8b003SMauro Carvalho Chehab 	u32    m_instance;           /* Channel 1,2,3 or 4 */
22343dd07f7SRalph Metzler 
224cd7a67a4SMauro Carvalho Chehab 	int    m_chunk_size;
225cd7a67a4SMauro Carvalho Chehab 	u8 chunk[256];
22643dd07f7SRalph Metzler 
227cd7a67a4SMauro Carvalho Chehab 	bool   m_has_lna;
228cd7a67a4SMauro Carvalho Chehab 	bool   m_has_dvbt;
229cd7a67a4SMauro Carvalho Chehab 	bool   m_has_dvbc;
230cd7a67a4SMauro Carvalho Chehab 	bool   m_has_audio;
231cd7a67a4SMauro Carvalho Chehab 	bool   m_has_atv;
232cd7a67a4SMauro Carvalho Chehab 	bool   m_has_oob;
233cd7a67a4SMauro Carvalho Chehab 	bool   m_has_sawsw;         /* TRUE if mat_tx is available */
234cd7a67a4SMauro Carvalho Chehab 	bool   m_has_gpio1;         /* TRUE if mat_rx is available */
235cd7a67a4SMauro Carvalho Chehab 	bool   m_has_gpio2;         /* TRUE if GPIO is available */
236cd7a67a4SMauro Carvalho Chehab 	bool   m_has_irqn;          /* TRUE if IRQN is available */
237cd7a67a4SMauro Carvalho Chehab 	u16    m_osc_clock_freq;
238cd7a67a4SMauro Carvalho Chehab 	u16    m_hi_cfg_timing_div;
239cd7a67a4SMauro Carvalho Chehab 	u16    m_hi_cfg_bridge_delay;
240cd7a67a4SMauro Carvalho Chehab 	u16    m_hi_cfg_wake_up_key;
241cd7a67a4SMauro Carvalho Chehab 	u16    m_hi_cfg_timeout;
242cd7a67a4SMauro Carvalho Chehab 	u16    m_hi_cfg_ctrl;
24357b8b003SMauro Carvalho Chehab 	s32    m_sys_clock_freq;      /* system clock frequency in kHz */
24443dd07f7SRalph Metzler 
24557b8b003SMauro Carvalho Chehab 	enum e_drxk_state    m_drxk_state;      /* State of Drxk (init,stopped,started) */
24657b8b003SMauro Carvalho Chehab 	enum operation_mode m_operation_mode;  /* digital standards */
24757b8b003SMauro Carvalho Chehab 	struct s_cfg_agc     m_vsb_rf_agc_cfg;    /* settings for VSB RF-AGC */
24857b8b003SMauro Carvalho Chehab 	struct s_cfg_agc     m_vsb_if_agc_cfg;    /* settings for VSB IF-AGC */
24957b8b003SMauro Carvalho Chehab 	u16                m_vsb_pga_cfg;      /* settings for VSB PGA */
25057b8b003SMauro Carvalho Chehab 	struct s_cfg_pre_saw  m_vsb_pre_saw_cfg;   /* settings for pre SAW sense */
25157b8b003SMauro Carvalho Chehab 	s32    m_Quality83percent;  /* MER level (*0.1 dB) for 83% quality indication */
25257b8b003SMauro Carvalho Chehab 	s32    m_Quality93percent;  /* MER level (*0.1 dB) for 93% quality indication */
253cd7a67a4SMauro Carvalho Chehab 	bool   m_smart_ant_inverted;
254cd7a67a4SMauro Carvalho Chehab 	bool   m_b_debug_enable_bridge;
25557b8b003SMauro Carvalho Chehab 	bool   m_b_p_down_open_bridge;  /* only open DRXK bridge before power-down once it has been accessed */
25657b8b003SMauro Carvalho Chehab 	bool   m_b_power_down;        /* Power down when not used */
25743dd07f7SRalph Metzler 
25857b8b003SMauro Carvalho Chehab 	u32    m_iqm_fs_rate_ofs;      /* frequency shift as written to DRXK register (28bit fixpoint) */
25943dd07f7SRalph Metzler 
26057b8b003SMauro Carvalho Chehab 	bool   m_enable_mpeg_output;  /* If TRUE, enable MPEG output */
26157b8b003SMauro Carvalho Chehab 	bool   m_insert_rs_byte;      /* If TRUE, insert RS byte */
26257b8b003SMauro Carvalho Chehab 	bool   m_enable_parallel;    /* If TRUE, parallel out otherwise serial */
26357b8b003SMauro Carvalho Chehab 	bool   m_invert_data;        /* If TRUE, invert DATA signals */
26457b8b003SMauro Carvalho Chehab 	bool   m_invert_err;         /* If TRUE, invert ERR signal */
26557b8b003SMauro Carvalho Chehab 	bool   m_invert_str;         /* If TRUE, invert STR signals */
26657b8b003SMauro Carvalho Chehab 	bool   m_invert_val;         /* If TRUE, invert VAL signals */
26757b8b003SMauro Carvalho Chehab 	bool   m_invert_clk;         /* If TRUE, invert CLK signals */
268cd7a67a4SMauro Carvalho Chehab 	bool   m_dvbc_static_clk;
26957b8b003SMauro Carvalho Chehab 	bool   m_dvbt_static_clk;     /* If TRUE, static MPEG clockrate will
27043dd07f7SRalph Metzler 					 be used, otherwise clockrate will
27143dd07f7SRalph Metzler 					 adapt to the bitrate of the TS */
272cd7a67a4SMauro Carvalho Chehab 	u32    m_dvbt_bitrate;
273cd7a67a4SMauro Carvalho Chehab 	u32    m_dvbc_bitrate;
27443dd07f7SRalph Metzler 
275cd7a67a4SMauro Carvalho Chehab 	u8     m_ts_data_strength;
276cd7a67a4SMauro Carvalho Chehab 	u8     m_ts_clockk_strength;
27743dd07f7SRalph Metzler 
27848763e2cSMauro Carvalho Chehab 	bool   m_itut_annex_c;      /* If true, uses ITU-T DVB-C Annex C, instead of Annex A */
27948763e2cSMauro Carvalho Chehab 
28057b8b003SMauro Carvalho Chehab 	enum drxmpeg_str_width_t  m_width_str;    /* MPEG start width */
28157b8b003SMauro Carvalho Chehab 	u32    m_mpeg_ts_static_bitrate;          /* Maximum bitrate in b/s in case
28243dd07f7SRalph Metzler 						    static clockrate is selected */
28343dd07f7SRalph Metzler 
28457b8b003SMauro Carvalho Chehab 	/* LARGE_INTEGER   m_startTime; */     /* Contains the time of the last demod start */
28557b8b003SMauro Carvalho Chehab 	s32    m_mpeg_lock_time_out;      /* WaitForLockStatus Timeout (counts from start time) */
28657b8b003SMauro Carvalho Chehab 	s32    m_demod_lock_time_out;     /* WaitForLockStatus Timeout (counts from start time) */
28743dd07f7SRalph Metzler 
288cd7a67a4SMauro Carvalho Chehab 	bool   m_disable_te_ihandling;
28943dd07f7SRalph Metzler 
290cd7a67a4SMauro Carvalho Chehab 	bool   m_rf_agc_pol;
291cd7a67a4SMauro Carvalho Chehab 	bool   m_if_agc_pol;
29243dd07f7SRalph Metzler 
29357b8b003SMauro Carvalho Chehab 	struct s_cfg_agc    m_atv_rf_agc_cfg;  /* settings for ATV RF-AGC */
29457b8b003SMauro Carvalho Chehab 	struct s_cfg_agc    m_atv_if_agc_cfg;  /* settings for ATV IF-AGC */
29557b8b003SMauro Carvalho Chehab 	struct s_cfg_pre_saw m_atv_pre_saw_cfg; /* settings for ATV pre SAW sense */
296cd7a67a4SMauro Carvalho Chehab 	bool              m_phase_correction_bypass;
297cd7a67a4SMauro Carvalho Chehab 	s16               m_atv_top_vid_peak;
298cd7a67a4SMauro Carvalho Chehab 	u16               m_atv_top_noise_th;
299cd7a67a4SMauro Carvalho Chehab 	enum e_drxk_sif_attenuation m_sif_attenuation;
300cd7a67a4SMauro Carvalho Chehab 	bool              m_enable_cvbs_output;
301cd7a67a4SMauro Carvalho Chehab 	bool              m_enable_sif_output;
302cd7a67a4SMauro Carvalho Chehab 	bool              m_b_mirror_freq_spect;
30357b8b003SMauro Carvalho Chehab 	enum e_drxk_constellation  m_constellation; /* constellation type of the channel */
30457b8b003SMauro Carvalho Chehab 	u32               m_curr_symbol_rate;       /* Current QAM symbol rate */
30557b8b003SMauro Carvalho Chehab 	struct s_cfg_agc    m_qam_rf_agc_cfg;          /* settings for QAM RF-AGC */
30657b8b003SMauro Carvalho Chehab 	struct s_cfg_agc    m_qam_if_agc_cfg;          /* settings for QAM IF-AGC */
30757b8b003SMauro Carvalho Chehab 	u16               m_qam_pga_cfg;            /* settings for QAM PGA */
30857b8b003SMauro Carvalho Chehab 	struct s_cfg_pre_saw m_qam_pre_saw_cfg;         /* settings for QAM pre SAW sense */
30957b8b003SMauro Carvalho Chehab 	enum e_drxk_interleave_mode m_qam_interleave_mode; /* QAM Interleave mode */
310cd7a67a4SMauro Carvalho Chehab 	u16               m_fec_rs_plen;
311cd7a67a4SMauro Carvalho Chehab 	u16               m_fec_rs_prescale;
31243dd07f7SRalph Metzler 
313cd7a67a4SMauro Carvalho Chehab 	enum drxk_cfg_dvbt_sqi_speed m_sqi_speed;
31443dd07f7SRalph Metzler 
315cd7a67a4SMauro Carvalho Chehab 	u16               m_gpio;
316cd7a67a4SMauro Carvalho Chehab 	u16               m_gpio_cfg;
31743dd07f7SRalph Metzler 
31857b8b003SMauro Carvalho Chehab 	struct s_cfg_agc    m_dvbt_rf_agc_cfg;     /* settings for QAM RF-AGC */
31957b8b003SMauro Carvalho Chehab 	struct s_cfg_agc    m_dvbt_if_agc_cfg;     /* settings for QAM IF-AGC */
32057b8b003SMauro Carvalho Chehab 	struct s_cfg_pre_saw m_dvbt_pre_saw_cfg;    /* settings for QAM pre SAW sense */
32143dd07f7SRalph Metzler 
322cd7a67a4SMauro Carvalho Chehab 	u16               m_agcfast_clip_ctrl_delay;
323cd7a67a4SMauro Carvalho Chehab 	bool              m_adc_comp_passed;
32443dd07f7SRalph Metzler 	u16               m_adcCompCoef[64];
325cd7a67a4SMauro Carvalho Chehab 	u16               m_adc_state;
32643dd07f7SRalph Metzler 
32743dd07f7SRalph Metzler 	u8               *m_microcode;
32843dd07f7SRalph Metzler 	int               m_microcode_length;
329cd7a67a4SMauro Carvalho Chehab 	bool		  m_drxk_a3_rom_code;
330cd7a67a4SMauro Carvalho Chehab 	bool              m_drxk_a3_patch_code;
33143dd07f7SRalph Metzler 
33243dd07f7SRalph Metzler 	bool              m_rfmirror;
333cd7a67a4SMauro Carvalho Chehab 	u8                m_device_spin;
334cd7a67a4SMauro Carvalho Chehab 	u32               m_iqm_rc_rate;
33543dd07f7SRalph Metzler 
336cd7a67a4SMauro Carvalho Chehab 	enum drx_power_mode m_current_power_mode;
337e076c92eSMauro Carvalho Chehab 
33820bfe7aeSMauro Carvalho Chehab 	/* when true, avoids other devices to use the I2C bus */
33920bfe7aeSMauro Carvalho Chehab 	bool		  drxk_i2c_exclusive_lock;
34020bfe7aeSMauro Carvalho Chehab 
34190796acaSMauro Carvalho Chehab 	/*
34290796acaSMauro Carvalho Chehab 	 * Configurable parameters at the driver. They stores the values found
34390796acaSMauro Carvalho Chehab 	 * at struct drxk_config.
34490796acaSMauro Carvalho Chehab 	 */
345e076c92eSMauro Carvalho Chehab 
346cd7a67a4SMauro Carvalho Chehab 	u16	uio_mask;	/* Bits used by UIO */
347147e110bSMauro Carvalho Chehab 
348d5856813SMauro Carvalho Chehab 	bool	enable_merr_cfg;
34990796acaSMauro Carvalho Chehab 	bool	single_master;
35090796acaSMauro Carvalho Chehab 	bool	no_i2c_bridge;
35190796acaSMauro Carvalho Chehab 	bool	antenna_dvbt;
35290796acaSMauro Carvalho Chehab 	u16	antenna_gpio;
353147e110bSMauro Carvalho Chehab 
3540df289a2SMauro Carvalho Chehab 	enum fe_status fe_status;
3558f3741e0SMauro Carvalho Chehab 
356177bc7daSMauro Carvalho Chehab 	/* Firmware */
357e4f4f875SMauro Carvalho Chehab 	const char *microcode_name;
358177bc7daSMauro Carvalho Chehab 	struct completion fw_wait_load;
359177bc7daSMauro Carvalho Chehab 	const struct firmware *fw;
3609e23f50aSMartin Blumenstingl 	int qam_demod_parameter_count;
36143dd07f7SRalph Metzler };
36243dd07f7SRalph Metzler 
36343dd07f7SRalph Metzler #define NEVER_LOCK 0
36443dd07f7SRalph Metzler #define NOT_LOCKED 1
36543dd07f7SRalph Metzler #define DEMOD_LOCK 2
36643dd07f7SRalph Metzler #define FEC_LOCK   3
36743dd07f7SRalph Metzler #define MPEG_LOCK  4
36843dd07f7SRalph Metzler 
369