xref: /linux/drivers/irqchip/irq-loongson-liointc.c (revision 66da65005aa819e0b8d3a08f5ec1491b7690cb67)
1dbb15226SJiaxun Yang // SPDX-License-Identifier: GPL-2.0
2dbb15226SJiaxun Yang /*
3dbb15226SJiaxun Yang  *  Copyright (C) 2020, Jiaxun Yang <jiaxun.yang@flygoat.com>
4dbb15226SJiaxun Yang  *  Loongson Local IO Interrupt Controller support
5dbb15226SJiaxun Yang  */
6dbb15226SJiaxun Yang 
7dbb15226SJiaxun Yang #include <linux/errno.h>
8dbb15226SJiaxun Yang #include <linux/init.h>
9dbb15226SJiaxun Yang #include <linux/types.h>
10dbb15226SJiaxun Yang #include <linux/interrupt.h>
11dbb15226SJiaxun Yang #include <linux/ioport.h>
12dbb15226SJiaxun Yang #include <linux/irqchip.h>
13dbb15226SJiaxun Yang #include <linux/of_address.h>
14dbb15226SJiaxun Yang #include <linux/of_irq.h>
15dbb15226SJiaxun Yang #include <linux/io.h>
16dbb15226SJiaxun Yang #include <linux/smp.h>
17dbb15226SJiaxun Yang #include <linux/irqchip/chained_irq.h>
18dbb15226SJiaxun Yang 
19fa84f893SHuacai Chen #ifdef CONFIG_MIPS
2076e0c88dSQing Zhang #include <loongson.h>
21fa84f893SHuacai Chen #else
22fa84f893SHuacai Chen #include <asm/loongson.h>
23fa84f893SHuacai Chen #endif
24dbb15226SJiaxun Yang 
25dbb15226SJiaxun Yang #define LIOINTC_CHIP_IRQ	32
26dbb15226SJiaxun Yang #define LIOINTC_NUM_PARENT 4
27b2c4c396SQing Zhang #define LIOINTC_NUM_CORES	4
28dbb15226SJiaxun Yang 
29dbb15226SJiaxun Yang #define LIOINTC_INTC_CHIP_START	0x20
30dbb15226SJiaxun Yang 
31dbb15226SJiaxun Yang #define LIOINTC_REG_INTC_STATUS	(LIOINTC_INTC_CHIP_START + 0x20)
32dbb15226SJiaxun Yang #define LIOINTC_REG_INTC_EN_STATUS	(LIOINTC_INTC_CHIP_START + 0x04)
33dbb15226SJiaxun Yang #define LIOINTC_REG_INTC_ENABLE	(LIOINTC_INTC_CHIP_START + 0x08)
34dbb15226SJiaxun Yang #define LIOINTC_REG_INTC_DISABLE	(LIOINTC_INTC_CHIP_START + 0x0c)
35dbb15226SJiaxun Yang #define LIOINTC_REG_INTC_POL	(LIOINTC_INTC_CHIP_START + 0x10)
36dbb15226SJiaxun Yang #define LIOINTC_REG_INTC_EDGE	(LIOINTC_INTC_CHIP_START + 0x14)
37dbb15226SJiaxun Yang 
38dbb15226SJiaxun Yang #define LIOINTC_SHIFT_INTx	4
39dbb15226SJiaxun Yang 
40be09ef09SJiaxun Yang #define LIOINTC_ERRATA_IRQ	10
41be09ef09SJiaxun Yang 
42dbb15226SJiaxun Yang struct liointc_handler_data {
43dbb15226SJiaxun Yang 	struct liointc_priv	*priv;
44dbb15226SJiaxun Yang 	u32			parent_int_map;
45dbb15226SJiaxun Yang };
46dbb15226SJiaxun Yang 
47dbb15226SJiaxun Yang struct liointc_priv {
48dbb15226SJiaxun Yang 	struct irq_chip_generic		*gc;
49dbb15226SJiaxun Yang 	struct liointc_handler_data	handler[LIOINTC_NUM_PARENT];
50b2c4c396SQing Zhang 	void __iomem			*core_isr[LIOINTC_NUM_CORES];
51dbb15226SJiaxun Yang 	u8				map_cache[LIOINTC_CHIP_IRQ];
52be09ef09SJiaxun Yang 	bool				has_lpc_irq_errata;
53dbb15226SJiaxun Yang };
54dbb15226SJiaxun Yang 
55dbb15226SJiaxun Yang static void liointc_chained_handle_irq(struct irq_desc *desc)
56dbb15226SJiaxun Yang {
57dbb15226SJiaxun Yang 	struct liointc_handler_data *handler = irq_desc_get_handler_data(desc);
58dbb15226SJiaxun Yang 	struct irq_chip *chip = irq_desc_get_chip(desc);
59dbb15226SJiaxun Yang 	struct irq_chip_generic *gc = handler->priv->gc;
60fa84f893SHuacai Chen 	int core = cpu_logical_map(smp_processor_id()) % LIOINTC_NUM_CORES;
61dbb15226SJiaxun Yang 	u32 pending;
62dbb15226SJiaxun Yang 
63dbb15226SJiaxun Yang 	chained_irq_enter(chip, desc);
64dbb15226SJiaxun Yang 
65b2c4c396SQing Zhang 	pending = readl(handler->priv->core_isr[core]);
66dbb15226SJiaxun Yang 
67be09ef09SJiaxun Yang 	if (!pending) {
68be09ef09SJiaxun Yang 		/* Always blame LPC IRQ if we have that bug */
69be09ef09SJiaxun Yang 		if (handler->priv->has_lpc_irq_errata &&
70c9c73a05SHuacai Chen 			(handler->parent_int_map & gc->mask_cache &
71be09ef09SJiaxun Yang 			BIT(LIOINTC_ERRATA_IRQ)))
72be09ef09SJiaxun Yang 			pending = BIT(LIOINTC_ERRATA_IRQ);
73be09ef09SJiaxun Yang 		else
74dbb15226SJiaxun Yang 			spurious_interrupt();
75be09ef09SJiaxun Yang 	}
76dbb15226SJiaxun Yang 
77dbb15226SJiaxun Yang 	while (pending) {
78dbb15226SJiaxun Yang 		int bit = __ffs(pending);
79dbb15226SJiaxun Yang 
80046a6ee2SMarc Zyngier 		generic_handle_domain_irq(gc->domain, bit);
81dbb15226SJiaxun Yang 		pending &= ~BIT(bit);
82dbb15226SJiaxun Yang 	}
83dbb15226SJiaxun Yang 
84dbb15226SJiaxun Yang 	chained_irq_exit(chip, desc);
85dbb15226SJiaxun Yang }
86dbb15226SJiaxun Yang 
87dbb15226SJiaxun Yang static void liointc_set_bit(struct irq_chip_generic *gc,
88dbb15226SJiaxun Yang 				unsigned int offset,
89dbb15226SJiaxun Yang 				u32 mask, bool set)
90dbb15226SJiaxun Yang {
91dbb15226SJiaxun Yang 	if (set)
92dbb15226SJiaxun Yang 		writel(readl(gc->reg_base + offset) | mask,
93dbb15226SJiaxun Yang 				gc->reg_base + offset);
94dbb15226SJiaxun Yang 	else
95dbb15226SJiaxun Yang 		writel(readl(gc->reg_base + offset) & ~mask,
96dbb15226SJiaxun Yang 				gc->reg_base + offset);
97dbb15226SJiaxun Yang }
98dbb15226SJiaxun Yang 
99dbb15226SJiaxun Yang static int liointc_set_type(struct irq_data *data, unsigned int type)
100dbb15226SJiaxun Yang {
101dbb15226SJiaxun Yang 	struct irq_chip_generic *gc = irq_data_get_irq_chip_data(data);
102dbb15226SJiaxun Yang 	u32 mask = data->mask;
103dbb15226SJiaxun Yang 	unsigned long flags;
104dbb15226SJiaxun Yang 
105dbb15226SJiaxun Yang 	irq_gc_lock_irqsave(gc, flags);
106dbb15226SJiaxun Yang 	switch (type) {
107dbb15226SJiaxun Yang 	case IRQ_TYPE_LEVEL_HIGH:
108dbb15226SJiaxun Yang 		liointc_set_bit(gc, LIOINTC_REG_INTC_EDGE, mask, false);
109dbb15226SJiaxun Yang 		liointc_set_bit(gc, LIOINTC_REG_INTC_POL, mask, true);
110dbb15226SJiaxun Yang 		break;
111dbb15226SJiaxun Yang 	case IRQ_TYPE_LEVEL_LOW:
112dbb15226SJiaxun Yang 		liointc_set_bit(gc, LIOINTC_REG_INTC_EDGE, mask, false);
113dbb15226SJiaxun Yang 		liointc_set_bit(gc, LIOINTC_REG_INTC_POL, mask, false);
114dbb15226SJiaxun Yang 		break;
115dbb15226SJiaxun Yang 	case IRQ_TYPE_EDGE_RISING:
116dbb15226SJiaxun Yang 		liointc_set_bit(gc, LIOINTC_REG_INTC_EDGE, mask, true);
117dbb15226SJiaxun Yang 		liointc_set_bit(gc, LIOINTC_REG_INTC_POL, mask, true);
118dbb15226SJiaxun Yang 		break;
119dbb15226SJiaxun Yang 	case IRQ_TYPE_EDGE_FALLING:
120dbb15226SJiaxun Yang 		liointc_set_bit(gc, LIOINTC_REG_INTC_EDGE, mask, true);
121dbb15226SJiaxun Yang 		liointc_set_bit(gc, LIOINTC_REG_INTC_POL, mask, false);
122dbb15226SJiaxun Yang 		break;
123dbb15226SJiaxun Yang 	default:
124fa03587cSTiezhu Yang 		irq_gc_unlock_irqrestore(gc, flags);
125dbb15226SJiaxun Yang 		return -EINVAL;
126dbb15226SJiaxun Yang 	}
127dbb15226SJiaxun Yang 	irq_gc_unlock_irqrestore(gc, flags);
128dbb15226SJiaxun Yang 
129dbb15226SJiaxun Yang 	irqd_set_trigger_type(data, type);
130dbb15226SJiaxun Yang 	return 0;
131dbb15226SJiaxun Yang }
132dbb15226SJiaxun Yang 
133dbb15226SJiaxun Yang static void liointc_resume(struct irq_chip_generic *gc)
134dbb15226SJiaxun Yang {
135dbb15226SJiaxun Yang 	struct liointc_priv *priv = gc->private;
136dbb15226SJiaxun Yang 	unsigned long flags;
137dbb15226SJiaxun Yang 	int i;
138dbb15226SJiaxun Yang 
139dbb15226SJiaxun Yang 	irq_gc_lock_irqsave(gc, flags);
140dbb15226SJiaxun Yang 	/* Disable all at first */
141dbb15226SJiaxun Yang 	writel(0xffffffff, gc->reg_base + LIOINTC_REG_INTC_DISABLE);
142c9c73a05SHuacai Chen 	/* Restore map cache */
143dbb15226SJiaxun Yang 	for (i = 0; i < LIOINTC_CHIP_IRQ; i++)
144dbb15226SJiaxun Yang 		writeb(priv->map_cache[i], gc->reg_base + i);
145c9c73a05SHuacai Chen 	/* Restore mask cache */
146c9c73a05SHuacai Chen 	writel(gc->mask_cache, gc->reg_base + LIOINTC_REG_INTC_ENABLE);
147dbb15226SJiaxun Yang 	irq_gc_unlock_irqrestore(gc, flags);
148dbb15226SJiaxun Yang }
149dbb15226SJiaxun Yang 
150dbb15226SJiaxun Yang static const char * const parent_names[] = {"int0", "int1", "int2", "int3"};
151b2c4c396SQing Zhang static const char * const core_reg_names[] = {"isr0", "isr1", "isr2", "isr3"};
152b2c4c396SQing Zhang 
153b2c4c396SQing Zhang static void __iomem *liointc_get_reg_byname(struct device_node *node,
154b2c4c396SQing Zhang 						const char *name)
155b2c4c396SQing Zhang {
156b2c4c396SQing Zhang 	int index = of_property_match_string(node, "reg-names", name);
157b2c4c396SQing Zhang 
158b2c4c396SQing Zhang 	if (index < 0)
159b2c4c396SQing Zhang 		return NULL;
160b2c4c396SQing Zhang 
161b2c4c396SQing Zhang 	return of_iomap(node, index);
162b2c4c396SQing Zhang }
163dbb15226SJiaxun Yang 
1644cc99d03SHuacai Chen static int __init liointc_of_init(struct device_node *node,
165dbb15226SJiaxun Yang 				  struct device_node *parent)
166dbb15226SJiaxun Yang {
167dbb15226SJiaxun Yang 	struct irq_chip_generic *gc;
168dbb15226SJiaxun Yang 	struct irq_domain *domain;
169dbb15226SJiaxun Yang 	struct irq_chip_type *ct;
170dbb15226SJiaxun Yang 	struct liointc_priv *priv;
171dbb15226SJiaxun Yang 	void __iomem *base;
172dbb15226SJiaxun Yang 	u32 of_parent_int_map[LIOINTC_NUM_PARENT];
173dbb15226SJiaxun Yang 	int parent_irq[LIOINTC_NUM_PARENT];
174dbb15226SJiaxun Yang 	bool have_parent = FALSE;
175dbb15226SJiaxun Yang 	int sz, i, err = 0;
176dbb15226SJiaxun Yang 
177dbb15226SJiaxun Yang 	priv = kzalloc(sizeof(*priv), GFP_KERNEL);
178dbb15226SJiaxun Yang 	if (!priv)
179dbb15226SJiaxun Yang 		return -ENOMEM;
180dbb15226SJiaxun Yang 
181b2c4c396SQing Zhang 	if (of_device_is_compatible(node, "loongson,liointc-2.0")) {
182b2c4c396SQing Zhang 		base = liointc_get_reg_byname(node, "main");
183b2c4c396SQing Zhang 		if (!base) {
184b2c4c396SQing Zhang 			err = -ENODEV;
185b2c4c396SQing Zhang 			goto out_free_priv;
186b2c4c396SQing Zhang 		}
187b2c4c396SQing Zhang 
188b2c4c396SQing Zhang 		for (i = 0; i < LIOINTC_NUM_CORES; i++)
189b2c4c396SQing Zhang 			priv->core_isr[i] = liointc_get_reg_byname(node, core_reg_names[i]);
190b2c4c396SQing Zhang 		if (!priv->core_isr[0]) {
191b2c4c396SQing Zhang 			err = -ENODEV;
192b2c4c396SQing Zhang 			goto out_iounmap_base;
193b2c4c396SQing Zhang 		}
194b2c4c396SQing Zhang 	} else {
195dbb15226SJiaxun Yang 		base = of_iomap(node, 0);
196dbb15226SJiaxun Yang 		if (!base) {
197dbb15226SJiaxun Yang 			err = -ENODEV;
198dbb15226SJiaxun Yang 			goto out_free_priv;
199dbb15226SJiaxun Yang 		}
200dbb15226SJiaxun Yang 
201b2c4c396SQing Zhang 		for (i = 0; i < LIOINTC_NUM_CORES; i++)
202b2c4c396SQing Zhang 			priv->core_isr[i] = base + LIOINTC_REG_INTC_STATUS;
203b2c4c396SQing Zhang 	}
204b2c4c396SQing Zhang 
205dbb15226SJiaxun Yang 	for (i = 0; i < LIOINTC_NUM_PARENT; i++) {
206dbb15226SJiaxun Yang 		parent_irq[i] = of_irq_get_byname(node, parent_names[i]);
207dbb15226SJiaxun Yang 		if (parent_irq[i] > 0)
208dbb15226SJiaxun Yang 			have_parent = TRUE;
209dbb15226SJiaxun Yang 	}
210dbb15226SJiaxun Yang 	if (!have_parent) {
211dbb15226SJiaxun Yang 		err = -ENODEV;
212b2c4c396SQing Zhang 		goto out_iounmap_isr;
213dbb15226SJiaxun Yang 	}
214dbb15226SJiaxun Yang 
215dbb15226SJiaxun Yang 	sz = of_property_read_variable_u32_array(node,
216dbb15226SJiaxun Yang 						"loongson,parent_int_map",
217dbb15226SJiaxun Yang 						&of_parent_int_map[0],
218dbb15226SJiaxun Yang 						LIOINTC_NUM_PARENT,
219dbb15226SJiaxun Yang 						LIOINTC_NUM_PARENT);
220dbb15226SJiaxun Yang 	if (sz < 4) {
221dbb15226SJiaxun Yang 		pr_err("loongson-liointc: No parent_int_map\n");
222dbb15226SJiaxun Yang 		err = -ENODEV;
223b2c4c396SQing Zhang 		goto out_iounmap_isr;
224dbb15226SJiaxun Yang 	}
225dbb15226SJiaxun Yang 
226dbb15226SJiaxun Yang 	for (i = 0; i < LIOINTC_NUM_PARENT; i++)
227dbb15226SJiaxun Yang 		priv->handler[i].parent_int_map = of_parent_int_map[i];
228dbb15226SJiaxun Yang 
229dbb15226SJiaxun Yang 	/* Setup IRQ domain */
230dbb15226SJiaxun Yang 	domain = irq_domain_add_linear(node, 32,
231dbb15226SJiaxun Yang 					&irq_generic_chip_ops, priv);
232dbb15226SJiaxun Yang 	if (!domain) {
233dbb15226SJiaxun Yang 		pr_err("loongson-liointc: cannot add IRQ domain\n");
234dbb15226SJiaxun Yang 		err = -EINVAL;
235b2c4c396SQing Zhang 		goto out_iounmap_isr;
236dbb15226SJiaxun Yang 	}
237dbb15226SJiaxun Yang 
238dbb15226SJiaxun Yang 	err = irq_alloc_domain_generic_chips(domain, 32, 1,
239dbb15226SJiaxun Yang 					node->full_name, handle_level_irq,
240dbb15226SJiaxun Yang 					IRQ_NOPROBE, 0, 0);
241dbb15226SJiaxun Yang 	if (err) {
242dbb15226SJiaxun Yang 		pr_err("loongson-liointc: unable to register IRQ domain\n");
243dbb15226SJiaxun Yang 		goto out_free_domain;
244dbb15226SJiaxun Yang 	}
245dbb15226SJiaxun Yang 
246dbb15226SJiaxun Yang 
247dbb15226SJiaxun Yang 	/* Disable all IRQs */
248dbb15226SJiaxun Yang 	writel(0xffffffff, base + LIOINTC_REG_INTC_DISABLE);
249dbb15226SJiaxun Yang 	/* Set to level triggered */
250dbb15226SJiaxun Yang 	writel(0x0, base + LIOINTC_REG_INTC_EDGE);
251dbb15226SJiaxun Yang 
252dbb15226SJiaxun Yang 	/* Generate parent INT part of map cache */
253dbb15226SJiaxun Yang 	for (i = 0; i < LIOINTC_NUM_PARENT; i++) {
254dbb15226SJiaxun Yang 		u32 pending = priv->handler[i].parent_int_map;
255dbb15226SJiaxun Yang 
256dbb15226SJiaxun Yang 		while (pending) {
257dbb15226SJiaxun Yang 			int bit = __ffs(pending);
258dbb15226SJiaxun Yang 
259dbb15226SJiaxun Yang 			priv->map_cache[bit] = BIT(i) << LIOINTC_SHIFT_INTx;
260dbb15226SJiaxun Yang 			pending &= ~BIT(bit);
261dbb15226SJiaxun Yang 		}
262dbb15226SJiaxun Yang 	}
263dbb15226SJiaxun Yang 
264dbb15226SJiaxun Yang 	for (i = 0; i < LIOINTC_CHIP_IRQ; i++) {
265dbb15226SJiaxun Yang 		/* Generate core part of map cache */
266dbb15226SJiaxun Yang 		priv->map_cache[i] |= BIT(loongson_sysconf.boot_cpu_id);
267dbb15226SJiaxun Yang 		writeb(priv->map_cache[i], base + i);
268dbb15226SJiaxun Yang 	}
269dbb15226SJiaxun Yang 
270dbb15226SJiaxun Yang 	gc = irq_get_domain_generic_chip(domain, 0);
271dbb15226SJiaxun Yang 	gc->private = priv;
272dbb15226SJiaxun Yang 	gc->reg_base = base;
273dbb15226SJiaxun Yang 	gc->domain = domain;
274dbb15226SJiaxun Yang 	gc->resume = liointc_resume;
275dbb15226SJiaxun Yang 
276dbb15226SJiaxun Yang 	ct = gc->chip_types;
277dbb15226SJiaxun Yang 	ct->regs.enable = LIOINTC_REG_INTC_ENABLE;
278dbb15226SJiaxun Yang 	ct->regs.disable = LIOINTC_REG_INTC_DISABLE;
279dbb15226SJiaxun Yang 	ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
280dbb15226SJiaxun Yang 	ct->chip.irq_mask = irq_gc_mask_disable_reg;
281dbb15226SJiaxun Yang 	ct->chip.irq_mask_ack = irq_gc_mask_disable_reg;
282dbb15226SJiaxun Yang 	ct->chip.irq_set_type = liointc_set_type;
283dbb15226SJiaxun Yang 
284c9c73a05SHuacai Chen 	gc->mask_cache = 0;
285dbb15226SJiaxun Yang 	priv->gc = gc;
286dbb15226SJiaxun Yang 
287dbb15226SJiaxun Yang 	for (i = 0; i < LIOINTC_NUM_PARENT; i++) {
288dbb15226SJiaxun Yang 		if (parent_irq[i] <= 0)
289dbb15226SJiaxun Yang 			continue;
290dbb15226SJiaxun Yang 
291dbb15226SJiaxun Yang 		priv->handler[i].priv = priv;
292dbb15226SJiaxun Yang 		irq_set_chained_handler_and_data(parent_irq[i],
293dbb15226SJiaxun Yang 				liointc_chained_handle_irq, &priv->handler[i]);
294dbb15226SJiaxun Yang 	}
295dbb15226SJiaxun Yang 
296dbb15226SJiaxun Yang 	return 0;
297dbb15226SJiaxun Yang 
298dbb15226SJiaxun Yang out_free_domain:
299dbb15226SJiaxun Yang 	irq_domain_remove(domain);
300b2c4c396SQing Zhang out_iounmap_isr:
301b2c4c396SQing Zhang 	for (i = 0; i < LIOINTC_NUM_CORES; i++) {
302b2c4c396SQing Zhang 		if (!priv->core_isr[i])
303b2c4c396SQing Zhang 			continue;
304b2c4c396SQing Zhang 		iounmap(priv->core_isr[i]);
305b2c4c396SQing Zhang 	}
306b2c4c396SQing Zhang out_iounmap_base:
307dbb15226SJiaxun Yang 	iounmap(base);
308dbb15226SJiaxun Yang out_free_priv:
309dbb15226SJiaxun Yang 	kfree(priv);
310dbb15226SJiaxun Yang 
311dbb15226SJiaxun Yang 	return err;
312dbb15226SJiaxun Yang }
313dbb15226SJiaxun Yang 
314dbb15226SJiaxun Yang IRQCHIP_DECLARE(loongson_liointc_1_0, "loongson,liointc-1.0", liointc_of_init);
315dbb15226SJiaxun Yang IRQCHIP_DECLARE(loongson_liointc_1_0a, "loongson,liointc-1.0a", liointc_of_init);
316b2c4c396SQing Zhang IRQCHIP_DECLARE(loongson_liointc_2_0, "loongson,liointc-2.0", liointc_of_init);
317