1d2912cb1SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 2e324c4dcSShenwei Wang /* 3e324c4dcSShenwei Wang * Copyright (C) 2015 Freescale Semiconductor, Inc. 4e324c4dcSShenwei Wang */ 5e324c4dcSShenwei Wang 6e324c4dcSShenwei Wang #include <linux/of_address.h> 7e324c4dcSShenwei Wang #include <linux/of_irq.h> 8e324c4dcSShenwei Wang #include <linux/slab.h> 9e324c4dcSShenwei Wang #include <linux/irqchip.h> 10e324c4dcSShenwei Wang #include <linux/syscore_ops.h> 11e324c4dcSShenwei Wang 12e324c4dcSShenwei Wang #define IMR_NUM 4 13e324c4dcSShenwei Wang #define GPC_MAX_IRQS (IMR_NUM * 32) 14e324c4dcSShenwei Wang 15e324c4dcSShenwei Wang #define GPC_IMR1_CORE0 0x30 16e324c4dcSShenwei Wang #define GPC_IMR1_CORE1 0x40 17ed01edc0SAndrey Smirnov #define GPC_IMR1_CORE2 0x1c0 18ed01edc0SAndrey Smirnov #define GPC_IMR1_CORE3 0x1d0 19ed01edc0SAndrey Smirnov 20e324c4dcSShenwei Wang 21e324c4dcSShenwei Wang struct gpcv2_irqchip_data { 22e324c4dcSShenwei Wang struct raw_spinlock rlock; 23e324c4dcSShenwei Wang void __iomem *gpc_base; 24e324c4dcSShenwei Wang u32 wakeup_sources[IMR_NUM]; 25e324c4dcSShenwei Wang u32 saved_irq_mask[IMR_NUM]; 26e324c4dcSShenwei Wang u32 cpu2wakeup; 27e324c4dcSShenwei Wang }; 28e324c4dcSShenwei Wang 2929e525ccSPeng Fan static struct gpcv2_irqchip_data *imx_gpcv2_instance __ro_after_init; 30e324c4dcSShenwei Wang 31bd654fb6SAndrey Smirnov static void __iomem *gpcv2_idx_to_reg(struct gpcv2_irqchip_data *cd, int i) 32bd654fb6SAndrey Smirnov { 33bd654fb6SAndrey Smirnov return cd->gpc_base + cd->cpu2wakeup + i * 4; 34bd654fb6SAndrey Smirnov } 35bd654fb6SAndrey Smirnov 36e324c4dcSShenwei Wang static int gpcv2_wakeup_source_save(void) 37e324c4dcSShenwei Wang { 38e324c4dcSShenwei Wang struct gpcv2_irqchip_data *cd; 39e324c4dcSShenwei Wang void __iomem *reg; 40e324c4dcSShenwei Wang int i; 41e324c4dcSShenwei Wang 42e324c4dcSShenwei Wang cd = imx_gpcv2_instance; 43e324c4dcSShenwei Wang if (!cd) 44e324c4dcSShenwei Wang return 0; 45e324c4dcSShenwei Wang 46e324c4dcSShenwei Wang for (i = 0; i < IMR_NUM; i++) { 47bd654fb6SAndrey Smirnov reg = gpcv2_idx_to_reg(cd, i); 48e324c4dcSShenwei Wang cd->saved_irq_mask[i] = readl_relaxed(reg); 49e324c4dcSShenwei Wang writel_relaxed(cd->wakeup_sources[i], reg); 50e324c4dcSShenwei Wang } 51e324c4dcSShenwei Wang 52e324c4dcSShenwei Wang return 0; 53e324c4dcSShenwei Wang } 54e324c4dcSShenwei Wang 55e324c4dcSShenwei Wang static void gpcv2_wakeup_source_restore(void) 56e324c4dcSShenwei Wang { 57e324c4dcSShenwei Wang struct gpcv2_irqchip_data *cd; 58e324c4dcSShenwei Wang int i; 59e324c4dcSShenwei Wang 60e324c4dcSShenwei Wang cd = imx_gpcv2_instance; 61e324c4dcSShenwei Wang if (!cd) 62e324c4dcSShenwei Wang return; 63e324c4dcSShenwei Wang 64bd654fb6SAndrey Smirnov for (i = 0; i < IMR_NUM; i++) 65bd654fb6SAndrey Smirnov writel_relaxed(cd->saved_irq_mask[i], gpcv2_idx_to_reg(cd, i)); 66e324c4dcSShenwei Wang } 67e324c4dcSShenwei Wang 68e324c4dcSShenwei Wang static struct syscore_ops imx_gpcv2_syscore_ops = { 69e324c4dcSShenwei Wang .suspend = gpcv2_wakeup_source_save, 70e324c4dcSShenwei Wang .resume = gpcv2_wakeup_source_restore, 71e324c4dcSShenwei Wang }; 72e324c4dcSShenwei Wang 73e324c4dcSShenwei Wang static int imx_gpcv2_irq_set_wake(struct irq_data *d, unsigned int on) 74e324c4dcSShenwei Wang { 75e324c4dcSShenwei Wang struct gpcv2_irqchip_data *cd = d->chip_data; 76e324c4dcSShenwei Wang unsigned int idx = d->hwirq / 32; 77e324c4dcSShenwei Wang unsigned long flags; 78e324c4dcSShenwei Wang u32 mask, val; 79e324c4dcSShenwei Wang 80e324c4dcSShenwei Wang raw_spin_lock_irqsave(&cd->rlock, flags); 81f2dace5fSAndrey Smirnov mask = BIT(d->hwirq % 32); 82e324c4dcSShenwei Wang val = cd->wakeup_sources[idx]; 83e324c4dcSShenwei Wang 84e324c4dcSShenwei Wang cd->wakeup_sources[idx] = on ? (val & ~mask) : (val | mask); 85e324c4dcSShenwei Wang raw_spin_unlock_irqrestore(&cd->rlock, flags); 86e324c4dcSShenwei Wang 87e324c4dcSShenwei Wang /* 88e324c4dcSShenwei Wang * Do *not* call into the parent, as the GIC doesn't have any 89e324c4dcSShenwei Wang * wake-up facility... 90e324c4dcSShenwei Wang */ 91e324c4dcSShenwei Wang 92e324c4dcSShenwei Wang return 0; 93e324c4dcSShenwei Wang } 94e324c4dcSShenwei Wang 95e324c4dcSShenwei Wang static void imx_gpcv2_irq_unmask(struct irq_data *d) 96e324c4dcSShenwei Wang { 97e324c4dcSShenwei Wang struct gpcv2_irqchip_data *cd = d->chip_data; 98e324c4dcSShenwei Wang void __iomem *reg; 99e324c4dcSShenwei Wang u32 val; 100e324c4dcSShenwei Wang 101e324c4dcSShenwei Wang raw_spin_lock(&cd->rlock); 102bd654fb6SAndrey Smirnov reg = gpcv2_idx_to_reg(cd, d->hwirq / 32); 103e324c4dcSShenwei Wang val = readl_relaxed(reg); 104f2dace5fSAndrey Smirnov val &= ~BIT(d->hwirq % 32); 105e324c4dcSShenwei Wang writel_relaxed(val, reg); 106e324c4dcSShenwei Wang raw_spin_unlock(&cd->rlock); 107e324c4dcSShenwei Wang 108e324c4dcSShenwei Wang irq_chip_unmask_parent(d); 109e324c4dcSShenwei Wang } 110e324c4dcSShenwei Wang 111e324c4dcSShenwei Wang static void imx_gpcv2_irq_mask(struct irq_data *d) 112e324c4dcSShenwei Wang { 113e324c4dcSShenwei Wang struct gpcv2_irqchip_data *cd = d->chip_data; 114e324c4dcSShenwei Wang void __iomem *reg; 115e324c4dcSShenwei Wang u32 val; 116e324c4dcSShenwei Wang 117e324c4dcSShenwei Wang raw_spin_lock(&cd->rlock); 118bd654fb6SAndrey Smirnov reg = gpcv2_idx_to_reg(cd, d->hwirq / 32); 119e324c4dcSShenwei Wang val = readl_relaxed(reg); 120f2dace5fSAndrey Smirnov val |= BIT(d->hwirq % 32); 121e324c4dcSShenwei Wang writel_relaxed(val, reg); 122e324c4dcSShenwei Wang raw_spin_unlock(&cd->rlock); 123e324c4dcSShenwei Wang 124e324c4dcSShenwei Wang irq_chip_mask_parent(d); 125e324c4dcSShenwei Wang } 126e324c4dcSShenwei Wang 127e324c4dcSShenwei Wang static struct irq_chip gpcv2_irqchip_data_chip = { 128e324c4dcSShenwei Wang .name = "GPCv2", 129e324c4dcSShenwei Wang .irq_eoi = irq_chip_eoi_parent, 130e324c4dcSShenwei Wang .irq_mask = imx_gpcv2_irq_mask, 131e324c4dcSShenwei Wang .irq_unmask = imx_gpcv2_irq_unmask, 132e324c4dcSShenwei Wang .irq_set_wake = imx_gpcv2_irq_set_wake, 133e324c4dcSShenwei Wang .irq_retrigger = irq_chip_retrigger_hierarchy, 1349a446ef0SLucas Stach .irq_set_type = irq_chip_set_type_parent, 135e324c4dcSShenwei Wang #ifdef CONFIG_SMP 136e324c4dcSShenwei Wang .irq_set_affinity = irq_chip_set_affinity_parent, 137e324c4dcSShenwei Wang #endif 138e324c4dcSShenwei Wang }; 139e324c4dcSShenwei Wang 140f833f57fSMarc Zyngier static int imx_gpcv2_domain_translate(struct irq_domain *d, 141f833f57fSMarc Zyngier struct irq_fwspec *fwspec, 142f833f57fSMarc Zyngier unsigned long *hwirq, 143f833f57fSMarc Zyngier unsigned int *type) 144e324c4dcSShenwei Wang { 145f833f57fSMarc Zyngier if (is_of_node(fwspec->fwnode)) { 146f833f57fSMarc Zyngier if (fwspec->param_count != 3) 147e324c4dcSShenwei Wang return -EINVAL; 148e324c4dcSShenwei Wang 149e324c4dcSShenwei Wang /* No PPI should point to this domain */ 150f833f57fSMarc Zyngier if (fwspec->param[0] != 0) 151e324c4dcSShenwei Wang return -EINVAL; 152e324c4dcSShenwei Wang 153f833f57fSMarc Zyngier *hwirq = fwspec->param[1]; 154f833f57fSMarc Zyngier *type = fwspec->param[2]; 155e324c4dcSShenwei Wang return 0; 156e324c4dcSShenwei Wang } 157e324c4dcSShenwei Wang 158f833f57fSMarc Zyngier return -EINVAL; 159f833f57fSMarc Zyngier } 160f833f57fSMarc Zyngier 161e324c4dcSShenwei Wang static int imx_gpcv2_domain_alloc(struct irq_domain *domain, 162e324c4dcSShenwei Wang unsigned int irq, unsigned int nr_irqs, 163e324c4dcSShenwei Wang void *data) 164e324c4dcSShenwei Wang { 165f833f57fSMarc Zyngier struct irq_fwspec *fwspec = data; 166f833f57fSMarc Zyngier struct irq_fwspec parent_fwspec; 167e324c4dcSShenwei Wang irq_hw_number_t hwirq; 168f833f57fSMarc Zyngier unsigned int type; 169f833f57fSMarc Zyngier int err; 170e324c4dcSShenwei Wang int i; 171e324c4dcSShenwei Wang 172f833f57fSMarc Zyngier err = imx_gpcv2_domain_translate(domain, fwspec, &hwirq, &type); 173f833f57fSMarc Zyngier if (err) 174f833f57fSMarc Zyngier return err; 175e324c4dcSShenwei Wang 176e324c4dcSShenwei Wang if (hwirq >= GPC_MAX_IRQS) 177e324c4dcSShenwei Wang return -EINVAL; 178e324c4dcSShenwei Wang 179e324c4dcSShenwei Wang for (i = 0; i < nr_irqs; i++) { 180e324c4dcSShenwei Wang irq_domain_set_hwirq_and_chip(domain, irq + i, hwirq + i, 181e324c4dcSShenwei Wang &gpcv2_irqchip_data_chip, domain->host_data); 182e324c4dcSShenwei Wang } 183e324c4dcSShenwei Wang 184f833f57fSMarc Zyngier parent_fwspec = *fwspec; 185f833f57fSMarc Zyngier parent_fwspec.fwnode = domain->parent->fwnode; 186f833f57fSMarc Zyngier return irq_domain_alloc_irqs_parent(domain, irq, nr_irqs, 187f833f57fSMarc Zyngier &parent_fwspec); 188e324c4dcSShenwei Wang } 189e324c4dcSShenwei Wang 190dcbbefceSTobias Klauser static const struct irq_domain_ops gpcv2_irqchip_data_domain_ops = { 191f833f57fSMarc Zyngier .translate = imx_gpcv2_domain_translate, 192e324c4dcSShenwei Wang .alloc = imx_gpcv2_domain_alloc, 193e324c4dcSShenwei Wang .free = irq_domain_free_irqs_common, 194e324c4dcSShenwei Wang }; 195e324c4dcSShenwei Wang 196ed01edc0SAndrey Smirnov static const struct of_device_id gpcv2_of_match[] = { 197ed01edc0SAndrey Smirnov { .compatible = "fsl,imx7d-gpc", .data = (const void *) 2 }, 198ed01edc0SAndrey Smirnov { .compatible = "fsl,imx8mq-gpc", .data = (const void *) 4 }, 199ed01edc0SAndrey Smirnov { /* END */ } 200ed01edc0SAndrey Smirnov }; 201ed01edc0SAndrey Smirnov 202e324c4dcSShenwei Wang static int __init imx_gpcv2_irqchip_init(struct device_node *node, 203e324c4dcSShenwei Wang struct device_node *parent) 204e324c4dcSShenwei Wang { 205e324c4dcSShenwei Wang struct irq_domain *parent_domain, *domain; 206e324c4dcSShenwei Wang struct gpcv2_irqchip_data *cd; 207ed01edc0SAndrey Smirnov const struct of_device_id *id; 208ed01edc0SAndrey Smirnov unsigned long core_num; 209e324c4dcSShenwei Wang int i; 210e324c4dcSShenwei Wang 211e324c4dcSShenwei Wang if (!parent) { 212e81f54c6SRob Herring pr_err("%pOF: no parent, giving up\n", node); 213e324c4dcSShenwei Wang return -ENODEV; 214e324c4dcSShenwei Wang } 215e324c4dcSShenwei Wang 216ed01edc0SAndrey Smirnov id = of_match_node(gpcv2_of_match, node); 217ed01edc0SAndrey Smirnov if (!id) { 218ed01edc0SAndrey Smirnov pr_err("%pOF: unknown compatibility string\n", node); 219ed01edc0SAndrey Smirnov return -ENODEV; 220ed01edc0SAndrey Smirnov } 221ed01edc0SAndrey Smirnov 222ed01edc0SAndrey Smirnov core_num = (unsigned long)id->data; 223ed01edc0SAndrey Smirnov 224e324c4dcSShenwei Wang parent_domain = irq_find_host(parent); 225e324c4dcSShenwei Wang if (!parent_domain) { 226e81f54c6SRob Herring pr_err("%pOF: unable to get parent domain\n", node); 227e324c4dcSShenwei Wang return -ENXIO; 228e324c4dcSShenwei Wang } 229e324c4dcSShenwei Wang 230e324c4dcSShenwei Wang cd = kzalloc(sizeof(struct gpcv2_irqchip_data), GFP_KERNEL); 23176fc40ecSZhen Lei if (!cd) 232e324c4dcSShenwei Wang return -ENOMEM; 233e324c4dcSShenwei Wang 23475eb5e1eSTyler Baker raw_spin_lock_init(&cd->rlock); 23575eb5e1eSTyler Baker 236e324c4dcSShenwei Wang cd->gpc_base = of_iomap(node, 0); 237e324c4dcSShenwei Wang if (!cd->gpc_base) { 238fb7348abSAndrey Smirnov pr_err("%pOF: unable to map gpc registers\n", node); 239e324c4dcSShenwei Wang kfree(cd); 240e324c4dcSShenwei Wang return -ENOMEM; 241e324c4dcSShenwei Wang } 242e324c4dcSShenwei Wang 243e324c4dcSShenwei Wang domain = irq_domain_add_hierarchy(parent_domain, 0, GPC_MAX_IRQS, 244e324c4dcSShenwei Wang node, &gpcv2_irqchip_data_domain_ops, cd); 245e324c4dcSShenwei Wang if (!domain) { 246e324c4dcSShenwei Wang iounmap(cd->gpc_base); 247e324c4dcSShenwei Wang kfree(cd); 248e324c4dcSShenwei Wang return -ENOMEM; 249e324c4dcSShenwei Wang } 250e324c4dcSShenwei Wang irq_set_default_host(domain); 251e324c4dcSShenwei Wang 252e324c4dcSShenwei Wang /* Initially mask all interrupts */ 253e324c4dcSShenwei Wang for (i = 0; i < IMR_NUM; i++) { 254ed01edc0SAndrey Smirnov void __iomem *reg = cd->gpc_base + i * 4; 255ed01edc0SAndrey Smirnov 256ed01edc0SAndrey Smirnov switch (core_num) { 257ed01edc0SAndrey Smirnov case 4: 258ed01edc0SAndrey Smirnov writel_relaxed(~0, reg + GPC_IMR1_CORE2); 259ed01edc0SAndrey Smirnov writel_relaxed(~0, reg + GPC_IMR1_CORE3); 260df561f66SGustavo A. R. Silva fallthrough; 261893b0affSMarc Zyngier case 2: 262ed01edc0SAndrey Smirnov writel_relaxed(~0, reg + GPC_IMR1_CORE0); 263ed01edc0SAndrey Smirnov writel_relaxed(~0, reg + GPC_IMR1_CORE1); 264ed01edc0SAndrey Smirnov } 265e324c4dcSShenwei Wang cd->wakeup_sources[i] = ~0; 266e324c4dcSShenwei Wang } 267e324c4dcSShenwei Wang 268e324c4dcSShenwei Wang /* Let CORE0 as the default CPU to wake up by GPC */ 269e324c4dcSShenwei Wang cd->cpu2wakeup = GPC_IMR1_CORE0; 270e324c4dcSShenwei Wang 271e324c4dcSShenwei Wang /* 272e324c4dcSShenwei Wang * Due to hardware design failure, need to make sure GPR 273e324c4dcSShenwei Wang * interrupt(#32) is unmasked during RUN mode to avoid entering 274e324c4dcSShenwei Wang * DSM by mistake. 275e324c4dcSShenwei Wang */ 276e324c4dcSShenwei Wang writel_relaxed(~0x1, cd->gpc_base + cd->cpu2wakeup); 277e324c4dcSShenwei Wang 278e324c4dcSShenwei Wang imx_gpcv2_instance = cd; 279e324c4dcSShenwei Wang register_syscore_ops(&imx_gpcv2_syscore_ops); 280e324c4dcSShenwei Wang 2819d4b5bdcSAndrey Smirnov /* 2829d4b5bdcSAndrey Smirnov * Clear the OF_POPULATED flag set in of_irq_init so that 2839d4b5bdcSAndrey Smirnov * later the GPC power domain driver will not be skipped. 2849d4b5bdcSAndrey Smirnov */ 2859d4b5bdcSAndrey Smirnov of_node_clear_flag(node, OF_POPULATED); 286e324c4dcSShenwei Wang return 0; 287e324c4dcSShenwei Wang } 288e324c4dcSShenwei Wang 2898ca66b7cSLucas Stach IRQCHIP_DECLARE(imx_gpcv2_imx7d, "fsl,imx7d-gpc", imx_gpcv2_irqchip_init); 2908ca66b7cSLucas Stach IRQCHIP_DECLARE(imx_gpcv2_imx8mq, "fsl,imx8mq-gpc", imx_gpcv2_irqchip_init); 291