14a1574ceSDanila Tikhonov // SPDX-License-Identifier: GPL-2.0-only
24a1574ceSDanila Tikhonov /*
34a1574ceSDanila Tikhonov * Copyright (c) 2020, The Linux Foundation. All rights reserved.
44a1574ceSDanila Tikhonov * Copyright (c) 2024, Danila Tikhonov <danila@jiaxyga.com>
54a1574ceSDanila Tikhonov */
64a1574ceSDanila Tikhonov
74a1574ceSDanila Tikhonov #include <linux/device.h>
84a1574ceSDanila Tikhonov #include <linux/interconnect.h>
94a1574ceSDanila Tikhonov #include <linux/interconnect-provider.h>
104a1574ceSDanila Tikhonov #include <linux/mod_devicetable.h>
114a1574ceSDanila Tikhonov #include <linux/module.h>
124a1574ceSDanila Tikhonov #include <linux/platform_device.h>
134a1574ceSDanila Tikhonov #include <dt-bindings/interconnect/qcom,sm7150-rpmh.h>
144a1574ceSDanila Tikhonov
154a1574ceSDanila Tikhonov #include "bcm-voter.h"
164a1574ceSDanila Tikhonov #include "icc-rpmh.h"
174a1574ceSDanila Tikhonov #include "sm7150.h"
184a1574ceSDanila Tikhonov
194a1574ceSDanila Tikhonov static struct qcom_icc_node qhm_a1noc_cfg = {
204a1574ceSDanila Tikhonov .name = "qhm-a1noc-cfg",
214a1574ceSDanila Tikhonov .id = SM7150_MASTER_A1NOC_CFG,
224a1574ceSDanila Tikhonov .channels = 1,
234a1574ceSDanila Tikhonov .buswidth = 4,
244a1574ceSDanila Tikhonov .num_links = 1,
254a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_SERVICE_A1NOC },
264a1574ceSDanila Tikhonov };
274a1574ceSDanila Tikhonov
284a1574ceSDanila Tikhonov static struct qcom_icc_node qhm_qup_center = {
294a1574ceSDanila Tikhonov .name = "qhm_qup_center",
304a1574ceSDanila Tikhonov .id = SM7150_MASTER_QUP_0,
314a1574ceSDanila Tikhonov .channels = 1,
324a1574ceSDanila Tikhonov .buswidth = 4,
334a1574ceSDanila Tikhonov .num_links = 1,
344a1574ceSDanila Tikhonov .links = { SM7150_A1NOC_SNOC_SLV },
354a1574ceSDanila Tikhonov };
364a1574ceSDanila Tikhonov
374a1574ceSDanila Tikhonov static struct qcom_icc_node qhm_tsif = {
384a1574ceSDanila Tikhonov .name = "qhm_tsif",
394a1574ceSDanila Tikhonov .id = SM7150_MASTER_TSIF,
404a1574ceSDanila Tikhonov .channels = 1,
414a1574ceSDanila Tikhonov .buswidth = 4,
424a1574ceSDanila Tikhonov .num_links = 1,
434a1574ceSDanila Tikhonov .links = { SM7150_A1NOC_SNOC_SLV },
444a1574ceSDanila Tikhonov };
454a1574ceSDanila Tikhonov
464a1574ceSDanila Tikhonov static struct qcom_icc_node xm_emmc = {
474a1574ceSDanila Tikhonov .name = "xm_emmc",
484a1574ceSDanila Tikhonov .id = SM7150_MASTER_EMMC,
494a1574ceSDanila Tikhonov .channels = 1,
504a1574ceSDanila Tikhonov .buswidth = 8,
514a1574ceSDanila Tikhonov .num_links = 1,
524a1574ceSDanila Tikhonov .links = { SM7150_A1NOC_SNOC_SLV },
534a1574ceSDanila Tikhonov };
544a1574ceSDanila Tikhonov
554a1574ceSDanila Tikhonov static struct qcom_icc_node xm_sdc2 = {
564a1574ceSDanila Tikhonov .name = "xm_sdc2",
574a1574ceSDanila Tikhonov .id = SM7150_MASTER_SDCC_2,
584a1574ceSDanila Tikhonov .channels = 1,
594a1574ceSDanila Tikhonov .buswidth = 8,
604a1574ceSDanila Tikhonov .num_links = 1,
614a1574ceSDanila Tikhonov .links = { SM7150_A1NOC_SNOC_SLV },
624a1574ceSDanila Tikhonov };
634a1574ceSDanila Tikhonov
644a1574ceSDanila Tikhonov static struct qcom_icc_node xm_sdc4 = {
654a1574ceSDanila Tikhonov .name = "xm_sdc4",
664a1574ceSDanila Tikhonov .id = SM7150_MASTER_SDCC_4,
674a1574ceSDanila Tikhonov .channels = 1,
684a1574ceSDanila Tikhonov .buswidth = 8,
694a1574ceSDanila Tikhonov .num_links = 1,
704a1574ceSDanila Tikhonov .links = { SM7150_A1NOC_SNOC_SLV },
714a1574ceSDanila Tikhonov };
724a1574ceSDanila Tikhonov
734a1574ceSDanila Tikhonov static struct qcom_icc_node xm_ufs_mem = {
744a1574ceSDanila Tikhonov .name = "xm_ufs_mem",
754a1574ceSDanila Tikhonov .id = SM7150_MASTER_UFS_MEM,
764a1574ceSDanila Tikhonov .channels = 1,
774a1574ceSDanila Tikhonov .buswidth = 8,
784a1574ceSDanila Tikhonov .num_links = 1,
794a1574ceSDanila Tikhonov .links = { SM7150_A1NOC_SNOC_SLV },
804a1574ceSDanila Tikhonov };
814a1574ceSDanila Tikhonov
824a1574ceSDanila Tikhonov static struct qcom_icc_node qhm_a2noc_cfg = {
834a1574ceSDanila Tikhonov .name = "qhm_a2noc_cfg",
844a1574ceSDanila Tikhonov .id = SM7150_MASTER_A2NOC_CFG,
854a1574ceSDanila Tikhonov .channels = 1,
864a1574ceSDanila Tikhonov .buswidth = 4,
874a1574ceSDanila Tikhonov .num_links = 1,
884a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_SERVICE_A2NOC },
894a1574ceSDanila Tikhonov };
904a1574ceSDanila Tikhonov
914a1574ceSDanila Tikhonov static struct qcom_icc_node qhm_qdss_bam = {
924a1574ceSDanila Tikhonov .name = "qhm_qdss_bam",
934a1574ceSDanila Tikhonov .id = SM7150_MASTER_QDSS_BAM,
944a1574ceSDanila Tikhonov .channels = 1,
954a1574ceSDanila Tikhonov .buswidth = 4,
964a1574ceSDanila Tikhonov .num_links = 1,
974a1574ceSDanila Tikhonov .links = { SM7150_A2NOC_SNOC_SLV },
984a1574ceSDanila Tikhonov };
994a1574ceSDanila Tikhonov
1004a1574ceSDanila Tikhonov static struct qcom_icc_node qhm_qup_north = {
1014a1574ceSDanila Tikhonov .name = "qhm_qup_north",
1024a1574ceSDanila Tikhonov .id = SM7150_MASTER_QUP_1,
1034a1574ceSDanila Tikhonov .channels = 1,
1044a1574ceSDanila Tikhonov .buswidth = 4,
1054a1574ceSDanila Tikhonov .num_links = 1,
1064a1574ceSDanila Tikhonov .links = { SM7150_A2NOC_SNOC_SLV },
1074a1574ceSDanila Tikhonov };
1084a1574ceSDanila Tikhonov
1094a1574ceSDanila Tikhonov static struct qcom_icc_node qnm_cnoc = {
1104a1574ceSDanila Tikhonov .name = "qnm_cnoc",
1114a1574ceSDanila Tikhonov .id = SM7150_MASTER_CNOC_A2NOC,
1124a1574ceSDanila Tikhonov .channels = 1,
1134a1574ceSDanila Tikhonov .buswidth = 8,
1144a1574ceSDanila Tikhonov .num_links = 1,
1154a1574ceSDanila Tikhonov .links = { SM7150_A2NOC_SNOC_SLV },
1164a1574ceSDanila Tikhonov };
1174a1574ceSDanila Tikhonov
1184a1574ceSDanila Tikhonov static struct qcom_icc_node qxm_crypto = {
1194a1574ceSDanila Tikhonov .name = "qxm_crypto",
1204a1574ceSDanila Tikhonov .id = SM7150_MASTER_CRYPTO_CORE_0,
1214a1574ceSDanila Tikhonov .channels = 1,
1224a1574ceSDanila Tikhonov .buswidth = 8,
1234a1574ceSDanila Tikhonov .num_links = 1,
1244a1574ceSDanila Tikhonov .links = { SM7150_A2NOC_SNOC_SLV },
1254a1574ceSDanila Tikhonov };
1264a1574ceSDanila Tikhonov
1274a1574ceSDanila Tikhonov static struct qcom_icc_node qxm_ipa = {
1284a1574ceSDanila Tikhonov .name = "qxm_ipa",
1294a1574ceSDanila Tikhonov .id = SM7150_MASTER_IPA,
1304a1574ceSDanila Tikhonov .channels = 1,
1314a1574ceSDanila Tikhonov .buswidth = 8,
1324a1574ceSDanila Tikhonov .num_links = 1,
1334a1574ceSDanila Tikhonov .links = { SM7150_A2NOC_SNOC_SLV },
1344a1574ceSDanila Tikhonov };
1354a1574ceSDanila Tikhonov
1364a1574ceSDanila Tikhonov static struct qcom_icc_node xm_pcie3_0 = {
1374a1574ceSDanila Tikhonov .name = "xm_pcie3_0",
1384a1574ceSDanila Tikhonov .id = SM7150_MASTER_PCIE,
1394a1574ceSDanila Tikhonov .channels = 1,
1404a1574ceSDanila Tikhonov .buswidth = 8,
1414a1574ceSDanila Tikhonov .num_links = 1,
1424a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_ANOC_PCIE_GEM_NOC },
1434a1574ceSDanila Tikhonov };
1444a1574ceSDanila Tikhonov
1454a1574ceSDanila Tikhonov static struct qcom_icc_node xm_qdss_etr = {
1464a1574ceSDanila Tikhonov .name = "xm_qdss_etr",
1474a1574ceSDanila Tikhonov .id = SM7150_MASTER_QDSS_ETR,
1484a1574ceSDanila Tikhonov .channels = 1,
1494a1574ceSDanila Tikhonov .buswidth = 8,
1504a1574ceSDanila Tikhonov .num_links = 1,
1514a1574ceSDanila Tikhonov .links = { SM7150_A2NOC_SNOC_SLV },
1524a1574ceSDanila Tikhonov };
1534a1574ceSDanila Tikhonov
1544a1574ceSDanila Tikhonov static struct qcom_icc_node xm_usb3_0 = {
1554a1574ceSDanila Tikhonov .name = "xm_usb3_0",
1564a1574ceSDanila Tikhonov .id = SM7150_MASTER_USB3,
1574a1574ceSDanila Tikhonov .channels = 1,
1584a1574ceSDanila Tikhonov .buswidth = 8,
1594a1574ceSDanila Tikhonov .num_links = 1,
1604a1574ceSDanila Tikhonov .links = { SM7150_A2NOC_SNOC_SLV },
1614a1574ceSDanila Tikhonov };
1624a1574ceSDanila Tikhonov
1634a1574ceSDanila Tikhonov static struct qcom_icc_node qxm_camnoc_hf0_uncomp = {
1644a1574ceSDanila Tikhonov .name = "qxm_camnoc_hf0_uncomp",
1654a1574ceSDanila Tikhonov .id = SM7150_MASTER_CAMNOC_HF0_UNCOMP,
1664a1574ceSDanila Tikhonov .channels = 2,
1674a1574ceSDanila Tikhonov .buswidth = 32,
1684a1574ceSDanila Tikhonov .num_links = 1,
1694a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_CAMNOC_UNCOMP },
1704a1574ceSDanila Tikhonov };
1714a1574ceSDanila Tikhonov
1724a1574ceSDanila Tikhonov static struct qcom_icc_node qxm_camnoc_rt_uncomp = {
1734a1574ceSDanila Tikhonov .name = "qxm_camnoc_rt_uncomp",
1744a1574ceSDanila Tikhonov .id = SM7150_MASTER_CAMNOC_RT_UNCOMP,
1754a1574ceSDanila Tikhonov .channels = 1,
1764a1574ceSDanila Tikhonov .buswidth = 32,
1774a1574ceSDanila Tikhonov .num_links = 1,
1784a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_CAMNOC_UNCOMP },
1794a1574ceSDanila Tikhonov };
1804a1574ceSDanila Tikhonov
1814a1574ceSDanila Tikhonov static struct qcom_icc_node qxm_camnoc_sf_uncomp = {
1824a1574ceSDanila Tikhonov .name = "qxm_camnoc_sf_uncomp",
1834a1574ceSDanila Tikhonov .id = SM7150_MASTER_CAMNOC_SF_UNCOMP,
1844a1574ceSDanila Tikhonov .channels = 1,
1854a1574ceSDanila Tikhonov .buswidth = 32,
1864a1574ceSDanila Tikhonov .num_links = 1,
1874a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_CAMNOC_UNCOMP },
1884a1574ceSDanila Tikhonov };
1894a1574ceSDanila Tikhonov
1904a1574ceSDanila Tikhonov static struct qcom_icc_node qxm_camnoc_nrt_uncomp = {
1914a1574ceSDanila Tikhonov .name = "qxm_camnoc_nrt_uncomp",
1924a1574ceSDanila Tikhonov .id = SM7150_MASTER_CAMNOC_NRT_UNCOMP,
1934a1574ceSDanila Tikhonov .channels = 1,
1944a1574ceSDanila Tikhonov .buswidth = 32,
1954a1574ceSDanila Tikhonov .num_links = 1,
1964a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_CAMNOC_UNCOMP },
1974a1574ceSDanila Tikhonov };
1984a1574ceSDanila Tikhonov
1994a1574ceSDanila Tikhonov static struct qcom_icc_node qnm_npu = {
2004a1574ceSDanila Tikhonov .name = "qnm_npu",
2014a1574ceSDanila Tikhonov .id = SM7150_MASTER_NPU,
2024a1574ceSDanila Tikhonov .channels = 1,
2034a1574ceSDanila Tikhonov .buswidth = 32,
2044a1574ceSDanila Tikhonov .num_links = 1,
2054a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_CDSP_GEM_NOC },
2064a1574ceSDanila Tikhonov };
2074a1574ceSDanila Tikhonov
2084a1574ceSDanila Tikhonov static struct qcom_icc_node qhm_spdm = {
2094a1574ceSDanila Tikhonov .name = "qhm_spdm",
2104a1574ceSDanila Tikhonov .id = SM7150_MASTER_SPDM,
2114a1574ceSDanila Tikhonov .channels = 1,
2124a1574ceSDanila Tikhonov .buswidth = 4,
2134a1574ceSDanila Tikhonov .num_links = 1,
2144a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_CNOC_A2NOC },
2154a1574ceSDanila Tikhonov };
2164a1574ceSDanila Tikhonov
2174a1574ceSDanila Tikhonov static struct qcom_icc_node qnm_snoc = {
2184a1574ceSDanila Tikhonov .name = "qnm_snoc",
2194a1574ceSDanila Tikhonov .id = SM7150_SNOC_CNOC_MAS,
2204a1574ceSDanila Tikhonov .channels = 1,
2214a1574ceSDanila Tikhonov .buswidth = 8,
2224a1574ceSDanila Tikhonov .num_links = 47,
2234a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_TLMM_SOUTH,
2244a1574ceSDanila Tikhonov SM7150_SLAVE_CAMERA_CFG,
2254a1574ceSDanila Tikhonov SM7150_SLAVE_SDCC_4,
2264a1574ceSDanila Tikhonov SM7150_SLAVE_SDCC_2,
2274a1574ceSDanila Tikhonov SM7150_SLAVE_CNOC_MNOC_CFG,
2284a1574ceSDanila Tikhonov SM7150_SLAVE_UFS_MEM_CFG,
2294a1574ceSDanila Tikhonov SM7150_SLAVE_QUP_0,
2304a1574ceSDanila Tikhonov SM7150_SLAVE_GLM,
2314a1574ceSDanila Tikhonov SM7150_SLAVE_PDM,
2324a1574ceSDanila Tikhonov SM7150_SLAVE_CAMERA_NRT_THROTTLE_CFG,
2334a1574ceSDanila Tikhonov SM7150_SLAVE_A2NOC_CFG,
2344a1574ceSDanila Tikhonov SM7150_SLAVE_QDSS_CFG,
2354a1574ceSDanila Tikhonov SM7150_SLAVE_CAMERA_RT_THROTTLE_CFG,
2364a1574ceSDanila Tikhonov SM7150_SLAVE_DISPLAY_CFG,
2374a1574ceSDanila Tikhonov SM7150_SLAVE_PCIE_CFG,
2384a1574ceSDanila Tikhonov SM7150_SLAVE_DISPLAY_THROTTLE_CFG,
2394a1574ceSDanila Tikhonov SM7150_SLAVE_TCSR,
2404a1574ceSDanila Tikhonov SM7150_SLAVE_VENUS_CVP_THROTTLE_CFG,
2414a1574ceSDanila Tikhonov SM7150_SLAVE_CNOC_DDRSS,
2424a1574ceSDanila Tikhonov SM7150_SLAVE_AHB2PHY_NORTH,
2434a1574ceSDanila Tikhonov SM7150_SLAVE_SNOC_CFG,
2444a1574ceSDanila Tikhonov SM7150_SLAVE_GRAPHICS_3D_CFG,
2454a1574ceSDanila Tikhonov SM7150_SLAVE_VENUS_CFG,
2464a1574ceSDanila Tikhonov SM7150_SLAVE_TSIF,
2474a1574ceSDanila Tikhonov SM7150_SLAVE_CDSP_CFG,
2484a1574ceSDanila Tikhonov SM7150_SLAVE_CLK_CTL,
2494a1574ceSDanila Tikhonov SM7150_SLAVE_AOP,
2504a1574ceSDanila Tikhonov SM7150_SLAVE_QUP_1,
2514a1574ceSDanila Tikhonov SM7150_SLAVE_AHB2PHY_SOUTH,
2524a1574ceSDanila Tikhonov SM7150_SLAVE_SERVICE_CNOC,
2534a1574ceSDanila Tikhonov SM7150_SLAVE_AHB2PHY_WEST,
2544a1574ceSDanila Tikhonov SM7150_SLAVE_USB3,
2554a1574ceSDanila Tikhonov SM7150_SLAVE_VENUS_THROTTLE_CFG,
2564a1574ceSDanila Tikhonov SM7150_SLAVE_IPA_CFG,
2574a1574ceSDanila Tikhonov SM7150_SLAVE_RBCPR_CX_CFG,
2584a1574ceSDanila Tikhonov SM7150_SLAVE_TLMM_WEST,
2594a1574ceSDanila Tikhonov SM7150_SLAVE_A1NOC_CFG,
2604a1574ceSDanila Tikhonov SM7150_SLAVE_AOSS,
2614a1574ceSDanila Tikhonov SM7150_SLAVE_PRNG,
2624a1574ceSDanila Tikhonov SM7150_SLAVE_VSENSE_CTRL_CFG,
2634a1574ceSDanila Tikhonov SM7150_SLAVE_EMMC_CFG,
2644a1574ceSDanila Tikhonov SM7150_SLAVE_SPDM_WRAPPER,
2654a1574ceSDanila Tikhonov SM7150_SLAVE_CRYPTO_0_CFG,
2664a1574ceSDanila Tikhonov SM7150_SLAVE_PIMEM_CFG,
2674a1574ceSDanila Tikhonov SM7150_SLAVE_TLMM_NORTH,
2684a1574ceSDanila Tikhonov SM7150_SLAVE_RBCPR_MX_CFG,
2694a1574ceSDanila Tikhonov SM7150_SLAVE_IMEM_CFG
2704a1574ceSDanila Tikhonov },
2714a1574ceSDanila Tikhonov };
2724a1574ceSDanila Tikhonov
2734a1574ceSDanila Tikhonov static struct qcom_icc_node xm_qdss_dap = {
2744a1574ceSDanila Tikhonov .name = "xm_qdss_dap",
2754a1574ceSDanila Tikhonov .id = SM7150_MASTER_QDSS_DAP,
2764a1574ceSDanila Tikhonov .channels = 1,
2774a1574ceSDanila Tikhonov .buswidth = 8,
2784a1574ceSDanila Tikhonov .num_links = 48,
2794a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_TLMM_SOUTH,
2804a1574ceSDanila Tikhonov SM7150_SLAVE_CAMERA_CFG,
2814a1574ceSDanila Tikhonov SM7150_SLAVE_SDCC_4,
2824a1574ceSDanila Tikhonov SM7150_SLAVE_SDCC_2,
2834a1574ceSDanila Tikhonov SM7150_SLAVE_CNOC_MNOC_CFG,
2844a1574ceSDanila Tikhonov SM7150_SLAVE_UFS_MEM_CFG,
2854a1574ceSDanila Tikhonov SM7150_SLAVE_QUP_0,
2864a1574ceSDanila Tikhonov SM7150_SLAVE_GLM,
2874a1574ceSDanila Tikhonov SM7150_SLAVE_PDM,
2884a1574ceSDanila Tikhonov SM7150_SLAVE_CAMERA_NRT_THROTTLE_CFG,
2894a1574ceSDanila Tikhonov SM7150_SLAVE_A2NOC_CFG,
2904a1574ceSDanila Tikhonov SM7150_SLAVE_QDSS_CFG,
2914a1574ceSDanila Tikhonov SM7150_SLAVE_CAMERA_RT_THROTTLE_CFG,
2924a1574ceSDanila Tikhonov SM7150_SLAVE_DISPLAY_CFG,
2934a1574ceSDanila Tikhonov SM7150_SLAVE_PCIE_CFG,
2944a1574ceSDanila Tikhonov SM7150_SLAVE_DISPLAY_THROTTLE_CFG,
2954a1574ceSDanila Tikhonov SM7150_SLAVE_TCSR,
2964a1574ceSDanila Tikhonov SM7150_SLAVE_VENUS_CVP_THROTTLE_CFG,
2974a1574ceSDanila Tikhonov SM7150_SLAVE_CNOC_DDRSS,
2984a1574ceSDanila Tikhonov SM7150_SLAVE_CNOC_A2NOC,
2994a1574ceSDanila Tikhonov SM7150_SLAVE_AHB2PHY_NORTH,
3004a1574ceSDanila Tikhonov SM7150_SLAVE_SNOC_CFG,
3014a1574ceSDanila Tikhonov SM7150_SLAVE_GRAPHICS_3D_CFG,
3024a1574ceSDanila Tikhonov SM7150_SLAVE_VENUS_CFG,
3034a1574ceSDanila Tikhonov SM7150_SLAVE_TSIF,
3044a1574ceSDanila Tikhonov SM7150_SLAVE_CDSP_CFG,
3054a1574ceSDanila Tikhonov SM7150_SLAVE_CLK_CTL,
3064a1574ceSDanila Tikhonov SM7150_SLAVE_AOP,
3074a1574ceSDanila Tikhonov SM7150_SLAVE_QUP_1,
3084a1574ceSDanila Tikhonov SM7150_SLAVE_AHB2PHY_SOUTH,
3094a1574ceSDanila Tikhonov SM7150_SLAVE_SERVICE_CNOC,
3104a1574ceSDanila Tikhonov SM7150_SLAVE_AHB2PHY_WEST,
3114a1574ceSDanila Tikhonov SM7150_SLAVE_USB3,
3124a1574ceSDanila Tikhonov SM7150_SLAVE_VENUS_THROTTLE_CFG,
3134a1574ceSDanila Tikhonov SM7150_SLAVE_IPA_CFG,
3144a1574ceSDanila Tikhonov SM7150_SLAVE_RBCPR_CX_CFG,
3154a1574ceSDanila Tikhonov SM7150_SLAVE_TLMM_WEST,
3164a1574ceSDanila Tikhonov SM7150_SLAVE_A1NOC_CFG,
3174a1574ceSDanila Tikhonov SM7150_SLAVE_AOSS,
3184a1574ceSDanila Tikhonov SM7150_SLAVE_PRNG,
3194a1574ceSDanila Tikhonov SM7150_SLAVE_VSENSE_CTRL_CFG,
3204a1574ceSDanila Tikhonov SM7150_SLAVE_EMMC_CFG,
3214a1574ceSDanila Tikhonov SM7150_SLAVE_SPDM_WRAPPER,
3224a1574ceSDanila Tikhonov SM7150_SLAVE_CRYPTO_0_CFG,
3234a1574ceSDanila Tikhonov SM7150_SLAVE_PIMEM_CFG,
3244a1574ceSDanila Tikhonov SM7150_SLAVE_TLMM_NORTH,
3254a1574ceSDanila Tikhonov SM7150_SLAVE_RBCPR_MX_CFG,
3264a1574ceSDanila Tikhonov SM7150_SLAVE_IMEM_CFG
3274a1574ceSDanila Tikhonov },
3284a1574ceSDanila Tikhonov };
3294a1574ceSDanila Tikhonov
3304a1574ceSDanila Tikhonov static struct qcom_icc_node qhm_cnoc_dc_noc = {
3314a1574ceSDanila Tikhonov .name = "qhm_cnoc_dc_noc",
3324a1574ceSDanila Tikhonov .id = SM7150_MASTER_CNOC_DC_NOC,
3334a1574ceSDanila Tikhonov .channels = 1,
3344a1574ceSDanila Tikhonov .buswidth = 4,
3354a1574ceSDanila Tikhonov .num_links = 2,
3364a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_LLCC_CFG,
3374a1574ceSDanila Tikhonov SM7150_SLAVE_GEM_NOC_CFG
3384a1574ceSDanila Tikhonov },
3394a1574ceSDanila Tikhonov };
3404a1574ceSDanila Tikhonov
3414a1574ceSDanila Tikhonov static struct qcom_icc_node acm_apps = {
3424a1574ceSDanila Tikhonov .name = "acm_apps",
3434a1574ceSDanila Tikhonov .id = SM7150_MASTER_AMPSS_M0,
3444a1574ceSDanila Tikhonov .channels = 1,
3454a1574ceSDanila Tikhonov .buswidth = 16,
3464a1574ceSDanila Tikhonov .num_links = 2,
3474a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_LLCC,
3484a1574ceSDanila Tikhonov SM7150_SLAVE_GEM_NOC_SNOC
3494a1574ceSDanila Tikhonov },
3504a1574ceSDanila Tikhonov };
3514a1574ceSDanila Tikhonov
3524a1574ceSDanila Tikhonov static struct qcom_icc_node acm_sys_tcu = {
3534a1574ceSDanila Tikhonov .name = "acm_sys_tcu",
3544a1574ceSDanila Tikhonov .id = SM7150_MASTER_SYS_TCU,
3554a1574ceSDanila Tikhonov .channels = 1,
3564a1574ceSDanila Tikhonov .buswidth = 8,
3574a1574ceSDanila Tikhonov .num_links = 2,
3584a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_LLCC,
3594a1574ceSDanila Tikhonov SM7150_SLAVE_GEM_NOC_SNOC
3604a1574ceSDanila Tikhonov },
3614a1574ceSDanila Tikhonov };
3624a1574ceSDanila Tikhonov
3634a1574ceSDanila Tikhonov static struct qcom_icc_node qhm_gemnoc_cfg = {
3644a1574ceSDanila Tikhonov .name = "qhm_gemnoc_cfg",
3654a1574ceSDanila Tikhonov .id = SM7150_MASTER_GEM_NOC_CFG,
3664a1574ceSDanila Tikhonov .channels = 1,
3674a1574ceSDanila Tikhonov .buswidth = 4,
3684a1574ceSDanila Tikhonov .num_links = 2,
3694a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_SERVICE_GEM_NOC,
3704a1574ceSDanila Tikhonov SM7150_SLAVE_MSS_PROC_MS_MPU_CFG
3714a1574ceSDanila Tikhonov },
3724a1574ceSDanila Tikhonov };
3734a1574ceSDanila Tikhonov
3744a1574ceSDanila Tikhonov static struct qcom_icc_node qnm_cmpnoc = {
3754a1574ceSDanila Tikhonov .name = "qnm_cmpnoc",
3764a1574ceSDanila Tikhonov .id = SM7150_MASTER_COMPUTE_NOC,
3774a1574ceSDanila Tikhonov .channels = 1,
3784a1574ceSDanila Tikhonov .buswidth = 32,
3794a1574ceSDanila Tikhonov .num_links = 2,
3804a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_LLCC,
3814a1574ceSDanila Tikhonov SM7150_SLAVE_GEM_NOC_SNOC
3824a1574ceSDanila Tikhonov },
3834a1574ceSDanila Tikhonov };
3844a1574ceSDanila Tikhonov
3854a1574ceSDanila Tikhonov static struct qcom_icc_node qnm_mnoc_hf = {
3864a1574ceSDanila Tikhonov .name = "qnm_mnoc_hf",
3874a1574ceSDanila Tikhonov .id = SM7150_MASTER_MNOC_HF_MEM_NOC,
3884a1574ceSDanila Tikhonov .channels = 2,
3894a1574ceSDanila Tikhonov .buswidth = 32,
3904a1574ceSDanila Tikhonov .num_links = 1,
3914a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_LLCC },
3924a1574ceSDanila Tikhonov };
3934a1574ceSDanila Tikhonov
3944a1574ceSDanila Tikhonov static struct qcom_icc_node qnm_mnoc_sf = {
3954a1574ceSDanila Tikhonov .name = "qnm_mnoc_sf",
3964a1574ceSDanila Tikhonov .id = SM7150_MASTER_MNOC_SF_MEM_NOC,
3974a1574ceSDanila Tikhonov .channels = 1,
3984a1574ceSDanila Tikhonov .buswidth = 32,
3994a1574ceSDanila Tikhonov .num_links = 2,
4004a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_LLCC,
4014a1574ceSDanila Tikhonov SM7150_SLAVE_GEM_NOC_SNOC
4024a1574ceSDanila Tikhonov },
4034a1574ceSDanila Tikhonov };
4044a1574ceSDanila Tikhonov
4054a1574ceSDanila Tikhonov static struct qcom_icc_node qnm_pcie = {
4064a1574ceSDanila Tikhonov .name = "qnm_pcie",
4074a1574ceSDanila Tikhonov .id = SM7150_MASTER_GEM_NOC_PCIE_SNOC,
4084a1574ceSDanila Tikhonov .channels = 1,
4094a1574ceSDanila Tikhonov .buswidth = 8,
4104a1574ceSDanila Tikhonov .num_links = 2,
4114a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_LLCC,
4124a1574ceSDanila Tikhonov SM7150_SLAVE_GEM_NOC_SNOC
4134a1574ceSDanila Tikhonov },
4144a1574ceSDanila Tikhonov };
4154a1574ceSDanila Tikhonov
4164a1574ceSDanila Tikhonov static struct qcom_icc_node qnm_snoc_gc = {
4174a1574ceSDanila Tikhonov .name = "qnm_snoc_gc",
4184a1574ceSDanila Tikhonov .id = SM7150_MASTER_SNOC_GC_MEM_NOC,
4194a1574ceSDanila Tikhonov .channels = 1,
4204a1574ceSDanila Tikhonov .buswidth = 8,
4214a1574ceSDanila Tikhonov .num_links = 1,
4224a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_LLCC },
4234a1574ceSDanila Tikhonov };
4244a1574ceSDanila Tikhonov
4254a1574ceSDanila Tikhonov static struct qcom_icc_node qnm_snoc_sf = {
4264a1574ceSDanila Tikhonov .name = "qnm_snoc_sf",
4274a1574ceSDanila Tikhonov .id = SM7150_MASTER_SNOC_SF_MEM_NOC,
4284a1574ceSDanila Tikhonov .channels = 1,
4294a1574ceSDanila Tikhonov .buswidth = 16,
4304a1574ceSDanila Tikhonov .num_links = 1,
4314a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_LLCC },
4324a1574ceSDanila Tikhonov };
4334a1574ceSDanila Tikhonov
4344a1574ceSDanila Tikhonov static struct qcom_icc_node qxm_gpu = {
4354a1574ceSDanila Tikhonov .name = "qxm_gpu",
4364a1574ceSDanila Tikhonov .id = SM7150_MASTER_GRAPHICS_3D,
4374a1574ceSDanila Tikhonov .channels = 2,
4384a1574ceSDanila Tikhonov .buswidth = 32,
4394a1574ceSDanila Tikhonov .num_links = 2,
4404a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_LLCC,
4414a1574ceSDanila Tikhonov SM7150_SLAVE_GEM_NOC_SNOC
4424a1574ceSDanila Tikhonov },
4434a1574ceSDanila Tikhonov };
4444a1574ceSDanila Tikhonov
4454a1574ceSDanila Tikhonov static struct qcom_icc_node llcc_mc = {
4464a1574ceSDanila Tikhonov .name = "llcc_mc",
4474a1574ceSDanila Tikhonov .id = SM7150_MASTER_LLCC,
4484a1574ceSDanila Tikhonov .channels = 2,
4494a1574ceSDanila Tikhonov .buswidth = 4,
4504a1574ceSDanila Tikhonov .num_links = 1,
4514a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_EBI_CH0 },
4524a1574ceSDanila Tikhonov };
4534a1574ceSDanila Tikhonov
4544a1574ceSDanila Tikhonov static struct qcom_icc_node qhm_mnoc_cfg = {
4554a1574ceSDanila Tikhonov .name = "qhm_mnoc_cfg",
4564a1574ceSDanila Tikhonov .id = SM7150_MASTER_CNOC_MNOC_CFG,
4574a1574ceSDanila Tikhonov .channels = 1,
4584a1574ceSDanila Tikhonov .buswidth = 4,
4594a1574ceSDanila Tikhonov .num_links = 1,
4604a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_SERVICE_MNOC },
4614a1574ceSDanila Tikhonov };
4624a1574ceSDanila Tikhonov
4634a1574ceSDanila Tikhonov static struct qcom_icc_node qxm_camnoc_hf = {
4644a1574ceSDanila Tikhonov .name = "qxm_camnoc_hf",
4654a1574ceSDanila Tikhonov .id = SM7150_MASTER_CAMNOC_HF0,
4664a1574ceSDanila Tikhonov .channels = 2,
4674a1574ceSDanila Tikhonov .buswidth = 32,
4684a1574ceSDanila Tikhonov .num_links = 1,
4694a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_MNOC_HF_MEM_NOC },
4704a1574ceSDanila Tikhonov };
4714a1574ceSDanila Tikhonov
4724a1574ceSDanila Tikhonov static struct qcom_icc_node qxm_camnoc_nrt = {
4734a1574ceSDanila Tikhonov .name = "qxm_camnoc_nrt",
4744a1574ceSDanila Tikhonov .id = SM7150_MASTER_CAMNOC_NRT,
4754a1574ceSDanila Tikhonov .channels = 1,
4764a1574ceSDanila Tikhonov .buswidth = 8,
4774a1574ceSDanila Tikhonov .num_links = 1,
4784a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_MNOC_SF_MEM_NOC },
4794a1574ceSDanila Tikhonov };
4804a1574ceSDanila Tikhonov
4814a1574ceSDanila Tikhonov static struct qcom_icc_node qxm_camnoc_rt = {
4824a1574ceSDanila Tikhonov .name = "qxm_camnoc_rt",
4834a1574ceSDanila Tikhonov .id = SM7150_MASTER_CAMNOC_RT,
4844a1574ceSDanila Tikhonov .channels = 1,
4854a1574ceSDanila Tikhonov .buswidth = 32,
4864a1574ceSDanila Tikhonov .num_links = 1,
4874a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_MNOC_HF_MEM_NOC },
4884a1574ceSDanila Tikhonov };
4894a1574ceSDanila Tikhonov
4904a1574ceSDanila Tikhonov static struct qcom_icc_node qxm_camnoc_sf = {
4914a1574ceSDanila Tikhonov .name = "qxm_camnoc_sf",
4924a1574ceSDanila Tikhonov .id = SM7150_MASTER_CAMNOC_SF,
4934a1574ceSDanila Tikhonov .channels = 1,
4944a1574ceSDanila Tikhonov .buswidth = 32,
4954a1574ceSDanila Tikhonov .num_links = 1,
4964a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_MNOC_SF_MEM_NOC },
4974a1574ceSDanila Tikhonov };
4984a1574ceSDanila Tikhonov
4994a1574ceSDanila Tikhonov static struct qcom_icc_node qxm_mdp0 = {
5004a1574ceSDanila Tikhonov .name = "qxm_mdp0",
5014a1574ceSDanila Tikhonov .id = SM7150_MASTER_MDP_PORT0,
5024a1574ceSDanila Tikhonov .channels = 1,
5034a1574ceSDanila Tikhonov .buswidth = 32,
5044a1574ceSDanila Tikhonov .num_links = 1,
5054a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_MNOC_HF_MEM_NOC },
5064a1574ceSDanila Tikhonov };
5074a1574ceSDanila Tikhonov
5084a1574ceSDanila Tikhonov static struct qcom_icc_node qxm_mdp1 = {
5094a1574ceSDanila Tikhonov .name = "qxm_mdp1",
5104a1574ceSDanila Tikhonov .id = SM7150_MASTER_MDP_PORT1,
5114a1574ceSDanila Tikhonov .channels = 1,
5124a1574ceSDanila Tikhonov .buswidth = 32,
5134a1574ceSDanila Tikhonov .num_links = 1,
5144a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_MNOC_HF_MEM_NOC },
5154a1574ceSDanila Tikhonov };
5164a1574ceSDanila Tikhonov
5174a1574ceSDanila Tikhonov static struct qcom_icc_node qxm_rot = {
5184a1574ceSDanila Tikhonov .name = "qxm_rot",
5194a1574ceSDanila Tikhonov .id = SM7150_MASTER_ROTATOR,
5204a1574ceSDanila Tikhonov .channels = 1,
5214a1574ceSDanila Tikhonov .buswidth = 32,
5224a1574ceSDanila Tikhonov .num_links = 1,
5234a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_MNOC_SF_MEM_NOC },
5244a1574ceSDanila Tikhonov };
5254a1574ceSDanila Tikhonov
5264a1574ceSDanila Tikhonov static struct qcom_icc_node qxm_venus0 = {
5274a1574ceSDanila Tikhonov .name = "qxm_venus0",
5284a1574ceSDanila Tikhonov .id = SM7150_MASTER_VIDEO_P0,
5294a1574ceSDanila Tikhonov .channels = 1,
5304a1574ceSDanila Tikhonov .buswidth = 32,
5314a1574ceSDanila Tikhonov .num_links = 1,
5324a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_MNOC_SF_MEM_NOC },
5334a1574ceSDanila Tikhonov };
5344a1574ceSDanila Tikhonov
5354a1574ceSDanila Tikhonov static struct qcom_icc_node qxm_venus1 = {
5364a1574ceSDanila Tikhonov .name = "qxm_venus1",
5374a1574ceSDanila Tikhonov .id = SM7150_MASTER_VIDEO_P1,
5384a1574ceSDanila Tikhonov .channels = 1,
5394a1574ceSDanila Tikhonov .buswidth = 32,
5404a1574ceSDanila Tikhonov .num_links = 1,
5414a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_MNOC_SF_MEM_NOC },
5424a1574ceSDanila Tikhonov };
5434a1574ceSDanila Tikhonov
5444a1574ceSDanila Tikhonov static struct qcom_icc_node qxm_venus_arm9 = {
5454a1574ceSDanila Tikhonov .name = "qxm_venus_arm9",
5464a1574ceSDanila Tikhonov .id = SM7150_MASTER_VIDEO_PROC,
5474a1574ceSDanila Tikhonov .channels = 1,
5484a1574ceSDanila Tikhonov .buswidth = 8,
5494a1574ceSDanila Tikhonov .num_links = 1,
5504a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_MNOC_SF_MEM_NOC },
5514a1574ceSDanila Tikhonov };
5524a1574ceSDanila Tikhonov
5534a1574ceSDanila Tikhonov static struct qcom_icc_node qhm_snoc_cfg = {
5544a1574ceSDanila Tikhonov .name = "qhm_snoc_cfg",
5554a1574ceSDanila Tikhonov .id = SM7150_MASTER_SNOC_CFG,
5564a1574ceSDanila Tikhonov .channels = 1,
5574a1574ceSDanila Tikhonov .buswidth = 4,
5584a1574ceSDanila Tikhonov .num_links = 1,
5594a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_SERVICE_SNOC },
5604a1574ceSDanila Tikhonov };
5614a1574ceSDanila Tikhonov
5624a1574ceSDanila Tikhonov static struct qcom_icc_node qnm_aggre1_noc = {
5634a1574ceSDanila Tikhonov .name = "qnm_aggre1_noc",
5644a1574ceSDanila Tikhonov .id = SM7150_A1NOC_SNOC_MAS,
5654a1574ceSDanila Tikhonov .channels = 1,
5664a1574ceSDanila Tikhonov .buswidth = 16,
5674a1574ceSDanila Tikhonov .num_links = 6,
5684a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_SNOC_GEM_NOC_SF,
5694a1574ceSDanila Tikhonov SM7150_SLAVE_PIMEM,
5704a1574ceSDanila Tikhonov SM7150_SLAVE_OCIMEM,
5714a1574ceSDanila Tikhonov SM7150_SLAVE_APPSS,
5724a1574ceSDanila Tikhonov SM7150_SNOC_CNOC_SLV,
5734a1574ceSDanila Tikhonov SM7150_SLAVE_QDSS_STM
5744a1574ceSDanila Tikhonov },
5754a1574ceSDanila Tikhonov };
5764a1574ceSDanila Tikhonov
5774a1574ceSDanila Tikhonov static struct qcom_icc_node qnm_aggre2_noc = {
5784a1574ceSDanila Tikhonov .name = "qnm_aggre2_noc",
5794a1574ceSDanila Tikhonov .id = SM7150_A2NOC_SNOC_MAS,
5804a1574ceSDanila Tikhonov .channels = 1,
5814a1574ceSDanila Tikhonov .buswidth = 16,
5824a1574ceSDanila Tikhonov .num_links = 7,
5834a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_SNOC_GEM_NOC_SF,
5844a1574ceSDanila Tikhonov SM7150_SLAVE_PIMEM,
5854a1574ceSDanila Tikhonov SM7150_SLAVE_OCIMEM,
5864a1574ceSDanila Tikhonov SM7150_SLAVE_APPSS,
5874a1574ceSDanila Tikhonov SM7150_SNOC_CNOC_SLV,
5884a1574ceSDanila Tikhonov SM7150_SLAVE_TCU,
5894a1574ceSDanila Tikhonov SM7150_SLAVE_QDSS_STM
5904a1574ceSDanila Tikhonov },
5914a1574ceSDanila Tikhonov };
5924a1574ceSDanila Tikhonov
5934a1574ceSDanila Tikhonov static struct qcom_icc_node qnm_gemnoc = {
5944a1574ceSDanila Tikhonov .name = "qnm_gemnoc",
5954a1574ceSDanila Tikhonov .id = SM7150_MASTER_GEM_NOC_SNOC,
5964a1574ceSDanila Tikhonov .channels = 1,
5974a1574ceSDanila Tikhonov .buswidth = 8,
5984a1574ceSDanila Tikhonov .num_links = 6,
5994a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_PIMEM,
6004a1574ceSDanila Tikhonov SM7150_SLAVE_OCIMEM,
6014a1574ceSDanila Tikhonov SM7150_SLAVE_APPSS,
6024a1574ceSDanila Tikhonov SM7150_SNOC_CNOC_SLV,
6034a1574ceSDanila Tikhonov SM7150_SLAVE_TCU,
6044a1574ceSDanila Tikhonov SM7150_SLAVE_QDSS_STM
6054a1574ceSDanila Tikhonov },
6064a1574ceSDanila Tikhonov };
6074a1574ceSDanila Tikhonov
6084a1574ceSDanila Tikhonov static struct qcom_icc_node qxm_pimem = {
6094a1574ceSDanila Tikhonov .name = "qxm_pimem",
6104a1574ceSDanila Tikhonov .id = SM7150_MASTER_PIMEM,
6114a1574ceSDanila Tikhonov .channels = 1,
6124a1574ceSDanila Tikhonov .buswidth = 8,
6134a1574ceSDanila Tikhonov .num_links = 2,
6144a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_SNOC_GEM_NOC_GC,
6154a1574ceSDanila Tikhonov SM7150_SLAVE_OCIMEM
6164a1574ceSDanila Tikhonov },
6174a1574ceSDanila Tikhonov };
6184a1574ceSDanila Tikhonov
6194a1574ceSDanila Tikhonov static struct qcom_icc_node xm_gic = {
6204a1574ceSDanila Tikhonov .name = "xm_gic",
6214a1574ceSDanila Tikhonov .id = SM7150_MASTER_GIC,
6224a1574ceSDanila Tikhonov .channels = 1,
6234a1574ceSDanila Tikhonov .buswidth = 8,
6244a1574ceSDanila Tikhonov .num_links = 2,
6254a1574ceSDanila Tikhonov .links = { SM7150_SLAVE_SNOC_GEM_NOC_GC,
6264a1574ceSDanila Tikhonov SM7150_SLAVE_OCIMEM
6274a1574ceSDanila Tikhonov },
6284a1574ceSDanila Tikhonov };
6294a1574ceSDanila Tikhonov
6304a1574ceSDanila Tikhonov static struct qcom_icc_node qns_a1noc_snoc = {
6314a1574ceSDanila Tikhonov .name = "qns_a1noc_snoc",
6324a1574ceSDanila Tikhonov .id = SM7150_A1NOC_SNOC_SLV,
6334a1574ceSDanila Tikhonov .channels = 1,
6344a1574ceSDanila Tikhonov .buswidth = 16,
6354a1574ceSDanila Tikhonov .num_links = 1,
6364a1574ceSDanila Tikhonov .links = { SM7150_A1NOC_SNOC_MAS },
6374a1574ceSDanila Tikhonov };
6384a1574ceSDanila Tikhonov
6394a1574ceSDanila Tikhonov static struct qcom_icc_node srvc_aggre1_noc = {
6404a1574ceSDanila Tikhonov .name = "srvc_aggre1_noc",
6414a1574ceSDanila Tikhonov .id = SM7150_SLAVE_SERVICE_A1NOC,
6424a1574ceSDanila Tikhonov .channels = 1,
6434a1574ceSDanila Tikhonov .buswidth = 4,
6444a1574ceSDanila Tikhonov };
6454a1574ceSDanila Tikhonov
6464a1574ceSDanila Tikhonov static struct qcom_icc_node qns_a2noc_snoc = {
6474a1574ceSDanila Tikhonov .name = "qns_a2noc_snoc",
6484a1574ceSDanila Tikhonov .id = SM7150_A2NOC_SNOC_SLV,
6494a1574ceSDanila Tikhonov .channels = 1,
6504a1574ceSDanila Tikhonov .buswidth = 16,
6514a1574ceSDanila Tikhonov .num_links = 1,
6524a1574ceSDanila Tikhonov .links = { SM7150_A2NOC_SNOC_MAS },
6534a1574ceSDanila Tikhonov };
6544a1574ceSDanila Tikhonov
6554a1574ceSDanila Tikhonov static struct qcom_icc_node qns_pcie_gemnoc = {
6564a1574ceSDanila Tikhonov .name = "qns_pcie_gemnoc",
6574a1574ceSDanila Tikhonov .id = SM7150_SLAVE_ANOC_PCIE_GEM_NOC,
6584a1574ceSDanila Tikhonov .channels = 1,
6594a1574ceSDanila Tikhonov .buswidth = 8,
6604a1574ceSDanila Tikhonov .num_links = 1,
6614a1574ceSDanila Tikhonov .links = { SM7150_MASTER_GEM_NOC_PCIE_SNOC },
6624a1574ceSDanila Tikhonov };
6634a1574ceSDanila Tikhonov
6644a1574ceSDanila Tikhonov static struct qcom_icc_node srvc_aggre2_noc = {
6654a1574ceSDanila Tikhonov .name = "srvc_aggre2_noc",
6664a1574ceSDanila Tikhonov .id = SM7150_SLAVE_SERVICE_A2NOC,
6674a1574ceSDanila Tikhonov .channels = 1,
6684a1574ceSDanila Tikhonov .buswidth = 4,
6694a1574ceSDanila Tikhonov };
6704a1574ceSDanila Tikhonov
6714a1574ceSDanila Tikhonov static struct qcom_icc_node qns_camnoc_uncomp = {
6724a1574ceSDanila Tikhonov .name = "qns_camnoc_uncomp",
6734a1574ceSDanila Tikhonov .id = SM7150_SLAVE_CAMNOC_UNCOMP,
6744a1574ceSDanila Tikhonov .channels = 1,
6754a1574ceSDanila Tikhonov .buswidth = 32,
6764a1574ceSDanila Tikhonov };
6774a1574ceSDanila Tikhonov
6784a1574ceSDanila Tikhonov static struct qcom_icc_node qns_cdsp_gemnoc = {
6794a1574ceSDanila Tikhonov .name = "qns_cdsp_gemnoc",
6804a1574ceSDanila Tikhonov .id = SM7150_SLAVE_CDSP_GEM_NOC,
6814a1574ceSDanila Tikhonov .channels = 1,
6824a1574ceSDanila Tikhonov .buswidth = 32,
6834a1574ceSDanila Tikhonov .num_links = 1,
6844a1574ceSDanila Tikhonov .links = { SM7150_MASTER_COMPUTE_NOC },
6854a1574ceSDanila Tikhonov };
6864a1574ceSDanila Tikhonov
6874a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_a1_noc_cfg = {
6884a1574ceSDanila Tikhonov .name = "qhs_a1_noc_cfg",
6894a1574ceSDanila Tikhonov .id = SM7150_SLAVE_A1NOC_CFG,
6904a1574ceSDanila Tikhonov .channels = 1,
6914a1574ceSDanila Tikhonov .buswidth = 4,
6924a1574ceSDanila Tikhonov .num_links = 1,
6934a1574ceSDanila Tikhonov .links = { SM7150_MASTER_A1NOC_CFG },
6944a1574ceSDanila Tikhonov };
6954a1574ceSDanila Tikhonov
6964a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_a2_noc_cfg = {
6974a1574ceSDanila Tikhonov .name = "qhs_a2_noc_cfg",
6984a1574ceSDanila Tikhonov .id = SM7150_SLAVE_A2NOC_CFG,
6994a1574ceSDanila Tikhonov .channels = 1,
7004a1574ceSDanila Tikhonov .buswidth = 4,
7014a1574ceSDanila Tikhonov .num_links = 1,
7024a1574ceSDanila Tikhonov .links = { SM7150_MASTER_A2NOC_CFG },
7034a1574ceSDanila Tikhonov };
7044a1574ceSDanila Tikhonov
7054a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_ahb2phy_north = {
7064a1574ceSDanila Tikhonov .name = "qhs_ahb2phy_north",
7074a1574ceSDanila Tikhonov .id = SM7150_SLAVE_AHB2PHY_NORTH,
7084a1574ceSDanila Tikhonov .channels = 1,
7094a1574ceSDanila Tikhonov .buswidth = 4,
7104a1574ceSDanila Tikhonov };
7114a1574ceSDanila Tikhonov
7124a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_ahb2phy_south = {
7134a1574ceSDanila Tikhonov .name = "qhs_ahb2phy_south",
7144a1574ceSDanila Tikhonov .id = SM7150_SLAVE_AHB2PHY_SOUTH,
7154a1574ceSDanila Tikhonov .channels = 1,
7164a1574ceSDanila Tikhonov .buswidth = 4,
7174a1574ceSDanila Tikhonov };
7184a1574ceSDanila Tikhonov
7194a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_ahb2phy_west = {
7204a1574ceSDanila Tikhonov .name = "qhs_ahb2phy_west",
7214a1574ceSDanila Tikhonov .id = SM7150_SLAVE_AHB2PHY_WEST,
7224a1574ceSDanila Tikhonov .channels = 1,
7234a1574ceSDanila Tikhonov .buswidth = 4,
7244a1574ceSDanila Tikhonov };
7254a1574ceSDanila Tikhonov
7264a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_aop = {
7274a1574ceSDanila Tikhonov .name = "qhs_aop",
7284a1574ceSDanila Tikhonov .id = SM7150_SLAVE_AOP,
7294a1574ceSDanila Tikhonov .channels = 1,
7304a1574ceSDanila Tikhonov .buswidth = 4,
7314a1574ceSDanila Tikhonov };
7324a1574ceSDanila Tikhonov
7334a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_aoss = {
7344a1574ceSDanila Tikhonov .name = "qhs_aoss",
7354a1574ceSDanila Tikhonov .id = SM7150_SLAVE_AOSS,
7364a1574ceSDanila Tikhonov .channels = 1,
7374a1574ceSDanila Tikhonov .buswidth = 4,
7384a1574ceSDanila Tikhonov };
7394a1574ceSDanila Tikhonov
7404a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_camera_cfg = {
7414a1574ceSDanila Tikhonov .name = "qhs_camera_cfg",
7424a1574ceSDanila Tikhonov .id = SM7150_SLAVE_CAMERA_CFG,
7434a1574ceSDanila Tikhonov .channels = 1,
7444a1574ceSDanila Tikhonov .buswidth = 4,
7454a1574ceSDanila Tikhonov };
7464a1574ceSDanila Tikhonov
7474a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_camera_nrt_thrott_cfg = {
7484a1574ceSDanila Tikhonov .name = "qhs_camera_nrt_thrott_cfg",
7494a1574ceSDanila Tikhonov .id = SM7150_SLAVE_CAMERA_NRT_THROTTLE_CFG,
7504a1574ceSDanila Tikhonov .channels = 1,
7514a1574ceSDanila Tikhonov .buswidth = 4,
7524a1574ceSDanila Tikhonov };
7534a1574ceSDanila Tikhonov
7544a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_camera_rt_throttle_cfg = {
7554a1574ceSDanila Tikhonov .name = "qhs_camera_rt_throttle_cfg",
7564a1574ceSDanila Tikhonov .id = SM7150_SLAVE_CAMERA_RT_THROTTLE_CFG,
7574a1574ceSDanila Tikhonov .channels = 1,
7584a1574ceSDanila Tikhonov .buswidth = 4,
7594a1574ceSDanila Tikhonov };
7604a1574ceSDanila Tikhonov
7614a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_clk_ctl = {
7624a1574ceSDanila Tikhonov .name = "qhs_clk_ctl",
7634a1574ceSDanila Tikhonov .id = SM7150_SLAVE_CLK_CTL,
7644a1574ceSDanila Tikhonov .channels = 1,
7654a1574ceSDanila Tikhonov .buswidth = 4,
7664a1574ceSDanila Tikhonov };
7674a1574ceSDanila Tikhonov
7684a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_compute_dsp_cfg = {
7694a1574ceSDanila Tikhonov .name = "qhs_compute_dsp_cfg",
7704a1574ceSDanila Tikhonov .id = SM7150_SLAVE_CDSP_CFG,
7714a1574ceSDanila Tikhonov .channels = 1,
7724a1574ceSDanila Tikhonov .buswidth = 4,
7734a1574ceSDanila Tikhonov };
7744a1574ceSDanila Tikhonov
7754a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_cpr_cx = {
7764a1574ceSDanila Tikhonov .name = "qhs_cpr_cx",
7774a1574ceSDanila Tikhonov .id = SM7150_SLAVE_RBCPR_CX_CFG,
7784a1574ceSDanila Tikhonov .channels = 1,
7794a1574ceSDanila Tikhonov .buswidth = 4,
7804a1574ceSDanila Tikhonov };
7814a1574ceSDanila Tikhonov
7824a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_cpr_mx = {
7834a1574ceSDanila Tikhonov .name = "qhs_cpr_mx",
7844a1574ceSDanila Tikhonov .id = SM7150_SLAVE_RBCPR_MX_CFG,
7854a1574ceSDanila Tikhonov .channels = 1,
7864a1574ceSDanila Tikhonov .buswidth = 4,
7874a1574ceSDanila Tikhonov };
7884a1574ceSDanila Tikhonov
7894a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_crypto0_cfg = {
7904a1574ceSDanila Tikhonov .name = "qhs_crypto0_cfg",
7914a1574ceSDanila Tikhonov .id = SM7150_SLAVE_CRYPTO_0_CFG,
7924a1574ceSDanila Tikhonov .channels = 1,
7934a1574ceSDanila Tikhonov .buswidth = 4,
7944a1574ceSDanila Tikhonov };
7954a1574ceSDanila Tikhonov
7964a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_ddrss_cfg = {
7974a1574ceSDanila Tikhonov .name = "qhs_ddrss_cfg",
7984a1574ceSDanila Tikhonov .id = SM7150_SLAVE_CNOC_DDRSS,
7994a1574ceSDanila Tikhonov .channels = 1,
8004a1574ceSDanila Tikhonov .buswidth = 4,
8014a1574ceSDanila Tikhonov .num_links = 1,
8024a1574ceSDanila Tikhonov .links = { SM7150_MASTER_CNOC_DC_NOC },
8034a1574ceSDanila Tikhonov };
8044a1574ceSDanila Tikhonov
8054a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_display_cfg = {
8064a1574ceSDanila Tikhonov .name = "qhs_display_cfg",
8074a1574ceSDanila Tikhonov .id = SM7150_SLAVE_DISPLAY_CFG,
8084a1574ceSDanila Tikhonov .channels = 1,
8094a1574ceSDanila Tikhonov .buswidth = 4,
8104a1574ceSDanila Tikhonov };
8114a1574ceSDanila Tikhonov
8124a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_display_throttle_cfg = {
8134a1574ceSDanila Tikhonov .name = "qhs_display_throttle_cfg",
8144a1574ceSDanila Tikhonov .id = SM7150_SLAVE_DISPLAY_THROTTLE_CFG,
8154a1574ceSDanila Tikhonov .channels = 1,
8164a1574ceSDanila Tikhonov .buswidth = 4,
8174a1574ceSDanila Tikhonov };
8184a1574ceSDanila Tikhonov
8194a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_emmc_cfg = {
8204a1574ceSDanila Tikhonov .name = "qhs_emmc_cfg",
8214a1574ceSDanila Tikhonov .id = SM7150_SLAVE_EMMC_CFG,
8224a1574ceSDanila Tikhonov .channels = 1,
8234a1574ceSDanila Tikhonov .buswidth = 4,
8244a1574ceSDanila Tikhonov };
8254a1574ceSDanila Tikhonov
8264a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_glm = {
8274a1574ceSDanila Tikhonov .name = "qhs_glm",
8284a1574ceSDanila Tikhonov .id = SM7150_SLAVE_GLM,
8294a1574ceSDanila Tikhonov .channels = 1,
8304a1574ceSDanila Tikhonov .buswidth = 4,
8314a1574ceSDanila Tikhonov };
8324a1574ceSDanila Tikhonov
8334a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_gpuss_cfg = {
8344a1574ceSDanila Tikhonov .name = "qhs_gpuss_cfg",
8354a1574ceSDanila Tikhonov .id = SM7150_SLAVE_GRAPHICS_3D_CFG,
8364a1574ceSDanila Tikhonov .channels = 1,
8374a1574ceSDanila Tikhonov .buswidth = 8,
8384a1574ceSDanila Tikhonov };
8394a1574ceSDanila Tikhonov
8404a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_imem_cfg = {
8414a1574ceSDanila Tikhonov .name = "qhs_imem_cfg",
8424a1574ceSDanila Tikhonov .id = SM7150_SLAVE_IMEM_CFG,
8434a1574ceSDanila Tikhonov .channels = 1,
8444a1574ceSDanila Tikhonov .buswidth = 4,
8454a1574ceSDanila Tikhonov };
8464a1574ceSDanila Tikhonov
8474a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_ipa = {
8484a1574ceSDanila Tikhonov .name = "qhs_ipa",
8494a1574ceSDanila Tikhonov .id = SM7150_SLAVE_IPA_CFG,
8504a1574ceSDanila Tikhonov .channels = 1,
8514a1574ceSDanila Tikhonov .buswidth = 4,
8524a1574ceSDanila Tikhonov };
8534a1574ceSDanila Tikhonov
8544a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_mnoc_cfg = {
8554a1574ceSDanila Tikhonov .name = "qhs_mnoc_cfg",
8564a1574ceSDanila Tikhonov .id = SM7150_SLAVE_CNOC_MNOC_CFG,
8574a1574ceSDanila Tikhonov .channels = 1,
8584a1574ceSDanila Tikhonov .buswidth = 4,
8594a1574ceSDanila Tikhonov .num_links = 1,
8604a1574ceSDanila Tikhonov .links = { SM7150_MASTER_CNOC_MNOC_CFG },
8614a1574ceSDanila Tikhonov };
8624a1574ceSDanila Tikhonov
8634a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_pcie_cfg = {
8644a1574ceSDanila Tikhonov .name = "qhs_pcie_cfg",
8654a1574ceSDanila Tikhonov .id = SM7150_SLAVE_PCIE_CFG,
8664a1574ceSDanila Tikhonov .channels = 1,
8674a1574ceSDanila Tikhonov .buswidth = 4,
8684a1574ceSDanila Tikhonov };
8694a1574ceSDanila Tikhonov
8704a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_pdm = {
8714a1574ceSDanila Tikhonov .name = "qhs_pdm",
8724a1574ceSDanila Tikhonov .id = SM7150_SLAVE_PDM,
8734a1574ceSDanila Tikhonov .channels = 1,
8744a1574ceSDanila Tikhonov .buswidth = 4,
8754a1574ceSDanila Tikhonov };
8764a1574ceSDanila Tikhonov
8774a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_pimem_cfg = {
8784a1574ceSDanila Tikhonov .name = "qhs_pimem_cfg",
8794a1574ceSDanila Tikhonov .id = SM7150_SLAVE_PIMEM_CFG,
8804a1574ceSDanila Tikhonov .channels = 1,
8814a1574ceSDanila Tikhonov .buswidth = 4,
8824a1574ceSDanila Tikhonov };
8834a1574ceSDanila Tikhonov
8844a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_prng = {
8854a1574ceSDanila Tikhonov .name = "qhs_prng",
8864a1574ceSDanila Tikhonov .id = SM7150_SLAVE_PRNG,
8874a1574ceSDanila Tikhonov .channels = 1,
8884a1574ceSDanila Tikhonov .buswidth = 4,
8894a1574ceSDanila Tikhonov };
8904a1574ceSDanila Tikhonov
8914a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_qdss_cfg = {
8924a1574ceSDanila Tikhonov .name = "qhs_qdss_cfg",
8934a1574ceSDanila Tikhonov .id = SM7150_SLAVE_QDSS_CFG,
8944a1574ceSDanila Tikhonov .channels = 1,
8954a1574ceSDanila Tikhonov .buswidth = 4,
8964a1574ceSDanila Tikhonov };
8974a1574ceSDanila Tikhonov
8984a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_qupv3_center = {
8994a1574ceSDanila Tikhonov .name = "qhs_qupv3_center",
9004a1574ceSDanila Tikhonov .id = SM7150_SLAVE_QUP_0,
9014a1574ceSDanila Tikhonov .channels = 1,
9024a1574ceSDanila Tikhonov .buswidth = 4,
9034a1574ceSDanila Tikhonov };
9044a1574ceSDanila Tikhonov
9054a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_qupv3_north = {
9064a1574ceSDanila Tikhonov .name = "qhs_qupv3_north",
9074a1574ceSDanila Tikhonov .id = SM7150_SLAVE_QUP_1,
9084a1574ceSDanila Tikhonov .channels = 1,
9094a1574ceSDanila Tikhonov .buswidth = 4,
9104a1574ceSDanila Tikhonov };
9114a1574ceSDanila Tikhonov
9124a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_sdc2 = {
9134a1574ceSDanila Tikhonov .name = "qhs_sdc2",
9144a1574ceSDanila Tikhonov .id = SM7150_SLAVE_SDCC_2,
9154a1574ceSDanila Tikhonov .channels = 1,
9164a1574ceSDanila Tikhonov .buswidth = 4,
9174a1574ceSDanila Tikhonov };
9184a1574ceSDanila Tikhonov
9194a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_sdc4 = {
9204a1574ceSDanila Tikhonov .name = "qhs_sdc4",
9214a1574ceSDanila Tikhonov .id = SM7150_SLAVE_SDCC_4,
9224a1574ceSDanila Tikhonov .channels = 1,
9234a1574ceSDanila Tikhonov .buswidth = 4,
9244a1574ceSDanila Tikhonov };
9254a1574ceSDanila Tikhonov
9264a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_snoc_cfg = {
9274a1574ceSDanila Tikhonov .name = "qhs_snoc_cfg",
9284a1574ceSDanila Tikhonov .id = SM7150_SLAVE_SNOC_CFG,
9294a1574ceSDanila Tikhonov .channels = 1,
9304a1574ceSDanila Tikhonov .buswidth = 4,
9314a1574ceSDanila Tikhonov .num_links = 1,
9324a1574ceSDanila Tikhonov .links = { SM7150_MASTER_SNOC_CFG },
9334a1574ceSDanila Tikhonov };
9344a1574ceSDanila Tikhonov
9354a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_spdm = {
9364a1574ceSDanila Tikhonov .name = "qhs_spdm",
9374a1574ceSDanila Tikhonov .id = SM7150_SLAVE_SPDM_WRAPPER,
9384a1574ceSDanila Tikhonov .channels = 1,
9394a1574ceSDanila Tikhonov .buswidth = 4,
9404a1574ceSDanila Tikhonov };
9414a1574ceSDanila Tikhonov
9424a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_tcsr = {
9434a1574ceSDanila Tikhonov .name = "qhs_tcsr",
9444a1574ceSDanila Tikhonov .id = SM7150_SLAVE_TCSR,
9454a1574ceSDanila Tikhonov .channels = 1,
9464a1574ceSDanila Tikhonov .buswidth = 4,
9474a1574ceSDanila Tikhonov };
9484a1574ceSDanila Tikhonov
9494a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_tlmm_north = {
9504a1574ceSDanila Tikhonov .name = "qhs_tlmm_north",
9514a1574ceSDanila Tikhonov .id = SM7150_SLAVE_TLMM_NORTH,
9524a1574ceSDanila Tikhonov .channels = 1,
9534a1574ceSDanila Tikhonov .buswidth = 4,
9544a1574ceSDanila Tikhonov };
9554a1574ceSDanila Tikhonov
9564a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_tlmm_south = {
9574a1574ceSDanila Tikhonov .name = "qhs_tlmm_south",
9584a1574ceSDanila Tikhonov .id = SM7150_SLAVE_TLMM_SOUTH,
9594a1574ceSDanila Tikhonov .channels = 1,
9604a1574ceSDanila Tikhonov .buswidth = 4,
9614a1574ceSDanila Tikhonov };
9624a1574ceSDanila Tikhonov
9634a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_tlmm_west = {
9644a1574ceSDanila Tikhonov .name = "qhs_tlmm_west",
9654a1574ceSDanila Tikhonov .id = SM7150_SLAVE_TLMM_WEST,
9664a1574ceSDanila Tikhonov .channels = 1,
9674a1574ceSDanila Tikhonov .buswidth = 4,
9684a1574ceSDanila Tikhonov };
9694a1574ceSDanila Tikhonov
9704a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_tsif = {
9714a1574ceSDanila Tikhonov .name = "qhs_tsif",
9724a1574ceSDanila Tikhonov .id = SM7150_SLAVE_TSIF,
9734a1574ceSDanila Tikhonov .channels = 1,
9744a1574ceSDanila Tikhonov .buswidth = 4,
9754a1574ceSDanila Tikhonov };
9764a1574ceSDanila Tikhonov
9774a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_ufs_mem_cfg = {
9784a1574ceSDanila Tikhonov .name = "qhs_ufs_mem_cfg",
9794a1574ceSDanila Tikhonov .id = SM7150_SLAVE_UFS_MEM_CFG,
9804a1574ceSDanila Tikhonov .channels = 1,
9814a1574ceSDanila Tikhonov .buswidth = 4,
9824a1574ceSDanila Tikhonov };
9834a1574ceSDanila Tikhonov
9844a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_usb3_0 = {
9854a1574ceSDanila Tikhonov .name = "qhs_usb3_0",
9864a1574ceSDanila Tikhonov .id = SM7150_SLAVE_USB3,
9874a1574ceSDanila Tikhonov .channels = 1,
9884a1574ceSDanila Tikhonov .buswidth = 4,
9894a1574ceSDanila Tikhonov };
9904a1574ceSDanila Tikhonov
9914a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_venus_cfg = {
9924a1574ceSDanila Tikhonov .name = "qhs_venus_cfg",
9934a1574ceSDanila Tikhonov .id = SM7150_SLAVE_VENUS_CFG,
9944a1574ceSDanila Tikhonov .channels = 1,
9954a1574ceSDanila Tikhonov .buswidth = 4,
9964a1574ceSDanila Tikhonov };
9974a1574ceSDanila Tikhonov
9984a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_venus_cvp_throttle_cfg = {
9994a1574ceSDanila Tikhonov .name = "qhs_venus_cvp_throttle_cfg",
10004a1574ceSDanila Tikhonov .id = SM7150_SLAVE_VENUS_CVP_THROTTLE_CFG,
10014a1574ceSDanila Tikhonov .channels = 1,
10024a1574ceSDanila Tikhonov .buswidth = 4,
10034a1574ceSDanila Tikhonov };
10044a1574ceSDanila Tikhonov
10054a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_venus_throttle_cfg = {
10064a1574ceSDanila Tikhonov .name = "qhs_venus_throttle_cfg",
10074a1574ceSDanila Tikhonov .id = SM7150_SLAVE_VENUS_THROTTLE_CFG,
10084a1574ceSDanila Tikhonov .channels = 1,
10094a1574ceSDanila Tikhonov .buswidth = 4,
10104a1574ceSDanila Tikhonov };
10114a1574ceSDanila Tikhonov
10124a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_vsense_ctrl_cfg = {
10134a1574ceSDanila Tikhonov .name = "qhs_vsense_ctrl_cfg",
10144a1574ceSDanila Tikhonov .id = SM7150_SLAVE_VSENSE_CTRL_CFG,
10154a1574ceSDanila Tikhonov .channels = 1,
10164a1574ceSDanila Tikhonov .buswidth = 4,
10174a1574ceSDanila Tikhonov };
10184a1574ceSDanila Tikhonov
10194a1574ceSDanila Tikhonov static struct qcom_icc_node qns_cnoc_a2noc = {
10204a1574ceSDanila Tikhonov .name = "qns_cnoc_a2noc",
10214a1574ceSDanila Tikhonov .id = SM7150_SLAVE_CNOC_A2NOC,
10224a1574ceSDanila Tikhonov .channels = 1,
10234a1574ceSDanila Tikhonov .buswidth = 8,
10244a1574ceSDanila Tikhonov .num_links = 1,
10254a1574ceSDanila Tikhonov .links = { SM7150_MASTER_CNOC_A2NOC },
10264a1574ceSDanila Tikhonov };
10274a1574ceSDanila Tikhonov
10284a1574ceSDanila Tikhonov static struct qcom_icc_node srvc_cnoc = {
10294a1574ceSDanila Tikhonov .name = "srvc_cnoc",
10304a1574ceSDanila Tikhonov .id = SM7150_SLAVE_SERVICE_CNOC,
10314a1574ceSDanila Tikhonov .channels = 1,
10324a1574ceSDanila Tikhonov .buswidth = 4,
10334a1574ceSDanila Tikhonov };
10344a1574ceSDanila Tikhonov
10354a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_gemnoc = {
10364a1574ceSDanila Tikhonov .name = "qhs_gemnoc",
10374a1574ceSDanila Tikhonov .id = SM7150_SLAVE_GEM_NOC_CFG,
10384a1574ceSDanila Tikhonov .channels = 1,
10394a1574ceSDanila Tikhonov .buswidth = 4,
10404a1574ceSDanila Tikhonov .num_links = 1,
10414a1574ceSDanila Tikhonov .links = { SM7150_MASTER_GEM_NOC_CFG },
10424a1574ceSDanila Tikhonov };
10434a1574ceSDanila Tikhonov
10444a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_llcc = {
10454a1574ceSDanila Tikhonov .name = "qhs_llcc",
10464a1574ceSDanila Tikhonov .id = SM7150_SLAVE_LLCC_CFG,
10474a1574ceSDanila Tikhonov .channels = 1,
10484a1574ceSDanila Tikhonov .buswidth = 4,
10494a1574ceSDanila Tikhonov };
10504a1574ceSDanila Tikhonov
10514a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_mdsp_ms_mpu_cfg = {
10524a1574ceSDanila Tikhonov .name = "qhs_mdsp_ms_mpu_cfg",
10534a1574ceSDanila Tikhonov .id = SM7150_SLAVE_MSS_PROC_MS_MPU_CFG,
10544a1574ceSDanila Tikhonov .channels = 1,
10554a1574ceSDanila Tikhonov .buswidth = 4,
10564a1574ceSDanila Tikhonov };
10574a1574ceSDanila Tikhonov
10584a1574ceSDanila Tikhonov static struct qcom_icc_node qns_gem_noc_snoc = {
10594a1574ceSDanila Tikhonov .name = "qns_gem_noc_snoc",
10604a1574ceSDanila Tikhonov .id = SM7150_SLAVE_GEM_NOC_SNOC,
10614a1574ceSDanila Tikhonov .channels = 1,
10624a1574ceSDanila Tikhonov .buswidth = 8,
10634a1574ceSDanila Tikhonov .num_links = 1,
10644a1574ceSDanila Tikhonov .links = { SM7150_MASTER_GEM_NOC_SNOC },
10654a1574ceSDanila Tikhonov };
10664a1574ceSDanila Tikhonov
10674a1574ceSDanila Tikhonov static struct qcom_icc_node qns_llcc = {
10684a1574ceSDanila Tikhonov .name = "qns_llcc",
10694a1574ceSDanila Tikhonov .id = SM7150_SLAVE_LLCC,
10704a1574ceSDanila Tikhonov .channels = 2,
10714a1574ceSDanila Tikhonov .buswidth = 16,
10724a1574ceSDanila Tikhonov .num_links = 1,
10734a1574ceSDanila Tikhonov .links = { SM7150_MASTER_LLCC },
10744a1574ceSDanila Tikhonov };
10754a1574ceSDanila Tikhonov
10764a1574ceSDanila Tikhonov static struct qcom_icc_node srvc_gemnoc = {
10774a1574ceSDanila Tikhonov .name = "srvc_gemnoc",
10784a1574ceSDanila Tikhonov .id = SM7150_SLAVE_SERVICE_GEM_NOC,
10794a1574ceSDanila Tikhonov .channels = 1,
10804a1574ceSDanila Tikhonov .buswidth = 4,
10814a1574ceSDanila Tikhonov };
10824a1574ceSDanila Tikhonov
10834a1574ceSDanila Tikhonov static struct qcom_icc_node ebi = {
10844a1574ceSDanila Tikhonov .name = "ebi",
10854a1574ceSDanila Tikhonov .id = SM7150_SLAVE_EBI_CH0,
10864a1574ceSDanila Tikhonov .channels = 2,
10874a1574ceSDanila Tikhonov .buswidth = 4,
10884a1574ceSDanila Tikhonov };
10894a1574ceSDanila Tikhonov
10904a1574ceSDanila Tikhonov static struct qcom_icc_node qns2_mem_noc = {
10914a1574ceSDanila Tikhonov .name = "qns2_mem_noc",
10924a1574ceSDanila Tikhonov .id = SM7150_SLAVE_MNOC_SF_MEM_NOC,
10934a1574ceSDanila Tikhonov .channels = 1,
10944a1574ceSDanila Tikhonov .buswidth = 32,
10954a1574ceSDanila Tikhonov .num_links = 1,
10964a1574ceSDanila Tikhonov .links = { SM7150_MASTER_MNOC_SF_MEM_NOC },
10974a1574ceSDanila Tikhonov };
10984a1574ceSDanila Tikhonov
10994a1574ceSDanila Tikhonov static struct qcom_icc_node qns_mem_noc_hf = {
11004a1574ceSDanila Tikhonov .name = "qns_mem_noc_hf",
11014a1574ceSDanila Tikhonov .id = SM7150_SLAVE_MNOC_HF_MEM_NOC,
11024a1574ceSDanila Tikhonov .channels = 2,
11034a1574ceSDanila Tikhonov .buswidth = 32,
11044a1574ceSDanila Tikhonov .num_links = 1,
11054a1574ceSDanila Tikhonov .links = { SM7150_MASTER_MNOC_HF_MEM_NOC },
11064a1574ceSDanila Tikhonov };
11074a1574ceSDanila Tikhonov
11084a1574ceSDanila Tikhonov static struct qcom_icc_node srvc_mnoc = {
11094a1574ceSDanila Tikhonov .name = "srvc_mnoc",
11104a1574ceSDanila Tikhonov .id = SM7150_SLAVE_SERVICE_MNOC,
11114a1574ceSDanila Tikhonov .channels = 1,
11124a1574ceSDanila Tikhonov .buswidth = 4,
11134a1574ceSDanila Tikhonov };
11144a1574ceSDanila Tikhonov
11154a1574ceSDanila Tikhonov static struct qcom_icc_node qhs_apss = {
11164a1574ceSDanila Tikhonov .name = "qhs_apss",
11174a1574ceSDanila Tikhonov .id = SM7150_SLAVE_APPSS,
11184a1574ceSDanila Tikhonov .channels = 1,
11194a1574ceSDanila Tikhonov .buswidth = 8,
11204a1574ceSDanila Tikhonov };
11214a1574ceSDanila Tikhonov
11224a1574ceSDanila Tikhonov static struct qcom_icc_node qns_cnoc = {
11234a1574ceSDanila Tikhonov .name = "qns_cnoc",
11244a1574ceSDanila Tikhonov .id = SM7150_SNOC_CNOC_SLV,
11254a1574ceSDanila Tikhonov .channels = 1,
11264a1574ceSDanila Tikhonov .buswidth = 8,
11274a1574ceSDanila Tikhonov .num_links = 1,
11284a1574ceSDanila Tikhonov .links = { SM7150_SNOC_CNOC_MAS },
11294a1574ceSDanila Tikhonov };
11304a1574ceSDanila Tikhonov
11314a1574ceSDanila Tikhonov static struct qcom_icc_node qns_gemnoc_gc = {
11324a1574ceSDanila Tikhonov .name = "qns_gemnoc_gc",
11334a1574ceSDanila Tikhonov .id = SM7150_SLAVE_SNOC_GEM_NOC_GC,
11344a1574ceSDanila Tikhonov .channels = 1,
11354a1574ceSDanila Tikhonov .buswidth = 8,
11364a1574ceSDanila Tikhonov .num_links = 1,
11374a1574ceSDanila Tikhonov .links = { SM7150_MASTER_SNOC_GC_MEM_NOC },
11384a1574ceSDanila Tikhonov };
11394a1574ceSDanila Tikhonov
11404a1574ceSDanila Tikhonov static struct qcom_icc_node qns_gemnoc_sf = {
11414a1574ceSDanila Tikhonov .name = "qns_gemnoc_sf",
11424a1574ceSDanila Tikhonov .id = SM7150_SLAVE_SNOC_GEM_NOC_SF,
11434a1574ceSDanila Tikhonov .channels = 1,
11444a1574ceSDanila Tikhonov .buswidth = 16,
11454a1574ceSDanila Tikhonov .num_links = 1,
11464a1574ceSDanila Tikhonov .links = { SM7150_MASTER_SNOC_SF_MEM_NOC },
11474a1574ceSDanila Tikhonov };
11484a1574ceSDanila Tikhonov
11494a1574ceSDanila Tikhonov static struct qcom_icc_node qxs_imem = {
11504a1574ceSDanila Tikhonov .name = "qxs_imem",
11514a1574ceSDanila Tikhonov .id = SM7150_SLAVE_OCIMEM,
11524a1574ceSDanila Tikhonov .channels = 1,
11534a1574ceSDanila Tikhonov .buswidth = 8,
11544a1574ceSDanila Tikhonov };
11554a1574ceSDanila Tikhonov
11564a1574ceSDanila Tikhonov static struct qcom_icc_node qxs_pimem = {
11574a1574ceSDanila Tikhonov .name = "qxs_pimem",
11584a1574ceSDanila Tikhonov .id = SM7150_SLAVE_PIMEM,
11594a1574ceSDanila Tikhonov .channels = 1,
11604a1574ceSDanila Tikhonov .buswidth = 8,
11614a1574ceSDanila Tikhonov };
11624a1574ceSDanila Tikhonov
11634a1574ceSDanila Tikhonov static struct qcom_icc_node srvc_snoc = {
11644a1574ceSDanila Tikhonov .name = "srvc_snoc",
11654a1574ceSDanila Tikhonov .id = SM7150_SLAVE_SERVICE_SNOC,
11664a1574ceSDanila Tikhonov .channels = 1,
11674a1574ceSDanila Tikhonov .buswidth = 4,
11684a1574ceSDanila Tikhonov };
11694a1574ceSDanila Tikhonov
11704a1574ceSDanila Tikhonov static struct qcom_icc_node xs_qdss_stm = {
11714a1574ceSDanila Tikhonov .name = "xs_qdss_stm",
11724a1574ceSDanila Tikhonov .id = SM7150_SLAVE_QDSS_STM,
11734a1574ceSDanila Tikhonov .channels = 1,
11744a1574ceSDanila Tikhonov .buswidth = 4,
11754a1574ceSDanila Tikhonov };
11764a1574ceSDanila Tikhonov
11774a1574ceSDanila Tikhonov static struct qcom_icc_node xs_sys_tcu_cfg = {
11784a1574ceSDanila Tikhonov .name = "xs_sys_tcu_cfg",
11794a1574ceSDanila Tikhonov .id = SM7150_SLAVE_TCU,
11804a1574ceSDanila Tikhonov .channels = 1,
11814a1574ceSDanila Tikhonov .buswidth = 8,
11824a1574ceSDanila Tikhonov };
11834a1574ceSDanila Tikhonov
11844a1574ceSDanila Tikhonov static struct qcom_icc_bcm bcm_acv = {
11854a1574ceSDanila Tikhonov .name = "ACV",
11864a1574ceSDanila Tikhonov .enable_mask = BIT(3),
11874a1574ceSDanila Tikhonov .keepalive = false,
11884a1574ceSDanila Tikhonov .num_nodes = 1,
11894a1574ceSDanila Tikhonov .nodes = { &ebi },
11904a1574ceSDanila Tikhonov };
11914a1574ceSDanila Tikhonov
11924a1574ceSDanila Tikhonov static struct qcom_icc_bcm bcm_mc0 = {
11934a1574ceSDanila Tikhonov .name = "MC0",
11944a1574ceSDanila Tikhonov .keepalive = true,
11954a1574ceSDanila Tikhonov .num_nodes = 1,
11964a1574ceSDanila Tikhonov .nodes = { &ebi },
11974a1574ceSDanila Tikhonov };
11984a1574ceSDanila Tikhonov
11994a1574ceSDanila Tikhonov static struct qcom_icc_bcm bcm_sh0 = {
12004a1574ceSDanila Tikhonov .name = "SH0",
12014a1574ceSDanila Tikhonov .keepalive = true,
12024a1574ceSDanila Tikhonov .num_nodes = 1,
12034a1574ceSDanila Tikhonov .nodes = { &qns_llcc },
12044a1574ceSDanila Tikhonov };
12054a1574ceSDanila Tikhonov
12064a1574ceSDanila Tikhonov static struct qcom_icc_bcm bcm_mm0 = {
12074a1574ceSDanila Tikhonov .name = "MM0",
12084a1574ceSDanila Tikhonov .keepalive = true,
12094a1574ceSDanila Tikhonov .num_nodes = 1,
12104a1574ceSDanila Tikhonov .nodes = { &qns_mem_noc_hf },
12114a1574ceSDanila Tikhonov };
12124a1574ceSDanila Tikhonov
12134a1574ceSDanila Tikhonov static struct qcom_icc_bcm bcm_mm1 = {
12144a1574ceSDanila Tikhonov .name = "MM1",
12154a1574ceSDanila Tikhonov .keepalive = true,
12164a1574ceSDanila Tikhonov .num_nodes = 8,
12174a1574ceSDanila Tikhonov .nodes = { &qxm_camnoc_hf0_uncomp,
12184a1574ceSDanila Tikhonov &qxm_camnoc_rt_uncomp,
12194a1574ceSDanila Tikhonov &qxm_camnoc_sf_uncomp,
12204a1574ceSDanila Tikhonov &qxm_camnoc_nrt_uncomp,
12214a1574ceSDanila Tikhonov &qxm_camnoc_hf,
12224a1574ceSDanila Tikhonov &qxm_camnoc_rt,
12234a1574ceSDanila Tikhonov &qxm_mdp0,
12244a1574ceSDanila Tikhonov &qxm_mdp1
12254a1574ceSDanila Tikhonov },
12264a1574ceSDanila Tikhonov };
12274a1574ceSDanila Tikhonov
12284a1574ceSDanila Tikhonov static struct qcom_icc_bcm bcm_sh2 = {
12294a1574ceSDanila Tikhonov .name = "SH2",
12304a1574ceSDanila Tikhonov .keepalive = false,
12314a1574ceSDanila Tikhonov .num_nodes = 1,
12324a1574ceSDanila Tikhonov .nodes = { &qns_gem_noc_snoc },
12334a1574ceSDanila Tikhonov };
12344a1574ceSDanila Tikhonov
12354a1574ceSDanila Tikhonov static struct qcom_icc_bcm bcm_sh3 = {
12364a1574ceSDanila Tikhonov .name = "SH3",
12374a1574ceSDanila Tikhonov .keepalive = false,
12384a1574ceSDanila Tikhonov .num_nodes = 1,
12394a1574ceSDanila Tikhonov .nodes = { &acm_sys_tcu },
12404a1574ceSDanila Tikhonov };
12414a1574ceSDanila Tikhonov
12424a1574ceSDanila Tikhonov static struct qcom_icc_bcm bcm_mm2 = {
12434a1574ceSDanila Tikhonov .name = "MM2",
12444a1574ceSDanila Tikhonov .keepalive = false,
12454a1574ceSDanila Tikhonov .num_nodes = 2,
12464a1574ceSDanila Tikhonov .nodes = { &qxm_camnoc_nrt,
12474a1574ceSDanila Tikhonov &qns2_mem_noc
12484a1574ceSDanila Tikhonov },
12494a1574ceSDanila Tikhonov };
12504a1574ceSDanila Tikhonov
12514a1574ceSDanila Tikhonov static struct qcom_icc_bcm bcm_mm3 = {
12524a1574ceSDanila Tikhonov .name = "MM3",
12534a1574ceSDanila Tikhonov .keepalive = false,
12544a1574ceSDanila Tikhonov .num_nodes = 5,
12554a1574ceSDanila Tikhonov .nodes = { &qxm_camnoc_sf,
12564a1574ceSDanila Tikhonov &qxm_rot,
12574a1574ceSDanila Tikhonov &qxm_venus0,
12584a1574ceSDanila Tikhonov &qxm_venus1,
12594a1574ceSDanila Tikhonov &qxm_venus_arm9
12604a1574ceSDanila Tikhonov },
12614a1574ceSDanila Tikhonov };
12624a1574ceSDanila Tikhonov
12634a1574ceSDanila Tikhonov static struct qcom_icc_bcm bcm_sh5 = {
12644a1574ceSDanila Tikhonov .name = "SH5",
12654a1574ceSDanila Tikhonov .keepalive = false,
12664a1574ceSDanila Tikhonov .num_nodes = 1,
12674a1574ceSDanila Tikhonov .nodes = { &acm_apps },
12684a1574ceSDanila Tikhonov };
12694a1574ceSDanila Tikhonov
12704a1574ceSDanila Tikhonov static struct qcom_icc_bcm bcm_sn0 = {
12714a1574ceSDanila Tikhonov .name = "SN0",
12724a1574ceSDanila Tikhonov .keepalive = true,
12734a1574ceSDanila Tikhonov .num_nodes = 1,
12744a1574ceSDanila Tikhonov .nodes = { &qns_gemnoc_sf },
12754a1574ceSDanila Tikhonov };
12764a1574ceSDanila Tikhonov
12774a1574ceSDanila Tikhonov static struct qcom_icc_bcm bcm_sh8 = {
12784a1574ceSDanila Tikhonov .name = "SH8",
12794a1574ceSDanila Tikhonov .keepalive = false,
12804a1574ceSDanila Tikhonov .num_nodes = 1,
12814a1574ceSDanila Tikhonov .nodes = { &qns_cdsp_gemnoc },
12824a1574ceSDanila Tikhonov };
12834a1574ceSDanila Tikhonov
12844a1574ceSDanila Tikhonov static struct qcom_icc_bcm bcm_sh10 = {
12854a1574ceSDanila Tikhonov .name = "SH10",
12864a1574ceSDanila Tikhonov .keepalive = false,
12874a1574ceSDanila Tikhonov .num_nodes = 1,
12884a1574ceSDanila Tikhonov .nodes = { &qnm_npu },
12894a1574ceSDanila Tikhonov };
12904a1574ceSDanila Tikhonov
12914a1574ceSDanila Tikhonov static struct qcom_icc_bcm bcm_ce0 = {
12924a1574ceSDanila Tikhonov .name = "CE0",
12934a1574ceSDanila Tikhonov .keepalive = false,
12944a1574ceSDanila Tikhonov .num_nodes = 1,
12954a1574ceSDanila Tikhonov .nodes = { &qxm_crypto },
12964a1574ceSDanila Tikhonov };
12974a1574ceSDanila Tikhonov
12984a1574ceSDanila Tikhonov static struct qcom_icc_bcm bcm_cn0 = {
12994a1574ceSDanila Tikhonov .name = "CN0",
13004a1574ceSDanila Tikhonov .keepalive = true,
13014a1574ceSDanila Tikhonov .num_nodes = 54,
13024a1574ceSDanila Tikhonov .nodes = { &qhm_tsif,
13034a1574ceSDanila Tikhonov &xm_emmc,
13044a1574ceSDanila Tikhonov &xm_sdc2,
13054a1574ceSDanila Tikhonov &xm_sdc4,
13064a1574ceSDanila Tikhonov &qhm_spdm,
13074a1574ceSDanila Tikhonov &qnm_snoc,
13084a1574ceSDanila Tikhonov &qhs_a1_noc_cfg,
13094a1574ceSDanila Tikhonov &qhs_a2_noc_cfg,
13104a1574ceSDanila Tikhonov &qhs_ahb2phy_north,
13114a1574ceSDanila Tikhonov &qhs_ahb2phy_south,
13124a1574ceSDanila Tikhonov &qhs_ahb2phy_west,
13134a1574ceSDanila Tikhonov &qhs_aop,
13144a1574ceSDanila Tikhonov &qhs_aoss,
13154a1574ceSDanila Tikhonov &qhs_camera_cfg,
13164a1574ceSDanila Tikhonov &qhs_camera_nrt_thrott_cfg,
13174a1574ceSDanila Tikhonov &qhs_camera_rt_throttle_cfg,
13184a1574ceSDanila Tikhonov &qhs_clk_ctl,
13194a1574ceSDanila Tikhonov &qhs_compute_dsp_cfg,
13204a1574ceSDanila Tikhonov &qhs_cpr_cx,
13214a1574ceSDanila Tikhonov &qhs_cpr_mx,
13224a1574ceSDanila Tikhonov &qhs_crypto0_cfg,
13234a1574ceSDanila Tikhonov &qhs_ddrss_cfg,
13244a1574ceSDanila Tikhonov &qhs_display_cfg,
13254a1574ceSDanila Tikhonov &qhs_display_throttle_cfg,
13264a1574ceSDanila Tikhonov &qhs_emmc_cfg,
13274a1574ceSDanila Tikhonov &qhs_glm,
13284a1574ceSDanila Tikhonov &qhs_gpuss_cfg,
13294a1574ceSDanila Tikhonov &qhs_imem_cfg,
13304a1574ceSDanila Tikhonov &qhs_ipa,
13314a1574ceSDanila Tikhonov &qhs_mnoc_cfg,
13324a1574ceSDanila Tikhonov &qhs_pcie_cfg,
13334a1574ceSDanila Tikhonov &qhs_pdm,
13344a1574ceSDanila Tikhonov &qhs_pimem_cfg,
13354a1574ceSDanila Tikhonov &qhs_prng,
13364a1574ceSDanila Tikhonov &qhs_qdss_cfg,
13374a1574ceSDanila Tikhonov &qhs_qupv3_center,
13384a1574ceSDanila Tikhonov &qhs_qupv3_north,
13394a1574ceSDanila Tikhonov &qhs_sdc2,
13404a1574ceSDanila Tikhonov &qhs_sdc4,
13414a1574ceSDanila Tikhonov &qhs_snoc_cfg,
13424a1574ceSDanila Tikhonov &qhs_spdm,
13434a1574ceSDanila Tikhonov &qhs_tcsr,
13444a1574ceSDanila Tikhonov &qhs_tlmm_north,
13454a1574ceSDanila Tikhonov &qhs_tlmm_south,
13464a1574ceSDanila Tikhonov &qhs_tlmm_west,
13474a1574ceSDanila Tikhonov &qhs_tsif,
13484a1574ceSDanila Tikhonov &qhs_ufs_mem_cfg,
13494a1574ceSDanila Tikhonov &qhs_usb3_0,
13504a1574ceSDanila Tikhonov &qhs_venus_cfg,
13514a1574ceSDanila Tikhonov &qhs_venus_cvp_throttle_cfg,
13524a1574ceSDanila Tikhonov &qhs_venus_throttle_cfg,
13534a1574ceSDanila Tikhonov &qhs_vsense_ctrl_cfg,
13544a1574ceSDanila Tikhonov &qns_cnoc_a2noc,
13554a1574ceSDanila Tikhonov &srvc_cnoc
13564a1574ceSDanila Tikhonov },
13574a1574ceSDanila Tikhonov };
13584a1574ceSDanila Tikhonov
13594a1574ceSDanila Tikhonov static struct qcom_icc_bcm bcm_qup0 = {
13604a1574ceSDanila Tikhonov .name = "QUP0",
13614a1574ceSDanila Tikhonov .keepalive = false,
13624a1574ceSDanila Tikhonov .num_nodes = 2,
13634a1574ceSDanila Tikhonov .nodes = { &qhm_qup_center,
13644a1574ceSDanila Tikhonov &qhm_qup_north
13654a1574ceSDanila Tikhonov },
13664a1574ceSDanila Tikhonov };
13674a1574ceSDanila Tikhonov
13684a1574ceSDanila Tikhonov static struct qcom_icc_bcm bcm_sn1 = {
13694a1574ceSDanila Tikhonov .name = "SN1",
13704a1574ceSDanila Tikhonov .keepalive = false,
13714a1574ceSDanila Tikhonov .num_nodes = 1,
13724a1574ceSDanila Tikhonov .nodes = { &qxs_imem },
13734a1574ceSDanila Tikhonov };
13744a1574ceSDanila Tikhonov
13754a1574ceSDanila Tikhonov static struct qcom_icc_bcm bcm_sn2 = {
13764a1574ceSDanila Tikhonov .name = "SN2",
13774a1574ceSDanila Tikhonov .keepalive = false,
13784a1574ceSDanila Tikhonov .num_nodes = 1,
13794a1574ceSDanila Tikhonov .nodes = { &qns_gemnoc_gc },
13804a1574ceSDanila Tikhonov };
13814a1574ceSDanila Tikhonov
13824a1574ceSDanila Tikhonov static struct qcom_icc_bcm bcm_sn4 = {
13834a1574ceSDanila Tikhonov .name = "SN4",
13844a1574ceSDanila Tikhonov .keepalive = false,
13854a1574ceSDanila Tikhonov .num_nodes = 1,
13864a1574ceSDanila Tikhonov .nodes = { &qxs_pimem },
13874a1574ceSDanila Tikhonov };
13884a1574ceSDanila Tikhonov
13894a1574ceSDanila Tikhonov static struct qcom_icc_bcm bcm_sn9 = {
13904a1574ceSDanila Tikhonov .name = "SN9",
13914a1574ceSDanila Tikhonov .keepalive = false,
13924a1574ceSDanila Tikhonov .num_nodes = 2,
13934a1574ceSDanila Tikhonov .nodes = { &qnm_aggre1_noc,
13944a1574ceSDanila Tikhonov &qns_a1noc_snoc
13954a1574ceSDanila Tikhonov },
13964a1574ceSDanila Tikhonov };
13974a1574ceSDanila Tikhonov
13984a1574ceSDanila Tikhonov static struct qcom_icc_bcm bcm_sn11 = {
13994a1574ceSDanila Tikhonov .name = "SN11",
14004a1574ceSDanila Tikhonov .keepalive = false,
14014a1574ceSDanila Tikhonov .num_nodes = 2,
14024a1574ceSDanila Tikhonov .nodes = { &qnm_aggre2_noc,
14034a1574ceSDanila Tikhonov &qns_a2noc_snoc
14044a1574ceSDanila Tikhonov },
14054a1574ceSDanila Tikhonov };
14064a1574ceSDanila Tikhonov
14074a1574ceSDanila Tikhonov static struct qcom_icc_bcm bcm_sn12 = {
14084a1574ceSDanila Tikhonov .name = "SN12",
14094a1574ceSDanila Tikhonov .keepalive = false,
14104a1574ceSDanila Tikhonov .num_nodes = 2,
14114a1574ceSDanila Tikhonov .nodes = { &qxm_pimem,
14124a1574ceSDanila Tikhonov &xm_gic
14134a1574ceSDanila Tikhonov },
14144a1574ceSDanila Tikhonov };
14154a1574ceSDanila Tikhonov
14164a1574ceSDanila Tikhonov static struct qcom_icc_bcm bcm_sn14 = {
14174a1574ceSDanila Tikhonov .name = "SN14",
14184a1574ceSDanila Tikhonov .keepalive = false,
14194a1574ceSDanila Tikhonov .num_nodes = 1,
14204a1574ceSDanila Tikhonov .nodes = { &qns_pcie_gemnoc },
14214a1574ceSDanila Tikhonov };
14224a1574ceSDanila Tikhonov
14234a1574ceSDanila Tikhonov static struct qcom_icc_bcm bcm_sn15 = {
14244a1574ceSDanila Tikhonov .name = "SN15",
14254a1574ceSDanila Tikhonov .keepalive = false,
14264a1574ceSDanila Tikhonov .num_nodes = 1,
14274a1574ceSDanila Tikhonov .nodes = { &qnm_gemnoc },
14284a1574ceSDanila Tikhonov };
14294a1574ceSDanila Tikhonov
14304a1574ceSDanila Tikhonov static struct qcom_icc_bcm * const aggre1_noc_bcms[] = {
14314a1574ceSDanila Tikhonov &bcm_cn0,
14324a1574ceSDanila Tikhonov &bcm_qup0,
14334a1574ceSDanila Tikhonov &bcm_sn9,
14344a1574ceSDanila Tikhonov };
14354a1574ceSDanila Tikhonov
14364a1574ceSDanila Tikhonov static struct qcom_icc_node * const aggre1_noc_nodes[] = {
14374a1574ceSDanila Tikhonov [MASTER_A1NOC_CFG] = &qhm_a1noc_cfg,
14384a1574ceSDanila Tikhonov [MASTER_QUP_0] = &qhm_qup_center,
14394a1574ceSDanila Tikhonov [MASTER_TSIF] = &qhm_tsif,
14404a1574ceSDanila Tikhonov [MASTER_EMMC] = &xm_emmc,
14414a1574ceSDanila Tikhonov [MASTER_SDCC_2] = &xm_sdc2,
14424a1574ceSDanila Tikhonov [MASTER_SDCC_4] = &xm_sdc4,
14434a1574ceSDanila Tikhonov [MASTER_UFS_MEM] = &xm_ufs_mem,
14444a1574ceSDanila Tikhonov [A1NOC_SNOC_SLV] = &qns_a1noc_snoc,
14454a1574ceSDanila Tikhonov [SLAVE_SERVICE_A1NOC] = &srvc_aggre1_noc,
14464a1574ceSDanila Tikhonov };
14474a1574ceSDanila Tikhonov
14484a1574ceSDanila Tikhonov static const struct qcom_icc_desc sm7150_aggre1_noc = {
14494a1574ceSDanila Tikhonov .nodes = aggre1_noc_nodes,
14504a1574ceSDanila Tikhonov .num_nodes = ARRAY_SIZE(aggre1_noc_nodes),
14514a1574ceSDanila Tikhonov .bcms = aggre1_noc_bcms,
14524a1574ceSDanila Tikhonov .num_bcms = ARRAY_SIZE(aggre1_noc_bcms),
14534a1574ceSDanila Tikhonov };
14544a1574ceSDanila Tikhonov
14554a1574ceSDanila Tikhonov static struct qcom_icc_bcm * const aggre2_noc_bcms[] = {
14564a1574ceSDanila Tikhonov &bcm_ce0,
14574a1574ceSDanila Tikhonov &bcm_qup0,
14584a1574ceSDanila Tikhonov &bcm_sn11,
14594a1574ceSDanila Tikhonov &bcm_sn14,
14604a1574ceSDanila Tikhonov };
14614a1574ceSDanila Tikhonov
14624a1574ceSDanila Tikhonov static struct qcom_icc_node * const aggre2_noc_nodes[] = {
14634a1574ceSDanila Tikhonov [MASTER_A2NOC_CFG] = &qhm_a2noc_cfg,
14644a1574ceSDanila Tikhonov [MASTER_QDSS_BAM] = &qhm_qdss_bam,
14654a1574ceSDanila Tikhonov [MASTER_QUP_1] = &qhm_qup_north,
14664a1574ceSDanila Tikhonov [MASTER_CNOC_A2NOC] = &qnm_cnoc,
14674a1574ceSDanila Tikhonov [MASTER_CRYPTO_CORE_0] = &qxm_crypto,
14684a1574ceSDanila Tikhonov [MASTER_IPA] = &qxm_ipa,
14694a1574ceSDanila Tikhonov [MASTER_PCIE] = &xm_pcie3_0,
14704a1574ceSDanila Tikhonov [MASTER_QDSS_ETR] = &xm_qdss_etr,
14714a1574ceSDanila Tikhonov [MASTER_USB3] = &xm_usb3_0,
14724a1574ceSDanila Tikhonov [A2NOC_SNOC_SLV] = &qns_a2noc_snoc,
14734a1574ceSDanila Tikhonov [SLAVE_ANOC_PCIE_GEM_NOC] = &qns_pcie_gemnoc,
14744a1574ceSDanila Tikhonov [SLAVE_SERVICE_A2NOC] = &srvc_aggre2_noc,
14754a1574ceSDanila Tikhonov };
14764a1574ceSDanila Tikhonov
14774a1574ceSDanila Tikhonov static const struct qcom_icc_desc sm7150_aggre2_noc = {
14784a1574ceSDanila Tikhonov .nodes = aggre2_noc_nodes,
14794a1574ceSDanila Tikhonov .num_nodes = ARRAY_SIZE(aggre2_noc_nodes),
14804a1574ceSDanila Tikhonov .bcms = aggre2_noc_bcms,
14814a1574ceSDanila Tikhonov .num_bcms = ARRAY_SIZE(aggre2_noc_bcms),
14824a1574ceSDanila Tikhonov };
14834a1574ceSDanila Tikhonov
14844a1574ceSDanila Tikhonov static struct qcom_icc_bcm * const camnoc_virt_bcms[] = {
14854a1574ceSDanila Tikhonov &bcm_mm1,
14864a1574ceSDanila Tikhonov };
14874a1574ceSDanila Tikhonov
14884a1574ceSDanila Tikhonov static struct qcom_icc_node * const camnoc_virt_nodes[] = {
14894a1574ceSDanila Tikhonov [MASTER_CAMNOC_HF0_UNCOMP] = &qxm_camnoc_hf0_uncomp,
14904a1574ceSDanila Tikhonov [MASTER_CAMNOC_RT_UNCOMP] = &qxm_camnoc_rt_uncomp,
14914a1574ceSDanila Tikhonov [MASTER_CAMNOC_SF_UNCOMP] = &qxm_camnoc_sf_uncomp,
14924a1574ceSDanila Tikhonov [MASTER_CAMNOC_NRT_UNCOMP] = &qxm_camnoc_nrt_uncomp,
14934a1574ceSDanila Tikhonov [SLAVE_CAMNOC_UNCOMP] = &qns_camnoc_uncomp,
14944a1574ceSDanila Tikhonov };
14954a1574ceSDanila Tikhonov
14964a1574ceSDanila Tikhonov static const struct qcom_icc_desc sm7150_camnoc_virt = {
14974a1574ceSDanila Tikhonov .nodes = camnoc_virt_nodes,
14984a1574ceSDanila Tikhonov .num_nodes = ARRAY_SIZE(camnoc_virt_nodes),
14994a1574ceSDanila Tikhonov .bcms = camnoc_virt_bcms,
15004a1574ceSDanila Tikhonov .num_bcms = ARRAY_SIZE(camnoc_virt_bcms),
15014a1574ceSDanila Tikhonov };
15024a1574ceSDanila Tikhonov
15034a1574ceSDanila Tikhonov static struct qcom_icc_bcm * const compute_noc_bcms[] = {
15044a1574ceSDanila Tikhonov &bcm_sh10,
15054a1574ceSDanila Tikhonov &bcm_sh8,
15064a1574ceSDanila Tikhonov };
15074a1574ceSDanila Tikhonov
15084a1574ceSDanila Tikhonov static struct qcom_icc_node * const compute_noc_nodes[] = {
15094a1574ceSDanila Tikhonov [MASTER_NPU] = &qnm_npu,
15104a1574ceSDanila Tikhonov [SLAVE_CDSP_GEM_NOC] = &qns_cdsp_gemnoc,
15114a1574ceSDanila Tikhonov };
15124a1574ceSDanila Tikhonov
15134a1574ceSDanila Tikhonov static const struct qcom_icc_desc sm7150_compute_noc = {
15144a1574ceSDanila Tikhonov .nodes = compute_noc_nodes,
15154a1574ceSDanila Tikhonov .num_nodes = ARRAY_SIZE(compute_noc_nodes),
15164a1574ceSDanila Tikhonov .bcms = compute_noc_bcms,
15174a1574ceSDanila Tikhonov .num_bcms = ARRAY_SIZE(compute_noc_bcms),
15184a1574ceSDanila Tikhonov };
15194a1574ceSDanila Tikhonov
15204a1574ceSDanila Tikhonov static struct qcom_icc_bcm * const config_noc_bcms[] = {
15214a1574ceSDanila Tikhonov &bcm_cn0,
15224a1574ceSDanila Tikhonov };
15234a1574ceSDanila Tikhonov
15244a1574ceSDanila Tikhonov static struct qcom_icc_node * const config_noc_nodes[] = {
15254a1574ceSDanila Tikhonov [MASTER_SPDM] = &qhm_spdm,
15264a1574ceSDanila Tikhonov [SNOC_CNOC_MAS] = &qnm_snoc,
15274a1574ceSDanila Tikhonov [MASTER_QDSS_DAP] = &xm_qdss_dap,
15284a1574ceSDanila Tikhonov [SLAVE_A1NOC_CFG] = &qhs_a1_noc_cfg,
15294a1574ceSDanila Tikhonov [SLAVE_A2NOC_CFG] = &qhs_a2_noc_cfg,
15304a1574ceSDanila Tikhonov [SLAVE_AHB2PHY_NORTH] = &qhs_ahb2phy_north,
15314a1574ceSDanila Tikhonov [SLAVE_AHB2PHY_SOUTH] = &qhs_ahb2phy_south,
15324a1574ceSDanila Tikhonov [SLAVE_AHB2PHY_WEST] = &qhs_ahb2phy_west,
15334a1574ceSDanila Tikhonov [SLAVE_AOP] = &qhs_aop,
15344a1574ceSDanila Tikhonov [SLAVE_AOSS] = &qhs_aoss,
15354a1574ceSDanila Tikhonov [SLAVE_CAMERA_CFG] = &qhs_camera_cfg,
15364a1574ceSDanila Tikhonov [SLAVE_CAMERA_NRT_THROTTLE_CFG] = &qhs_camera_nrt_thrott_cfg,
15374a1574ceSDanila Tikhonov [SLAVE_CAMERA_RT_THROTTLE_CFG] = &qhs_camera_rt_throttle_cfg,
15384a1574ceSDanila Tikhonov [SLAVE_CLK_CTL] = &qhs_clk_ctl,
15394a1574ceSDanila Tikhonov [SLAVE_CDSP_CFG] = &qhs_compute_dsp_cfg,
15404a1574ceSDanila Tikhonov [SLAVE_RBCPR_CX_CFG] = &qhs_cpr_cx,
15414a1574ceSDanila Tikhonov [SLAVE_RBCPR_MX_CFG] = &qhs_cpr_mx,
15424a1574ceSDanila Tikhonov [SLAVE_CRYPTO_0_CFG] = &qhs_crypto0_cfg,
15434a1574ceSDanila Tikhonov [SLAVE_CNOC_DDRSS] = &qhs_ddrss_cfg,
15444a1574ceSDanila Tikhonov [SLAVE_DISPLAY_CFG] = &qhs_display_cfg,
15454a1574ceSDanila Tikhonov [SLAVE_DISPLAY_THROTTLE_CFG] = &qhs_display_throttle_cfg,
15464a1574ceSDanila Tikhonov [SLAVE_EMMC_CFG] = &qhs_emmc_cfg,
15474a1574ceSDanila Tikhonov [SLAVE_GLM] = &qhs_glm,
15484a1574ceSDanila Tikhonov [SLAVE_GRAPHICS_3D_CFG] = &qhs_gpuss_cfg,
15494a1574ceSDanila Tikhonov [SLAVE_IMEM_CFG] = &qhs_imem_cfg,
15504a1574ceSDanila Tikhonov [SLAVE_IPA_CFG] = &qhs_ipa,
15514a1574ceSDanila Tikhonov [SLAVE_CNOC_MNOC_CFG] = &qhs_mnoc_cfg,
15524a1574ceSDanila Tikhonov [SLAVE_PCIE_CFG] = &qhs_pcie_cfg,
15534a1574ceSDanila Tikhonov [SLAVE_PDM] = &qhs_pdm,
15544a1574ceSDanila Tikhonov [SLAVE_PIMEM_CFG] = &qhs_pimem_cfg,
15554a1574ceSDanila Tikhonov [SLAVE_PRNG] = &qhs_prng,
15564a1574ceSDanila Tikhonov [SLAVE_QDSS_CFG] = &qhs_qdss_cfg,
15574a1574ceSDanila Tikhonov [SLAVE_QUP_0] = &qhs_qupv3_center,
15584a1574ceSDanila Tikhonov [SLAVE_QUP_1] = &qhs_qupv3_north,
15594a1574ceSDanila Tikhonov [SLAVE_SDCC_2] = &qhs_sdc2,
15604a1574ceSDanila Tikhonov [SLAVE_SDCC_4] = &qhs_sdc4,
15614a1574ceSDanila Tikhonov [SLAVE_SNOC_CFG] = &qhs_snoc_cfg,
15624a1574ceSDanila Tikhonov [SLAVE_SPDM_WRAPPER] = &qhs_spdm,
15634a1574ceSDanila Tikhonov [SLAVE_TCSR] = &qhs_tcsr,
15644a1574ceSDanila Tikhonov [SLAVE_TLMM_NORTH] = &qhs_tlmm_north,
15654a1574ceSDanila Tikhonov [SLAVE_TLMM_SOUTH] = &qhs_tlmm_south,
15664a1574ceSDanila Tikhonov [SLAVE_TLMM_WEST] = &qhs_tlmm_west,
15674a1574ceSDanila Tikhonov [SLAVE_TSIF] = &qhs_tsif,
15684a1574ceSDanila Tikhonov [SLAVE_UFS_MEM_CFG] = &qhs_ufs_mem_cfg,
15694a1574ceSDanila Tikhonov [SLAVE_USB3] = &qhs_usb3_0,
15704a1574ceSDanila Tikhonov [SLAVE_VENUS_CFG] = &qhs_venus_cfg,
15714a1574ceSDanila Tikhonov [SLAVE_VENUS_CVP_THROTTLE_CFG] = &qhs_venus_cvp_throttle_cfg,
15724a1574ceSDanila Tikhonov [SLAVE_VENUS_THROTTLE_CFG] = &qhs_venus_throttle_cfg,
15734a1574ceSDanila Tikhonov [SLAVE_VSENSE_CTRL_CFG] = &qhs_vsense_ctrl_cfg,
15744a1574ceSDanila Tikhonov [SLAVE_CNOC_A2NOC] = &qns_cnoc_a2noc,
15754a1574ceSDanila Tikhonov [SLAVE_SERVICE_CNOC] = &srvc_cnoc,
15764a1574ceSDanila Tikhonov };
15774a1574ceSDanila Tikhonov
15784a1574ceSDanila Tikhonov static const struct qcom_icc_desc sm7150_config_noc = {
15794a1574ceSDanila Tikhonov .nodes = config_noc_nodes,
15804a1574ceSDanila Tikhonov .num_nodes = ARRAY_SIZE(config_noc_nodes),
15814a1574ceSDanila Tikhonov .bcms = config_noc_bcms,
15824a1574ceSDanila Tikhonov .num_bcms = ARRAY_SIZE(config_noc_bcms),
15834a1574ceSDanila Tikhonov };
15844a1574ceSDanila Tikhonov
15854a1574ceSDanila Tikhonov static struct qcom_icc_bcm * const dc_noc_bcms[] = {
15864a1574ceSDanila Tikhonov };
15874a1574ceSDanila Tikhonov
15884a1574ceSDanila Tikhonov static struct qcom_icc_node * const dc_noc_nodes[] = {
15894a1574ceSDanila Tikhonov [MASTER_CNOC_DC_NOC] = &qhm_cnoc_dc_noc,
15904a1574ceSDanila Tikhonov [SLAVE_GEM_NOC_CFG] = &qhs_gemnoc,
15914a1574ceSDanila Tikhonov [SLAVE_LLCC_CFG] = &qhs_llcc,
15924a1574ceSDanila Tikhonov };
15934a1574ceSDanila Tikhonov
15944a1574ceSDanila Tikhonov static const struct qcom_icc_desc sm7150_dc_noc = {
15954a1574ceSDanila Tikhonov .nodes = dc_noc_nodes,
15964a1574ceSDanila Tikhonov .num_nodes = ARRAY_SIZE(dc_noc_nodes),
15974a1574ceSDanila Tikhonov .bcms = dc_noc_bcms,
15984a1574ceSDanila Tikhonov .num_bcms = ARRAY_SIZE(dc_noc_bcms),
15994a1574ceSDanila Tikhonov };
16004a1574ceSDanila Tikhonov
16014a1574ceSDanila Tikhonov static struct qcom_icc_bcm * const gem_noc_bcms[] = {
16024a1574ceSDanila Tikhonov &bcm_sh0,
16034a1574ceSDanila Tikhonov &bcm_sh2,
16044a1574ceSDanila Tikhonov &bcm_sh3,
16054a1574ceSDanila Tikhonov &bcm_sh5,
16064a1574ceSDanila Tikhonov };
16074a1574ceSDanila Tikhonov
16084a1574ceSDanila Tikhonov static struct qcom_icc_node * const gem_noc_nodes[] = {
16094a1574ceSDanila Tikhonov [MASTER_AMPSS_M0] = &acm_apps,
16104a1574ceSDanila Tikhonov [MASTER_SYS_TCU] = &acm_sys_tcu,
16114a1574ceSDanila Tikhonov [MASTER_GEM_NOC_CFG] = &qhm_gemnoc_cfg,
16124a1574ceSDanila Tikhonov [MASTER_COMPUTE_NOC] = &qnm_cmpnoc,
16134a1574ceSDanila Tikhonov [MASTER_MNOC_HF_MEM_NOC] = &qnm_mnoc_hf,
16144a1574ceSDanila Tikhonov [MASTER_MNOC_SF_MEM_NOC] = &qnm_mnoc_sf,
16154a1574ceSDanila Tikhonov [MASTER_GEM_NOC_PCIE_SNOC] = &qnm_pcie,
16164a1574ceSDanila Tikhonov [MASTER_SNOC_GC_MEM_NOC] = &qnm_snoc_gc,
16174a1574ceSDanila Tikhonov [MASTER_SNOC_SF_MEM_NOC] = &qnm_snoc_sf,
16184a1574ceSDanila Tikhonov [MASTER_GRAPHICS_3D] = &qxm_gpu,
16194a1574ceSDanila Tikhonov [SLAVE_MSS_PROC_MS_MPU_CFG] = &qhs_mdsp_ms_mpu_cfg,
16204a1574ceSDanila Tikhonov [SLAVE_GEM_NOC_SNOC] = &qns_gem_noc_snoc,
16214a1574ceSDanila Tikhonov [SLAVE_LLCC] = &qns_llcc,
16224a1574ceSDanila Tikhonov [SLAVE_SERVICE_GEM_NOC] = &srvc_gemnoc,
16234a1574ceSDanila Tikhonov };
16244a1574ceSDanila Tikhonov
16254a1574ceSDanila Tikhonov static const struct qcom_icc_desc sm7150_gem_noc = {
16264a1574ceSDanila Tikhonov .nodes = gem_noc_nodes,
16274a1574ceSDanila Tikhonov .num_nodes = ARRAY_SIZE(gem_noc_nodes),
16284a1574ceSDanila Tikhonov .bcms = gem_noc_bcms,
16294a1574ceSDanila Tikhonov .num_bcms = ARRAY_SIZE(gem_noc_bcms),
16304a1574ceSDanila Tikhonov };
16314a1574ceSDanila Tikhonov
16324a1574ceSDanila Tikhonov static struct qcom_icc_bcm * const mc_virt_bcms[] = {
16334a1574ceSDanila Tikhonov &bcm_acv,
16344a1574ceSDanila Tikhonov &bcm_mc0,
16354a1574ceSDanila Tikhonov };
16364a1574ceSDanila Tikhonov
16374a1574ceSDanila Tikhonov static struct qcom_icc_node * const mc_virt_nodes[] = {
16384a1574ceSDanila Tikhonov [MASTER_LLCC] = &llcc_mc,
16394a1574ceSDanila Tikhonov [SLAVE_EBI_CH0] = &ebi,
16404a1574ceSDanila Tikhonov };
16414a1574ceSDanila Tikhonov
16424a1574ceSDanila Tikhonov static const struct qcom_icc_desc sm7150_mc_virt = {
16434a1574ceSDanila Tikhonov .nodes = mc_virt_nodes,
16444a1574ceSDanila Tikhonov .num_nodes = ARRAY_SIZE(mc_virt_nodes),
16454a1574ceSDanila Tikhonov .bcms = mc_virt_bcms,
16464a1574ceSDanila Tikhonov .num_bcms = ARRAY_SIZE(mc_virt_bcms),
16474a1574ceSDanila Tikhonov };
16484a1574ceSDanila Tikhonov
16494a1574ceSDanila Tikhonov static struct qcom_icc_bcm * const mmss_noc_bcms[] = {
16504a1574ceSDanila Tikhonov &bcm_mm0,
16514a1574ceSDanila Tikhonov &bcm_mm1,
16524a1574ceSDanila Tikhonov &bcm_mm2,
16534a1574ceSDanila Tikhonov &bcm_mm3,
16544a1574ceSDanila Tikhonov };
16554a1574ceSDanila Tikhonov
16564a1574ceSDanila Tikhonov static struct qcom_icc_node * const mmss_noc_nodes[] = {
16574a1574ceSDanila Tikhonov [MASTER_CNOC_MNOC_CFG] = &qhm_mnoc_cfg,
16584a1574ceSDanila Tikhonov [MASTER_CAMNOC_HF0] = &qxm_camnoc_hf,
16594a1574ceSDanila Tikhonov [MASTER_CAMNOC_NRT] = &qxm_camnoc_nrt,
16604a1574ceSDanila Tikhonov [MASTER_CAMNOC_RT] = &qxm_camnoc_rt,
16614a1574ceSDanila Tikhonov [MASTER_CAMNOC_SF] = &qxm_camnoc_sf,
16624a1574ceSDanila Tikhonov [MASTER_MDP_PORT0] = &qxm_mdp0,
16634a1574ceSDanila Tikhonov [MASTER_MDP_PORT1] = &qxm_mdp1,
16644a1574ceSDanila Tikhonov [MASTER_ROTATOR] = &qxm_rot,
16654a1574ceSDanila Tikhonov [MASTER_VIDEO_P0] = &qxm_venus0,
16664a1574ceSDanila Tikhonov [MASTER_VIDEO_P1] = &qxm_venus1,
16674a1574ceSDanila Tikhonov [MASTER_VIDEO_PROC] = &qxm_venus_arm9,
16684a1574ceSDanila Tikhonov [SLAVE_MNOC_SF_MEM_NOC] = &qns2_mem_noc,
16694a1574ceSDanila Tikhonov [SLAVE_MNOC_HF_MEM_NOC] = &qns_mem_noc_hf,
16704a1574ceSDanila Tikhonov [SLAVE_SERVICE_MNOC] = &srvc_mnoc,
16714a1574ceSDanila Tikhonov };
16724a1574ceSDanila Tikhonov
16734a1574ceSDanila Tikhonov static const struct qcom_icc_desc sm7150_mmss_noc = {
16744a1574ceSDanila Tikhonov .nodes = mmss_noc_nodes,
16754a1574ceSDanila Tikhonov .num_nodes = ARRAY_SIZE(mmss_noc_nodes),
16764a1574ceSDanila Tikhonov .bcms = mmss_noc_bcms,
16774a1574ceSDanila Tikhonov .num_bcms = ARRAY_SIZE(mmss_noc_bcms),
16784a1574ceSDanila Tikhonov };
16794a1574ceSDanila Tikhonov
16804a1574ceSDanila Tikhonov static struct qcom_icc_bcm * const system_noc_bcms[] = {
16814a1574ceSDanila Tikhonov &bcm_sn0,
16824a1574ceSDanila Tikhonov &bcm_sn1,
16834a1574ceSDanila Tikhonov &bcm_sn11,
16844a1574ceSDanila Tikhonov &bcm_sn12,
16854a1574ceSDanila Tikhonov &bcm_sn15,
16864a1574ceSDanila Tikhonov &bcm_sn2,
16874a1574ceSDanila Tikhonov &bcm_sn4,
16884a1574ceSDanila Tikhonov &bcm_sn9,
16894a1574ceSDanila Tikhonov };
16904a1574ceSDanila Tikhonov
16914a1574ceSDanila Tikhonov static struct qcom_icc_node * const system_noc_nodes[] = {
16924a1574ceSDanila Tikhonov [MASTER_SNOC_CFG] = &qhm_snoc_cfg,
16934a1574ceSDanila Tikhonov [A1NOC_SNOC_MAS] = &qnm_aggre1_noc,
16944a1574ceSDanila Tikhonov [A2NOC_SNOC_MAS] = &qnm_aggre2_noc,
16954a1574ceSDanila Tikhonov [MASTER_GEM_NOC_SNOC] = &qnm_gemnoc,
16964a1574ceSDanila Tikhonov [MASTER_PIMEM] = &qxm_pimem,
16974a1574ceSDanila Tikhonov [MASTER_GIC] = &xm_gic,
16984a1574ceSDanila Tikhonov [SLAVE_APPSS] = &qhs_apss,
16994a1574ceSDanila Tikhonov [SNOC_CNOC_SLV] = &qns_cnoc,
17004a1574ceSDanila Tikhonov [SLAVE_SNOC_GEM_NOC_GC] = &qns_gemnoc_gc,
17014a1574ceSDanila Tikhonov [SLAVE_SNOC_GEM_NOC_SF] = &qns_gemnoc_sf,
17024a1574ceSDanila Tikhonov [SLAVE_OCIMEM] = &qxs_imem,
17034a1574ceSDanila Tikhonov [SLAVE_PIMEM] = &qxs_pimem,
17044a1574ceSDanila Tikhonov [SLAVE_SERVICE_SNOC] = &srvc_snoc,
17054a1574ceSDanila Tikhonov [SLAVE_QDSS_STM] = &xs_qdss_stm,
17064a1574ceSDanila Tikhonov [SLAVE_TCU] = &xs_sys_tcu_cfg,
17074a1574ceSDanila Tikhonov };
17084a1574ceSDanila Tikhonov
17094a1574ceSDanila Tikhonov static const struct qcom_icc_desc sm7150_system_noc = {
17104a1574ceSDanila Tikhonov .nodes = system_noc_nodes,
17114a1574ceSDanila Tikhonov .num_nodes = ARRAY_SIZE(system_noc_nodes),
17124a1574ceSDanila Tikhonov .bcms = system_noc_bcms,
17134a1574ceSDanila Tikhonov .num_bcms = ARRAY_SIZE(system_noc_bcms),
17144a1574ceSDanila Tikhonov };
17154a1574ceSDanila Tikhonov
17164a1574ceSDanila Tikhonov static const struct of_device_id qnoc_of_match[] = {
17174a1574ceSDanila Tikhonov { .compatible = "qcom,sm7150-aggre1-noc", .data = &sm7150_aggre1_noc },
17184a1574ceSDanila Tikhonov { .compatible = "qcom,sm7150-aggre2-noc", .data = &sm7150_aggre2_noc },
17194a1574ceSDanila Tikhonov { .compatible = "qcom,sm7150-camnoc-virt", .data = &sm7150_camnoc_virt },
17204a1574ceSDanila Tikhonov { .compatible = "qcom,sm7150-compute-noc", .data = &sm7150_compute_noc },
17214a1574ceSDanila Tikhonov { .compatible = "qcom,sm7150-config-noc", .data = &sm7150_config_noc },
17224a1574ceSDanila Tikhonov { .compatible = "qcom,sm7150-dc-noc", .data = &sm7150_dc_noc },
17234a1574ceSDanila Tikhonov { .compatible = "qcom,sm7150-gem-noc", .data = &sm7150_gem_noc },
17244a1574ceSDanila Tikhonov { .compatible = "qcom,sm7150-mc-virt", .data = &sm7150_mc_virt },
17254a1574ceSDanila Tikhonov { .compatible = "qcom,sm7150-mmss-noc", .data = &sm7150_mmss_noc },
17264a1574ceSDanila Tikhonov { .compatible = "qcom,sm7150-system-noc", .data = &sm7150_system_noc },
17274a1574ceSDanila Tikhonov { }
17284a1574ceSDanila Tikhonov };
17294a1574ceSDanila Tikhonov MODULE_DEVICE_TABLE(of, qnoc_of_match);
17304a1574ceSDanila Tikhonov
17314a1574ceSDanila Tikhonov static struct platform_driver qnoc_driver = {
17324a1574ceSDanila Tikhonov .probe = qcom_icc_rpmh_probe,
1733*31f1b03fSUwe Kleine-König .remove = qcom_icc_rpmh_remove,
17344a1574ceSDanila Tikhonov .driver = {
17354a1574ceSDanila Tikhonov .name = "qnoc-sm7150",
17364a1574ceSDanila Tikhonov .of_match_table = qnoc_of_match,
17374a1574ceSDanila Tikhonov .sync_state = icc_sync_state,
17384a1574ceSDanila Tikhonov },
17394a1574ceSDanila Tikhonov };
17404a1574ceSDanila Tikhonov
qnoc_driver_init(void)17414a1574ceSDanila Tikhonov static int __init qnoc_driver_init(void)
17424a1574ceSDanila Tikhonov {
17434a1574ceSDanila Tikhonov return platform_driver_register(&qnoc_driver);
17444a1574ceSDanila Tikhonov }
17454a1574ceSDanila Tikhonov core_initcall(qnoc_driver_init);
17464a1574ceSDanila Tikhonov
qnoc_driver_exit(void)17474a1574ceSDanila Tikhonov static void __exit qnoc_driver_exit(void)
17484a1574ceSDanila Tikhonov {
17494a1574ceSDanila Tikhonov platform_driver_unregister(&qnoc_driver);
17504a1574ceSDanila Tikhonov }
17514a1574ceSDanila Tikhonov module_exit(qnoc_driver_exit);
17524a1574ceSDanila Tikhonov
17534a1574ceSDanila Tikhonov MODULE_DESCRIPTION("Qualcomm SM7150 NoC driver");
17544a1574ceSDanila Tikhonov MODULE_LICENSE("GPL");
1755