1d04913ecSStefan Roese // SPDX-License-Identifier: GPL-2.0
2d04913ecSStefan Roese /*
3d04913ecSStefan Roese * drivers/i2c/busses/i2c-mt7621.c
4d04913ecSStefan Roese *
5d04913ecSStefan Roese * Copyright (C) 2013 Steven Liu <steven_liu@mediatek.com>
6d04913ecSStefan Roese * Copyright (C) 2016 Michael Lee <igvtee@gmail.com>
7d04913ecSStefan Roese * Copyright (C) 2018 Jan Breuer <jan.breuer@jaybee.cz>
8d04913ecSStefan Roese *
9d04913ecSStefan Roese * Improve driver for i2cdetect from i2c-tools to detect i2c devices on the bus.
10d04913ecSStefan Roese * (C) 2014 Sittisak <sittisaks@hotmail.com>
11d04913ecSStefan Roese */
12d04913ecSStefan Roese
13d04913ecSStefan Roese #include <linux/clk.h>
14d04913ecSStefan Roese #include <linux/delay.h>
15d04913ecSStefan Roese #include <linux/i2c.h>
16d04913ecSStefan Roese #include <linux/io.h>
17d04913ecSStefan Roese #include <linux/iopoll.h>
18d04913ecSStefan Roese #include <linux/module.h>
1959738ab2SRob Herring #include <linux/of.h>
2059738ab2SRob Herring #include <linux/platform_device.h>
21d04913ecSStefan Roese #include <linux/reset.h>
22d04913ecSStefan Roese
23d04913ecSStefan Roese #define REG_SM0CFG2_REG 0x28
24d04913ecSStefan Roese #define REG_SM0CTL0_REG 0x40
25d04913ecSStefan Roese #define REG_SM0CTL1_REG 0x44
26d04913ecSStefan Roese #define REG_SM0D0_REG 0x50
27d04913ecSStefan Roese #define REG_SM0D1_REG 0x54
28d04913ecSStefan Roese #define REG_PINTEN_REG 0x5c
29d04913ecSStefan Roese #define REG_PINTST_REG 0x60
30d04913ecSStefan Roese #define REG_PINTCL_REG 0x64
31d04913ecSStefan Roese
32d04913ecSStefan Roese /* REG_SM0CFG2_REG */
33d04913ecSStefan Roese #define SM0CFG2_IS_AUTOMODE BIT(0)
34d04913ecSStefan Roese
35d04913ecSStefan Roese /* REG_SM0CTL0_REG */
36d04913ecSStefan Roese #define SM0CTL0_ODRAIN BIT(31)
37d04913ecSStefan Roese #define SM0CTL0_CLK_DIV_MASK (0x7ff << 16)
38d04913ecSStefan Roese #define SM0CTL0_CLK_DIV_MAX 0x7ff
39d04913ecSStefan Roese #define SM0CTL0_CS_STATUS BIT(4)
40d04913ecSStefan Roese #define SM0CTL0_SCL_STATE BIT(3)
41d04913ecSStefan Roese #define SM0CTL0_SDA_STATE BIT(2)
42d04913ecSStefan Roese #define SM0CTL0_EN BIT(1)
43d04913ecSStefan Roese #define SM0CTL0_SCL_STRETCH BIT(0)
44d04913ecSStefan Roese
45d04913ecSStefan Roese /* REG_SM0CTL1_REG */
46d04913ecSStefan Roese #define SM0CTL1_ACK_MASK (0xff << 16)
47d04913ecSStefan Roese #define SM0CTL1_PGLEN_MASK (0x7 << 8)
48d04913ecSStefan Roese #define SM0CTL1_PGLEN(x) ((((x) - 1) << 8) & SM0CTL1_PGLEN_MASK)
49d04913ecSStefan Roese #define SM0CTL1_READ (5 << 4)
50d04913ecSStefan Roese #define SM0CTL1_READ_LAST (4 << 4)
51d04913ecSStefan Roese #define SM0CTL1_STOP (3 << 4)
52d04913ecSStefan Roese #define SM0CTL1_WRITE (2 << 4)
53d04913ecSStefan Roese #define SM0CTL1_START (1 << 4)
54d04913ecSStefan Roese #define SM0CTL1_MODE_MASK (0x7 << 4)
55d04913ecSStefan Roese #define SM0CTL1_TRI BIT(0)
56d04913ecSStefan Roese
57d04913ecSStefan Roese /* timeout waiting for I2C devices to respond */
58d04913ecSStefan Roese #define TIMEOUT_MS 1000
59d04913ecSStefan Roese
60d04913ecSStefan Roese struct mtk_i2c {
61d04913ecSStefan Roese void __iomem *base;
62d04913ecSStefan Roese struct device *dev;
63d04913ecSStefan Roese struct i2c_adapter adap;
64d04913ecSStefan Roese u32 bus_freq;
65d04913ecSStefan Roese u32 clk_div;
66d04913ecSStefan Roese u32 flags;
67d04913ecSStefan Roese struct clk *clk;
68d04913ecSStefan Roese };
69d04913ecSStefan Roese
mtk_i2c_wait_idle(struct mtk_i2c * i2c)70d04913ecSStefan Roese static int mtk_i2c_wait_idle(struct mtk_i2c *i2c)
71d04913ecSStefan Roese {
72d04913ecSStefan Roese int ret;
73d04913ecSStefan Roese u32 val;
74d04913ecSStefan Roese
75d04913ecSStefan Roese ret = readl_relaxed_poll_timeout(i2c->base + REG_SM0CTL1_REG,
76d04913ecSStefan Roese val, !(val & SM0CTL1_TRI),
77d04913ecSStefan Roese 10, TIMEOUT_MS * 1000);
78d04913ecSStefan Roese if (ret)
79d04913ecSStefan Roese dev_dbg(i2c->dev, "idle err(%d)\n", ret);
80d04913ecSStefan Roese
81d04913ecSStefan Roese return ret;
82d04913ecSStefan Roese }
83d04913ecSStefan Roese
mtk_i2c_reset(struct mtk_i2c * i2c)84d04913ecSStefan Roese static void mtk_i2c_reset(struct mtk_i2c *i2c)
85d04913ecSStefan Roese {
86d04913ecSStefan Roese int ret;
87d04913ecSStefan Roese
88d04913ecSStefan Roese ret = device_reset(i2c->adap.dev.parent);
89d04913ecSStefan Roese if (ret)
90d04913ecSStefan Roese dev_err(i2c->dev, "I2C reset failed!\n");
91d04913ecSStefan Roese
92d04913ecSStefan Roese /*
93d04913ecSStefan Roese * Don't set SM0CTL0_ODRAIN as its bit meaning is inverted. To
94d04913ecSStefan Roese * configure open-drain mode, this bit needs to be cleared.
95d04913ecSStefan Roese */
96d04913ecSStefan Roese iowrite32(((i2c->clk_div << 16) & SM0CTL0_CLK_DIV_MASK) | SM0CTL0_EN |
97d04913ecSStefan Roese SM0CTL0_SCL_STRETCH, i2c->base + REG_SM0CTL0_REG);
98d04913ecSStefan Roese iowrite32(0, i2c->base + REG_SM0CFG2_REG);
99d04913ecSStefan Roese }
100d04913ecSStefan Roese
mtk_i2c_dump_reg(struct mtk_i2c * i2c)101d04913ecSStefan Roese static void mtk_i2c_dump_reg(struct mtk_i2c *i2c)
102d04913ecSStefan Roese {
103d04913ecSStefan Roese dev_dbg(i2c->dev,
104d04913ecSStefan Roese "SM0CFG2 %08x, SM0CTL0 %08x, SM0CTL1 %08x, SM0D0 %08x, SM0D1 %08x\n",
105d04913ecSStefan Roese ioread32(i2c->base + REG_SM0CFG2_REG),
106d04913ecSStefan Roese ioread32(i2c->base + REG_SM0CTL0_REG),
107d04913ecSStefan Roese ioread32(i2c->base + REG_SM0CTL1_REG),
108d04913ecSStefan Roese ioread32(i2c->base + REG_SM0D0_REG),
109d04913ecSStefan Roese ioread32(i2c->base + REG_SM0D1_REG));
110d04913ecSStefan Roese }
111d04913ecSStefan Roese
mtk_i2c_check_ack(struct mtk_i2c * i2c,u32 expected)112d04913ecSStefan Roese static int mtk_i2c_check_ack(struct mtk_i2c *i2c, u32 expected)
113d04913ecSStefan Roese {
114d04913ecSStefan Roese u32 ack = readl_relaxed(i2c->base + REG_SM0CTL1_REG);
115d04913ecSStefan Roese u32 ack_expected = (expected << 16) & SM0CTL1_ACK_MASK;
116d04913ecSStefan Roese
117d04913ecSStefan Roese return ((ack & ack_expected) == ack_expected) ? 0 : -ENXIO;
118d04913ecSStefan Roese }
119d04913ecSStefan Roese
mtk_i2c_start(struct mtk_i2c * i2c)120839052d1SWolfram Sang static int mtk_i2c_start(struct mtk_i2c *i2c)
121d04913ecSStefan Roese {
122d04913ecSStefan Roese iowrite32(SM0CTL1_START | SM0CTL1_TRI, i2c->base + REG_SM0CTL1_REG);
123d04913ecSStefan Roese return mtk_i2c_wait_idle(i2c);
124d04913ecSStefan Roese }
125d04913ecSStefan Roese
mtk_i2c_stop(struct mtk_i2c * i2c)126839052d1SWolfram Sang static int mtk_i2c_stop(struct mtk_i2c *i2c)
127d04913ecSStefan Roese {
128d04913ecSStefan Roese iowrite32(SM0CTL1_STOP | SM0CTL1_TRI, i2c->base + REG_SM0CTL1_REG);
129d04913ecSStefan Roese return mtk_i2c_wait_idle(i2c);
130d04913ecSStefan Roese }
131d04913ecSStefan Roese
mtk_i2c_cmd(struct mtk_i2c * i2c,u32 cmd,int page_len)132839052d1SWolfram Sang static int mtk_i2c_cmd(struct mtk_i2c *i2c, u32 cmd, int page_len)
133d04913ecSStefan Roese {
134d04913ecSStefan Roese iowrite32(cmd | SM0CTL1_TRI | SM0CTL1_PGLEN(page_len),
135d04913ecSStefan Roese i2c->base + REG_SM0CTL1_REG);
136d04913ecSStefan Roese return mtk_i2c_wait_idle(i2c);
137d04913ecSStefan Roese }
138d04913ecSStefan Roese
mtk_i2c_xfer(struct i2c_adapter * adap,struct i2c_msg * msgs,int num)139839052d1SWolfram Sang static int mtk_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs,
140d04913ecSStefan Roese int num)
141d04913ecSStefan Roese {
142d04913ecSStefan Roese struct mtk_i2c *i2c;
143d04913ecSStefan Roese struct i2c_msg *pmsg;
144d04913ecSStefan Roese u16 addr;
145d04913ecSStefan Roese int i, j, ret, len, page_len;
146d04913ecSStefan Roese u32 cmd;
147d04913ecSStefan Roese u32 data[2];
148d04913ecSStefan Roese
149d04913ecSStefan Roese i2c = i2c_get_adapdata(adap);
150d04913ecSStefan Roese
151d04913ecSStefan Roese for (i = 0; i < num; i++) {
152d04913ecSStefan Roese pmsg = &msgs[i];
153d04913ecSStefan Roese
154d04913ecSStefan Roese /* wait hardware idle */
155d04913ecSStefan Roese ret = mtk_i2c_wait_idle(i2c);
156d04913ecSStefan Roese if (ret)
157d04913ecSStefan Roese goto err_timeout;
158d04913ecSStefan Roese
159d04913ecSStefan Roese /* start sequence */
160839052d1SWolfram Sang ret = mtk_i2c_start(i2c);
161d04913ecSStefan Roese if (ret)
162d04913ecSStefan Roese goto err_timeout;
163d04913ecSStefan Roese
164d04913ecSStefan Roese /* write address */
165d04913ecSStefan Roese if (pmsg->flags & I2C_M_TEN) {
166d04913ecSStefan Roese /* 10 bits address */
167*6cdc8fe0SAndy Shevchenko addr = i2c_10bit_addr_hi_from_msg(pmsg);
168*6cdc8fe0SAndy Shevchenko addr |= i2c_10bit_addr_lo_from_msg(pmsg) << 8;
169*6cdc8fe0SAndy Shevchenko len = 2;
170d04913ecSStefan Roese } else {
171d04913ecSStefan Roese /* 7 bits address */
172d04913ecSStefan Roese addr = i2c_8bit_addr_from_msg(pmsg);
173*6cdc8fe0SAndy Shevchenko len = 1;
174*6cdc8fe0SAndy Shevchenko }
175d04913ecSStefan Roese iowrite32(addr, i2c->base + REG_SM0D0_REG);
176*6cdc8fe0SAndy Shevchenko ret = mtk_i2c_cmd(i2c, SM0CTL1_WRITE, len);
177d04913ecSStefan Roese if (ret)
178d04913ecSStefan Roese goto err_timeout;
179d04913ecSStefan Roese
180d04913ecSStefan Roese /* check address ACK */
181d04913ecSStefan Roese if (!(pmsg->flags & I2C_M_IGNORE_NAK)) {
182d04913ecSStefan Roese ret = mtk_i2c_check_ack(i2c, BIT(0));
183d04913ecSStefan Roese if (ret)
184d04913ecSStefan Roese goto err_ack;
185d04913ecSStefan Roese }
186d04913ecSStefan Roese
187d04913ecSStefan Roese /* transfer data */
188d04913ecSStefan Roese for (len = pmsg->len, j = 0; len > 0; len -= 8, j += 8) {
189d04913ecSStefan Roese page_len = (len >= 8) ? 8 : len;
190d04913ecSStefan Roese
191d04913ecSStefan Roese if (pmsg->flags & I2C_M_RD) {
192d04913ecSStefan Roese cmd = (len > 8) ?
193d04913ecSStefan Roese SM0CTL1_READ : SM0CTL1_READ_LAST;
194d04913ecSStefan Roese } else {
195d04913ecSStefan Roese memcpy(data, &pmsg->buf[j], page_len);
196d04913ecSStefan Roese iowrite32(data[0], i2c->base + REG_SM0D0_REG);
197d04913ecSStefan Roese iowrite32(data[1], i2c->base + REG_SM0D1_REG);
198d04913ecSStefan Roese cmd = SM0CTL1_WRITE;
199d04913ecSStefan Roese }
200d04913ecSStefan Roese
201839052d1SWolfram Sang ret = mtk_i2c_cmd(i2c, cmd, page_len);
202d04913ecSStefan Roese if (ret)
203d04913ecSStefan Roese goto err_timeout;
204d04913ecSStefan Roese
205d04913ecSStefan Roese if (pmsg->flags & I2C_M_RD) {
206d04913ecSStefan Roese data[0] = ioread32(i2c->base + REG_SM0D0_REG);
207d04913ecSStefan Roese data[1] = ioread32(i2c->base + REG_SM0D1_REG);
208d04913ecSStefan Roese memcpy(&pmsg->buf[j], data, page_len);
209d04913ecSStefan Roese } else {
210d04913ecSStefan Roese if (!(pmsg->flags & I2C_M_IGNORE_NAK)) {
211d04913ecSStefan Roese ret = mtk_i2c_check_ack(i2c,
212d04913ecSStefan Roese (1 << page_len)
213d04913ecSStefan Roese - 1);
214d04913ecSStefan Roese if (ret)
215d04913ecSStefan Roese goto err_ack;
216d04913ecSStefan Roese }
217d04913ecSStefan Roese }
218d04913ecSStefan Roese }
219d04913ecSStefan Roese }
220d04913ecSStefan Roese
221839052d1SWolfram Sang ret = mtk_i2c_stop(i2c);
222d04913ecSStefan Roese if (ret)
223d04913ecSStefan Roese goto err_timeout;
224d04913ecSStefan Roese
225d04913ecSStefan Roese /* the return value is number of executed messages */
226d04913ecSStefan Roese return i;
227d04913ecSStefan Roese
228d04913ecSStefan Roese err_ack:
229839052d1SWolfram Sang ret = mtk_i2c_stop(i2c);
230d04913ecSStefan Roese if (ret)
231d04913ecSStefan Roese goto err_timeout;
232d04913ecSStefan Roese return -ENXIO;
233d04913ecSStefan Roese
234d04913ecSStefan Roese err_timeout:
235d04913ecSStefan Roese mtk_i2c_dump_reg(i2c);
236d04913ecSStefan Roese mtk_i2c_reset(i2c);
237d04913ecSStefan Roese return ret;
238d04913ecSStefan Roese }
239d04913ecSStefan Roese
mtk_i2c_func(struct i2c_adapter * a)240d04913ecSStefan Roese static u32 mtk_i2c_func(struct i2c_adapter *a)
241d04913ecSStefan Roese {
242d04913ecSStefan Roese return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_PROTOCOL_MANGLING;
243d04913ecSStefan Roese }
244d04913ecSStefan Roese
245d04913ecSStefan Roese static const struct i2c_algorithm mtk_i2c_algo = {
246839052d1SWolfram Sang .xfer = mtk_i2c_xfer,
247d04913ecSStefan Roese .functionality = mtk_i2c_func,
248d04913ecSStefan Roese };
249d04913ecSStefan Roese
250d04913ecSStefan Roese static const struct of_device_id i2c_mtk_dt_ids[] = {
251d04913ecSStefan Roese { .compatible = "mediatek,mt7621-i2c" },
252d04913ecSStefan Roese { /* sentinel */ }
253d04913ecSStefan Roese };
254d04913ecSStefan Roese
255d04913ecSStefan Roese MODULE_DEVICE_TABLE(of, i2c_mtk_dt_ids);
256d04913ecSStefan Roese
mtk_i2c_init(struct mtk_i2c * i2c)257d04913ecSStefan Roese static void mtk_i2c_init(struct mtk_i2c *i2c)
258d04913ecSStefan Roese {
259d04913ecSStefan Roese i2c->clk_div = clk_get_rate(i2c->clk) / i2c->bus_freq - 1;
260d04913ecSStefan Roese if (i2c->clk_div < 99)
261d04913ecSStefan Roese i2c->clk_div = 99;
262d04913ecSStefan Roese if (i2c->clk_div > SM0CTL0_CLK_DIV_MAX)
263d04913ecSStefan Roese i2c->clk_div = SM0CTL0_CLK_DIV_MAX;
264d04913ecSStefan Roese
265d04913ecSStefan Roese mtk_i2c_reset(i2c);
266d04913ecSStefan Roese }
267d04913ecSStefan Roese
mtk_i2c_probe(struct platform_device * pdev)268d04913ecSStefan Roese static int mtk_i2c_probe(struct platform_device *pdev)
269d04913ecSStefan Roese {
270d04913ecSStefan Roese struct mtk_i2c *i2c;
271d04913ecSStefan Roese struct i2c_adapter *adap;
272d04913ecSStefan Roese int ret;
273d04913ecSStefan Roese
274d04913ecSStefan Roese i2c = devm_kzalloc(&pdev->dev, sizeof(struct mtk_i2c), GFP_KERNEL);
275d04913ecSStefan Roese if (!i2c)
276d04913ecSStefan Roese return -ENOMEM;
277d04913ecSStefan Roese
278550b1139SYang Yingliang i2c->base = devm_platform_get_and_ioremap_resource(pdev, 0, NULL);
279d04913ecSStefan Roese if (IS_ERR(i2c->base))
280d04913ecSStefan Roese return PTR_ERR(i2c->base);
281d04913ecSStefan Roese
2822158566bSAndi Shyti i2c->clk = devm_clk_get_enabled(&pdev->dev, NULL);
283d04913ecSStefan Roese if (IS_ERR(i2c->clk)) {
2842158566bSAndi Shyti dev_err(&pdev->dev, "Failed to enable clock\n");
285d04913ecSStefan Roese return PTR_ERR(i2c->clk);
286d04913ecSStefan Roese }
287d04913ecSStefan Roese
288d04913ecSStefan Roese i2c->dev = &pdev->dev;
289d04913ecSStefan Roese
290d04913ecSStefan Roese if (of_property_read_u32(pdev->dev.of_node, "clock-frequency",
291d04913ecSStefan Roese &i2c->bus_freq))
29290224e64SAndy Shevchenko i2c->bus_freq = I2C_MAX_STANDARD_MODE_FREQ;
293d04913ecSStefan Roese
294d04913ecSStefan Roese if (i2c->bus_freq == 0) {
295d04913ecSStefan Roese dev_warn(i2c->dev, "clock-frequency 0 not supported\n");
2962158566bSAndi Shyti return -EINVAL;
297d04913ecSStefan Roese }
298d04913ecSStefan Roese
299d04913ecSStefan Roese adap = &i2c->adap;
300d04913ecSStefan Roese adap->owner = THIS_MODULE;
301d04913ecSStefan Roese adap->algo = &mtk_i2c_algo;
302d04913ecSStefan Roese adap->retries = 3;
303d04913ecSStefan Roese adap->dev.parent = &pdev->dev;
304d04913ecSStefan Roese i2c_set_adapdata(adap, i2c);
305d04913ecSStefan Roese adap->dev.of_node = pdev->dev.of_node;
306ea1558ceSWolfram Sang strscpy(adap->name, dev_name(&pdev->dev), sizeof(adap->name));
307d04913ecSStefan Roese
308d04913ecSStefan Roese platform_set_drvdata(pdev, i2c);
309d04913ecSStefan Roese
310d04913ecSStefan Roese mtk_i2c_init(i2c);
311d04913ecSStefan Roese
312d04913ecSStefan Roese ret = i2c_add_adapter(adap);
313d04913ecSStefan Roese if (ret < 0)
3142158566bSAndi Shyti return ret;
315d04913ecSStefan Roese
316d04913ecSStefan Roese dev_info(&pdev->dev, "clock %u kHz\n", i2c->bus_freq / 1000);
317d04913ecSStefan Roese
318a2537c98SYang Yingliang return 0;
319d04913ecSStefan Roese }
320d04913ecSStefan Roese
mtk_i2c_remove(struct platform_device * pdev)321e190a0c3SUwe Kleine-König static void mtk_i2c_remove(struct platform_device *pdev)
322d04913ecSStefan Roese {
323d04913ecSStefan Roese struct mtk_i2c *i2c = platform_get_drvdata(pdev);
324d04913ecSStefan Roese
325d04913ecSStefan Roese i2c_del_adapter(&i2c->adap);
326d04913ecSStefan Roese }
327d04913ecSStefan Roese
328d04913ecSStefan Roese static struct platform_driver mtk_i2c_driver = {
329d04913ecSStefan Roese .probe = mtk_i2c_probe,
33032a0a94aSUwe Kleine-König .remove = mtk_i2c_remove,
331d04913ecSStefan Roese .driver = {
332d04913ecSStefan Roese .name = "i2c-mt7621",
333d04913ecSStefan Roese .of_match_table = i2c_mtk_dt_ids,
334d04913ecSStefan Roese },
335d04913ecSStefan Roese };
336d04913ecSStefan Roese
337d04913ecSStefan Roese module_platform_driver(mtk_i2c_driver);
338d04913ecSStefan Roese
339d04913ecSStefan Roese MODULE_AUTHOR("Steven Liu");
340d04913ecSStefan Roese MODULE_DESCRIPTION("MT7621 I2C host driver");
341d04913ecSStefan Roese MODULE_LICENSE("GPL v2");
342d04913ecSStefan Roese MODULE_ALIAS("platform:MT7621-I2C");
343