1a9e61410SAlex Deucher /* 2a9e61410SAlex Deucher * Copyright 2012 Advanced Micro Devices, Inc. 3a9e61410SAlex Deucher * 4a9e61410SAlex Deucher * Permission is hereby granted, free of charge, to any person obtaining a 5a9e61410SAlex Deucher * copy of this software and associated documentation files (the "Software"), 6a9e61410SAlex Deucher * to deal in the Software without restriction, including without limitation 7a9e61410SAlex Deucher * the rights to use, copy, modify, merge, publish, distribute, sublicense, 8a9e61410SAlex Deucher * and/or sell copies of the Software, and to permit persons to whom the 9a9e61410SAlex Deucher * Software is furnished to do so, subject to the following conditions: 10a9e61410SAlex Deucher * 11a9e61410SAlex Deucher * The above copyright notice and this permission notice shall be included in 12a9e61410SAlex Deucher * all copies or substantial portions of the Software. 13a9e61410SAlex Deucher * 14a9e61410SAlex Deucher * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 15a9e61410SAlex Deucher * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 16a9e61410SAlex Deucher * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 17a9e61410SAlex Deucher * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 18a9e61410SAlex Deucher * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 19a9e61410SAlex Deucher * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 20a9e61410SAlex Deucher * OTHER DEALINGS IN THE SOFTWARE. 21a9e61410SAlex Deucher * 22a9e61410SAlex Deucher */ 23a9e61410SAlex Deucher #ifndef __SI_DPM_H__ 24a9e61410SAlex Deucher #define __SI_DPM_H__ 25a9e61410SAlex Deucher 26a9e61410SAlex Deucher #include "ni_dpm.h" 27a9e61410SAlex Deucher #include "sislands_smc.h" 28a9e61410SAlex Deucher 296e4362ddSGuoHua Chen enum si_cac_config_reg_type { 30a9e61410SAlex Deucher SISLANDS_CACCONFIG_MMR = 0, 31a9e61410SAlex Deucher SISLANDS_CACCONFIG_CGIND, 32a9e61410SAlex Deucher SISLANDS_CACCONFIG_MAX 33a9e61410SAlex Deucher }; 34a9e61410SAlex Deucher 356e4362ddSGuoHua Chen struct si_cac_config_reg { 36a9e61410SAlex Deucher u32 offset; 37a9e61410SAlex Deucher u32 mask; 38a9e61410SAlex Deucher u32 shift; 39a9e61410SAlex Deucher u32 value; 40a9e61410SAlex Deucher enum si_cac_config_reg_type type; 41a9e61410SAlex Deucher }; 42a9e61410SAlex Deucher 436e4362ddSGuoHua Chen struct si_powertune_data { 44a9e61410SAlex Deucher u32 cac_window; 45a9e61410SAlex Deucher u32 l2_lta_window_size_default; 46a9e61410SAlex Deucher u8 lts_truncate_default; 47a9e61410SAlex Deucher u8 shift_n_default; 48a9e61410SAlex Deucher u8 operating_temp; 49a9e61410SAlex Deucher struct ni_leakage_coeffients leakage_coefficients; 50a9e61410SAlex Deucher u32 fixed_kt; 51a9e61410SAlex Deucher u32 lkge_lut_v0_percent; 52a9e61410SAlex Deucher u8 dc_cac[NISLANDS_DCCAC_MAX_LEVELS]; 53a9e61410SAlex Deucher bool enable_powertune_by_default; 54a9e61410SAlex Deucher }; 55a9e61410SAlex Deucher 566e4362ddSGuoHua Chen struct si_dyn_powertune_data { 57a9e61410SAlex Deucher u32 cac_leakage; 58a9e61410SAlex Deucher s32 leakage_minimum_temperature; 59a9e61410SAlex Deucher u32 wintime; 60a9e61410SAlex Deucher u32 l2_lta_window_size; 61a9e61410SAlex Deucher u8 lts_truncate; 62a9e61410SAlex Deucher u8 shift_n; 63a9e61410SAlex Deucher u8 dc_pwr_value; 64a9e61410SAlex Deucher bool disable_uvd_powertune; 65a9e61410SAlex Deucher }; 66a9e61410SAlex Deucher 676e4362ddSGuoHua Chen struct si_dte_data { 68a9e61410SAlex Deucher u32 tau[SMC_SISLANDS_DTE_MAX_FILTER_STAGES]; 69a9e61410SAlex Deucher u32 r[SMC_SISLANDS_DTE_MAX_FILTER_STAGES]; 70a9e61410SAlex Deucher u32 k; 71a9e61410SAlex Deucher u32 t0; 72a9e61410SAlex Deucher u32 max_t; 73a9e61410SAlex Deucher u8 window_size; 74a9e61410SAlex Deucher u8 temp_select; 75a9e61410SAlex Deucher u8 dte_mode; 76a9e61410SAlex Deucher u8 tdep_count; 77a9e61410SAlex Deucher u8 t_limits[SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE]; 78a9e61410SAlex Deucher u32 tdep_tau[SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE]; 79a9e61410SAlex Deucher u32 tdep_r[SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE]; 80a9e61410SAlex Deucher u32 t_threshold; 81a9e61410SAlex Deucher bool enable_dte_by_default; 82a9e61410SAlex Deucher }; 83a9e61410SAlex Deucher 84a9e61410SAlex Deucher struct si_clock_registers { 85a9e61410SAlex Deucher u32 cg_spll_func_cntl; 86a9e61410SAlex Deucher u32 cg_spll_func_cntl_2; 87a9e61410SAlex Deucher u32 cg_spll_func_cntl_3; 88a9e61410SAlex Deucher u32 cg_spll_func_cntl_4; 89a9e61410SAlex Deucher u32 cg_spll_spread_spectrum; 90a9e61410SAlex Deucher u32 cg_spll_spread_spectrum_2; 91a9e61410SAlex Deucher u32 dll_cntl; 92a9e61410SAlex Deucher u32 mclk_pwrmgt_cntl; 93a9e61410SAlex Deucher u32 mpll_ad_func_cntl; 94a9e61410SAlex Deucher u32 mpll_dq_func_cntl; 95a9e61410SAlex Deucher u32 mpll_func_cntl; 96a9e61410SAlex Deucher u32 mpll_func_cntl_1; 97a9e61410SAlex Deucher u32 mpll_func_cntl_2; 98a9e61410SAlex Deucher u32 mpll_ss1; 99a9e61410SAlex Deucher u32 mpll_ss2; 100a9e61410SAlex Deucher }; 101a9e61410SAlex Deucher 102a9e61410SAlex Deucher struct si_mc_reg_entry { 103a9e61410SAlex Deucher u32 mclk_max; 104a9e61410SAlex Deucher u32 mc_data[SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE]; 105a9e61410SAlex Deucher }; 106a9e61410SAlex Deucher 107a9e61410SAlex Deucher struct si_mc_reg_table { 108a9e61410SAlex Deucher u8 last; 109a9e61410SAlex Deucher u8 num_entries; 110a9e61410SAlex Deucher u16 valid_flag; 111a9e61410SAlex Deucher struct si_mc_reg_entry mc_reg_table_entry[MAX_AC_TIMING_ENTRIES]; 112a9e61410SAlex Deucher SMC_NIslands_MCRegisterAddress mc_reg_address[SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE]; 113a9e61410SAlex Deucher }; 114a9e61410SAlex Deucher 115a9e61410SAlex Deucher #define SISLANDS_MCREGISTERTABLE_INITIAL_SLOT 0 116a9e61410SAlex Deucher #define SISLANDS_MCREGISTERTABLE_ACPI_SLOT 1 117a9e61410SAlex Deucher #define SISLANDS_MCREGISTERTABLE_ULV_SLOT 2 118a9e61410SAlex Deucher #define SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT 3 119a9e61410SAlex Deucher 1206e4362ddSGuoHua Chen struct si_leakage_voltage_entry { 121a9e61410SAlex Deucher u16 voltage; 122a9e61410SAlex Deucher u16 leakage_index; 123a9e61410SAlex Deucher }; 124a9e61410SAlex Deucher 125a9e61410SAlex Deucher #define SISLANDS_LEAKAGE_INDEX0 0xff01 126a9e61410SAlex Deucher #define SISLANDS_MAX_LEAKAGE_COUNT 4 127a9e61410SAlex Deucher 1286e4362ddSGuoHua Chen struct si_leakage_voltage { 129a9e61410SAlex Deucher u16 count; 130a9e61410SAlex Deucher struct si_leakage_voltage_entry entries[SISLANDS_MAX_LEAKAGE_COUNT]; 131a9e61410SAlex Deucher }; 132a9e61410SAlex Deucher 133a9e61410SAlex Deucher #define SISLANDS_MAX_HARDWARE_POWERLEVELS 5 134a9e61410SAlex Deucher 135a9e61410SAlex Deucher struct si_ulv_param { 136a9e61410SAlex Deucher bool supported; 137a9e61410SAlex Deucher u32 cg_ulv_control; 138a9e61410SAlex Deucher u32 cg_ulv_parameter; 139a9e61410SAlex Deucher u32 volt_change_delay; 140a9e61410SAlex Deucher struct rv7xx_pl pl; 141a9e61410SAlex Deucher bool one_pcie_lane_in_ulv; 142a9e61410SAlex Deucher }; 143a9e61410SAlex Deucher 144a9e61410SAlex Deucher struct si_power_info { 145a9e61410SAlex Deucher /* must be first! */ 146a9e61410SAlex Deucher struct ni_power_info ni; 147a9e61410SAlex Deucher struct si_clock_registers clock_registers; 148a9e61410SAlex Deucher struct si_mc_reg_table mc_reg_table; 149a9e61410SAlex Deucher struct atom_voltage_table mvdd_voltage_table; 150a9e61410SAlex Deucher struct atom_voltage_table vddc_phase_shed_table; 151a9e61410SAlex Deucher struct si_leakage_voltage leakage_voltage; 152a9e61410SAlex Deucher u16 mvdd_bootup_value; 153a9e61410SAlex Deucher struct si_ulv_param ulv; 154a9e61410SAlex Deucher u32 max_cu; 155a9e61410SAlex Deucher /* pcie gen */ 156a9e61410SAlex Deucher enum radeon_pcie_gen force_pcie_gen; 157a9e61410SAlex Deucher enum radeon_pcie_gen boot_pcie_gen; 158a9e61410SAlex Deucher enum radeon_pcie_gen acpi_pcie_gen; 159a9e61410SAlex Deucher u32 sys_pcie_mask; 160a9e61410SAlex Deucher /* flags */ 161a9e61410SAlex Deucher bool enable_dte; 162a9e61410SAlex Deucher bool enable_ppm; 163a9e61410SAlex Deucher bool vddc_phase_shed_control; 164a9e61410SAlex Deucher bool pspp_notify_required; 165a9e61410SAlex Deucher bool sclk_deep_sleep_above_low; 166636e2582SAlex Deucher bool voltage_control_svi2; 167636e2582SAlex Deucher bool vddci_control_svi2; 168a9e61410SAlex Deucher /* smc offsets */ 169a9e61410SAlex Deucher u32 sram_end; 170a9e61410SAlex Deucher u32 state_table_start; 171a9e61410SAlex Deucher u32 soft_regs_start; 172a9e61410SAlex Deucher u32 mc_reg_table_start; 173a9e61410SAlex Deucher u32 arb_table_start; 174a9e61410SAlex Deucher u32 cac_table_start; 175a9e61410SAlex Deucher u32 dte_table_start; 176a9e61410SAlex Deucher u32 spll_table_start; 177a9e61410SAlex Deucher u32 papm_cfg_table_start; 17839471ad3SAlex Deucher u32 fan_table_start; 179a9e61410SAlex Deucher /* CAC stuff */ 180a9e61410SAlex Deucher const struct si_cac_config_reg *cac_weights; 181a9e61410SAlex Deucher const struct si_cac_config_reg *lcac_config; 182a9e61410SAlex Deucher const struct si_cac_config_reg *cac_override; 183a9e61410SAlex Deucher const struct si_powertune_data *powertune_data; 184a9e61410SAlex Deucher struct si_dyn_powertune_data dyn_powertune_data; 185a9e61410SAlex Deucher /* DTE stuff */ 186a9e61410SAlex Deucher struct si_dte_data dte_data; 187a9e61410SAlex Deucher /* scratch structs */ 188a9e61410SAlex Deucher SMC_SIslands_MCRegisters smc_mc_reg_table; 189a9e61410SAlex Deucher SISLANDS_SMC_STATETABLE smc_statetable; 190a9e61410SAlex Deucher PP_SIslands_PAPMParameters papm_parm; 191636e2582SAlex Deucher /* SVI2 */ 192636e2582SAlex Deucher u8 svd_gpio_id; 193636e2582SAlex Deucher u8 svc_gpio_id; 19439471ad3SAlex Deucher /* fan control */ 19539471ad3SAlex Deucher bool fan_ctrl_is_in_default_mode; 19639471ad3SAlex Deucher u32 t_min; 19739471ad3SAlex Deucher u32 fan_ctrl_default_mode; 1985e8150a6SAlex Deucher bool fan_is_controlled_by_smc; 199a9e61410SAlex Deucher }; 200a9e61410SAlex Deucher 201a9e61410SAlex Deucher #define SISLANDS_INITIAL_STATE_ARB_INDEX 0 202a9e61410SAlex Deucher #define SISLANDS_ACPI_STATE_ARB_INDEX 1 203a9e61410SAlex Deucher #define SISLANDS_ULV_STATE_ARB_INDEX 2 204a9e61410SAlex Deucher #define SISLANDS_DRIVER_STATE_ARB_INDEX 3 205a9e61410SAlex Deucher 206a9e61410SAlex Deucher #define SISLANDS_DPM2_MAX_PULSE_SKIP 256 207a9e61410SAlex Deucher 208a9e61410SAlex Deucher #define SISLANDS_DPM2_NEAR_TDP_DEC 10 209a9e61410SAlex Deucher #define SISLANDS_DPM2_ABOVE_SAFE_INC 5 210a9e61410SAlex Deucher #define SISLANDS_DPM2_BELOW_SAFE_INC 20 211a9e61410SAlex Deucher 212a9e61410SAlex Deucher #define SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT 80 213a9e61410SAlex Deucher 214a9e61410SAlex Deucher #define SISLANDS_DPM2_MAXPS_PERCENT_H 99 215a9e61410SAlex Deucher #define SISLANDS_DPM2_MAXPS_PERCENT_M 99 216a9e61410SAlex Deucher 217a9e61410SAlex Deucher #define SISLANDS_DPM2_SQ_RAMP_MAX_POWER 0x3FFF 218a9e61410SAlex Deucher #define SISLANDS_DPM2_SQ_RAMP_MIN_POWER 0x12 219a9e61410SAlex Deucher #define SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA 0x15 220a9e61410SAlex Deucher #define SISLANDS_DPM2_SQ_RAMP_STI_SIZE 0x1E 221a9e61410SAlex Deucher #define SISLANDS_DPM2_SQ_RAMP_LTI_RATIO 0xF 222a9e61410SAlex Deucher 223a9e61410SAlex Deucher #define SISLANDS_DPM2_PWREFFICIENCYRATIO_MARGIN 10 224a9e61410SAlex Deucher 225a9e61410SAlex Deucher #define SISLANDS_VRC_DFLT 0xC000B3 226a9e61410SAlex Deucher #define SISLANDS_ULVVOLTAGECHANGEDELAY_DFLT 1687 227a9e61410SAlex Deucher #define SISLANDS_CGULVPARAMETER_DFLT 0x00040035 228a9e61410SAlex Deucher #define SISLANDS_CGULVCONTROL_DFLT 0x1f007550 229a9e61410SAlex Deucher 2305e7c91d2SLee Jones u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock); 2315e7c91d2SLee Jones u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode); 2325e7c91d2SLee Jones void si_trim_voltage_table_to_fit_state_table(struct radeon_device *rdev, 2335e7c91d2SLee Jones u32 max_voltage_steps, 2345e7c91d2SLee Jones struct atom_voltage_table *voltage_table); 235a9e61410SAlex Deucher 236a9e61410SAlex Deucher #endif 237