xref: /linux/drivers/gpu/drm/panthor/panthor_regs.h (revision ab93e0dd72c37d378dd936f031ffb83ff2bd87ce)
1546b3666SBoris Brezillon /* SPDX-License-Identifier: GPL-2.0 or MIT */
2546b3666SBoris Brezillon /* Copyright 2018 Marty E. Plummer <hanetzer@startmail.com> */
3546b3666SBoris Brezillon /* Copyright 2019 Linaro, Ltd, Rob Herring <robh@kernel.org> */
4546b3666SBoris Brezillon /* Copyright 2023 Collabora ltd. */
5546b3666SBoris Brezillon /*
6546b3666SBoris Brezillon  * Register definitions based on mali_kbase_gpu_regmap.h and
7546b3666SBoris Brezillon  * mali_kbase_gpu_regmap_csf.h
8546b3666SBoris Brezillon  * (C) COPYRIGHT 2010-2022 ARM Limited. All rights reserved.
9546b3666SBoris Brezillon  */
10546b3666SBoris Brezillon #ifndef __PANTHOR_REGS_H__
11546b3666SBoris Brezillon #define __PANTHOR_REGS_H__
12546b3666SBoris Brezillon 
13546b3666SBoris Brezillon #define GPU_ID						0x0
14546b3666SBoris Brezillon #define   GPU_ARCH_MAJOR(x)				((x) >> 28)
15546b3666SBoris Brezillon #define   GPU_ARCH_MINOR(x)				(((x) & GENMASK(27, 24)) >> 24)
16546b3666SBoris Brezillon #define   GPU_ARCH_REV(x)				(((x) & GENMASK(23, 20)) >> 20)
17546b3666SBoris Brezillon #define   GPU_PROD_MAJOR(x)				(((x) & GENMASK(19, 16)) >> 16)
18546b3666SBoris Brezillon #define   GPU_VER_MAJOR(x)				(((x) & GENMASK(15, 12)) >> 12)
19546b3666SBoris Brezillon #define   GPU_VER_MINOR(x)				(((x) & GENMASK(11, 4)) >> 4)
20546b3666SBoris Brezillon #define   GPU_VER_STATUS(x)				((x) & GENMASK(3, 0))
21546b3666SBoris Brezillon 
22546b3666SBoris Brezillon #define GPU_L2_FEATURES					0x4
23546b3666SBoris Brezillon #define  GPU_L2_FEATURES_LINE_SIZE(x)			(1 << ((x) & GENMASK(7, 0)))
24546b3666SBoris Brezillon 
25546b3666SBoris Brezillon #define GPU_CORE_FEATURES				0x8
26546b3666SBoris Brezillon 
27546b3666SBoris Brezillon #define GPU_TILER_FEATURES				0xC
28546b3666SBoris Brezillon #define GPU_MEM_FEATURES				0x10
29546b3666SBoris Brezillon #define   GROUPS_L2_COHERENT				BIT(0)
30546b3666SBoris Brezillon 
31546b3666SBoris Brezillon #define GPU_MMU_FEATURES				0x14
32546b3666SBoris Brezillon #define  GPU_MMU_FEATURES_VA_BITS(x)			((x) & GENMASK(7, 0))
33546b3666SBoris Brezillon #define  GPU_MMU_FEATURES_PA_BITS(x)			(((x) >> 8) & GENMASK(7, 0))
34546b3666SBoris Brezillon #define GPU_AS_PRESENT					0x18
35546b3666SBoris Brezillon #define GPU_CSF_ID					0x1C
36546b3666SBoris Brezillon 
37546b3666SBoris Brezillon #define GPU_INT_RAWSTAT					0x20
38546b3666SBoris Brezillon #define GPU_INT_CLEAR					0x24
39546b3666SBoris Brezillon #define GPU_INT_MASK					0x28
40546b3666SBoris Brezillon #define GPU_INT_STAT					0x2c
41546b3666SBoris Brezillon #define   GPU_IRQ_FAULT					BIT(0)
42546b3666SBoris Brezillon #define   GPU_IRQ_PROTM_FAULT				BIT(1)
43546b3666SBoris Brezillon #define   GPU_IRQ_RESET_COMPLETED			BIT(8)
44546b3666SBoris Brezillon #define   GPU_IRQ_POWER_CHANGED				BIT(9)
45546b3666SBoris Brezillon #define   GPU_IRQ_POWER_CHANGED_ALL			BIT(10)
46546b3666SBoris Brezillon #define   GPU_IRQ_CLEAN_CACHES_COMPLETED		BIT(17)
47546b3666SBoris Brezillon #define   GPU_IRQ_DOORBELL_MIRROR			BIT(18)
48546b3666SBoris Brezillon #define   GPU_IRQ_MCU_STATUS_CHANGED			BIT(19)
49546b3666SBoris Brezillon #define GPU_CMD						0x30
50546b3666SBoris Brezillon #define   GPU_CMD_DEF(type, payload)			((type) | ((payload) << 8))
51546b3666SBoris Brezillon #define   GPU_SOFT_RESET				GPU_CMD_DEF(1, 1)
52546b3666SBoris Brezillon #define   GPU_HARD_RESET				GPU_CMD_DEF(1, 2)
53546b3666SBoris Brezillon #define   CACHE_CLEAN					BIT(0)
54546b3666SBoris Brezillon #define   CACHE_INV					BIT(1)
55546b3666SBoris Brezillon #define   GPU_FLUSH_CACHES(l2, lsc, oth)		\
56546b3666SBoris Brezillon 	  GPU_CMD_DEF(4, ((l2) << 0) | ((lsc) << 4) | ((oth) << 8))
57546b3666SBoris Brezillon 
58546b3666SBoris Brezillon #define GPU_STATUS					0x34
59546b3666SBoris Brezillon #define   GPU_STATUS_ACTIVE				BIT(0)
60546b3666SBoris Brezillon #define   GPU_STATUS_PWR_ACTIVE				BIT(1)
61546b3666SBoris Brezillon #define   GPU_STATUS_PAGE_FAULT				BIT(4)
62546b3666SBoris Brezillon #define   GPU_STATUS_PROTM_ACTIVE			BIT(7)
63546b3666SBoris Brezillon #define   GPU_STATUS_DBG_ENABLED			BIT(8)
64546b3666SBoris Brezillon 
65546b3666SBoris Brezillon #define GPU_FAULT_STATUS				0x3C
66546b3666SBoris Brezillon #define GPU_FAULT_ADDR					0x40
67546b3666SBoris Brezillon 
68546b3666SBoris Brezillon #define GPU_PWR_KEY					0x50
69546b3666SBoris Brezillon #define  GPU_PWR_KEY_UNLOCK				0x2968A819
70546b3666SBoris Brezillon #define GPU_PWR_OVERRIDE0				0x54
71546b3666SBoris Brezillon #define GPU_PWR_OVERRIDE1				0x58
72546b3666SBoris Brezillon 
73546b3666SBoris Brezillon #define GPU_TIMESTAMP_OFFSET				0x88
74546b3666SBoris Brezillon #define GPU_CYCLE_COUNT					0x90
75546b3666SBoris Brezillon #define GPU_TIMESTAMP					0x98
76546b3666SBoris Brezillon 
77546b3666SBoris Brezillon #define GPU_THREAD_MAX_THREADS				0xA0
78546b3666SBoris Brezillon #define GPU_THREAD_MAX_WORKGROUP_SIZE			0xA4
79546b3666SBoris Brezillon #define GPU_THREAD_MAX_BARRIER_SIZE			0xA8
80546b3666SBoris Brezillon #define GPU_THREAD_FEATURES				0xAC
81546b3666SBoris Brezillon 
82546b3666SBoris Brezillon #define GPU_TEXTURE_FEATURES(n)				(0xB0 + ((n) * 4))
83546b3666SBoris Brezillon 
84546b3666SBoris Brezillon #define GPU_SHADER_PRESENT				0x100
85546b3666SBoris Brezillon #define GPU_TILER_PRESENT				0x110
86546b3666SBoris Brezillon #define GPU_L2_PRESENT					0x120
87546b3666SBoris Brezillon 
88546b3666SBoris Brezillon #define SHADER_READY					0x140
89546b3666SBoris Brezillon #define TILER_READY					0x150
90546b3666SBoris Brezillon #define L2_READY					0x160
91546b3666SBoris Brezillon 
92546b3666SBoris Brezillon #define SHADER_PWRON					0x180
93546b3666SBoris Brezillon #define TILER_PWRON					0x190
94546b3666SBoris Brezillon #define L2_PWRON					0x1A0
95546b3666SBoris Brezillon 
96546b3666SBoris Brezillon #define SHADER_PWROFF					0x1C0
97546b3666SBoris Brezillon #define TILER_PWROFF					0x1D0
98546b3666SBoris Brezillon #define L2_PWROFF					0x1E0
99546b3666SBoris Brezillon 
100546b3666SBoris Brezillon #define SHADER_PWRTRANS					0x200
101546b3666SBoris Brezillon #define TILER_PWRTRANS					0x210
102546b3666SBoris Brezillon #define L2_PWRTRANS					0x220
103546b3666SBoris Brezillon 
104546b3666SBoris Brezillon #define SHADER_PWRACTIVE				0x240
105546b3666SBoris Brezillon #define TILER_PWRACTIVE					0x250
106546b3666SBoris Brezillon #define L2_PWRACTIVE					0x260
107546b3666SBoris Brezillon 
108546b3666SBoris Brezillon #define GPU_REVID					0x280
109546b3666SBoris Brezillon 
110546b3666SBoris Brezillon #define GPU_COHERENCY_FEATURES				0x300
111546b3666SBoris Brezillon #define GPU_COHERENCY_PROT_BIT(name)			BIT(GPU_COHERENCY_  ## name)
112546b3666SBoris Brezillon 
113546b3666SBoris Brezillon #define GPU_COHERENCY_PROTOCOL				0x304
114546b3666SBoris Brezillon #define   GPU_COHERENCY_ACE_LITE			0
115546b3666SBoris Brezillon #define   GPU_COHERENCY_ACE				1
116546b3666SBoris Brezillon #define   GPU_COHERENCY_NONE				31
117546b3666SBoris Brezillon 
118546b3666SBoris Brezillon #define MCU_CONTROL					0x700
119546b3666SBoris Brezillon #define MCU_CONTROL_ENABLE				1
120546b3666SBoris Brezillon #define MCU_CONTROL_AUTO				2
121546b3666SBoris Brezillon #define MCU_CONTROL_DISABLE				0
122546b3666SBoris Brezillon 
123546b3666SBoris Brezillon #define MCU_STATUS					0x704
124546b3666SBoris Brezillon #define MCU_STATUS_DISABLED				0
125546b3666SBoris Brezillon #define MCU_STATUS_ENABLED				1
126546b3666SBoris Brezillon #define MCU_STATUS_HALT					2
127546b3666SBoris Brezillon #define MCU_STATUS_FATAL				3
128546b3666SBoris Brezillon 
129546b3666SBoris Brezillon /* Job Control regs */
130546b3666SBoris Brezillon #define JOB_INT_RAWSTAT					0x1000
131546b3666SBoris Brezillon #define JOB_INT_CLEAR					0x1004
132546b3666SBoris Brezillon #define JOB_INT_MASK					0x1008
133546b3666SBoris Brezillon #define JOB_INT_STAT					0x100c
134546b3666SBoris Brezillon #define   JOB_INT_GLOBAL_IF				BIT(31)
135546b3666SBoris Brezillon #define   JOB_INT_CSG_IF(x)				BIT(x)
136*d1df2907SBoris Brezillon 
137*d1df2907SBoris Brezillon /* MMU regs */
138546b3666SBoris Brezillon #define MMU_INT_RAWSTAT					0x2000
139546b3666SBoris Brezillon #define MMU_INT_CLEAR					0x2004
140546b3666SBoris Brezillon #define MMU_INT_MASK					0x2008
141546b3666SBoris Brezillon #define MMU_INT_STAT					0x200c
142546b3666SBoris Brezillon 
143546b3666SBoris Brezillon /* AS_COMMAND register commands */
144546b3666SBoris Brezillon 
145546b3666SBoris Brezillon #define MMU_BASE					0x2400
146546b3666SBoris Brezillon #define MMU_AS_SHIFT					6
147546b3666SBoris Brezillon #define MMU_AS(as)					(MMU_BASE + ((as) << MMU_AS_SHIFT))
148546b3666SBoris Brezillon 
149546b3666SBoris Brezillon #define AS_TRANSTAB(as)					(MMU_AS(as) + 0x0)
150546b3666SBoris Brezillon #define AS_MEMATTR(as)					(MMU_AS(as) + 0x8)
151546b3666SBoris Brezillon #define   AS_MEMATTR_AARCH64_INNER_ALLOC_IMPL		(2 << 2)
152546b3666SBoris Brezillon #define   AS_MEMATTR_AARCH64_INNER_ALLOC_EXPL(w, r)	((3 << 2) | \
153546b3666SBoris Brezillon 							 ((w) ? BIT(0) : 0) | \
154546b3666SBoris Brezillon 							 ((r) ? BIT(1) : 0))
155546b3666SBoris Brezillon #define   AS_MEMATTR_AARCH64_SH_MIDGARD_INNER		(0 << 4)
156546b3666SBoris Brezillon #define   AS_MEMATTR_AARCH64_SH_CPU_INNER		(1 << 4)
157546b3666SBoris Brezillon #define   AS_MEMATTR_AARCH64_SH_CPU_INNER_SHADER_COH	(2 << 4)
158546b3666SBoris Brezillon #define   AS_MEMATTR_AARCH64_SHARED			(0 << 6)
159546b3666SBoris Brezillon #define   AS_MEMATTR_AARCH64_INNER_OUTER_NC		(1 << 6)
160546b3666SBoris Brezillon #define   AS_MEMATTR_AARCH64_INNER_OUTER_WB		(2 << 6)
161546b3666SBoris Brezillon #define   AS_MEMATTR_AARCH64_FAULT			(3 << 6)
162546b3666SBoris Brezillon #define AS_LOCKADDR(as)					(MMU_AS(as) + 0x10)
163546b3666SBoris Brezillon #define AS_COMMAND(as)					(MMU_AS(as) + 0x18)
164546b3666SBoris Brezillon #define   AS_COMMAND_NOP				0
165546b3666SBoris Brezillon #define   AS_COMMAND_UPDATE				1
166546b3666SBoris Brezillon #define   AS_COMMAND_LOCK				2
167546b3666SBoris Brezillon #define   AS_COMMAND_UNLOCK				3
168546b3666SBoris Brezillon #define   AS_COMMAND_FLUSH_PT				4
169546b3666SBoris Brezillon #define   AS_COMMAND_FLUSH_MEM				5
170546b3666SBoris Brezillon #define   AS_LOCK_REGION_MIN_SIZE			(1ULL << 15)
171546b3666SBoris Brezillon #define AS_FAULTSTATUS(as)				(MMU_AS(as) + 0x1C)
172546b3666SBoris Brezillon #define  AS_FAULTSTATUS_ACCESS_TYPE_MASK		(0x3 << 8)
173546b3666SBoris Brezillon #define  AS_FAULTSTATUS_ACCESS_TYPE_ATOMIC		(0x0 << 8)
174546b3666SBoris Brezillon #define  AS_FAULTSTATUS_ACCESS_TYPE_EX			(0x1 << 8)
175546b3666SBoris Brezillon #define  AS_FAULTSTATUS_ACCESS_TYPE_READ		(0x2 << 8)
176546b3666SBoris Brezillon #define  AS_FAULTSTATUS_ACCESS_TYPE_WRITE		(0x3 << 8)
177546b3666SBoris Brezillon #define AS_FAULTADDRESS(as)				(MMU_AS(as) + 0x20)
178546b3666SBoris Brezillon #define AS_STATUS(as)					(MMU_AS(as) + 0x28)
179546b3666SBoris Brezillon #define   AS_STATUS_AS_ACTIVE				BIT(0)
180546b3666SBoris Brezillon #define AS_TRANSCFG(as)					(MMU_AS(as) + 0x30)
181546b3666SBoris Brezillon #define   AS_TRANSCFG_ADRMODE_UNMAPPED			(1 << 0)
182546b3666SBoris Brezillon #define   AS_TRANSCFG_ADRMODE_IDENTITY			(2 << 0)
183546b3666SBoris Brezillon #define   AS_TRANSCFG_ADRMODE_AARCH64_4K		(6 << 0)
184546b3666SBoris Brezillon #define   AS_TRANSCFG_ADRMODE_AARCH64_64K		(8 << 0)
185546b3666SBoris Brezillon #define   AS_TRANSCFG_INA_BITS(x)			((x) << 6)
186546b3666SBoris Brezillon #define   AS_TRANSCFG_OUTA_BITS(x)			((x) << 14)
187546b3666SBoris Brezillon #define   AS_TRANSCFG_SL_CONCAT				BIT(22)
188546b3666SBoris Brezillon #define   AS_TRANSCFG_PTW_MEMATTR_NC			(1 << 24)
189546b3666SBoris Brezillon #define   AS_TRANSCFG_PTW_MEMATTR_WB			(2 << 24)
190546b3666SBoris Brezillon #define   AS_TRANSCFG_PTW_SH_NS				(0 << 28)
191546b3666SBoris Brezillon #define   AS_TRANSCFG_PTW_SH_OS				(2 << 28)
192546b3666SBoris Brezillon #define   AS_TRANSCFG_PTW_SH_IS				(3 << 28)
193546b3666SBoris Brezillon #define   AS_TRANSCFG_PTW_RA				BIT(30)
194546b3666SBoris Brezillon #define   AS_TRANSCFG_DISABLE_HIER_AP			BIT(33)
195546b3666SBoris Brezillon #define   AS_TRANSCFG_DISABLE_AF_FAULT			BIT(34)
196546b3666SBoris Brezillon #define   AS_TRANSCFG_WXN				BIT(35)
197546b3666SBoris Brezillon #define   AS_TRANSCFG_XREADABLE				BIT(36)
198546b3666SBoris Brezillon #define AS_FAULTEXTRA(as)				(MMU_AS(as) + 0x38)
199546b3666SBoris Brezillon 
200546b3666SBoris Brezillon #define CSF_GPU_LATEST_FLUSH_ID				0x10000
201546b3666SBoris Brezillon 
202546b3666SBoris Brezillon #define CSF_DOORBELL(i)					(0x80000 + ((i) * 0x10000))
203546b3666SBoris Brezillon #define CSF_GLB_DOORBELL_ID				0
204546b3666SBoris Brezillon 
205546b3666SBoris Brezillon #endif
206546b3666SBoris Brezillon